blob: bf3e1da515633b9716c2ad03957a9588372e2d4a [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Tom Stellard75aadc22012-12-11 21:25:42 +000015#include "AMDGPUInstrInfo.h"
Tom Stellardbc4497b2016-02-12 23:45:29 +000016#include "AMDGPUIntrinsicInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard2e59a452014-06-13 01:32:00 +000018#include "AMDGPUSubtarget.h"
Christian Konigf82901a2013-02-26 17:52:23 +000019#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000020#include "SIMachineFunctionInfo.h"
Jan Veselyf97de002016-05-13 20:39:29 +000021#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Matt Arsenaultf43c2a02016-03-23 21:49:25 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultd9d659a2015-11-03 22:30:08 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000025#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000027#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29using namespace llvm;
30
Matt Arsenaultd2759212016-02-13 01:24:08 +000031namespace llvm {
32class R600InstrInfo;
33}
34
Tom Stellard75aadc22012-12-11 21:25:42 +000035//===----------------------------------------------------------------------===//
36// Instruction Selector Implementation
37//===----------------------------------------------------------------------===//
38
39namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000040
Tom Stellard75aadc22012-12-11 21:25:42 +000041/// AMDGPU specific code to select AMDGPU machine instructions for
42/// SelectionDAG operations.
43class AMDGPUDAGToDAGISel : public SelectionDAGISel {
44 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
45 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000046 const AMDGPUSubtarget *Subtarget;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048public:
49 AMDGPUDAGToDAGISel(TargetMachine &TM);
50 virtual ~AMDGPUDAGToDAGISel();
Eric Christopher7792e322015-01-30 23:24:40 +000051 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000052 void Select(SDNode *N) override;
Craig Topper5656db42014-04-29 07:57:24 +000053 const char *getPassName() const override;
54 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000055
56private:
Matt Arsenaultac0fc842016-09-17 16:09:55 +000057 SDValue foldFrameIndex(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000058 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000059 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000060 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000061 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000062 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000063
Jan Vesely43b7b5b2016-04-07 19:23:11 +000064 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000065 bool isUniformBr(const SDNode *N) const;
66
Tom Stellard381a94a2015-05-12 15:00:49 +000067 SDNode *glueCopyToM0(SDNode *N) const;
68
Tom Stellarddf94dc32013-08-14 23:24:24 +000069 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000070 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000071 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
72 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000073 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000074 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +000075 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
76 unsigned OffsetBits) const;
77 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +000078 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
79 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +000080 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +000081 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
82 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
83 SDValue &TFE) const;
84 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +000085 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
86 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +000087 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +000088 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +000089 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +000090 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
91 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +000092 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
93 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +000094 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +000095 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +000096 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +000097 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
98 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +000099 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000100 SDValue &SOffset,
101 SDValue &ImmOffset) const;
102 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
103 SDValue &ImmOffset) const;
104 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
105 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000106
107 bool SelectFlat(SDValue Addr, SDValue &VAddr,
108 SDValue &SLC, SDValue &TFE) const;
109
Tom Stellarddee26a22015-08-06 19:28:30 +0000110 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
111 bool &Imm) const;
112 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
113 bool &Imm) const;
114 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000115 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000116 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
117 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000118 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000119 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000120 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000121 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000122 bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000123 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
124 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000125 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
126 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000127
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000128 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
129 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000130 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
131 SDValue &Clamp,
132 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000133
Justin Bogner95927c02016-05-12 21:03:32 +0000134 void SelectADD_SUB_I64(SDNode *N);
135 void SelectDIV_SCALE(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000136
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000137 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000138 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000139 void SelectS_BFEFromShifts(SDNode *N);
140 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000141 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000142 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000143 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000144
Tom Stellard75aadc22012-12-11 21:25:42 +0000145 // Include the pieces autogenerated from the target description.
146#include "AMDGPUGenDAGISel.inc"
147};
148} // end anonymous namespace
149
150/// \brief This pass converts a legalized DAG into a AMDGPU-specific
151// DAG, ready for instruction scheduling.
Matt Arsenault209a7b92014-04-18 07:40:20 +0000152FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000153 return new AMDGPUDAGToDAGISel(TM);
154}
155
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000156AMDGPUDAGToDAGISel::AMDGPUDAGToDAGISel(TargetMachine &TM)
Eric Christopher7792e322015-01-30 23:24:40 +0000157 : SelectionDAGISel(TM) {}
158
159bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000160 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000161 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000162}
163
164AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() {
165}
166
Matt Arsenaultfe267752016-07-28 00:32:02 +0000167bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
168 const SIInstrInfo *TII
169 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
170
171 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
172 return TII->isInlineConstant(C->getAPIntValue());
173
174 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
175 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
176
177 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000178}
179
Tom Stellarddf94dc32013-08-14 23:24:24 +0000180/// \brief Determine the register class for \p OpNo
181/// \returns The register class of the virtual register that will be used for
182/// the given operand number \OpNo or NULL if the register class cannot be
183/// determined.
184const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
185 unsigned OpNo) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000186 if (!N->isMachineOpcode())
187 return nullptr;
188
Tom Stellarddf94dc32013-08-14 23:24:24 +0000189 switch (N->getMachineOpcode()) {
190 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000191 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000192 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000193 unsigned OpIdx = Desc.getNumDefs() + OpNo;
194 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000195 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000196 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000197 if (RegClass == -1)
198 return nullptr;
199
Eric Christopher7792e322015-01-30 23:24:40 +0000200 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000201 }
202 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000203 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000204 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000205 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000206
207 SDValue SubRegOp = N->getOperand(OpNo + 1);
208 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000209 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
210 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000211 }
212 }
213}
214
Tom Stellard381a94a2015-05-12 15:00:49 +0000215SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
216 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellarda4b746d2016-07-05 16:10:44 +0000217 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUAS::LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000218 return N;
219
220 const SITargetLowering& Lowering =
221 *static_cast<const SITargetLowering*>(getTargetLowering());
222
223 // Write max value to m0 before each load operation
224
225 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
226 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
227
228 SDValue Glue = M0.getValue(1);
229
230 SmallVector <SDValue, 8> Ops;
231 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
232 Ops.push_back(N->getOperand(i));
233 }
234 Ops.push_back(Glue);
235 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
236
237 return N;
238}
239
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000240static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000241 switch (NumVectorElts) {
242 case 1:
243 return AMDGPU::SReg_32RegClassID;
244 case 2:
245 return AMDGPU::SReg_64RegClassID;
246 case 4:
247 return AMDGPU::SReg_128RegClassID;
248 case 8:
249 return AMDGPU::SReg_256RegClassID;
250 case 16:
251 return AMDGPU::SReg_512RegClassID;
252 }
253
254 llvm_unreachable("invalid vector size");
255}
256
Justin Bogner95927c02016-05-12 21:03:32 +0000257void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000258 unsigned int Opc = N->getOpcode();
259 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000260 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000261 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000262 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000263
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000264 if (isa<AtomicSDNode>(N) ||
265 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000266 N = glueCopyToM0(N);
267
Tom Stellard75aadc22012-12-11 21:25:42 +0000268 switch (Opc) {
269 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000270 // We are selecting i64 ADD here instead of custom lower it during
271 // DAG legalization, so we can fold some i64 ADDs used for address
272 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000273 case ISD::ADD:
274 case ISD::SUB: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000275 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000276 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000277 break;
278
Justin Bogner95927c02016-05-12 21:03:32 +0000279 SelectADD_SUB_I64(N);
280 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000281 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000282 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000283 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000284 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000285 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000286 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000287 EVT VT = N->getValueType(0);
288 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000289 EVT EltVT = VT.getVectorElementType();
290 assert(EltVT.bitsEq(MVT::i32));
Eric Christopher7792e322015-01-30 23:24:40 +0000291 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000292 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000293 } else {
294 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
295 // that adds a 128 bits reg copy when going through TwoAddressInstructions
296 // pass. We want to avoid 128 bits copies as much as possible because they
297 // can't be bundled by our scheduler.
298 switch(NumVectorElts) {
299 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000300 case 4:
301 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
302 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
303 else
304 RegClassID = AMDGPU::R600_Reg128RegClassID;
305 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000306 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
307 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000308 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000309
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000310 SDLoc DL(N);
311 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000312
313 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000314 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
315 RegClass);
316 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000317 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000318
319 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
320 "supported yet");
321 // 16 = Max Num Vector Elements
322 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
323 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000324 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000325
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000326 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000327 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000328 unsigned NOps = N->getNumOperands();
329 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000330 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000331 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000332 IsRegSeq = false;
333 break;
334 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000335 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
336 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000337 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
338 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000339 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000340
341 if (NOps != NumVectorElts) {
342 // Fill in the missing undef elements if this was a scalar_to_vector.
343 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
344
345 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000346 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000347 for (unsigned i = NOps; i < NumVectorElts; ++i) {
348 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
349 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000350 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000351 }
352 }
353
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000354 if (!IsRegSeq)
355 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000356 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
357 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000358 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000359 case ISD::BUILD_PAIR: {
360 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000361 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000362 break;
363 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000364 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000365 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000366 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
367 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
368 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000369 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000370 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
371 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
372 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000373 } else {
374 llvm_unreachable("Unhandled value type for BUILD_PAIR");
375 }
376 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
377 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000378 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
379 N->getValueType(0), Ops));
380 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000381 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000382
383 case ISD::Constant:
384 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000385 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000386 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
387 break;
388
389 uint64_t Imm;
390 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
391 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
392 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000393 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000394 Imm = C->getZExtValue();
395 }
396
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000397 SDLoc DL(N);
398 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
399 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
400 MVT::i32));
401 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
402 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000403 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000404 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
405 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
406 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000407 };
408
Justin Bogner95927c02016-05-12 21:03:32 +0000409 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
410 N->getValueType(0), Ops));
411 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000412 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000413 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000414 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000415 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000416 break;
417 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000418
419 case AMDGPUISD::BFE_I32:
420 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000421 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000422 break;
423
424 // There is a scalar version available, but unlike the vector version which
425 // has a separate operand for the offset and width, the scalar version packs
426 // the width and offset into a single operand. Try to move to the scalar
427 // version if the offsets are constant, so that we can try to keep extended
428 // loads of kernel arguments in SGPRs.
429
430 // TODO: Technically we could try to pattern match scalar bitshifts of
431 // dynamic values, but it's probably not useful.
432 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
433 if (!Offset)
434 break;
435
436 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
437 if (!Width)
438 break;
439
440 bool Signed = Opc == AMDGPUISD::BFE_I32;
441
Matt Arsenault78b86702014-04-18 05:19:26 +0000442 uint32_t OffsetVal = Offset->getZExtValue();
443 uint32_t WidthVal = Width->getZExtValue();
444
Justin Bogner95927c02016-05-12 21:03:32 +0000445 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
446 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
447 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000448 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000449 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000450 SelectDIV_SCALE(N);
451 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000452 }
Tom Stellard3457a842014-10-09 19:06:00 +0000453 case ISD::CopyToReg: {
454 const SITargetLowering& Lowering =
455 *static_cast<const SITargetLowering*>(getTargetLowering());
456 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
457 break;
458 }
Marek Olsak9b728682015-03-24 13:40:27 +0000459 case ISD::AND:
460 case ISD::SRL:
461 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000462 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000463 if (N->getValueType(0) != MVT::i32 ||
464 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
465 break;
466
Justin Bogner95927c02016-05-12 21:03:32 +0000467 SelectS_BFE(N);
468 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000469 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000470 SelectBRCOND(N);
471 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000472
473 case AMDGPUISD::ATOMIC_CMP_SWAP:
474 SelectATOMIC_CMP_SWAP(N);
475 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000476 }
Tom Stellard3457a842014-10-09 19:06:00 +0000477
Justin Bogner95927c02016-05-12 21:03:32 +0000478 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000479}
480
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000481bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
482 if (!N->readMem())
483 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000484 if (CbId == -1)
Tom Stellarda4b746d2016-07-05 16:10:44 +0000485 return N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000486
Tom Stellarda4b746d2016-07-05 16:10:44 +0000487 return N->getAddressSpace() == AMDGPUAS::CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000488}
489
Tom Stellardbc4497b2016-02-12 23:45:29 +0000490bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
491 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000492 const Instruction *Term = BB->getTerminator();
493 return Term->getMetadata("amdgpu.uniform") ||
494 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000495}
496
Tom Stellard75aadc22012-12-11 21:25:42 +0000497const char *AMDGPUDAGToDAGISel::getPassName() const {
498 return "AMDGPU DAG->DAG Pattern Instruction Selection";
499}
500
Tom Stellard41fc7852013-07-23 01:48:42 +0000501//===----------------------------------------------------------------------===//
502// Complex Patterns
503//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000504
Tom Stellard365366f2013-01-23 02:09:06 +0000505bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000506 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000507 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000508 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
509 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000510 return true;
511 }
512 return false;
513}
514
515bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
516 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000517 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000518 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000519 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000520 return true;
521 }
522 return false;
523}
524
Tom Stellard75aadc22012-12-11 21:25:42 +0000525bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
526 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000527 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
529 if (Addr.getOpcode() == ISD::ADD
530 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
531 && isInt<16>(IMMOffset->getZExtValue())) {
532
533 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000534 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
535 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000536 return true;
537 // If the pointer address is constant, we can move it to the offset field.
538 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
539 && isInt<16>(IMMOffset->getZExtValue())) {
540 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000541 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000542 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000543 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
544 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000545 return true;
546 }
547
548 // Default case, no offset
549 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000550 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000551 return true;
552}
553
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000554bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
555 SDValue &Offset) {
556 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000557 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000558
559 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
560 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000561 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000562 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
563 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
564 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000565 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000566 } else {
567 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000568 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000569 }
570
571 return true;
572}
Christian Konigd910b7d2013-02-26 17:52:16 +0000573
Justin Bogner95927c02016-05-12 21:03:32 +0000574void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000575 SDLoc DL(N);
576 SDValue LHS = N->getOperand(0);
577 SDValue RHS = N->getOperand(1);
578
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000579 bool IsAdd = (N->getOpcode() == ISD::ADD);
580
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000581 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
582 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000583
584 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
585 DL, MVT::i32, LHS, Sub0);
586 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
587 DL, MVT::i32, LHS, Sub1);
588
589 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
590 DL, MVT::i32, RHS, Sub0);
591 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
592 DL, MVT::i32, RHS, Sub1);
593
594 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000595 SDValue AddLoArgs[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
596
Tom Stellard80942a12014-09-05 14:07:59 +0000597 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000598 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
599
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000600 SDNode *AddLo = CurDAG->getMachineNode( Opc, DL, VTList, AddLoArgs);
601 SDValue Carry(AddLo, 1);
602 SDNode *AddHi
603 = CurDAG->getMachineNode(CarryOpc, DL, MVT::i32,
604 SDValue(Hi0, 0), SDValue(Hi1, 0), Carry);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000605
606 SDValue Args[5] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000607 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000608 SDValue(AddLo,0),
609 Sub0,
610 SDValue(AddHi,0),
611 Sub1,
612 };
Justin Bogner95927c02016-05-12 21:03:32 +0000613 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, MVT::i64, Args);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000614}
615
Matt Arsenault044f1d12015-02-14 04:24:28 +0000616// We need to handle this here because tablegen doesn't support matching
617// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000618void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000619 SDLoc SL(N);
620 EVT VT = N->getValueType(0);
621
622 assert(VT == MVT::f32 || VT == MVT::f64);
623
624 unsigned Opc
625 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
626
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000627 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp,
628 // omod
Matt Arsenault044f1d12015-02-14 04:24:28 +0000629 SDValue Ops[8];
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000630
Matt Arsenault044f1d12015-02-14 04:24:28 +0000631 SelectVOP3Mods0(N->getOperand(0), Ops[1], Ops[0], Ops[6], Ops[7]);
632 SelectVOP3Mods(N->getOperand(1), Ops[3], Ops[2]);
633 SelectVOP3Mods(N->getOperand(2), Ops[5], Ops[4]);
Justin Bogner95927c02016-05-12 21:03:32 +0000634 CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000635}
636
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000637bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
638 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000639 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
640 (OffsetBits == 8 && !isUInt<8>(Offset)))
641 return false;
642
Matt Arsenault706f9302015-07-06 16:01:58 +0000643 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
644 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000645 return true;
646
647 // On Southern Islands instruction with a negative base value and an offset
648 // don't seem to work.
649 return CurDAG->SignBitIsZero(Base);
650}
651
652bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
653 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000654 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000655 if (CurDAG->isBaseWithConstantOffset(Addr)) {
656 SDValue N0 = Addr.getOperand(0);
657 SDValue N1 = Addr.getOperand(1);
658 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
659 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
660 // (add n0, c0)
661 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000662 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000663 return true;
664 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000665 } else if (Addr.getOpcode() == ISD::SUB) {
666 // sub C, x -> add (sub 0, x), C
667 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
668 int64_t ByteOffset = C->getSExtValue();
669 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000670 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000671
Matt Arsenault966a94f2015-09-08 19:34:22 +0000672 // XXX - This is kind of hacky. Create a dummy sub node so we can check
673 // the known bits in isDSOffsetLegal. We need to emit the selected node
674 // here, so this is thrown away.
675 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
676 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000677
Matt Arsenault966a94f2015-09-08 19:34:22 +0000678 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
679 MachineSDNode *MachineSub
680 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
681 Zero, Addr.getOperand(1));
682
683 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000684 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000685 return true;
686 }
687 }
688 }
689 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
690 // If we have a constant address, prefer to put the constant into the
691 // offset. This can save moves to load the constant address since multiple
692 // operations can share the zero base address register, and enables merging
693 // into read2 / write2 instructions.
694
695 SDLoc DL(Addr);
696
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000697 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000698 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000699 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000700 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000701 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000702 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000703 return true;
704 }
705 }
706
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000707 // default case
708 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000709 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000710 return true;
711}
712
Matt Arsenault966a94f2015-09-08 19:34:22 +0000713// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000714bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
715 SDValue &Offset0,
716 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000717 SDLoc DL(Addr);
718
Tom Stellardf3fc5552014-08-22 18:49:35 +0000719 if (CurDAG->isBaseWithConstantOffset(Addr)) {
720 SDValue N0 = Addr.getOperand(0);
721 SDValue N1 = Addr.getOperand(1);
722 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
723 unsigned DWordOffset0 = C1->getZExtValue() / 4;
724 unsigned DWordOffset1 = DWordOffset0 + 1;
725 // (add n0, c0)
726 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
727 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000728 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
729 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000730 return true;
731 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000732 } else if (Addr.getOpcode() == ISD::SUB) {
733 // sub C, x -> add (sub 0, x), C
734 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
735 unsigned DWordOffset0 = C->getZExtValue() / 4;
736 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000737
Matt Arsenault966a94f2015-09-08 19:34:22 +0000738 if (isUInt<8>(DWordOffset0)) {
739 SDLoc DL(Addr);
740 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
741
742 // XXX - This is kind of hacky. Create a dummy sub node so we can check
743 // the known bits in isDSOffsetLegal. We need to emit the selected node
744 // here, so this is thrown away.
745 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
746 Zero, Addr.getOperand(1));
747
748 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
749 MachineSDNode *MachineSub
750 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
751 Zero, Addr.getOperand(1));
752
753 Base = SDValue(MachineSub, 0);
754 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
755 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
756 return true;
757 }
758 }
759 }
760 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000761 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
762 unsigned DWordOffset1 = DWordOffset0 + 1;
763 assert(4 * DWordOffset0 == CAddr->getZExtValue());
764
765 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000766 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000767 MachineSDNode *MovZero
768 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000769 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000770 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000771 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
772 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000773 return true;
774 }
775 }
776
Tom Stellardf3fc5552014-08-22 18:49:35 +0000777 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000778
779 // FIXME: This is broken on SI where we still need to check if the base
780 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000781 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000782 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
783 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000784 return true;
785}
786
Tom Stellardb02094e2014-07-21 15:45:01 +0000787static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
788 return isUInt<12>(Imm->getZExtValue());
789}
790
Changpeng Fangb41574a2015-12-22 20:55:23 +0000791bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000792 SDValue &VAddr, SDValue &SOffset,
793 SDValue &Offset, SDValue &Offen,
794 SDValue &Idxen, SDValue &Addr64,
795 SDValue &GLC, SDValue &SLC,
796 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000797 // Subtarget prefers to use flat instruction
798 if (Subtarget->useFlatForGlobal())
799 return false;
800
Tom Stellardb02c2682014-06-24 23:33:07 +0000801 SDLoc DL(Addr);
802
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000803 if (!GLC.getNode())
804 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
805 if (!SLC.getNode())
806 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000807 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000808
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000809 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
810 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
811 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
812 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000813
Tom Stellardb02c2682014-06-24 23:33:07 +0000814 if (CurDAG->isBaseWithConstantOffset(Addr)) {
815 SDValue N0 = Addr.getOperand(0);
816 SDValue N1 = Addr.getOperand(1);
817 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
818
Tom Stellard94b72312015-02-11 00:34:35 +0000819 if (N0.getOpcode() == ISD::ADD) {
820 // (add (add N2, N3), C1) -> addr64
821 SDValue N2 = N0.getOperand(0);
822 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000823 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000824 Ptr = N2;
825 VAddr = N3;
826 } else {
Tom Stellardb02c2682014-06-24 23:33:07 +0000827
Tom Stellard155bbb72014-08-11 22:18:17 +0000828 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000829 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000830 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +0000831 }
832
833 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +0000834 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
835 return true;
836 }
837
838 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +0000839 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000840 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +0000841 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000842 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
843 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000844 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000845 }
846 }
Tom Stellard94b72312015-02-11 00:34:35 +0000847
Tom Stellardb02c2682014-06-24 23:33:07 +0000848 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000849 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000850 SDValue N0 = Addr.getOperand(0);
851 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000852 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000853 Ptr = N0;
854 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000855 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000856 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000857 }
858
Tom Stellard155bbb72014-08-11 22:18:17 +0000859 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000860 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000861 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000862 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000863
864 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +0000865}
866
867bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000868 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000869 SDValue &Offset, SDValue &GLC,
870 SDValue &SLC, SDValue &TFE) const {
871 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +0000872
Tom Stellard70580f82015-07-20 14:28:41 +0000873 // addr64 bit was removed for volcanic islands.
874 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
875 return false;
876
Changpeng Fangb41574a2015-12-22 20:55:23 +0000877 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
878 GLC, SLC, TFE))
879 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +0000880
881 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
882 if (C->getSExtValue()) {
883 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +0000884
885 const SITargetLowering& Lowering =
886 *static_cast<const SITargetLowering*>(getTargetLowering());
887
888 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +0000889 return true;
890 }
Matt Arsenault485defe2014-11-05 19:01:17 +0000891
Tom Stellard155bbb72014-08-11 22:18:17 +0000892 return false;
893}
894
Tom Stellard7980fc82014-09-25 18:30:26 +0000895bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000896 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000897 SDValue &Offset,
898 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000899 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +0000900 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +0000901
Tom Stellard1f9939f2015-02-27 14:59:41 +0000902 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +0000903}
904
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000905SDValue AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
906 if (auto FI = dyn_cast<FrameIndexSDNode>(N))
907 return CurDAG->getTargetFrameIndex(FI->getIndex(), FI->getValueType(0));
908 return N;
909}
910
Tom Stellardb02094e2014-07-21 15:45:01 +0000911bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
912 SDValue &VAddr, SDValue &SOffset,
913 SDValue &ImmOffset) const {
914
915 SDLoc DL(Addr);
916 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000917 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +0000918
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000919 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000920 SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +0000921
922 // (add n0, c1)
923 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Tom Stellard78655fc2015-07-16 19:40:09 +0000924 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +0000925 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +0000926
Tom Stellard78655fc2015-07-16 19:40:09 +0000927 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +0000928 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +0000929 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000930 VAddr = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +0000931 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
932 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +0000933 }
934 }
935
Tom Stellardb02094e2014-07-21 15:45:01 +0000936 // (node)
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000937 VAddr = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000938 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +0000939 return true;
940}
941
Tom Stellard155bbb72014-08-11 22:18:17 +0000942bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
943 SDValue &SOffset, SDValue &Offset,
944 SDValue &GLC, SDValue &SLC,
945 SDValue &TFE) const {
946 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +0000947 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +0000948 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +0000949
Changpeng Fangb41574a2015-12-22 20:55:23 +0000950 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
951 GLC, SLC, TFE))
952 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +0000953
Tom Stellard155bbb72014-08-11 22:18:17 +0000954 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
955 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
956 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +0000957 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +0000958 APInt::getAllOnesValue(32).getZExtValue(); // Size
959 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +0000960
961 const SITargetLowering& Lowering =
962 *static_cast<const SITargetLowering*>(getTargetLowering());
963
964 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +0000965 return true;
966 }
967 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +0000968}
969
Tom Stellard7980fc82014-09-25 18:30:26 +0000970bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000971 SDValue &Soffset, SDValue &Offset
972 ) const {
973 SDValue GLC, SLC, TFE;
974
975 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
976}
977bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +0000978 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +0000979 SDValue &SLC) const {
980 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +0000981
982 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
983}
984
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000985bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000986 SDValue &SOffset,
987 SDValue &ImmOffset) const {
988 SDLoc DL(Constant);
989 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
990 uint32_t Overflow = 0;
991
992 if (Imm >= 4096) {
993 if (Imm <= 4095 + 64) {
994 // Use an SOffset inline constant for 1..64
995 Overflow = Imm - 4095;
996 Imm = 4095;
997 } else {
998 // Try to keep the same value in SOffset for adjacent loads, so that
999 // the corresponding register contents can be re-used.
1000 //
1001 // Load values with all low-bits set into SOffset, so that a larger
1002 // range of values can be covered using s_movk_i32
1003 uint32_t High = (Imm + 1) & ~4095;
1004 uint32_t Low = (Imm + 1) & 4095;
1005 Imm = Low;
1006 Overflow = High - 1;
1007 }
1008 }
1009
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001010 // There is a hardware bug in SI and CI which prevents address clamping in
1011 // MUBUF instructions from working correctly with SOffsets. The immediate
1012 // offset is unaffected.
1013 if (Overflow > 0 &&
1014 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1015 return false;
1016
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001017 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1018
1019 if (Overflow <= 64)
1020 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1021 else
1022 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1023 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1024 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001025
1026 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001027}
1028
1029bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1030 SDValue &SOffset,
1031 SDValue &ImmOffset) const {
1032 SDLoc DL(Offset);
1033
1034 if (!isa<ConstantSDNode>(Offset))
1035 return false;
1036
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001037 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001038}
1039
1040bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1041 SDValue &SOffset,
1042 SDValue &ImmOffset,
1043 SDValue &VOffset) const {
1044 SDLoc DL(Offset);
1045
1046 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001047 if (isa<ConstantSDNode>(Offset)) {
1048 SDValue Tmp1, Tmp2;
1049
1050 // When necessary, use a voffset in <= CI anyway to work around a hardware
1051 // bug.
1052 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1053 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1054 return false;
1055 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001056
1057 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1058 SDValue N0 = Offset.getOperand(0);
1059 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001060 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1061 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1062 VOffset = N0;
1063 return true;
1064 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001065 }
1066
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001067 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1068 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1069 VOffset = Offset;
1070
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001071 return true;
1072}
1073
Matt Arsenault7757c592016-06-09 23:42:54 +00001074bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr,
1075 SDValue &VAddr,
1076 SDValue &SLC,
1077 SDValue &TFE) const {
1078 VAddr = Addr;
1079 TFE = SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
1080 return true;
1081}
1082
Tom Stellarddee26a22015-08-06 19:28:30 +00001083///
1084/// \param EncodedOffset This is the immediate value that will be encoded
1085/// directly into the instruction. On SI/CI the \p EncodedOffset
1086/// will be in units of dwords and on VI+ it will be units of bytes.
1087static bool isLegalSMRDImmOffset(const AMDGPUSubtarget *ST,
1088 int64_t EncodedOffset) {
1089 return ST->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1090 isUInt<8>(EncodedOffset) : isUInt<20>(EncodedOffset);
1091}
1092
1093bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1094 SDValue &Offset, bool &Imm) const {
1095
1096 // FIXME: Handle non-constant offsets.
1097 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1098 if (!C)
1099 return false;
1100
1101 SDLoc SL(ByteOffsetNode);
1102 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
1103 int64_t ByteOffset = C->getSExtValue();
1104 int64_t EncodedOffset = Gen < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1105 ByteOffset >> 2 : ByteOffset;
1106
1107 if (isLegalSMRDImmOffset(Subtarget, EncodedOffset)) {
1108 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1109 Imm = true;
1110 return true;
1111 }
1112
Tom Stellard217361c2015-08-06 19:28:38 +00001113 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1114 return false;
1115
1116 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1117 // 32-bit Immediates are supported on Sea Islands.
1118 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1119 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001120 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1121 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1122 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001123 }
Tom Stellard217361c2015-08-06 19:28:38 +00001124 Imm = false;
1125 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001126}
1127
1128bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1129 SDValue &Offset, bool &Imm) const {
1130
1131 SDLoc SL(Addr);
1132 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1133 SDValue N0 = Addr.getOperand(0);
1134 SDValue N1 = Addr.getOperand(1);
1135
1136 if (SelectSMRDOffset(N1, Offset, Imm)) {
1137 SBase = N0;
1138 return true;
1139 }
1140 }
1141 SBase = Addr;
1142 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1143 Imm = true;
1144 return true;
1145}
1146
1147bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1148 SDValue &Offset) const {
1149 bool Imm;
1150 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1151}
1152
Tom Stellard217361c2015-08-06 19:28:38 +00001153bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1154 SDValue &Offset) const {
1155
1156 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1157 return false;
1158
1159 bool Imm;
1160 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1161 return false;
1162
1163 return !Imm && isa<ConstantSDNode>(Offset);
1164}
1165
Tom Stellarddee26a22015-08-06 19:28:30 +00001166bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1167 SDValue &Offset) const {
1168 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001169 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1170 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001171}
1172
1173bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1174 SDValue &Offset) const {
1175 bool Imm;
1176 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1177}
1178
Tom Stellard217361c2015-08-06 19:28:38 +00001179bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1180 SDValue &Offset) const {
1181 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1182 return false;
1183
1184 bool Imm;
1185 if (!SelectSMRDOffset(Addr, Offset, Imm))
1186 return false;
1187
1188 return !Imm && isa<ConstantSDNode>(Offset);
1189}
1190
Tom Stellarddee26a22015-08-06 19:28:30 +00001191bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1192 SDValue &Offset) const {
1193 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001194 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1195 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001196}
1197
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001198bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1199 SDValue &Base,
1200 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001201 SDLoc DL(Index);
1202
1203 if (CurDAG->isBaseWithConstantOffset(Index)) {
1204 SDValue N0 = Index.getOperand(0);
1205 SDValue N1 = Index.getOperand(1);
1206 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1207
1208 // (add n0, c0)
1209 Base = N0;
1210 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1211 return true;
1212 }
1213
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001214 if (isa<ConstantSDNode>(Index))
1215 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001216
1217 Base = Index;
1218 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1219 return true;
1220}
1221
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001222SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1223 SDValue Val, uint32_t Offset,
1224 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001225 // Transformation function, pack the offset and width of a BFE into
1226 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1227 // source, bits [5:0] contain the offset and bits [22:16] the width.
1228 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001229 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001230
1231 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1232}
1233
Justin Bogner95927c02016-05-12 21:03:32 +00001234void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001235 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1236 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1237 // Predicate: 0 < b <= c < 32
1238
1239 const SDValue &Shl = N->getOperand(0);
1240 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1241 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1242
1243 if (B && C) {
1244 uint32_t BVal = B->getZExtValue();
1245 uint32_t CVal = C->getZExtValue();
1246
1247 if (0 < BVal && BVal <= CVal && CVal < 32) {
1248 bool Signed = N->getOpcode() == ISD::SRA;
1249 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1250
Justin Bogner95927c02016-05-12 21:03:32 +00001251 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1252 32 - CVal));
1253 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001254 }
1255 }
Justin Bogner95927c02016-05-12 21:03:32 +00001256 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001257}
1258
Justin Bogner95927c02016-05-12 21:03:32 +00001259void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001260 switch (N->getOpcode()) {
1261 case ISD::AND:
1262 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1263 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1264 // Predicate: isMask(mask)
1265 const SDValue &Srl = N->getOperand(0);
1266 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1267 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1268
1269 if (Shift && Mask) {
1270 uint32_t ShiftVal = Shift->getZExtValue();
1271 uint32_t MaskVal = Mask->getZExtValue();
1272
1273 if (isMask_32(MaskVal)) {
1274 uint32_t WidthVal = countPopulation(MaskVal);
1275
Justin Bogner95927c02016-05-12 21:03:32 +00001276 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1277 Srl.getOperand(0), ShiftVal, WidthVal));
1278 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001279 }
1280 }
1281 }
1282 break;
1283 case ISD::SRL:
1284 if (N->getOperand(0).getOpcode() == ISD::AND) {
1285 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1286 // Predicate: isMask(mask >> b)
1287 const SDValue &And = N->getOperand(0);
1288 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1289 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1290
1291 if (Shift && Mask) {
1292 uint32_t ShiftVal = Shift->getZExtValue();
1293 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1294
1295 if (isMask_32(MaskVal)) {
1296 uint32_t WidthVal = countPopulation(MaskVal);
1297
Justin Bogner95927c02016-05-12 21:03:32 +00001298 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1299 And.getOperand(0), ShiftVal, WidthVal));
1300 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001301 }
1302 }
Justin Bogner95927c02016-05-12 21:03:32 +00001303 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1304 SelectS_BFEFromShifts(N);
1305 return;
1306 }
Marek Olsak9b728682015-03-24 13:40:27 +00001307 break;
1308 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001309 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1310 SelectS_BFEFromShifts(N);
1311 return;
1312 }
Marek Olsak9b728682015-03-24 13:40:27 +00001313 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001314
1315 case ISD::SIGN_EXTEND_INREG: {
1316 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1317 SDValue Src = N->getOperand(0);
1318 if (Src.getOpcode() != ISD::SRL)
1319 break;
1320
1321 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1322 if (!Amt)
1323 break;
1324
1325 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001326 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1327 Amt->getZExtValue(), Width));
1328 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001329 }
Marek Olsak9b728682015-03-24 13:40:27 +00001330 }
1331
Justin Bogner95927c02016-05-12 21:03:32 +00001332 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001333}
1334
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001335bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1336 assert(N->getOpcode() == ISD::BRCOND);
1337 if (!N->hasOneUse())
1338 return false;
1339
1340 SDValue Cond = N->getOperand(1);
1341 if (Cond.getOpcode() == ISD::CopyToReg)
1342 Cond = Cond.getOperand(2);
1343
1344 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1345 return false;
1346
1347 MVT VT = Cond.getOperand(0).getSimpleValueType();
1348 if (VT == MVT::i32)
1349 return true;
1350
1351 if (VT == MVT::i64) {
1352 auto ST = static_cast<const SISubtarget *>(Subtarget);
1353
1354 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1355 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1356 }
1357
1358 return false;
1359}
1360
Justin Bogner95927c02016-05-12 21:03:32 +00001361void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001362 SDValue Cond = N->getOperand(1);
1363
1364 if (isCBranchSCC(N)) {
1365 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001366 SelectCode(N);
1367 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001368 }
1369
1370 // The result of VOPC instructions is or'd against ~EXEC before it is
1371 // written to vcc or another SGPR. This means that the value '1' is always
1372 // written to the corresponding bit for results that are masked. In order
1373 // to correctly check against vccz, we need to and VCC with the EXEC
1374 // register in order to clear the value from the masked bits.
1375
1376 SDLoc SL(N);
1377
1378 SDNode *MaskedCond =
1379 CurDAG->getMachineNode(AMDGPU::S_AND_B64, SL, MVT::i1,
1380 CurDAG->getRegister(AMDGPU::EXEC, MVT::i1),
1381 Cond);
1382 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC,
1383 SDValue(MaskedCond, 0),
1384 SDValue()); // Passing SDValue() adds a
1385 // glue output.
Justin Bogner95927c02016-05-12 21:03:32 +00001386 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1387 N->getOperand(2), // Basic Block
1388 VCC.getValue(0), // Chain
1389 VCC.getValue(1)); // Glue
1390 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001391}
1392
Matt Arsenault88701812016-06-09 23:42:48 +00001393// This is here because there isn't a way to use the generated sub0_sub1 as the
1394// subreg index to EXTRACT_SUBREG in tablegen.
1395void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1396 MemSDNode *Mem = cast<MemSDNode>(N);
1397 unsigned AS = Mem->getAddressSpace();
Matt Arsenault7757c592016-06-09 23:42:54 +00001398 if (AS == AMDGPUAS::FLAT_ADDRESS) {
1399 SelectCode(N);
1400 return;
1401 }
Matt Arsenault88701812016-06-09 23:42:48 +00001402
1403 MVT VT = N->getSimpleValueType(0);
1404 bool Is32 = (VT == MVT::i32);
1405 SDLoc SL(N);
1406
1407 MachineSDNode *CmpSwap = nullptr;
1408 if (Subtarget->hasAddr64()) {
1409 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1410
1411 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
1412 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 :
1413 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64;
1414 SDValue CmpVal = Mem->getOperand(2);
1415
1416 // XXX - Do we care about glue operands?
1417
1418 SDValue Ops[] = {
1419 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1420 };
1421
1422 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1423 }
1424 }
1425
1426 if (!CmpSwap) {
1427 SDValue SRsrc, SOffset, Offset, SLC;
1428 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
1429 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET :
1430 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET;
1431
1432 SDValue CmpVal = Mem->getOperand(2);
1433 SDValue Ops[] = {
1434 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1435 };
1436
1437 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1438 }
1439 }
1440
1441 if (!CmpSwap) {
1442 SelectCode(N);
1443 return;
1444 }
1445
1446 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1447 *MMOs = Mem->getMemOperand();
1448 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1449
1450 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1451 SDValue Extract
1452 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1453
1454 ReplaceUses(SDValue(N, 0), Extract);
1455 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1456 CurDAG->RemoveDeadNode(N);
1457}
1458
Tom Stellardb4a313a2014-08-01 00:32:39 +00001459bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1460 SDValue &SrcMods) const {
1461
1462 unsigned Mods = 0;
1463
1464 Src = In;
1465
1466 if (Src.getOpcode() == ISD::FNEG) {
1467 Mods |= SISrcMods::NEG;
1468 Src = Src.getOperand(0);
1469 }
1470
1471 if (Src.getOpcode() == ISD::FABS) {
1472 Mods |= SISrcMods::ABS;
1473 Src = Src.getOperand(0);
1474 }
1475
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001476 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477
1478 return true;
1479}
1480
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001481bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src,
1482 SDValue &SrcMods) const {
1483 bool Res = SelectVOP3Mods(In, Src, SrcMods);
1484 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue();
1485}
1486
Tom Stellardb4a313a2014-08-01 00:32:39 +00001487bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1488 SDValue &SrcMods, SDValue &Clamp,
1489 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001490 SDLoc DL(In);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001491 // FIXME: Handle Clamp and Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001492 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1493 Omod = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001494
1495 return SelectVOP3Mods(In, Src, SrcMods);
1496}
1497
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001498bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src,
1499 SDValue &SrcMods, SDValue &Clamp,
1500 SDValue &Omod) const {
1501 bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod);
1502
1503 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() &&
1504 cast<ConstantSDNode>(Clamp)->isNullValue() &&
1505 cast<ConstantSDNode>(Omod)->isNullValue();
1506}
1507
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001508bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1509 SDValue &SrcMods,
1510 SDValue &Omod) const {
1511 // FIXME: Handle Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001512 Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001513
1514 return SelectVOP3Mods(In, Src, SrcMods);
1515}
1516
Matt Arsenault4831ce52015-01-06 23:00:37 +00001517bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1518 SDValue &SrcMods,
1519 SDValue &Clamp,
1520 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001521 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001522 return SelectVOP3Mods(In, Src, SrcMods);
1523}
1524
Christian Konigd910b7d2013-02-26 17:52:16 +00001525void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001526 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001527 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001528 bool IsModified = false;
1529 do {
1530 IsModified = false;
1531 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001532 for (SDNode &Node : CurDAG->allnodes()) {
1533 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001534 if (!MachineNode)
1535 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001536
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001537 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001538 if (ResNode != &Node) {
1539 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001540 IsModified = true;
1541 }
Tom Stellard2183b702013-06-03 17:39:46 +00001542 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001543 CurDAG->RemoveDeadNodes();
1544 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001545}