blob: 4a642f44cb3d45ccc43412a16e015e1245ce8fce [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Tim Northoverb6636fd2017-01-17 22:13:50 +000015#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000016#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000018#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000019#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/IR/Constant.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000025#include "llvm/IR/DebugInfo.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000026#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000027#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000028#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000029#include "llvm/IR/Type.h"
30#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000031#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000032#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000033
34#define DEBUG_TYPE "irtranslator"
35
Quentin Colombet105cf2b2016-01-20 20:58:56 +000036using namespace llvm;
37
38char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000039INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
40 false, false)
41INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
42INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000043 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000044
Tim Northover60f23492016-11-08 01:12:17 +000045static void reportTranslationError(const Value &V, const Twine &Message) {
46 std::string ErrStorage;
47 raw_string_ostream Err(ErrStorage);
48 Err << Message << ": " << V << '\n';
49 report_fatal_error(Err.str());
50}
51
Quentin Colombeta7fae162016-02-11 17:53:23 +000052IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000053 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000054}
55
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000056void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
57 AU.addRequired<TargetPassConfig>();
58 MachineFunctionPass::getAnalysisUsage(AU);
59}
60
61
Quentin Colombete225e252016-03-11 17:27:54 +000062unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
63 unsigned &ValReg = ValToVReg[&Val];
Tim Northover5ed648e2016-08-09 21:28:04 +000064
Tim Northover9e35f1e2017-01-25 20:58:22 +000065 if (ValReg)
66 return ValReg;
67
68 // Fill ValRegsSequence with the sequence of registers
69 // we need to concat together to produce the value.
70 assert(Val.getType()->isSized() &&
71 "Don't know how to create an empty vreg");
72 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
73 ValReg = VReg;
74
75 if (auto CV = dyn_cast<Constant>(&Val)) {
76 bool Success = translate(*CV, VReg);
77 if (!Success) {
78 if (!TPC->isGlobalISelAbortEnabled()) {
79 MF->getProperties().set(
80 MachineFunctionProperties::Property::FailedISel);
81 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000082 }
Tim Northover9e35f1e2017-01-25 20:58:22 +000083 reportTranslationError(Val, "unable to translate constant");
Tim Northover5ed648e2016-08-09 21:28:04 +000084 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000085 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +000086
Tim Northover9e35f1e2017-01-25 20:58:22 +000087 return VReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000088}
89
Tim Northovercdf23f12016-10-31 18:30:59 +000090int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
91 if (FrameIndices.find(&AI) != FrameIndices.end())
92 return FrameIndices[&AI];
93
Tim Northovercdf23f12016-10-31 18:30:59 +000094 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
95 unsigned Size =
96 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
97
98 // Always allocate at least one byte.
99 Size = std::max(Size, 1u);
100
101 unsigned Alignment = AI.getAlignment();
102 if (!Alignment)
103 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
104
105 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000106 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000107 return FI;
108}
109
Tim Northoverad2b7172016-07-26 20:23:26 +0000110unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
111 unsigned Alignment = 0;
112 Type *ValTy = nullptr;
113 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
114 Alignment = SI->getAlignment();
115 ValTy = SI->getValueOperand()->getType();
116 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
117 Alignment = LI->getAlignment();
118 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000119 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000120 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000121 MachineFunctionProperties::Property::FailedISel);
122 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000123 } else
124 llvm_unreachable("unhandled memory instruction");
125
126 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
127}
128
Quentin Colombet53237a92016-03-11 17:27:43 +0000129MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
130 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000131 if (!MBB) {
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000132 MBB = MF->CreateMachineBasicBlock(&BB);
Tim Northover50db7f412016-12-07 21:17:47 +0000133 MF->push_back(MBB);
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000134
135 if (BB.hasAddressTaken())
136 MBB->setHasAddressTaken();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000137 }
138 return *MBB;
139}
140
Tim Northoverb6636fd2017-01-17 22:13:50 +0000141void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
142 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
143 MachinePreds[Edge].push_back(NewPred);
144}
145
Tim Northoverc53606e2016-12-07 21:29:15 +0000146bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
147 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000148 // FIXME: handle signed/unsigned wrapping flags.
149
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000150 // Get or create a virtual register for each value.
151 // Unless the value is a Constant => loadimm cst?
152 // or inline constant each time?
153 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000154 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
155 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
156 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000157 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000158 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000159}
160
Tim Northoverc53606e2016-12-07 21:29:15 +0000161bool IRTranslator::translateCompare(const User &U,
162 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000163 const CmpInst *CI = dyn_cast<CmpInst>(&U);
164 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
165 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
166 unsigned Res = getOrCreateVReg(U);
167 CmpInst::Predicate Pred =
168 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
169 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000170
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000171 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000172 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000173 else
Tim Northover0f140c72016-09-09 11:46:34 +0000174 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000175
Tim Northoverde3aea0412016-08-17 20:25:25 +0000176 return true;
177}
178
Tim Northoverc53606e2016-12-07 21:29:15 +0000179bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000180 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000181 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000182 // The target may mess up with the insertion point, but
183 // this is not important as a return is the last instruction
184 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000185 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000186}
187
Tim Northoverc53606e2016-12-07 21:29:15 +0000188bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000189 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000190 unsigned Succ = 0;
191 if (!BrInst.isUnconditional()) {
192 // We want a G_BRCOND to the true BB followed by an unconditional branch.
193 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
194 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
195 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000196 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000197 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000198
199 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
200 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
201 MIRBuilder.buildBr(TgtBB);
202
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000203 // Link successors.
204 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
205 for (const BasicBlock *Succ : BrInst.successors())
206 CurBB.addSuccessor(&getOrCreateBB(*Succ));
207 return true;
208}
209
Kristof Beylseced0712017-01-05 11:28:51 +0000210bool IRTranslator::translateSwitch(const User &U,
211 MachineIRBuilder &MIRBuilder) {
212 // For now, just translate as a chain of conditional branches.
213 // FIXME: could we share most of the logic/code in
214 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
215 // At first sight, it seems most of the logic in there is independent of
216 // SelectionDAG-specifics and a lot of work went in to optimize switch
217 // lowering in there.
218
219 const SwitchInst &SwInst = cast<SwitchInst>(U);
220 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000221 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000222
223 LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL);
224 for (auto &CaseIt : SwInst.cases()) {
225 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
226 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
227 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000228 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
229 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
230 MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000231
Tim Northoverb6636fd2017-01-17 22:13:50 +0000232 MIRBuilder.buildBrCond(Tst, TrueMBB);
233 CurMBB.addSuccessor(&TrueMBB);
234 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000235
Tim Northoverb6636fd2017-01-17 22:13:50 +0000236 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000237 MF->CreateMachineBasicBlock(SwInst.getParent());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000238 MF->push_back(FalseMBB);
239 MIRBuilder.buildBr(*FalseMBB);
240 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000241
Tim Northoverb6636fd2017-01-17 22:13:50 +0000242 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000243 }
244 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000245 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
246 MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB);
247 MIRBuilder.buildBr(DefaultMBB);
248 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
249 CurMBB.addSuccessor(&DefaultMBB);
250 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000251
252 return true;
253}
254
Tim Northoverc53606e2016-12-07 21:29:15 +0000255bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000256 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000257
Tim Northover7152dca2016-10-19 15:55:06 +0000258 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000259 return false;
260
Tim Northover7152dca2016-10-19 15:55:06 +0000261 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
262 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
263 : MachineMemOperand::MONone;
264 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000265
Tim Northoverad2b7172016-07-26 20:23:26 +0000266 unsigned Res = getOrCreateVReg(LI);
267 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000268 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000269 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000270 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000271 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
272 Flags, DL->getTypeStoreSize(LI.getType()),
273 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000274 return true;
275}
276
Tim Northoverc53606e2016-12-07 21:29:15 +0000277bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000278 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000279
Tim Northover7152dca2016-10-19 15:55:06 +0000280 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000281 return false;
282
Tim Northover7152dca2016-10-19 15:55:06 +0000283 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
284 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
285 : MachineMemOperand::MONone;
286 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000287
Tim Northoverad2b7172016-07-26 20:23:26 +0000288 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
289 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000290 LLT VTy{*SI.getValueOperand()->getType(), *DL},
291 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000292
293 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000294 Val, Addr,
295 *MF->getMachineMemOperand(
296 MachinePointerInfo(SI.getPointerOperand()), Flags,
297 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
298 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000299 return true;
300}
301
Tim Northoverc53606e2016-12-07 21:29:15 +0000302bool IRTranslator::translateExtractValue(const User &U,
303 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000304 const Value *Src = U.getOperand(0);
305 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000306 SmallVector<Value *, 1> Indices;
307
308 // getIndexedOffsetInType is designed for GEPs, so the first index is the
309 // usual array element rather than looking into the actual aggregate.
310 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000311
312 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
313 for (auto Idx : EVI->indices())
314 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
315 } else {
316 for (unsigned i = 1; i < U.getNumOperands(); ++i)
317 Indices.push_back(U.getOperand(i));
318 }
Tim Northover6f80b082016-08-19 17:47:05 +0000319
320 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
321
Tim Northoverb6046222016-08-19 20:09:03 +0000322 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000323 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000324
325 return true;
326}
327
Tim Northoverc53606e2016-12-07 21:29:15 +0000328bool IRTranslator::translateInsertValue(const User &U,
329 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000330 const Value *Src = U.getOperand(0);
331 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000332 SmallVector<Value *, 1> Indices;
333
334 // getIndexedOffsetInType is designed for GEPs, so the first index is the
335 // usual array element rather than looking into the actual aggregate.
336 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000337
338 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
339 for (auto Idx : IVI->indices())
340 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
341 } else {
342 for (unsigned i = 2; i < U.getNumOperands(); ++i)
343 Indices.push_back(U.getOperand(i));
344 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000345
346 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
347
Tim Northoverb6046222016-08-19 20:09:03 +0000348 unsigned Res = getOrCreateVReg(U);
349 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000350 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
351 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000352
353 return true;
354}
355
Tim Northoverc53606e2016-12-07 21:29:15 +0000356bool IRTranslator::translateSelect(const User &U,
357 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000358 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
359 getOrCreateVReg(*U.getOperand(1)),
360 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000361 return true;
362}
363
Tim Northoverc53606e2016-12-07 21:29:15 +0000364bool IRTranslator::translateBitCast(const User &U,
365 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000366 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000367 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000368 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000369 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000370 else
Tim Northover357f1be2016-08-10 23:02:41 +0000371 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000372 return true;
373 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000374 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000375}
376
Tim Northoverc53606e2016-12-07 21:29:15 +0000377bool IRTranslator::translateCast(unsigned Opcode, const User &U,
378 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000379 unsigned Op = getOrCreateVReg(*U.getOperand(0));
380 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000381 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000382 return true;
383}
384
Tim Northoverc53606e2016-12-07 21:29:15 +0000385bool IRTranslator::translateGetElementPtr(const User &U,
386 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000387 // FIXME: support vector GEPs.
388 if (U.getType()->isVectorTy())
389 return false;
390
391 Value &Op0 = *U.getOperand(0);
392 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000393 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000394 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
395 LLT OffsetTy = LLT::scalar(PtrSize);
396
397 int64_t Offset = 0;
398 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
399 GTI != E; ++GTI) {
400 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000401 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000402 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
403 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
404 continue;
405 } else {
406 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
407
408 // If this is a scalar constant or a splat vector of constants,
409 // handle it quickly.
410 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
411 Offset += ElementSize * CI->getSExtValue();
412 continue;
413 }
414
415 if (Offset != 0) {
416 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
417 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
418 MIRBuilder.buildConstant(OffsetReg, Offset);
419 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
420
421 BaseReg = NewBaseReg;
422 Offset = 0;
423 }
424
425 // N = N + Idx * ElementSize;
426 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
427 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
428
429 unsigned IdxReg = getOrCreateVReg(*Idx);
430 if (MRI->getType(IdxReg) != OffsetTy) {
431 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
432 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
433 IdxReg = NewIdxReg;
434 }
435
436 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
437 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
438
439 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
440 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
441 BaseReg = NewBaseReg;
442 }
443 }
444
445 if (Offset != 0) {
446 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
447 MIRBuilder.buildConstant(OffsetReg, Offset);
448 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
449 return true;
450 }
451
452 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
453 return true;
454}
455
Tim Northoverc53606e2016-12-07 21:29:15 +0000456bool IRTranslator::translateMemcpy(const CallInst &CI,
457 MachineIRBuilder &MIRBuilder) {
Tim Northover3f186032016-10-18 20:03:45 +0000458 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
459 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
460 0 ||
461 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
462 0 ||
463 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
464 return false;
465
466 SmallVector<CallLowering::ArgInfo, 8> Args;
467 for (int i = 0; i < 3; ++i) {
468 const auto &Arg = CI.getArgOperand(i);
469 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
470 }
471
472 MachineOperand Callee = MachineOperand::CreateES("memcpy");
473
474 return CLI->lowerCall(MIRBuilder, Callee,
475 CallLowering::ArgInfo(0, CI.getType()), Args);
476}
Tim Northovera7653b32016-09-12 11:20:22 +0000477
Tim Northoverc53606e2016-12-07 21:29:15 +0000478void IRTranslator::getStackGuard(unsigned DstReg,
479 MachineIRBuilder &MIRBuilder) {
Tim Northovercdf23f12016-10-31 18:30:59 +0000480 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
481 MIB.addDef(DstReg);
482
Tim Northover50db7f412016-12-07 21:17:47 +0000483 auto &TLI = *MF->getSubtarget().getTargetLowering();
484 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000485 if (!Global)
486 return;
487
488 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000489 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000490 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
491 MachineMemOperand::MODereferenceable;
492 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000493 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
494 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000495 MIB.setMemRefs(MemRefs, MemRefs + 1);
496}
497
Tim Northover1e656ec2016-12-08 22:44:00 +0000498bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
499 MachineIRBuilder &MIRBuilder) {
500 LLT Ty{*CI.getOperand(0)->getType(), *DL};
501 LLT s1 = LLT::scalar(1);
502 unsigned Width = Ty.getSizeInBits();
503 unsigned Res = MRI->createGenericVirtualRegister(Ty);
504 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
505 auto MIB = MIRBuilder.buildInstr(Op)
506 .addDef(Res)
507 .addDef(Overflow)
508 .addUse(getOrCreateVReg(*CI.getOperand(0)))
509 .addUse(getOrCreateVReg(*CI.getOperand(1)));
510
511 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
512 unsigned Zero = MRI->createGenericVirtualRegister(s1);
513 EntryBuilder.buildConstant(Zero, 0);
514 MIB.addUse(Zero);
515 }
516
517 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
518 return true;
519}
520
Tim Northoverc53606e2016-12-07 21:29:15 +0000521bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
522 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000523 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000524 default:
525 break;
Tim Northover09aac4a2017-01-26 23:39:14 +0000526 case Intrinsic::dbg_declare: {
527 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
528 assert(DI.getVariable() && "Missing variable");
529
530 const Value *Address = DI.getAddress();
531 if (!Address || isa<UndefValue>(Address)) {
532 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
533 return true;
534 }
535
536 unsigned Reg = getOrCreateVReg(*Address);
537 auto RegDef = MRI->def_instr_begin(Reg);
538 assert(DI.getVariable()->isValidLocationForIntrinsic(
539 MIRBuilder.getDebugLoc()) &&
540 "Expected inlined-at fields to agree");
541
542 if (RegDef != MRI->def_instr_end() &&
543 RegDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) {
544 MIRBuilder.buildFIDbgValue(RegDef->getOperand(1).getIndex(),
545 DI.getVariable(), DI.getExpression());
546 } else
547 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northoverb58346f2016-12-08 22:44:13 +0000548 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000549 }
550 case Intrinsic::dbg_value: {
551 // This form of DBG_VALUE is target-independent.
552 const DbgValueInst &DI = cast<DbgValueInst>(CI);
553 const Value *V = DI.getValue();
554 assert(DI.getVariable()->isValidLocationForIntrinsic(
555 MIRBuilder.getDebugLoc()) &&
556 "Expected inlined-at fields to agree");
557 if (!V) {
558 // Currently the optimizer can produce this; insert an undef to
559 // help debugging. Probably the optimizer should not do this.
560 MIRBuilder.buildIndirectDbgValue(0, DI.getOffset(), DI.getVariable(),
561 DI.getExpression());
562 } else if (const auto *CI = dyn_cast<Constant>(V)) {
563 MIRBuilder.buildConstDbgValue(*CI, DI.getOffset(), DI.getVariable(),
564 DI.getExpression());
565 } else {
566 unsigned Reg = getOrCreateVReg(*V);
567 // FIXME: This does not handle register-indirect values at offset 0. The
568 // direct/indirect thing shouldn't really be handled by something as
569 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
570 // pretty baked in right now.
571 if (DI.getOffset() != 0)
572 MIRBuilder.buildIndirectDbgValue(Reg, DI.getOffset(), DI.getVariable(),
573 DI.getExpression());
574 else
575 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(),
576 DI.getExpression());
577 }
578 return true;
579 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000580 case Intrinsic::uadd_with_overflow:
581 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
582 case Intrinsic::sadd_with_overflow:
583 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
584 case Intrinsic::usub_with_overflow:
585 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
586 case Intrinsic::ssub_with_overflow:
587 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
588 case Intrinsic::umul_with_overflow:
589 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
590 case Intrinsic::smul_with_overflow:
591 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northover3f186032016-10-18 20:03:45 +0000592 case Intrinsic::memcpy:
Tim Northoverc53606e2016-12-07 21:29:15 +0000593 return translateMemcpy(CI, MIRBuilder);
Tim Northovera9105be2016-11-09 22:39:54 +0000594 case Intrinsic::eh_typeid_for: {
595 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
596 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000597 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000598 MIRBuilder.buildConstant(Reg, TypeID);
599 return true;
600 }
Tim Northover6e904302016-10-18 20:03:51 +0000601 case Intrinsic::objectsize: {
602 // If we don't know by now, we're never going to know.
603 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
604
605 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
606 return true;
607 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000608 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000609 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000610 return true;
611 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000612 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
613 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000614 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000615
616 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
617 MIRBuilder.buildStore(
618 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000619 *MF->getMachineMemOperand(
620 MachinePointerInfo::getFixedStack(*MF,
621 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000622 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
623 PtrTy.getSizeInBits() / 8, 8));
624 return true;
625 }
Tim Northover91c81732016-08-19 17:17:06 +0000626 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000627 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000628}
629
Tim Northoverc53606e2016-12-07 21:29:15 +0000630bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000631 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000632 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000633 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000634
Tim Northover3babfef2017-01-19 23:59:35 +0000635 if (CI.isInlineAsm())
636 return false;
637
Tim Northover406024a2016-08-10 21:44:01 +0000638 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000639 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
640 SmallVector<unsigned, 8> Args;
641 for (auto &Arg: CI.arg_operands())
642 Args.push_back(getOrCreateVReg(*Arg));
643
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000644 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
645 return getOrCreateVReg(*CI.getCalledValue());
646 });
Tim Northover406024a2016-08-10 21:44:01 +0000647 }
648
649 Intrinsic::ID ID = F->getIntrinsicID();
650 if (TII && ID == Intrinsic::not_intrinsic)
651 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
652
653 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000654
Tim Northoverc53606e2016-12-07 21:29:15 +0000655 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000656 return true;
657
Tim Northover5fb414d2016-07-29 22:32:36 +0000658 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
659 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000660 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000661
662 for (auto &Arg : CI.arg_operands()) {
663 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
664 MIB.addImm(CI->getSExtValue());
665 else
666 MIB.addUse(getOrCreateVReg(*Arg));
667 }
668 return true;
669}
670
Tim Northoverc53606e2016-12-07 21:29:15 +0000671bool IRTranslator::translateInvoke(const User &U,
672 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000673 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000674 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000675
676 const BasicBlock *ReturnBB = I.getSuccessor(0);
677 const BasicBlock *EHPadBB = I.getSuccessor(1);
678
679 const Value *Callee(I.getCalledValue());
680 const Function *Fn = dyn_cast<Function>(Callee);
681 if (isa<InlineAsm>(Callee))
682 return false;
683
684 // FIXME: support invoking patchpoint and statepoint intrinsics.
685 if (Fn && Fn->isIntrinsic())
686 return false;
687
688 // FIXME: support whatever these are.
689 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
690 return false;
691
692 // FIXME: support Windows exception handling.
693 if (!isa<LandingPadInst>(EHPadBB->front()))
694 return false;
695
696
Matthias Braund0ee66c2016-12-01 19:32:15 +0000697 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000698 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000699 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000700 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
701
702 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
703 SmallVector<CallLowering::ArgInfo, 8> Args;
704 for (auto &Arg: I.arg_operands())
705 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
706
707 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
708 CallLowering::ArgInfo(Res, I.getType()), Args))
709 return false;
710
Matthias Braund0ee66c2016-12-01 19:32:15 +0000711 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000712 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
713
714 // FIXME: track probabilities.
715 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
716 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000717 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000718 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
719 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
720
721 return true;
722}
723
Tim Northoverc53606e2016-12-07 21:29:15 +0000724bool IRTranslator::translateLandingPad(const User &U,
725 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000726 const LandingPadInst &LP = cast<LandingPadInst>(U);
727
728 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000729 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000730
731 MBB.setIsEHPad();
732
733 // If there aren't registers to copy the values into (e.g., during SjLj
734 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000735 auto &TLI = *MF->getSubtarget().getTargetLowering();
736 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000737 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
738 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
739 return true;
740
741 // If landingpad's return type is token type, we don't create DAG nodes
742 // for its exception pointer and selector value. The extraction of exception
743 // pointer or selector value from token type landingpads is not currently
744 // supported.
745 if (LP.getType()->isTokenTy())
746 return true;
747
748 // Add a label to mark the beginning of the landing pad. Deletion of the
749 // landing pad can thus be detected via the MachineModuleInfo.
750 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000751 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000752
Justin Bognera0295312017-01-25 00:16:53 +0000753 SmallVector<LLT, 2> Tys;
754 for (Type *Ty : cast<StructType>(LP.getType())->elements())
755 Tys.push_back(LLT{*Ty, *DL});
756 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
757
Tim Northovera9105be2016-11-09 22:39:54 +0000758 // Mark exception register as live in.
759 SmallVector<unsigned, 2> Regs;
760 SmallVector<uint64_t, 2> Offsets;
Tim Northovera9105be2016-11-09 22:39:54 +0000761 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
Justin Bognera0295312017-01-25 00:16:53 +0000762 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]);
Tim Northovera9105be2016-11-09 22:39:54 +0000763 MIRBuilder.buildCopy(VReg, Reg);
764 Regs.push_back(VReg);
765 Offsets.push_back(0);
766 }
767
768 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
Justin Bognera0295312017-01-25 00:16:53 +0000769 unsigned VReg = MRI->createGenericVirtualRegister(Tys[1]);
Tim Northovera9105be2016-11-09 22:39:54 +0000770 MIRBuilder.buildCopy(VReg, Reg);
771 Regs.push_back(VReg);
Justin Bognera0295312017-01-25 00:16:53 +0000772 Offsets.push_back(Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000773 }
774
775 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
776 return true;
777}
778
Tim Northoverc53606e2016-12-07 21:29:15 +0000779bool IRTranslator::translateStaticAlloca(const AllocaInst &AI,
780 MachineIRBuilder &MIRBuilder) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000781 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
782 return false;
783
Tim Northoverbd505462016-07-22 16:59:52 +0000784 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000785 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000786 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000787 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000788 return true;
789}
790
Tim Northoverc53606e2016-12-07 21:29:15 +0000791bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000792 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000793 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000794 MIB.addDef(getOrCreateVReg(PI));
795
796 PendingPHIs.emplace_back(&PI, MIB.getInstr());
797 return true;
798}
799
800void IRTranslator::finishPendingPhis() {
801 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
802 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000803 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000804
805 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
806 // won't create extra control flow here, otherwise we need to find the
807 // dominating predecessor here (or perhaps force the weirder IRTranslators
808 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +0000809 SmallSet<const BasicBlock *, 4> HandledPreds;
810
Tim Northover97d0cb32016-08-05 17:16:40 +0000811 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +0000812 auto IRPred = PI->getIncomingBlock(i);
813 if (HandledPreds.count(IRPred))
814 continue;
815
816 HandledPreds.insert(IRPred);
817 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
818 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
819 assert(Pred->isSuccessor(MIB->getParent()) &&
820 "incorrect CFG at MachineBasicBlock level");
821 MIB.addUse(ValReg);
822 MIB.addMBB(Pred);
823 }
Tim Northover97d0cb32016-08-05 17:16:40 +0000824 }
825 }
826}
827
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000828bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000829 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000830 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000831#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000832 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000833#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000834 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000835 if (!TPC->isGlobalISelAbortEnabled())
836 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000837 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000838 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000839}
840
Tim Northover5ed648e2016-08-09 21:28:04 +0000841bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000842 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000843 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000844 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000845 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000846 else if (isa<UndefValue>(C))
847 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000848 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000849 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000850 else if (auto GV = dyn_cast<GlobalValue>(&C))
851 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000852 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
853 switch(CE->getOpcode()) {
854#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000855 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000856#include "llvm/IR/Instruction.def"
857 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000858 if (!TPC->isGlobalISelAbortEnabled())
859 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000860 llvm_unreachable("unknown opcode");
861 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000862 } else if (!TPC->isGlobalISelAbortEnabled())
863 return false;
864 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000865 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000866
Tim Northoverd403a3d2016-08-09 23:01:30 +0000867 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000868}
869
Tim Northover0d510442016-08-11 16:21:29 +0000870void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000871 // Release the memory used by the different maps we
872 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000873 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000874 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000875 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000876 Constants.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +0000877 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000878}
879
Tim Northover50db7f412016-12-07 21:17:47 +0000880bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
881 MF = &CurMF;
882 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000883 if (F.empty())
884 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000885 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +0000886 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +0000887 EntryBuilder.setMF(*MF);
888 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000889 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000890 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000891
Tim Northover14e7f732016-08-05 17:50:36 +0000892 assert(PendingPHIs.empty() && "stale PHIs");
893
Tim Northover05cc4852016-12-07 21:05:38 +0000894 // Setup a separate basic-block for the arguments and constants, falling
895 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000896 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
897 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000898 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
899 EntryBuilder.setMBB(*EntryBB);
900
901 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000902 SmallVector<unsigned, 8> VRegArgs;
903 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000904 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000905 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000906 if (!Succeeded) {
907 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000908 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000909 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000910 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000911 return false;
912 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000913 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000914 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000915
Tim Northover05cc4852016-12-07 21:05:38 +0000916 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000917 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000918 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000919 // Set the insertion point of all the following translations to
920 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +0000921 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000922
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000923 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000924 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000925 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000926 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000927 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000928 MF->getProperties().set(
929 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000930 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000931 }
932 }
933 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000934
Tim Northover800638f2016-12-05 23:10:19 +0000935 if (Succeeded) {
936 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000937
Tim Northover800638f2016-12-05 23:10:19 +0000938 // Now that the MachineFrameInfo has been configured, no further changes to
939 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000940 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +0000941
942 // Merge the argument lowering and constants block with its single
943 // successor, the LLVM-IR entry block. We want the basic block to
944 // be maximal.
945 assert(EntryBB->succ_size() == 1 &&
946 "Custom BB used for lowering should have only one successor");
947 // Get the successor of the current entry block.
948 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
949 assert(NewEntryBB.pred_size() == 1 &&
950 "LLVM-IR entry block has a predecessor!?");
951 // Move all the instruction from the current entry block to the
952 // new entry block.
953 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
954 EntryBB->end());
955
956 // Update the live-in information for the new entry block.
957 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
958 NewEntryBB.addLiveIn(LiveIn);
959 NewEntryBB.sortUniqueLiveIns();
960
961 // Get rid of the now empty basic block.
962 EntryBB->removeSuccessor(&NewEntryBB);
963 MF->remove(EntryBB);
964
965 assert(&MF->front() == &NewEntryBB &&
966 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +0000967 }
968
969 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +0000970
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000971 return false;
972}