blob: be704482317da55c6f5760c5cf5e7e106e84da88 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000049def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
50 SDTCisPtrTy<0>, SDTCisVT<1, i32>
51]>;
52
Hal Finkel3ee2af72014-07-18 23:29:49 +000053def tocentry32 : Operand<iPTR> {
54 let MIOperandInfo = (ops i32imm:$imm);
55}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000056
Hal Finkelc93a9a22015-02-25 01:06:45 +000057def SDT_PPCqvfperm : SDTypeProfile<1, 3, [
58 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVec<3>
59]>;
60def SDT_PPCqvgpci : SDTypeProfile<1, 1, [
61 SDTCisVec<0>, SDTCisInt<1>
62]>;
63def SDT_PPCqvaligni : SDTypeProfile<1, 3, [
64 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3>
65]>;
66def SDT_PPCqvesplati : SDTypeProfile<1, 2, [
67 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisInt<2>
68]>;
69
70def SDT_PPCqbflt : SDTypeProfile<1, 1, [
71 SDTCisVec<0>, SDTCisVec<1>
72]>;
73
74def SDT_PPCqvlfsb : SDTypeProfile<1, 1, [
75 SDTCisVec<0>, SDTCisPtrTy<1>
76]>;
77
Chris Lattner27f53452006-03-01 05:50:56 +000078//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000079// PowerPC specific DAG Nodes.
80//
81
Hal Finkel2e103312013-04-03 04:01:11 +000082def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
83def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
84
Hal Finkelf6d45f22013-04-01 17:52:07 +000085def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
86def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
87def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
88def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000089def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
90def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000091def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
92def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000093def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
94 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000095def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
96 [SDNPHasChain, SDNPMayLoad]>;
97def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000098 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000099
Ulrich Weigand874fc622013-03-26 10:56:22 +0000100// Extract FPSCR (not modeled at the DAG level).
101def PPCmffs : SDNode<"PPCISD::MFFS",
102 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
103
104// Perform FADD in round-to-zero mode.
105def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
106
Dale Johannesen666323e2007-10-10 01:01:31 +0000107
Chris Lattner261009a2005-10-25 20:55:47 +0000108def PPCfsel : SDNode<"PPCISD::FSEL",
109 // Type constraint for fsel.
110 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
111 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000112
Nate Begeman69caef22005-12-13 22:55:22 +0000113def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
114def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Hal Finkelcf599212015-02-25 21:36:59 +0000115def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp,
116 [SDNPMayLoad, SDNPMemOperand]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000117def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
118def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000119
Roman Divacky32143e22013-12-20 18:08:54 +0000120def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
121
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000122def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
123def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
124 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000125def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000126def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
127def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000128def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
129def PPCaddiTlsgdLAddr : SDNode<"PPCISD::ADDI_TLSGD_L_ADDR",
130 SDTypeProfile<1, 3, [
131 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
132 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000133def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
134def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000135def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
136def PPCaddiTlsldLAddr : SDNode<"PPCISD::ADDI_TLSLD_L_ADDR",
137 SDTypeProfile<1, 3, [
138 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
139 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
140def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000141def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000142
Chris Lattnera8713b12006-03-20 01:53:53 +0000143def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000144
Hal Finkelc93a9a22015-02-25 01:06:45 +0000145def PPCqvfperm : SDNode<"PPCISD::QVFPERM", SDT_PPCqvfperm, []>;
146def PPCqvgpci : SDNode<"PPCISD::QVGPCI", SDT_PPCqvgpci, []>;
147def PPCqvaligni : SDNode<"PPCISD::QVALIGNI", SDT_PPCqvaligni, []>;
148def PPCqvesplati : SDNode<"PPCISD::QVESPLATI", SDT_PPCqvesplati, []>;
149
150def PPCqbflt : SDNode<"PPCISD::QBFLT", SDT_PPCqbflt, []>;
151
152def PPCqvlfsb : SDNode<"PPCISD::QVLFSb", SDT_PPCqvlfsb,
153 [SDNPHasChain, SDNPMayLoad]>;
154
Hal Finkel4edc66b2015-01-03 01:16:37 +0000155def PPCcmpb : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>;
156
Chris Lattnerfea33f72005-12-06 02:10:38 +0000157// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
158// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000159def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
160def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
161def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000162
Chris Lattnerf9797942005-12-04 19:01:59 +0000163// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000164def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000166def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000167 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000168
Chris Lattner3b587342006-06-27 18:36:44 +0000169def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000170def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
171 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
172 SDNPVariadic]>;
173def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
174 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
175 SDNPVariadic]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000176def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000177 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000178def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
179 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
180 SDNPVariadic]>;
Hal Finkelfc096c92014-12-23 22:29:40 +0000181def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC",
182 SDTypeProfile<0, 1, []>,
183 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
184 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000185
Chris Lattner9a249b02008-01-15 22:02:54 +0000186def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000187 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000188
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000189def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000190 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000191
Hal Finkel756810f2013-03-21 21:37:52 +0000192def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
193 SDTypeProfile<1, 1, [SDTCisInt<0>,
194 SDTCisPtrTy<1>]>,
195 [SDNPHasChain, SDNPSideEffect]>;
196def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
197 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
198 [SDNPHasChain, SDNPSideEffect]>;
199
Bill Schmidta87a7e22013-05-14 19:35:45 +0000200def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
201def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
202 [SDNPHasChain, SDNPSideEffect]>;
203
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000204def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000205def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000206
Chris Lattner9754d142006-04-18 17:59:36 +0000207def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000208 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000209
Chris Lattner94de7bc2008-01-10 05:12:37 +0000210def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
211 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000212def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
213 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000214
Hal Finkel5ab37802012-08-28 02:10:27 +0000215// Instructions to set/unset CR bit 6 for SVR4 vararg calls
216def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
217 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
218def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
219 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
220
Jim Laskey48850c12006-11-16 22:43:37 +0000221// Instructions to support dynamic alloca.
222def SDTDynOp : SDTypeProfile<1, 2, []>;
223def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
224
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000225//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000226// PowerPC specific transformation functions and pattern fragments.
227//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000228
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000229def SHL32 : SDNodeXForm<imm, [{
230 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000231 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000232}]>;
233
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000234def SRL32 : SDNodeXForm<imm, [{
235 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000237}]>;
238
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000239def LO16 : SDNodeXForm<imm, [{
240 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000241 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000242}]>;
243
244def HI16 : SDNodeXForm<imm, [{
245 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000246 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000247}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000248
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000249def HA16 : SDNodeXForm<imm, [{
250 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000251 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000252 return getI32Imm((Val - (signed short)Val) >> 16);
253}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000254def MB : SDNodeXForm<imm, [{
255 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000256 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000257 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000258 return getI32Imm(mb);
259}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000260
Nate Begemand31efd12006-09-22 05:01:56 +0000261def ME : SDNodeXForm<imm, [{
262 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000263 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000264 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000265 return getI32Imm(me);
266}]>;
267def maskimm32 : PatLeaf<(imm), [{
268 // maskImm predicate - True if immediate is a run of ones.
269 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000270 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000271 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000272 else
273 return false;
274}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000275
Bill Schmidtf88571e2013-05-22 20:09:24 +0000276def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
277 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
278 // sign extended field. Used by instructions like 'addi'.
279 return (int32_t)Imm == (short)Imm;
280}]>;
281def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
282 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
283 // sign extended field. Used by instructions like 'addi'.
284 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000285}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000286def immZExt16 : PatLeaf<(imm), [{
287 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
288 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000289 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000290}], LO16>;
291
Chris Lattner7e742e42006-06-20 22:34:10 +0000292// imm16Shifted* - These match immediates where the low 16-bits are zero. There
293// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
294// identical in 32-bit mode, but in 64-bit mode, they return true if the
295// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
296// clear).
297def imm16ShiftedZExt : PatLeaf<(imm), [{
298 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
299 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000300 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000301}], HI16>;
302
303def imm16ShiftedSExt : PatLeaf<(imm), [{
304 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
305 // immediate are set. Used by instructions like 'addis'. Identical to
306 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000307 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000308 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000309 return true;
310 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000311 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000312}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000313
Hal Finkel940ab932014-02-28 00:27:01 +0000314def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
315 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
316 // zero extended field.
317 return isUInt<32>(Imm);
318}]>;
319
Hal Finkelb09680b2013-03-18 23:00:58 +0000320// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000321// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000322// offsets are hidden behind TOC entries than the values of the lower-order
323// bits cannot be checked directly. As a result, we need to also incorporate
324// an alignment check into the relevant patterns.
325
326def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
327 return cast<LoadSDNode>(N)->getAlignment() >= 4;
328}]>;
329def aligned4store : PatFrag<(ops node:$val, node:$ptr),
330 (store node:$val, node:$ptr), [{
331 return cast<StoreSDNode>(N)->getAlignment() >= 4;
332}]>;
333def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
334 return cast<LoadSDNode>(N)->getAlignment() >= 4;
335}]>;
336def aligned4pre_store : PatFrag<
337 (ops node:$val, node:$base, node:$offset),
338 (pre_store node:$val, node:$base, node:$offset), [{
339 return cast<StoreSDNode>(N)->getAlignment() >= 4;
340}]>;
341
342def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
343 return cast<LoadSDNode>(N)->getAlignment() < 4;
344}]>;
345def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
346 (store node:$val, node:$ptr), [{
347 return cast<StoreSDNode>(N)->getAlignment() < 4;
348}]>;
349def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
350 return cast<LoadSDNode>(N)->getAlignment() < 4;
351}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000352
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000353//===----------------------------------------------------------------------===//
354// PowerPC Flag Definitions.
355
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000356class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000357class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000358
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000359class RegConstraint<string C> {
360 string Constraints = C;
361}
Chris Lattner57711562006-11-15 23:24:18 +0000362class NoEncode<string E> {
363 string DisableEncoding = E;
364}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000365
366
367//===----------------------------------------------------------------------===//
368// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000369
Ulrich Weigand136ac222013-04-26 16:53:15 +0000370// In the default PowerPC assembler syntax, registers are specified simply
371// by number, so they cannot be distinguished from immediate values (without
372// looking at the opcode). This means that the default operand matching logic
373// for the asm parser does not work, and we need to specify custom matchers.
374// Since those can only be specified with RegisterOperand classes and not
375// directly on the RegisterClass, all instructions patterns used by the asm
376// parser need to use a RegisterOperand (instead of a RegisterClass) for
377// all their register operands.
378// For this purpose, we define one RegisterOperand for each RegisterClass,
379// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000380
Ulrich Weigand640192d2013-05-03 19:49:39 +0000381def PPCRegGPRCAsmOperand : AsmOperandClass {
382 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
383}
384def gprc : RegisterOperand<GPRC> {
385 let ParserMatchClass = PPCRegGPRCAsmOperand;
386}
387def PPCRegG8RCAsmOperand : AsmOperandClass {
388 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
389}
390def g8rc : RegisterOperand<G8RC> {
391 let ParserMatchClass = PPCRegG8RCAsmOperand;
392}
393def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
394 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
395}
396def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
397 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
398}
399def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
400 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
401}
402def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
403 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
404}
405def PPCRegF8RCAsmOperand : AsmOperandClass {
406 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
407}
408def f8rc : RegisterOperand<F8RC> {
409 let ParserMatchClass = PPCRegF8RCAsmOperand;
410}
411def PPCRegF4RCAsmOperand : AsmOperandClass {
412 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
413}
414def f4rc : RegisterOperand<F4RC> {
415 let ParserMatchClass = PPCRegF4RCAsmOperand;
416}
417def PPCRegVRRCAsmOperand : AsmOperandClass {
418 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
419}
420def vrrc : RegisterOperand<VRRC> {
421 let ParserMatchClass = PPCRegVRRCAsmOperand;
422}
423def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000424 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000425}
426def crbitrc : RegisterOperand<CRBITRC> {
427 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
428}
429def PPCRegCRRCAsmOperand : AsmOperandClass {
430 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
431}
432def crrc : RegisterOperand<CRRC> {
433 let ParserMatchClass = PPCRegCRRCAsmOperand;
434}
435
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000436def PPCU1ImmAsmOperand : AsmOperandClass {
437 let Name = "U1Imm"; let PredicateMethod = "isU1Imm";
438 let RenderMethod = "addImmOperands";
439}
440def u1imm : Operand<i32> {
441 let PrintMethod = "printU1ImmOperand";
442 let ParserMatchClass = PPCU1ImmAsmOperand;
443}
444
Hal Finkel27774d92014-03-13 07:58:58 +0000445def PPCU2ImmAsmOperand : AsmOperandClass {
446 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
447 let RenderMethod = "addImmOperands";
448}
449def u2imm : Operand<i32> {
450 let PrintMethod = "printU2ImmOperand";
451 let ParserMatchClass = PPCU2ImmAsmOperand;
452}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000453
454def PPCU4ImmAsmOperand : AsmOperandClass {
455 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
456 let RenderMethod = "addImmOperands";
457}
458def u4imm : Operand<i32> {
459 let PrintMethod = "printU4ImmOperand";
460 let ParserMatchClass = PPCU4ImmAsmOperand;
461}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000462def PPCS5ImmAsmOperand : AsmOperandClass {
463 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
464 let RenderMethod = "addImmOperands";
465}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000466def s5imm : Operand<i32> {
467 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000468 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000469 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000470}
471def PPCU5ImmAsmOperand : AsmOperandClass {
472 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
473 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000474}
Chris Lattnerf006d152005-09-14 20:53:05 +0000475def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000476 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000477 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000478 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000479}
480def PPCU6ImmAsmOperand : AsmOperandClass {
481 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
482 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000483}
Chris Lattnerf006d152005-09-14 20:53:05 +0000484def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000485 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000486 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000487 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000488}
Hal Finkelc93a9a22015-02-25 01:06:45 +0000489def PPCU12ImmAsmOperand : AsmOperandClass {
490 let Name = "U12Imm"; let PredicateMethod = "isU12Imm";
491 let RenderMethod = "addImmOperands";
492}
493def u12imm : Operand<i32> {
494 let PrintMethod = "printU12ImmOperand";
495 let ParserMatchClass = PPCU12ImmAsmOperand;
496 let DecoderMethod = "decodeUImmOperand<12>";
497}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000498def PPCS16ImmAsmOperand : AsmOperandClass {
499 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000500 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000501}
Chris Lattnerf006d152005-09-14 20:53:05 +0000502def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000503 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000504 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000505 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000506 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000507}
508def PPCU16ImmAsmOperand : AsmOperandClass {
509 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000510 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000511}
Chris Lattnerf006d152005-09-14 20:53:05 +0000512def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000513 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000514 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000515 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000516 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000517}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000518def PPCS17ImmAsmOperand : AsmOperandClass {
519 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000520 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000521}
522def s17imm : Operand<i32> {
523 // This operand type is used for addis/lis to allow the assembler parser
524 // to accept immediates in the range -65536..65535 for compatibility with
525 // the GNU assembler. The operand is treated as 16-bit otherwise.
526 let PrintMethod = "printS16ImmOperand";
527 let EncoderMethod = "getImm16Encoding";
528 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000529 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000530}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000531def PPCDirectBrAsmOperand : AsmOperandClass {
532 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
533 let RenderMethod = "addBranchTargetOperands";
534}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000535def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000536 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000537 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000538 let ParserMatchClass = PPCDirectBrAsmOperand;
539}
540def absdirectbrtarget : Operand<OtherVT> {
541 let PrintMethod = "printAbsBranchOperand";
542 let EncoderMethod = "getAbsDirectBrEncoding";
543 let ParserMatchClass = PPCDirectBrAsmOperand;
544}
545def PPCCondBrAsmOperand : AsmOperandClass {
546 let Name = "CondBr"; let PredicateMethod = "isCondBr";
547 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000548}
549def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000550 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000551 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000552 let ParserMatchClass = PPCCondBrAsmOperand;
553}
554def abscondbrtarget : Operand<OtherVT> {
555 let PrintMethod = "printAbsBranchOperand";
556 let EncoderMethod = "getAbsCondBrEncoding";
557 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000558}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000559def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000560 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000561 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000562 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000563}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000564def abscalltarget : Operand<iPTR> {
565 let PrintMethod = "printAbsBranchOperand";
566 let EncoderMethod = "getAbsDirectBrEncoding";
567 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000568}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000569def PPCCRBitMaskOperand : AsmOperandClass {
570 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000571}
Nate Begeman8465fe82005-07-20 22:42:00 +0000572def crbitm: Operand<i8> {
573 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000574 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000575 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000576 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000577}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000578// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000579// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000580def PPCRegGxRCNoR0Operand : AsmOperandClass {
581 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
582}
583def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
584 let ParserMatchClass = PPCRegGxRCNoR0Operand;
585}
586// A version of ptr_rc usable with the asm parser.
587def PPCRegGxRCOperand : AsmOperandClass {
588 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
589}
590def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
591 let ParserMatchClass = PPCRegGxRCOperand;
592}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000593
Ulrich Weigand640192d2013-05-03 19:49:39 +0000594def PPCDispRIOperand : AsmOperandClass {
595 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000596 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000597}
598def dispRI : Operand<iPTR> {
599 let ParserMatchClass = PPCDispRIOperand;
600}
601def PPCDispRIXOperand : AsmOperandClass {
602 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000603 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000604}
605def dispRIX : Operand<iPTR> {
606 let ParserMatchClass = PPCDispRIXOperand;
607}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000608def PPCDispSPE8Operand : AsmOperandClass {
609 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
610 let RenderMethod = "addImmOperands";
611}
612def dispSPE8 : Operand<iPTR> {
613 let ParserMatchClass = PPCDispSPE8Operand;
614}
615def PPCDispSPE4Operand : AsmOperandClass {
616 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
617 let RenderMethod = "addImmOperands";
618}
619def dispSPE4 : Operand<iPTR> {
620 let ParserMatchClass = PPCDispSPE4Operand;
621}
622def PPCDispSPE2Operand : AsmOperandClass {
623 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
624 let RenderMethod = "addImmOperands";
625}
626def dispSPE2 : Operand<iPTR> {
627 let ParserMatchClass = PPCDispSPE2Operand;
628}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000629
Chris Lattnera5190ae2006-06-16 21:01:35 +0000630def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000631 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000632 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000633 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000634 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000635}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000636def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000637 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000638 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000639}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000640def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
641 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000642 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000643 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000644 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000645}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000646def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
647 let PrintMethod = "printMemRegImm";
648 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
649 let EncoderMethod = "getSPE8DisEncoding";
650}
651def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
652 let PrintMethod = "printMemRegImm";
653 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
654 let EncoderMethod = "getSPE4DisEncoding";
655}
656def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
657 let PrintMethod = "printMemRegImm";
658 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
659 let EncoderMethod = "getSPE2DisEncoding";
660}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000661
Hal Finkel756810f2013-03-21 21:37:52 +0000662// A single-register address. This is used with the SjLj
663// pseudo-instructions.
664def memr : Operand<iPTR> {
665 let MIOperandInfo = (ops ptr_rc:$ptrreg);
666}
Roman Divacky32143e22013-12-20 18:08:54 +0000667def PPCTLSRegOperand : AsmOperandClass {
668 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
669 let RenderMethod = "addTLSRegOperands";
670}
671def tlsreg32 : Operand<i32> {
672 let EncoderMethod = "getTLSRegEncoding";
673 let ParserMatchClass = PPCTLSRegOperand;
674}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000675def tlsgd32 : Operand<i32> {}
676def tlscall32 : Operand<i32> {
677 let PrintMethod = "printTLSCall";
678 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
679 let EncoderMethod = "getTLSCallEncoding";
680}
Hal Finkel756810f2013-03-21 21:37:52 +0000681
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000682// PowerPC Predicate operand.
683def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000684 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000685 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000686}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000687
Chris Lattner268d3582006-01-12 02:05:36 +0000688// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000689def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
690def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
691def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000692def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000693
Hal Finkel756810f2013-03-21 21:37:52 +0000694// The address in a single register. This is used with the SjLj
695// pseudo-instructions.
696def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
697
Chris Lattner6f5840c2006-11-16 00:41:37 +0000698/// This is just the offset part of iaddr, used for preinc.
699def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000700
Evan Cheng3db275d2005-12-14 22:07:12 +0000701//===----------------------------------------------------------------------===//
702// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000703def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
704def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
705def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
706def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000707def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
708def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000709def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000710def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000711def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000712def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Bill Schmidt082cfc02015-01-14 20:17:10 +0000713def HasICBT : Predicate<"PPCSubTarget->hasICBT()">;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000714def HasPartwordAtomics : Predicate<"PPCSubTarget->hasPartwordAtomics()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000715def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">;
716def NaNsFPMath : Predicate<"!TM.Options.NoNaNsFPMath">;
717
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000718//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000719// PowerPC Multiclass Definitions.
720
721multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
722 string asmbase, string asmstr, InstrItinClass itin,
723 list<dag> pattern> {
724 let BaseName = asmbase in {
725 def NAME : XForm_6<opcode, xo, OOL, IOL,
726 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
727 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000728 let Defs = [CR0] in
729 def o : XForm_6<opcode, xo, OOL, IOL,
730 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
731 []>, isDOT, RecFormRel;
732 }
733}
734
735multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
736 string asmbase, string asmstr, InstrItinClass itin,
737 list<dag> pattern> {
738 let BaseName = asmbase in {
739 let Defs = [CARRY] in
740 def NAME : XForm_6<opcode, xo, OOL, IOL,
741 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
742 pattern>, RecFormRel;
743 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000744 def o : XForm_6<opcode, xo, OOL, IOL,
745 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
746 []>, isDOT, RecFormRel;
747 }
748}
749
Hal Finkel1b58f332013-04-12 18:17:57 +0000750multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
751 string asmbase, string asmstr, InstrItinClass itin,
752 list<dag> pattern> {
753 let BaseName = asmbase in {
754 let Defs = [CARRY] in
755 def NAME : XForm_10<opcode, xo, OOL, IOL,
756 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
757 pattern>, RecFormRel;
758 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000759 def o : XForm_10<opcode, xo, OOL, IOL,
760 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
761 []>, isDOT, RecFormRel;
762 }
763}
764
765multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
766 string asmbase, string asmstr, InstrItinClass itin,
767 list<dag> pattern> {
768 let BaseName = asmbase in {
769 def NAME : XForm_11<opcode, xo, OOL, IOL,
770 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
771 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000772 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000773 def o : XForm_11<opcode, xo, OOL, IOL,
774 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
775 []>, isDOT, RecFormRel;
776 }
777}
778
779multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
780 string asmbase, string asmstr, InstrItinClass itin,
781 list<dag> pattern> {
782 let BaseName = asmbase in {
783 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
784 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
785 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000786 let Defs = [CR0] in
787 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
788 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
789 []>, isDOT, RecFormRel;
790 }
791}
792
793multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
794 string asmbase, string asmstr, InstrItinClass itin,
795 list<dag> pattern> {
796 let BaseName = asmbase in {
797 let Defs = [CARRY] in
798 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
799 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
800 pattern>, RecFormRel;
801 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000802 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
803 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
804 []>, isDOT, RecFormRel;
805 }
806}
807
808multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
809 string asmbase, string asmstr, InstrItinClass itin,
810 list<dag> pattern> {
811 let BaseName = asmbase in {
812 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
813 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
814 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000815 let Defs = [CR0] in
816 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
817 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
818 []>, isDOT, RecFormRel;
819 }
820}
821
822multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
823 string asmbase, string asmstr, InstrItinClass itin,
824 list<dag> pattern> {
825 let BaseName = asmbase in {
826 let Defs = [CARRY] in
827 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
828 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
829 pattern>, RecFormRel;
830 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000831 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
832 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
833 []>, isDOT, RecFormRel;
834 }
835}
836
837multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
838 string asmbase, string asmstr, InstrItinClass itin,
839 list<dag> pattern> {
840 let BaseName = asmbase in {
841 def NAME : MForm_2<opcode, OOL, IOL,
842 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
843 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000844 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000845 def o : MForm_2<opcode, OOL, IOL,
846 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
847 []>, isDOT, RecFormRel;
848 }
849}
850
851multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
852 string asmbase, string asmstr, InstrItinClass itin,
853 list<dag> pattern> {
854 let BaseName = asmbase in {
855 def NAME : MDForm_1<opcode, xo, OOL, IOL,
856 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
857 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000858 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000859 def o : MDForm_1<opcode, xo, OOL, IOL,
860 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
861 []>, isDOT, RecFormRel;
862 }
863}
864
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000865multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
866 string asmbase, string asmstr, InstrItinClass itin,
867 list<dag> pattern> {
868 let BaseName = asmbase in {
869 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
870 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
871 pattern>, RecFormRel;
872 let Defs = [CR0] in
873 def o : MDSForm_1<opcode, xo, OOL, IOL,
874 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
875 []>, isDOT, RecFormRel;
876 }
877}
878
Hal Finkel1b58f332013-04-12 18:17:57 +0000879multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
880 string asmbase, string asmstr, InstrItinClass itin,
881 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000882 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000883 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000884 def NAME : XSForm_1<opcode, xo, OOL, IOL,
885 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
886 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000887 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000888 def o : XSForm_1<opcode, xo, OOL, IOL,
889 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
890 []>, isDOT, RecFormRel;
891 }
892}
893
894multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
895 string asmbase, string asmstr, InstrItinClass itin,
896 list<dag> pattern> {
897 let BaseName = asmbase in {
898 def NAME : XForm_26<opcode, xo, OOL, IOL,
899 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
900 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000901 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000902 def o : XForm_26<opcode, xo, OOL, IOL,
903 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000904 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000905 }
906}
907
Hal Finkeldbc78e12013-08-19 05:01:02 +0000908multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
909 string asmbase, string asmstr, InstrItinClass itin,
910 list<dag> pattern> {
911 let BaseName = asmbase in {
912 def NAME : XForm_28<opcode, xo, OOL, IOL,
913 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
914 pattern>, RecFormRel;
915 let Defs = [CR1] in
916 def o : XForm_28<opcode, xo, OOL, IOL,
917 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
918 []>, isDOT, RecFormRel;
919 }
920}
921
Hal Finkel654d43b2013-04-12 02:18:09 +0000922multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
923 string asmbase, string asmstr, InstrItinClass itin,
924 list<dag> pattern> {
925 let BaseName = asmbase in {
926 def NAME : AForm_1<opcode, xo, OOL, IOL,
927 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
928 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000929 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000930 def o : AForm_1<opcode, xo, OOL, IOL,
931 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000932 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000933 }
934}
935
936multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
937 string asmbase, string asmstr, InstrItinClass itin,
938 list<dag> pattern> {
939 let BaseName = asmbase in {
940 def NAME : AForm_2<opcode, xo, OOL, IOL,
941 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
942 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000943 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000944 def o : AForm_2<opcode, xo, OOL, IOL,
945 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000946 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000947 }
948}
949
950multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
951 string asmbase, string asmstr, InstrItinClass itin,
952 list<dag> pattern> {
953 let BaseName = asmbase in {
954 def NAME : AForm_3<opcode, xo, OOL, IOL,
955 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
956 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000957 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000958 def o : AForm_3<opcode, xo, OOL, IOL,
959 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000960 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000961 }
962}
963
964//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000965// PowerPC Instruction Definitions.
966
Misha Brukmane05203f2004-06-21 16:55:25 +0000967// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000968
Chris Lattner51348c52006-03-12 09:13:49 +0000969let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000970let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000971def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000972 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000973def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000974 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000975}
Chris Lattner02e2c182006-03-13 21:52:10 +0000976
Ulrich Weigand136ac222013-04-26 16:53:15 +0000977def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000978 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000979}
Jim Laskey48850c12006-11-16 22:43:37 +0000980
Evan Cheng3e18e502007-09-11 19:55:27 +0000981let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000982def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000983 [(set i32:$result,
984 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000985
Dan Gohman453d64c2009-10-29 18:10:34 +0000986// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
987// instruction selection into a branch sequence.
988let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000989 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000990 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
991 // because either operand might become the first operand in an isel, and
992 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000993 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
994 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000995 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000996 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000997 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
998 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000999 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001000 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001001 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001002 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001003 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001004 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001005 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001006 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001007 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001008 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001009 []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001010
1011 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
1012 // register bit directly.
1013 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
1014 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
1015 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
1016 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
1017 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
1018 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
1019 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
1020 f4rc:$T, f4rc:$F), "#SELECT_F4",
1021 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
1022 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
1023 f8rc:$T, f8rc:$F), "#SELECT_F8",
1024 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
1025 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
1026 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
1027 [(set v4i32:$dst,
1028 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +00001029}
1030
Bill Wendling632ea652008-03-03 22:19:16 +00001031// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
1032// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001033let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001034def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001035 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001036def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
1037 "#SPILL_CRBIT", []>;
1038}
Bill Wendling632ea652008-03-03 22:19:16 +00001039
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001040// RESTORE_CR - Indicate that we're restoring the CR register (previously
1041// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001042let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001043def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001044 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001045def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1046 "#RESTORE_CRBIT", []>;
1047}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001048
Evan Chengac1591b2007-07-21 00:34:19 +00001049let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001050 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001051 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Hal Finkelf4a22c02015-01-13 17:47:54 +00001052 [(retflag)]>, Requires<[In32BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001053 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001054 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1055 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001056
Hal Finkel940ab932014-02-28 00:27:01 +00001057 let isCodeGenOnly = 1 in {
1058 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1059 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1060 []>;
1061
1062 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1063 "bcctr 12, $bi, 0", IIC_BrB, []>;
1064 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1065 "bcctr 4, $bi, 0", IIC_BrB, []>;
1066 }
Hal Finkel500b0042013-04-10 06:42:34 +00001067 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001068}
1069
Chris Lattner915fd0d2005-02-15 20:26:49 +00001070let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001071 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001072 PPC970_Unit_BRU;
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001073let Defs = [LR] in
1074 def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>,
1075 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001076
Evan Chengac1591b2007-07-21 00:34:19 +00001077let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001078 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001079 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001080 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001081 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001082 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001083 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001084 }
Chris Lattner40565d72004-11-22 23:07:01 +00001085
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001086 // BCC represents an arbitrary conditional branch on a predicate.
1087 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001088 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001089 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001090 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001091 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001092 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001093 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001094 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001095
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001096 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001097 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001098 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001099 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001100
Hal Finkel940ab932014-02-28 00:27:01 +00001101 let isCodeGenOnly = 1 in {
1102 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1103 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1104 "bc 12, $bi, $dst">;
1105
1106 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1107 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1108 "bc 4, $bi, $dst">;
1109
1110 let isReturn = 1, Uses = [LR, RM] in
1111 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1112 "bclr 12, $bi, 0", IIC_BrB, []>;
1113 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1114 "bclr 4, $bi, 0", IIC_BrB, []>;
1115 }
1116
Ulrich Weigand86247b62013-06-24 16:52:04 +00001117 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1118 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001119 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001120 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001121 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001122 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001123 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001124 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001125 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001126 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001127 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001128 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001129 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001130 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001131
1132 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001133 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1134 "bdz $dst">;
1135 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1136 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001137 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1138 "bdza $dst">;
1139 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1140 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001141 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1142 "bdz+ $dst">;
1143 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1144 "bdnz+ $dst">;
1145 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1146 "bdza+ $dst">;
1147 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1148 "bdnza+ $dst">;
1149 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1150 "bdz- $dst">;
1151 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1152 "bdnz- $dst">;
1153 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1154 "bdza- $dst">;
1155 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1156 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001157 }
Misha Brukman767fa112004-06-28 18:23:35 +00001158}
1159
Hal Finkele5680b32013-04-04 22:55:54 +00001160// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001161let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001162 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001163 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1164 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001165 }
1166}
1167
Roman Divackyef21be22012-03-06 16:41:49 +00001168let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001169 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001170 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001171 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001172 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001173 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001174 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001175
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001176 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001177 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1178 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001179 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001180 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001181 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001182 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001183
1184 def BCL : BForm_4<16, 12, 0, 1, (outs),
1185 (ins crbitrc:$bi, condbrtarget:$dst),
1186 "bcl 12, $bi, $dst">;
1187 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1188 (ins crbitrc:$bi, condbrtarget:$dst),
1189 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001190 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001191 }
1192 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001193 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001194 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001195 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001196
Hal Finkel940ab932014-02-28 00:27:01 +00001197 let isCodeGenOnly = 1 in {
1198 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1199 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1200 []>;
1201
1202 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1203 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1204 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1205 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1206 }
Dale Johannesene395d782008-10-23 20:41:28 +00001207 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001208 let Uses = [LR, RM] in {
1209 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001210 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001211
Hal Finkel940ab932014-02-28 00:27:01 +00001212 let isCodeGenOnly = 1 in {
1213 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1214 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1215 []>;
1216
1217 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1218 "bclrl 12, $bi, 0", IIC_BrB, []>;
1219 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1220 "bclrl 4, $bi, 0", IIC_BrB, []>;
1221 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001222 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001223 let Defs = [CTR], Uses = [CTR, RM] in {
1224 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1225 "bdzl $dst">;
1226 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1227 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001228 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1229 "bdzla $dst">;
1230 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1231 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001232 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1233 "bdzl+ $dst">;
1234 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1235 "bdnzl+ $dst">;
1236 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1237 "bdzla+ $dst">;
1238 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1239 "bdnzla+ $dst">;
1240 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1241 "bdzl- $dst">;
1242 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1243 "bdnzl- $dst">;
1244 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1245 "bdzla- $dst">;
1246 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1247 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001248 }
1249 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1250 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001251 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001252 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001253 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001254 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001255 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001256 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001257 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001258 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001259 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001260 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001261 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001262 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001263}
1264
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001265let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001266def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001267 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001268 "#TC_RETURNd $dst $offset",
1269 []>;
1270
1271
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001272let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001273def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001274 "#TC_RETURNa $func $offset",
1275 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1276
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001277let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001278def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001279 "#TC_RETURNr $dst $offset",
1280 []>;
1281
1282
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001283let isCodeGenOnly = 1 in {
1284
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001285let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001286 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001287def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1288 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001289
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001290let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001291 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001292def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001293 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001294 []>;
1295
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001296let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001297 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001298def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001299 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001300 []>;
1301
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001302}
1303
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001304let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001305 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001306 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001307 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001308 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001309 Requires<[In32BitMode]>;
1310 let isTerminator = 1 in
1311 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1312 "#EH_SJLJ_LONGJMP32",
1313 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1314 Requires<[In32BitMode]>;
1315}
1316
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001317let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001318 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1319 "#EH_SjLj_Setup\t$dst", []>;
1320}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001321
Bill Schmidta87a7e22013-05-14 19:35:45 +00001322// System call.
1323let PPC970_Unit = 7 in {
1324 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001325 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001326}
1327
Chris Lattnerc8587d42006-06-06 21:29:23 +00001328// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001329def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1330 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001331 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001332def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1333 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001334 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001335def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1336 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001337 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001338def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1339 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001340 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001341def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1342 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001343 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001344def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1345 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001346 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001347def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1348 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001349 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001350def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1351 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001352 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001353
Hal Finkel584a70c2014-08-23 23:21:04 +00001354def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001355 "icbt $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>;
Hal Finkel584a70c2014-08-23 23:21:04 +00001356
Hal Finkel322e41a2012-04-01 20:08:17 +00001357def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkel584a70c2014-08-23 23:21:04 +00001358 (DCBT xoaddr:$dst)>; // data prefetch for loads
1359def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
1360 (DCBTST xoaddr:$dst)>; // data prefetch for stores
1361def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001362 (ICBT 0, xoaddr:$dst)>, Requires<[HasICBT]>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001363
Evan Cheng32e376f2008-07-12 02:23:19 +00001364// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001365let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001366 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001367 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001368 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001369 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001370 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001371 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001372 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001373 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001374 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001375 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001376 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001377 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001378 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001379 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001380 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001381 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001382 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001383 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001384 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001385 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001386 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001387 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001388 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001389 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001390 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001391 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001392 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001393 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001394 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001395 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001396 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001397 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001398 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001399 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001400 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001401 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001402 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001403 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001404 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001405 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001406 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001407 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001408 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001409 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001410 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001411 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001412 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001413 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001414 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001415 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001416 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001417 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001418 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001419 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001420 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001421
Dale Johannesena32affb2008-08-28 17:53:09 +00001422 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001423 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001424 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001425 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001426 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001427 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001428 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001429 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001430 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001431
Dale Johannesena32affb2008-08-28 17:53:09 +00001432 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001433 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001434 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001435 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001436 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001437 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001438 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001439 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001440 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001441 }
Evan Cheng51096af2008-04-19 01:30:48 +00001442}
1443
Evan Cheng32e376f2008-07-12 02:23:19 +00001444// Instructions to support atomic operations
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001445let mayLoad = 1, hasSideEffects = 0 in {
1446def LBARX : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1447 "lbarx $rD, $src", IIC_LdStLWARX, []>,
1448 Requires<[HasPartwordAtomics]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001449
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001450def LHARX : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1451 "lharx $rD, $src", IIC_LdStLWARX, []>,
1452 Requires<[HasPartwordAtomics]>;
1453
1454def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1455 "lwarx $rD, $src", IIC_LdStLWARX, []>;
1456
1457// Instructions to support lock versions of atomics
1458// (EH=1 - see Power ISA 2.07 Book II 4.4.2)
1459def LBARXL : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1460 "lbarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1461 Requires<[HasPartwordAtomics]>;
1462
1463def LHARXL : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1464 "lharx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1465 Requires<[HasPartwordAtomics]>;
1466
1467def LWARXL : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1468 "lwarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT;
1469}
1470
1471let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in {
1472def STBCX : XForm_1<31, 694, (outs), (ins gprc:$rS, memrr:$dst),
1473 "stbcx. $rS, $dst", IIC_LdStSTWCX, []>,
1474 isDOT, Requires<[HasPartwordAtomics]>;
1475
1476def STHCX : XForm_1<31, 726, (outs), (ins gprc:$rS, memrr:$dst),
1477 "sthcx. $rS, $dst", IIC_LdStSTWCX, []>,
1478 isDOT, Requires<[HasPartwordAtomics]>;
1479
Ulrich Weigand136ac222013-04-26 16:53:15 +00001480def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001481 "stwcx. $rS, $dst", IIC_LdStSTWCX, []>, isDOT;
1482}
Evan Cheng32e376f2008-07-12 02:23:19 +00001483
Dan Gohman30e3db22010-05-14 16:46:02 +00001484let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001485def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001486
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001487def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001488 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001489def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001490 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001491def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001492 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001493def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001494 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001495
Chris Lattnere79a4512006-11-14 19:19:53 +00001496//===----------------------------------------------------------------------===//
1497// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001498//
Chris Lattnere79a4512006-11-14 19:19:53 +00001499
Chris Lattner13969612006-11-15 02:43:19 +00001500// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001501let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001502def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001503 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001504 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001505def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001506 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001507 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001508 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001509def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001510 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001511 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001512def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001513 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001514 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001515
Ulrich Weigand136ac222013-04-26 16:53:15 +00001516def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001517 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001518 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001519def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001520 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001521 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001522
Chris Lattnerce645542006-11-10 02:08:47 +00001523
Chris Lattner13969612006-11-15 02:43:19 +00001524// Unindexed (r+i) Loads with Update (preinc).
Craig Topperc50d64b2014-11-26 00:46:26 +00001525let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001526def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001527 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001528 []>, RegConstraint<"$addr.reg = $ea_result">,
1529 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001530
Ulrich Weigand136ac222013-04-26 16:53:15 +00001531def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001532 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001533 []>, RegConstraint<"$addr.reg = $ea_result">,
1534 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001535
Ulrich Weigand136ac222013-04-26 16:53:15 +00001536def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001537 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001538 []>, RegConstraint<"$addr.reg = $ea_result">,
1539 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001540
Ulrich Weigand136ac222013-04-26 16:53:15 +00001541def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001542 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001543 []>, RegConstraint<"$addr.reg = $ea_result">,
1544 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001545
Ulrich Weigand136ac222013-04-26 16:53:15 +00001546def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001547 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001548 []>, RegConstraint<"$addr.reg = $ea_result">,
1549 NoEncode<"$ea_result">;
1550
Ulrich Weigand136ac222013-04-26 16:53:15 +00001551def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001552 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001553 []>, RegConstraint<"$addr.reg = $ea_result">,
1554 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001555
1556
1557// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001558def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001559 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001560 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001561 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001562 NoEncode<"$ea_result">;
1563
Ulrich Weigand136ac222013-04-26 16:53:15 +00001564def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001565 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001566 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001567 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001568 NoEncode<"$ea_result">;
1569
Ulrich Weigand136ac222013-04-26 16:53:15 +00001570def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001571 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001572 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001573 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001574 NoEncode<"$ea_result">;
1575
Ulrich Weigand136ac222013-04-26 16:53:15 +00001576def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001577 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001578 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001579 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001580 NoEncode<"$ea_result">;
1581
Ulrich Weigand136ac222013-04-26 16:53:15 +00001582def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001583 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001584 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001585 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001586 NoEncode<"$ea_result">;
1587
Ulrich Weigand136ac222013-04-26 16:53:15 +00001588def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001589 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001590 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001591 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001592 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001593}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001594}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001595
Chris Lattner13969612006-11-15 02:43:19 +00001596// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001597//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001598let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001599def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001600 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001601 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001602def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001603 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001604 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001605 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001606def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001607 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001608 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001609def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001610 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001611 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001612
1613
Ulrich Weigand136ac222013-04-26 16:53:15 +00001614def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001615 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001616 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001617def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001618 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001619 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001620
Ulrich Weigand136ac222013-04-26 16:53:15 +00001621def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001622 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001623 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001624def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001625 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001626 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001627
Ulrich Weigand136ac222013-04-26 16:53:15 +00001628def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001629 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001630 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001631def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001632 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001633 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001634}
1635
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001636// Load Multiple
1637def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001638 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001639
Chris Lattnere79a4512006-11-14 19:19:53 +00001640//===----------------------------------------------------------------------===//
1641// PPC32 Store Instructions.
1642//
1643
Chris Lattner13969612006-11-15 02:43:19 +00001644// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001645let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001646def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001647 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001648 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001649def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001650 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001651 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001652def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001653 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001654 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001655def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001656 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001657 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001658def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001659 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001660 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001661}
1662
Chris Lattner13969612006-11-15 02:43:19 +00001663// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001664let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001665def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001666 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001667 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001668def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001669 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001670 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001671def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001672 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001673 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001674def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001675 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001676 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001677def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001678 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001679 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001680}
1681
Ulrich Weigandd8501672013-03-19 19:52:04 +00001682// Patterns to match the pre-inc stores. We can't put the patterns on
1683// the instruction definitions directly as ISel wants the address base
1684// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001685def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1686 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1687def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1688 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1689def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1690 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1691def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1692 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1693def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1694 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001695
Chris Lattnere79a4512006-11-14 19:19:53 +00001696// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001697let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001698def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001699 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001700 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001701 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001702def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001703 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001704 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001705 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001706def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001707 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001708 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001709 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001710
Ulrich Weigand136ac222013-04-26 16:53:15 +00001711def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001712 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001713 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001714 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001715def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001716 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001717 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001718 PPC970_DGroup_Cracked;
1719
Ulrich Weigand136ac222013-04-26 16:53:15 +00001720def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001721 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001722 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001723
Ulrich Weigand136ac222013-04-26 16:53:15 +00001724def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001725 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001726 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001727def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001728 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001729 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001730}
1731
Ulrich Weigandd8501672013-03-19 19:52:04 +00001732// Indexed (r+r) Stores with Update (preinc).
1733let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001734def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001735 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001736 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001737 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001738def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001739 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001740 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001741 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001742def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001743 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001744 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001745 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001746def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001747 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001748 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001749 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001750def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001751 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001752 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001753 PPC970_DGroup_Cracked;
1754}
1755
1756// Patterns to match the pre-inc stores. We can't put the patterns on
1757// the instruction definitions directly as ISel wants the address base
1758// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001759def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1760 (STBUX $rS, $ptrreg, $ptroff)>;
1761def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1762 (STHUX $rS, $ptrreg, $ptroff)>;
1763def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1764 (STWUX $rS, $ptrreg, $ptroff)>;
1765def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1766 (STFSUX $rS, $ptrreg, $ptroff)>;
1767def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1768 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001769
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001770// Store Multiple
1771def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001772 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001773
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001774def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001775 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001776
1777let isCodeGenOnly = 1 in {
1778 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001779 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001780 let L = 0;
1781 }
1782}
1783
Hal Finkelfe3368c2014-10-02 22:34:22 +00001784def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1785def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1786def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1787def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001788
1789//===----------------------------------------------------------------------===//
1790// PPC32 Arithmetic Instructions.
1791//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001792
Chris Lattner51348c52006-03-12 09:13:49 +00001793let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001794def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001795 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001796 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001797let BaseName = "addic" in {
1798let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001799def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001800 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001801 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001802 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001803let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001804def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001805 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001806 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001807}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001808def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001809 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001810 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001811let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001812def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001813 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001814 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001815 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001816def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001817 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001818 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001819let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001820def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001821 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001822 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001823
Hal Finkel686f2ee2012-08-28 02:10:33 +00001824let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001825 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001826 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001827 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001828 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001829 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001830 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001831}
Chris Lattner51348c52006-03-12 09:13:49 +00001832}
Chris Lattnere79a4512006-11-14 19:19:53 +00001833
Chris Lattner51348c52006-03-12 09:13:49 +00001834let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001835let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001836def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001837 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001838 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001839 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001840def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001841 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001842 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001843 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001844}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001845def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001846 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001847 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001848def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001849 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001850 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001851def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001852 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001853 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001854def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001855 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001856 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001857
Hal Finkel3e5a3602013-11-27 23:26:09 +00001858def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001859 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001860let isCodeGenOnly = 1 in {
1861// The POWER6 and POWER7 have special group-terminating nops.
1862def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1863 "ori 1, 1, 0", IIC_IntSimple, []>;
1864def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1865 "ori 2, 2, 0", IIC_IntSimple, []>;
1866}
1867
Craig Topperc50d64b2014-11-26 00:46:26 +00001868let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001869 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001870 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001871 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001872 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001873}
Chris Lattner51348c52006-03-12 09:13:49 +00001874}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001875
Craig Topperc50d64b2014-11-26 00:46:26 +00001876let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001877let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001878defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001879 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001880 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001881defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001882 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001883 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001884} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001885defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001886 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001887 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001888let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001889defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001890 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001891 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001892defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001893 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001894 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001895} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001896defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001897 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001898 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001899let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001900defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001901 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001902 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001903defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001904 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001905 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001906} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001907defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001908 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001909 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001910defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001911 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001912 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001913defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001914 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001915 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001916}
Chris Lattnere79a4512006-11-14 19:19:53 +00001917
Chris Lattner51348c52006-03-12 09:13:49 +00001918let PPC970_Unit = 1 in { // FXU Operations.
Craig Topperc50d64b2014-11-26 00:46:26 +00001919let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001920defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001921 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001922 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001923defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001924 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001925 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001926defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001927 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001928 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001929defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001930 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001931 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Hal Finkel4edc66b2015-01-03 01:16:37 +00001932
1933let isCommutable = 1 in
1934def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
1935 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
1936 [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00001937}
Craig Topperc50d64b2014-11-26 00:46:26 +00001938let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001939 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001940 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001941 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001942 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001943}
Chris Lattner51348c52006-03-12 09:13:49 +00001944}
1945let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001946//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001947// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Craig Topperc50d64b2014-11-26 00:46:26 +00001948let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001949 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001950 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001951 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001952 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001953 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001954}
Chris Lattnere79a4512006-11-14 19:19:53 +00001955
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001956let Uses = [RM] in {
Craig Topperc50d64b2014-11-26 00:46:26 +00001957 let hasSideEffects = 0 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001958 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001959 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001960 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001961 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001962 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001963 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001964
Ulrich Weigand136ac222013-04-26 16:53:15 +00001965 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001966 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001967 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001968
Hal Finkelb4b99e52013-12-17 23:05:18 +00001969 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001970 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001971 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001972 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001973 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001974 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001975 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001976 }
1977
Craig Topperc50d64b2014-11-26 00:46:26 +00001978 let hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001979 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001980 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001981 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001982 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001983 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001984 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001985 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001986 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001987 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001988 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001989 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001990 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001991 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001992 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001993 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001994 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001995 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001996 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001997 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001998 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001999 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002000
Ulrich Weigand136ac222013-04-26 16:53:15 +00002001 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002002 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002003 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002004 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002005 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002006 [(set f32:$frD, (fsqrt f32:$frB))]>;
2007 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002008 }
Chris Lattner51348c52006-03-12 09:13:49 +00002009}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002010
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002011/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00002012/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00002013/// that they will fill slots (which could cause the load of a LSU reject to
2014/// sneak into a d-group with a store).
Craig Topperc50d64b2014-11-26 00:46:26 +00002015let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002016defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002017 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002018 []>, // (set f32:$frD, f32:$frB)
2019 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002020
Craig Topperc50d64b2014-11-26 00:46:26 +00002021let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002022// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002023defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002024 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002025 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002026let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002027defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002028 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002029 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002030defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002031 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002032 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002033let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002034defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002035 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002036 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002037defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002038 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002039 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002040let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002041defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002042 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002043 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00002044
Hal Finkeldbc78e12013-08-19 05:01:02 +00002045defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002046 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002047 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002048let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00002049defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002050 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002051 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
2052
Hal Finkel2e103312013-04-03 04:01:11 +00002053// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002054defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002055 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002056 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002057defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002058 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002059 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002060defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002061 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002062 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002063defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002064 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002065 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002066}
Nate Begeman6cdbd222004-08-29 22:45:13 +00002067
Nate Begeman143cf942004-08-30 02:28:06 +00002068// XL-Form instructions. condition register logical ops.
2069//
Craig Topperc50d64b2014-11-26 00:46:26 +00002070let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002071def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002072 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002073 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00002074
Hal Finkelb0e9b352015-01-07 00:15:29 +00002075// FIXME: According to the ISA (section 2.5.1 of version 2.06), the
2076// condition-register logical instructions have preferred forms. Specifically,
2077// it is preferred that the bit specified by the BT field be in the same
2078// condition register as that specified by the bit BB. We might want to account
2079// for this via hinting the register allocator and anti-dep breakers, or we
2080// could constrain the register class to force this constraint and then loosen
2081// it during register allocation via convertToThreeAddress or some similar
2082// mechanism.
2083
Hal Finkele01d3212014-03-24 15:07:28 +00002084let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002085def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
2086 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002087 "crand $CRD, $CRA, $CRB", IIC_BrCR,
2088 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002089
2090def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2091 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002092 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2093 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002094
2095def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2096 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002097 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2098 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002099
2100def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2101 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002102 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2103 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002104
2105def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2106 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002107 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2108 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002109
Ulrich Weigand136ac222013-04-26 16:53:15 +00002110def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2111 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002112 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2113 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002114} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002115
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002116def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002117 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002118 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2119 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002120
2121def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2122 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002123 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2124 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002125
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002126let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002127def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002128 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002129 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002130
Ulrich Weigand136ac222013-04-26 16:53:15 +00002131def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002132 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002133 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002134
Hal Finkel5ab37802012-08-28 02:10:27 +00002135let Defs = [CR1EQ], CRD = 6 in {
2136def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002137 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002138 [(PPCcr6set)]>;
2139
2140def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002141 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002142 [(PPCcr6unset)]>;
2143}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002144}
Hal Finkel5ab37802012-08-28 02:10:27 +00002145
Chris Lattner51348c52006-03-12 09:13:49 +00002146// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002147//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002148
2149def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002150 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002151def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002152 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002153
Ulrich Weigande840ee22013-07-08 15:20:38 +00002154def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002155 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002156
Hal Finkelbbdee932014-12-02 22:01:00 +00002157// A pseudo-instruction used to implement the read of the 64-bit cycle counter
2158// on a 32-bit target.
2159let hasSideEffects = 1, usesCustomInserter = 1 in
2160def ReadTB : Pseudo<(outs gprc:$lo, gprc:$hi), (ins),
2161 "#ReadTB", []>;
2162
Dale Johannesene395d782008-10-23 20:41:28 +00002163let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002164def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002165 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002166 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002167}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002168let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002169def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002170 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002171 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002172}
Hal Finkel25c19922013-05-15 21:37:41 +00002173let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2174let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002175def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002176 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002177 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002178}
Chris Lattner02e2c182006-03-13 21:52:10 +00002179
Dale Johannesene395d782008-10-23 20:41:28 +00002180let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002181def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002182 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002183 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002184}
2185let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002186def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002187 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002188 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002189}
Chris Lattner02e2c182006-03-13 21:52:10 +00002190
Hal Finkela1431df2013-03-21 19:03:21 +00002191let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002192 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2193 // like a GPR on the PPC970. As such, copies in and out have the same
2194 // performance characteristics as an OR instruction.
2195 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002196 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002197 PPC970_DGroup_Single, PPC970_Unit_FXU;
2198 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002199 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002200 PPC970_DGroup_First, PPC970_Unit_FXU;
2201
Hal Finkela1431df2013-03-21 19:03:21 +00002202 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002203 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002204 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002205 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002206 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002207 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002208 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002209 PPC970_DGroup_First, PPC970_Unit_FXU;
2210}
2211
2212// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2213// so we'll need to scavenge a register for it.
2214let mayStore = 1 in
2215def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2216 "#SPILL_VRSAVE", []>;
2217
2218// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2219// spilled), so we'll need to scavenge a register for it.
2220let mayLoad = 1 in
2221def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2222 "#RESTORE_VRSAVE", []>;
2223
Craig Topperc50d64b2014-11-26 00:46:26 +00002224let hasSideEffects = 0 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002225def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002226 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002227 PPC970_DGroup_First, PPC970_Unit_CRU;
2228
2229def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002230 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002231 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002232
Hal Finkel7fe6a532013-09-12 05:24:49 +00002233let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002234def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002235 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002236 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002237
Ulrich Weigand136ac222013-04-26 16:53:15 +00002238def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002239 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002240 PPC970_MicroCode, PPC970_Unit_CRU;
Craig Topperc50d64b2014-11-26 00:46:26 +00002241} // hasSideEffects = 0
Nate Begeman143cf942004-08-30 02:28:06 +00002242
Ulrich Weigand874fc622013-03-26 10:56:22 +00002243// Pseudo instruction to perform FADD in round-to-zero mode.
2244let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002245 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002246 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2247}
Dale Johannesen666323e2007-10-10 01:01:31 +00002248
Ulrich Weigand874fc622013-03-26 10:56:22 +00002249// The above pseudo gets expanded to make use of the following instructions
2250// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002251let Uses = [RM], Defs = [RM] in {
2252 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002253 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002254 PPC970_DGroup_Single, PPC970_Unit_FPU;
2255 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002256 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002257 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002258 let isCodeGenOnly = 1 in
2259 def MTFSFb : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
2260 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
2261 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002262}
2263let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002264 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002265 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002266 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002267 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002268
2269 let Defs = [CR1] in
2270 def MFFSo : XForm_42<63, 583, (outs f8rc:$rT), (ins),
2271 "mffs. $rT", IIC_IntMFFS, []>, isDOT;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002272}
2273
Dale Johannesen666323e2007-10-10 01:01:31 +00002274
Craig Topperc50d64b2014-11-26 00:46:26 +00002275let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002276// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002277let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002278defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002279 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002280 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002281let isCodeGenOnly = 1 in
2282def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2283 "add $rT, $rA, $rB", IIC_IntSimple,
2284 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002285let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002286defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002287 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002288 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2289 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002290
Ulrich Weigand136ac222013-04-26 16:53:15 +00002291defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002292 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002293 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2294 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002295defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002296 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002297 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2298 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002299let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002300defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002301 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002302 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002303defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002304 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002305 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002306defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002307 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002308 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002309} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002310defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002311 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002312 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002313defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002314 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002315 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2316 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002317defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002318 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002319 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002320let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002321let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002322defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002323 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002324 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002325defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002326 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002327 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002328defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002329 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002330 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002331defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002332 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002333 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002334defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002335 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002336 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002337defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002338 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002339 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002340}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002341}
Nate Begeman143cf942004-08-30 02:28:06 +00002342
2343// A-Form instructions. Most of the instructions executed in the FPU are of
2344// this type.
2345//
Craig Topperc50d64b2014-11-26 00:46:26 +00002346let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002347let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002348let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002349 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002350 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002351 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002352 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002353 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002354 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002355 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002356 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002357 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002358 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002359 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002360 [(set f64:$FRT,
2361 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002362 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002363 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002364 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002365 [(set f32:$FRT,
2366 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002367 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002368 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002369 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002370 [(set f64:$FRT,
2371 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002372 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002373 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002374 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002375 [(set f32:$FRT,
2376 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002377 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002378 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002379 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002380 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2381 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002382 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002383 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002384 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002385 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2386 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002387} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002388}
Chris Lattner3734d202005-10-02 07:07:49 +00002389// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2390// having 4 of these, force the comparison to always be an 8-byte double (code
2391// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002392// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002393let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002394defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002395 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002396 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002397 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2398defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002399 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002400 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002401 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002402let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002403 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002404 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002405 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002406 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002407 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2408 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002409 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002410 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002411 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002412 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002413 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002414 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002415 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002416 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2417 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002418 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002419 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002420 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002421 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002422 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002423 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002424 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002425 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2426 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002427 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002428 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002429 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002430 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002431 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002432 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002433 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002434 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2435 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002436 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002437 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002438 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002439 }
Chris Lattner51348c52006-03-12 09:13:49 +00002440}
Nate Begeman143cf942004-08-30 02:28:06 +00002441
Craig Topperc50d64b2014-11-26 00:46:26 +00002442let hasSideEffects = 0 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002443let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002444 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002445 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002446 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel11d3c562015-02-01 17:52:16 +00002447 "isel $rT, $rA, $rB, $cond", IIC_IntISEL,
Hal Finkel460e94d2012-06-22 23:10:08 +00002448 []>;
2449}
2450
2451let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002452// M-Form instructions. rotate and mask instructions.
2453//
Chris Lattner57711562006-11-15 23:24:18 +00002454let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002455// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002456defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2457 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002458 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2459 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2460 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002461}
Hal Finkel654d43b2013-04-12 02:18:09 +00002462let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002463def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002464 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002465 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002466 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002467let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002468def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002469 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002470 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002471 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2472}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002473defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2474 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002475 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002476 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002477}
Craig Topperc50d64b2014-11-26 00:46:26 +00002478} // hasSideEffects = 0
Chris Lattner382f3562006-03-20 06:15:45 +00002479
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002480//===----------------------------------------------------------------------===//
2481// PowerPC Instruction Patterns
2482//
2483
Chris Lattner4435b142005-09-26 22:20:16 +00002484// Arbitrary immediate support. Implement in terms of LIS/ORI.
2485def : Pat<(i32 imm:$imm),
2486 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002487
2488// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002489def i32not : OutPatFrag<(ops node:$in),
2490 (NOR $in, $in)>;
2491def : Pat<(not i32:$in),
2492 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002493
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002494// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002495def : Pat<(add i32:$in, imm:$imm),
2496 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002497// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002498def : Pat<(or i32:$in, imm:$imm),
2499 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002500// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002501def : Pat<(xor i32:$in, imm:$imm),
2502 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002503// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002504def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002505 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002506
Chris Lattnerb4299832006-06-16 20:22:01 +00002507// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002508def : Pat<(shl i32:$in, (i32 imm:$imm)),
2509 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2510def : Pat<(srl i32:$in, (i32 imm:$imm)),
2511 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002512
Nate Begeman1b8121b2006-01-11 21:21:00 +00002513// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002514def : Pat<(rotl i32:$in, i32:$sh),
2515 (RLWNM $in, $sh, 0, 31)>;
2516def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2517 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002518
Nate Begemand31efd12006-09-22 05:01:56 +00002519// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002520def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2521 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002522
Chris Lattnereb755fc2006-05-17 19:00:46 +00002523// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002524def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2525 (BL tglobaladdr:$dst)>;
2526def : Pat<(PPCcall (i32 texternalsym:$dst)),
2527 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002528
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002529def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2530 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2531
2532def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2533 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2534
2535def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2536 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2537
2538
2539
Chris Lattner595088a2005-11-17 07:30:41 +00002540// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002541def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2542def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2543def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2544def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002545def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2546def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002547def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2548def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002549def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2550 (ADDIS $in, tglobaltlsaddr:$g)>;
2551def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002552 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002553def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2554 (ADDIS $in, tglobaladdr:$g)>;
2555def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2556 (ADDIS $in, tconstpool:$g)>;
2557def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2558 (ADDIS $in, tjumptable:$g)>;
2559def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2560 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002561
Roman Divacky32143e22013-12-20 18:08:54 +00002562// Support for thread-local storage.
2563def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2564 [(set i32:$rD, (PPCppc32GOT))]>;
2565
Hal Finkel7c8ae532014-07-25 17:47:22 +00002566// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2567// This uses two output registers, the first as the real output, the second as a
2568// temporary register, used internally in code generation.
2569def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2570 []>, NoEncode<"$rT">;
2571
Roman Divacky32143e22013-12-20 18:08:54 +00002572def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002573 "#LDgotTprelL32",
2574 [(set i32:$rD,
2575 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002576def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2577 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2578
Hal Finkel7c8ae532014-07-25 17:47:22 +00002579def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2580 "#ADDItlsgdL32",
2581 [(set i32:$rD,
2582 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002583// LR is a true define, while the rest of the Defs are clobbers. R3 is
2584// explicitly defined when this op is created, so not mentioned here.
2585let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2586 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2587def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2588 "GETtlsADDR32",
2589 [(set i32:$rD,
2590 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2591// Combined op for ADDItlsgdL32 and GETtlsADDR32, late expanded. R3 and LR
2592// are true defines while the rest of the Defs are clobbers.
2593let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2594 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2595def ADDItlsgdLADDR32 : Pseudo<(outs gprc:$rD),
2596 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2597 "#ADDItlsgdLADDR32",
2598 [(set i32:$rD,
2599 (PPCaddiTlsgdLAddr i32:$reg,
2600 tglobaltlsaddr:$disp,
2601 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002602def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2603 "#ADDItlsldL32",
2604 [(set i32:$rD,
2605 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002606// LR is a true define, while the rest of the Defs are clobbers. R3 is
2607// explicitly defined when this op is created, so not mentioned here.
2608let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2609 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2610def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2611 "GETtlsldADDR32",
2612 [(set i32:$rD,
2613 (PPCgetTlsldAddr i32:$reg,
2614 tglobaltlsaddr:$sym))]>;
2615// Combined op for ADDItlsldL32 and GETtlsADDR32, late expanded. R3 and LR
2616// are true defines while the rest of the Defs are clobbers.
2617let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2618 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2619def ADDItlsldLADDR32 : Pseudo<(outs gprc:$rD),
2620 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2621 "#ADDItlsldLADDR32",
2622 [(set i32:$rD,
2623 (PPCaddiTlsldLAddr i32:$reg,
2624 tglobaltlsaddr:$disp,
2625 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002626def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2627 "#ADDIdtprelL32",
2628 [(set i32:$rD,
2629 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2630def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2631 "#ADDISdtprelHA32",
2632 [(set i32:$rD,
2633 (PPCaddisDtprelHA i32:$reg,
2634 tglobaltlsaddr:$disp))]>;
2635
Hal Finkel3ee2af72014-07-18 23:29:49 +00002636// Support for Position-independent code
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002637def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2638 "#LWZtoc",
2639 [(set i32:$rD,
2640 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002641// Get Global (GOT) Base Register offset, from the word immediately preceding
2642// the function label.
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002643def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002644
2645
Chris Lattnerfea33f72005-12-06 02:10:38 +00002646// Standard shifts. These are represented separately from the real shifts above
2647// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2648// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002649def : Pat<(sra i32:$rS, i32:$rB),
2650 (SRAW $rS, $rB)>;
2651def : Pat<(srl i32:$rS, i32:$rB),
2652 (SRW $rS, $rB)>;
2653def : Pat<(shl i32:$rS, i32:$rB),
2654 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002655
Evan Chenge71fe34d2006-10-09 20:57:25 +00002656def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002657 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002658def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002659 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002660def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002661 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002662def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002663 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002664def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002665 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002666def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002667 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002668def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002669 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002670def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002671 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002672def : Pat<(f64 (extloadf32 iaddr:$src)),
2673 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2674def : Pat<(f64 (extloadf32 xaddr:$src)),
2675 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2676
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002677def : Pat<(f64 (fextend f32:$src)),
2678 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002679
Robin Morisset9098fee2014-10-03 18:04:36 +00002680// Only seq_cst fences require the heavyweight sync (SYNC 0).
2681// All others can use the lightweight sync (SYNC 1).
2682// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
2683// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits
2684// versions of Power.
2685def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2686def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2687def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00002688def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002689
Hal Finkel2e103312013-04-03 04:01:11 +00002690// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2691def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2692 (FNMSUB $A, $C, $B)>;
2693def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2694 (FNMSUB $A, $C, $B)>;
2695def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2696 (FNMSUBS $A, $C, $B)>;
2697def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2698 (FNMSUBS $A, $C, $B)>;
2699
Hal Finkeldbc78e12013-08-19 05:01:02 +00002700// FCOPYSIGN's operand types need not agree.
2701def : Pat<(fcopysign f64:$frB, f32:$frA),
2702 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2703def : Pat<(fcopysign f32:$frB, f64:$frA),
2704 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2705
Chris Lattner2a85fa12006-03-25 07:51:43 +00002706include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002707include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002708include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002709include "PPCInstrVSX.td"
Hal Finkelc93a9a22015-02-25 01:06:45 +00002710include "PPCInstrQPX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002711
Hal Finkel940ab932014-02-28 00:27:01 +00002712def crnot : OutPatFrag<(ops node:$in),
2713 (CRNOR $in, $in)>;
2714def : Pat<(not i1:$in),
2715 (crnot $in)>;
2716
2717// Patterns for arithmetic i1 operations.
2718def : Pat<(add i1:$a, i1:$b),
2719 (CRXOR $a, $b)>;
2720def : Pat<(sub i1:$a, i1:$b),
2721 (CRXOR $a, $b)>;
2722def : Pat<(mul i1:$a, i1:$b),
2723 (CRAND $a, $b)>;
2724
2725// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2726// (-1 is used to mean all bits set).
2727def : Pat<(i1 -1), (CRSET)>;
2728
2729// i1 extensions, implemented in terms of isel.
2730def : Pat<(i32 (zext i1:$in)),
2731 (SELECT_I4 $in, (LI 1), (LI 0))>;
2732def : Pat<(i32 (sext i1:$in)),
2733 (SELECT_I4 $in, (LI -1), (LI 0))>;
2734
2735def : Pat<(i64 (zext i1:$in)),
2736 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2737def : Pat<(i64 (sext i1:$in)),
2738 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2739
2740// FIXME: We should choose either a zext or a sext based on other constants
2741// already around.
2742def : Pat<(i32 (anyext i1:$in)),
2743 (SELECT_I4 $in, (LI 1), (LI 0))>;
2744def : Pat<(i64 (anyext i1:$in)),
2745 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2746
2747// match setcc on i1 variables.
2748def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2749 (CRANDC $s2, $s1)>;
2750def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2751 (CRANDC $s2, $s1)>;
2752def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2753 (CRORC $s2, $s1)>;
2754def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2755 (CRORC $s2, $s1)>;
2756def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2757 (CREQV $s1, $s2)>;
2758def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2759 (CRORC $s1, $s2)>;
2760def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2761 (CRORC $s1, $s2)>;
2762def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2763 (CRANDC $s1, $s2)>;
2764def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2765 (CRANDC $s1, $s2)>;
2766def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2767 (CRXOR $s1, $s2)>;
2768
2769// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2770// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2771// floating-point types.
2772
2773multiclass CRNotPat<dag pattern, dag result> {
2774 def : Pat<pattern, (crnot result)>;
2775 def : Pat<(not pattern), result>;
2776
2777 // We can also fold the crnot into an extension:
2778 def : Pat<(i32 (zext pattern)),
2779 (SELECT_I4 result, (LI 0), (LI 1))>;
2780 def : Pat<(i32 (sext pattern)),
2781 (SELECT_I4 result, (LI 0), (LI -1))>;
2782
2783 // We can also fold the crnot into an extension:
2784 def : Pat<(i64 (zext pattern)),
2785 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2786 def : Pat<(i64 (sext pattern)),
2787 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2788
2789 // FIXME: We should choose either a zext or a sext based on other constants
2790 // already around.
2791 def : Pat<(i32 (anyext pattern)),
2792 (SELECT_I4 result, (LI 0), (LI 1))>;
2793
2794 def : Pat<(i64 (anyext pattern)),
2795 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2796}
2797
2798// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2799// we need to write imm:$imm in the output patterns below, not just $imm, or
2800// else the resulting matcher will not correctly add the immediate operand
2801// (making it a register operand instead).
2802
2803// extended SETCC.
2804multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2805 OutPatFrag rfrag, OutPatFrag rfrag8> {
2806 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2807 (rfrag $s1)>;
2808 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2809 (rfrag8 $s1)>;
2810 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2811 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2812 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2813 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2814
2815 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2816 (rfrag $s1)>;
2817 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2818 (rfrag8 $s1)>;
2819 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2820 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2821 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2822 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2823}
2824
2825// Note that we do all inversions below with i(32|64)not, instead of using
2826// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2827// has 2-cycle latency.
2828
2829defm : ExtSetCCPat<SETEQ,
2830 PatFrag<(ops node:$in, node:$cc),
2831 (setcc $in, 0, $cc)>,
2832 OutPatFrag<(ops node:$in),
2833 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2834 OutPatFrag<(ops node:$in),
2835 (RLDICL (CNTLZD $in), 58, 63)> >;
2836
2837defm : ExtSetCCPat<SETNE,
2838 PatFrag<(ops node:$in, node:$cc),
2839 (setcc $in, 0, $cc)>,
2840 OutPatFrag<(ops node:$in),
2841 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2842 OutPatFrag<(ops node:$in),
2843 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2844
2845defm : ExtSetCCPat<SETLT,
2846 PatFrag<(ops node:$in, node:$cc),
2847 (setcc $in, 0, $cc)>,
2848 OutPatFrag<(ops node:$in),
2849 (RLWINM $in, 1, 31, 31)>,
2850 OutPatFrag<(ops node:$in),
2851 (RLDICL $in, 1, 63)> >;
2852
2853defm : ExtSetCCPat<SETGE,
2854 PatFrag<(ops node:$in, node:$cc),
2855 (setcc $in, 0, $cc)>,
2856 OutPatFrag<(ops node:$in),
2857 (RLWINM (i32not $in), 1, 31, 31)>,
2858 OutPatFrag<(ops node:$in),
2859 (RLDICL (i64not $in), 1, 63)> >;
2860
2861defm : ExtSetCCPat<SETGT,
2862 PatFrag<(ops node:$in, node:$cc),
2863 (setcc $in, 0, $cc)>,
2864 OutPatFrag<(ops node:$in),
2865 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2866 OutPatFrag<(ops node:$in),
2867 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2868
2869defm : ExtSetCCPat<SETLE,
2870 PatFrag<(ops node:$in, node:$cc),
2871 (setcc $in, 0, $cc)>,
2872 OutPatFrag<(ops node:$in),
2873 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2874 OutPatFrag<(ops node:$in),
2875 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2876
2877defm : ExtSetCCPat<SETLT,
2878 PatFrag<(ops node:$in, node:$cc),
2879 (setcc $in, -1, $cc)>,
2880 OutPatFrag<(ops node:$in),
2881 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2882 OutPatFrag<(ops node:$in),
2883 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2884
2885defm : ExtSetCCPat<SETGE,
2886 PatFrag<(ops node:$in, node:$cc),
2887 (setcc $in, -1, $cc)>,
2888 OutPatFrag<(ops node:$in),
2889 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2890 OutPatFrag<(ops node:$in),
2891 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2892
2893defm : ExtSetCCPat<SETGT,
2894 PatFrag<(ops node:$in, node:$cc),
2895 (setcc $in, -1, $cc)>,
2896 OutPatFrag<(ops node:$in),
2897 (RLWINM (i32not $in), 1, 31, 31)>,
2898 OutPatFrag<(ops node:$in),
2899 (RLDICL (i64not $in), 1, 63)> >;
2900
2901defm : ExtSetCCPat<SETLE,
2902 PatFrag<(ops node:$in, node:$cc),
2903 (setcc $in, -1, $cc)>,
2904 OutPatFrag<(ops node:$in),
2905 (RLWINM $in, 1, 31, 31)>,
2906 OutPatFrag<(ops node:$in),
2907 (RLDICL $in, 1, 63)> >;
2908
2909// SETCC for i32.
2910def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2911 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2912def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2913 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2914def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2915 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2916def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2917 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2918def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2919 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2920def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2921 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2922
2923// For non-equality comparisons, the default code would materialize the
2924// constant, then compare against it, like this:
2925// lis r2, 4660
2926// ori r2, r2, 22136
2927// cmpw cr0, r3, r2
2928// beq cr0,L6
2929// Since we are just comparing for equality, we can emit this instead:
2930// xoris r0,r3,0x1234
2931// cmplwi cr0,r0,0x5678
2932// beq cr0,L6
2933
2934def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2935 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2936 (LO16 imm:$imm)), sub_eq)>;
2937
2938defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2939 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2940defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2941 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2942defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2943 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2944defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2945 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2946defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2947 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2948defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2949 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2950
2951defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2952 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2953 (LO16 imm:$imm)), sub_eq)>;
2954
2955def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2956 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2957def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2958 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2959def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2960 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2961def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2962 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2963def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2964 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2965
2966defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2967 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2968defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2969 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2970defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2971 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2972defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2973 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2974defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2975 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2976
2977// SETCC for i64.
2978def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2979 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2980def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2981 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2982def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2983 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2984def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2985 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2986def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2987 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2988def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2989 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2990
2991// For non-equality comparisons, the default code would materialize the
2992// constant, then compare against it, like this:
2993// lis r2, 4660
2994// ori r2, r2, 22136
2995// cmpd cr0, r3, r2
2996// beq cr0,L6
2997// Since we are just comparing for equality, we can emit this instead:
2998// xoris r0,r3,0x1234
2999// cmpldi cr0,r0,0x5678
3000// beq cr0,L6
3001
3002def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
3003 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3004 (LO16 imm:$imm)), sub_eq)>;
3005
3006defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
3007 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3008defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
3009 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3010defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
3011 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3012defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
3013 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3014defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
3015 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3016defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
3017 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3018
3019defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
3020 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3021 (LO16 imm:$imm)), sub_eq)>;
3022
3023def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
3024 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3025def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
3026 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3027def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
3028 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3029def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
3030 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3031def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
3032 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3033
3034defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
3035 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3036defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
3037 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3038defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
3039 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3040defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
3041 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3042defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
3043 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3044
3045// SETCC for f32.
3046def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
3047 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3048def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
3049 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3050def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
3051 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3052def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
3053 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3054def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
3055 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3056def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
3057 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3058def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
3059 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3060
3061defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
3062 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3063defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
3064 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3065defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
3066 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3067defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
3068 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3069defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
3070 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3071defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
3072 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3073defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
3074 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3075
3076// SETCC for f64.
3077def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
3078 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3079def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
3080 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3081def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
3082 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3083def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
3084 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3085def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
3086 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3087def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
3088 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3089def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
3090 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3091
3092defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
3093 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3094defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
3095 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3096defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
3097 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3098defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
3099 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3100defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
3101 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3102defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
3103 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3104defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
3105 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3106
3107// match select on i1 variables:
3108def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
3109 (CROR (CRAND $cond , $tval),
3110 (CRAND (crnot $cond), $fval))>;
3111
3112// match selectcc on i1 variables:
3113// select (lhs == rhs), tval, fval is:
3114// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
3115def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
3116 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3117 (CRAND (CRORC $lhs, $rhs), $fval))>;
3118def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
3119 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3120 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3121def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
3122 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
3123 (CRAND (CRXOR $lhs, $rhs), $fval))>;
3124def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
3125 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3126 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3127def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
3128 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3129 (CRAND (CRORC $rhs, $lhs), $fval))>;
3130def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
3131 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
3132 (CRAND (CRXOR $lhs, $rhs), $tval))>;
3133
3134// match selectcc on i1 variables with non-i1 output.
3135def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
3136 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3137def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
3138 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3139def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3140 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3141def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
3142 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3143def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
3144 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3145def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3146 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3147
3148def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
3149 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3150def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
3151 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3152def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3153 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3154def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
3155 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3156def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
3157 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3158def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3159 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3160
3161def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
3162 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3163def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
3164 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3165def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3166 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3167def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
3168 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3169def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
3170 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3171def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3172 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3173
3174def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
3175 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3176def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
3177 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3178def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3179 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3180def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
3181 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3182def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
3183 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3184def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3185 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3186
3187def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
3188 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3189def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
3190 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3191def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3192 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3193def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
3194 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3195def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
3196 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3197def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3198 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3199
3200let usesCustomInserter = 1 in {
3201def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3202 "#ANDIo_1_EQ_BIT",
3203 [(set i1:$dst, (trunc (not i32:$in)))]>;
3204def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3205 "#ANDIo_1_GT_BIT",
3206 [(set i1:$dst, (trunc i32:$in))]>;
3207
3208def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3209 "#ANDIo_1_EQ_BIT8",
3210 [(set i1:$dst, (trunc (not i64:$in)))]>;
3211def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3212 "#ANDIo_1_GT_BIT8",
3213 [(set i1:$dst, (trunc i64:$in))]>;
3214}
3215
3216def : Pat<(i1 (not (trunc i32:$in))),
3217 (ANDIo_1_EQ_BIT $in)>;
3218def : Pat<(i1 (not (trunc i64:$in))),
3219 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003220
3221//===----------------------------------------------------------------------===//
3222// PowerPC Instructions used for assembler/disassembler only
3223//
3224
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003225// FIXME: For B=0 or B > 8, the registers following RT are used.
3226// WARNING: Do not add patterns for this instruction without fixing this.
3227def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3228 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3229
3230// FIXME: For B=0 or B > 8, the registers following RT are used.
3231// WARNING: Do not add patterns for this instruction without fixing this.
3232def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3233 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3234
Ulrich Weigand300b6872013-05-03 19:51:09 +00003235def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003236 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003237
3238def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003239 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003240
Sylvestre Ledru9be0b772015-02-05 18:57:02 +00003241// We used to have EIEIO as value but E[0-9A-Z] is a reserved name
3242def EnforceIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003243 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003244
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003245def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003246 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003247
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003248def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3249 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3250
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003251def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3252 "mtsr $SR, $RS", IIC_SprMTSR>;
3253
3254def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3255 "mfsr $RS, $SR", IIC_SprMFSR>;
3256
3257def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3258 "mtsrin $RS, $RB", IIC_SprMTSR>;
3259
3260def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3261 "mfsrin $RS, $RB", IIC_SprMFSR>;
3262
Roman Divacky62cb6352013-09-12 17:50:54 +00003263def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003264 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003265
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003266def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3267 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3268 let L = 0;
3269}
3270
3271def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3272 Requires<[IsBookE]> {
3273 bits<1> E;
3274
3275 let Inst{16} = E;
3276 let Inst{21-30} = 163;
3277}
3278
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003279def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3280 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3281def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3282 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003283
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003284def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3285def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3286def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3287def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003288
Roman Divacky62cb6352013-09-12 17:50:54 +00003289def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003290 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003291
3292def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003293 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003294
Hal Finkel64202162015-01-15 01:00:53 +00003295def MCRFS : XLForm_3<63, 64, (outs crrc:$BF), (ins crrc:$BFA),
3296 "mcrfs $BF, $BFA", IIC_BrMCR>;
3297
3298def MTFSFI : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3299 "mtfsfi $BF, $U, $W", IIC_IntMFFS>;
3300
3301def MTFSFIo : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3302 "mtfsfi. $BF, $U, $W", IIC_IntMFFS>, isDOT;
3303
3304def : InstAlias<"mtfsfi $BF, $U", (MTFSFI crrc:$BF, i32imm:$U, 0)>;
3305def : InstAlias<"mtfsfi. $BF, $U", (MTFSFIo crrc:$BF, i32imm:$U, 0)>;
3306
3307def MTFSF : XFLForm_1<63, 711, (outs),
3308 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3309 "mtfsf $FLM, $FRB, $L, $W", IIC_IntMFFS, []>;
3310def MTFSFo : XFLForm_1<63, 711, (outs),
3311 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3312 "mtfsf. $FLM, $FRB, $L, $W", IIC_IntMFFS, []>, isDOT;
3313
3314def : InstAlias<"mtfsf $FLM, $FRB", (MTFSF i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3315def : InstAlias<"mtfsf. $FLM, $FRB", (MTFSFo i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3316
Roman Divacky62cb6352013-09-12 17:50:54 +00003317def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003318 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003319
3320def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003321 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003322
3323def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003324 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003325
Hal Finkel3e5a3602013-11-27 23:26:09 +00003326def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003327
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003328def TLBIA : XForm_0<31, 370, (outs), (ins),
3329 "tlbia", IIC_SprTLBIA, []>;
3330
Roman Divacky62cb6352013-09-12 17:50:54 +00003331def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003332 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003333
3334def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003335 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003336
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003337def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3338 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3339def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3340 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3341
Roman Divacky62cb6352013-09-12 17:50:54 +00003342def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003343 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003344
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003345def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3346 IIC_LdStLoad>, Requires<[IsBookE]>;
3347
3348def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3349 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003350
3351def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3352 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3353
3354def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3355 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3356
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003357def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3358 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3359
3360def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3361 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3362
3363def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3364 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3365 Requires<[IsPPC4xx]>;
3366def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3367 (ins gprc:$RST, gprc:$A, gprc:$B),
3368 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3369 Requires<[IsPPC4xx]>, isDOT;
3370
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003371def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3372
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003373def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003374 Requires<[IsBookE]>;
3375def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3376 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003377
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003378def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3379 Requires<[IsE500]>;
3380def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3381 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003382
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003383def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003384 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003385def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003386 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003387
Hal Finkel59016762014-11-25 00:30:11 +00003388def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>;
3389
Hal Finkel378107d2014-11-30 10:15:56 +00003390def LBZCIX : XForm_base_r3xo<31, 853, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3391 "lbzcix $RST, $A, $B", IIC_LdStLoad, []>;
3392def LHZCIX : XForm_base_r3xo<31, 821, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3393 "lhzcix $RST, $A, $B", IIC_LdStLoad, []>;
3394def LWZCIX : XForm_base_r3xo<31, 789, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3395 "lwzcix $RST, $A, $B", IIC_LdStLoad, []>;
3396def LDCIX : XForm_base_r3xo<31, 885, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3397 "ldcix $RST, $A, $B", IIC_LdStLoad, []>;
3398
3399def STBCIX : XForm_base_r3xo<31, 981, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3400 "stbcix $RST, $A, $B", IIC_LdStLoad, []>;
3401def STHCIX : XForm_base_r3xo<31, 949, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3402 "sthcix $RST, $A, $B", IIC_LdStLoad, []>;
3403def STWCIX : XForm_base_r3xo<31, 917, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3404 "stwcix $RST, $A, $B", IIC_LdStLoad, []>;
3405def STDCIX : XForm_base_r3xo<31, 1013, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3406 "stdcix $RST, $A, $B", IIC_LdStLoad, []>;
3407
Ulrich Weigandd8394902013-05-03 19:50:27 +00003408//===----------------------------------------------------------------------===//
3409// PowerPC Assembler Instruction Aliases
3410//
3411
3412// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3413// These are aliases that require C++ handling to convert to the target
3414// instruction, while InstAliases can be handled directly by tblgen.
3415class PPCAsmPseudo<string asm, dag iops>
3416 : Instruction {
3417 let Namespace = "PPC";
3418 bit PPC64 = 0; // Default value, override with isPPC64
3419
3420 let OutOperandList = (outs);
3421 let InOperandList = iops;
3422 let Pattern = [];
3423 let AsmString = asm;
3424 let isAsmParserOnly = 1;
3425 let isPseudo = 1;
3426}
3427
Ulrich Weigand4c440322013-06-10 17:19:43 +00003428def : InstAlias<"sc", (SC 0)>;
3429
Hal Finkelfe3368c2014-10-02 22:34:22 +00003430def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
3431def : InstAlias<"msync", (SYNC 0)>, Requires<[HasSYNC]>;
3432def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3433def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003434
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003435def : InstAlias<"wait", (WAIT 0)>;
3436def : InstAlias<"waitrsv", (WAIT 1)>;
3437def : InstAlias<"waitimpl", (WAIT 2)>;
3438
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003439def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3440
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003441def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3442def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3443def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3444def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3445
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003446def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3447def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3448
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003449def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3450def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3451
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003452def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3453def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3454
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003455def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3456def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003457
3458def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3459def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3460
3461def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3462def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3463
3464def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3465def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3466
3467def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3468def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3469
3470def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3471def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3472
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003473def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3474def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3475
3476def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3477def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3478
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003479def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3480def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3481
3482def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3483def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3484
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003485def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3486def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3487
Ulrich Weigande840ee22013-07-08 15:20:38 +00003488def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003489def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003490def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3491
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003492def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3493def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3494
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003495def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3496def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3497def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3498def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3499
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003500def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3501
Ulrich Weigandd8394902013-05-03 19:50:27 +00003502def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003503def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3504
3505def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3506def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3507
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003508def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3509
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003510foreach BATR = 0-3 in {
3511 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3512 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3513 Requires<[IsPPC6xx]>;
3514 def : InstAlias<"mfdbatu $Rx, "#BATR,
3515 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3516 Requires<[IsPPC6xx]>;
3517 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3518 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3519 Requires<[IsPPC6xx]>;
3520 def : InstAlias<"mfdbatl $Rx, "#BATR,
3521 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3522 Requires<[IsPPC6xx]>;
3523 def : InstAlias<"mtibatu "#BATR#", $Rx",
3524 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3525 Requires<[IsPPC6xx]>;
3526 def : InstAlias<"mfibatu $Rx, "#BATR,
3527 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3528 Requires<[IsPPC6xx]>;
3529 def : InstAlias<"mtibatl "#BATR#", $Rx",
3530 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3531 Requires<[IsPPC6xx]>;
3532 def : InstAlias<"mfibatl $Rx, "#BATR,
3533 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3534 Requires<[IsPPC6xx]>;
3535}
3536
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003537foreach BR = 0-7 in {
3538 def : InstAlias<"mfbr"#BR#" $Rx",
3539 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3540 Requires<[IsPPC4xx]>;
3541 def : InstAlias<"mtbr"#BR#" $Rx",
3542 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3543 Requires<[IsPPC4xx]>;
3544}
3545
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003546def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3547def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3548
3549def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3550def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3551
3552def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3553def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3554
3555def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3556def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3557
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003558def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3559def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3560
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003561def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3562def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3563
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003564def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003565
Ulrich Weigand4069e242013-06-25 13:16:48 +00003566def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3567 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3568def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3569 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3570def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3571 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3572def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3573 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3574
3575def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3576def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3577def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3578def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3579
Roman Divacky62cb6352013-09-12 17:50:54 +00003580def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3581def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3582
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003583def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3584def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3585
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003586foreach SPRG = 0-3 in {
3587 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3588 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3589 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3590 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3591}
3592foreach SPRG = 4-7 in {
3593 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3594 Requires<[IsBookE]>;
3595 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3596 Requires<[IsBookE]>;
3597 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3598 Requires<[IsBookE]>;
3599 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3600 Requires<[IsBookE]>;
3601}
Roman Divacky62cb6352013-09-12 17:50:54 +00003602
3603def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3604
3605def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3606def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3607
3608def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3609
3610def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3611def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3612
3613def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3614def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3615def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3616def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3617
3618def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3619
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003620def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3621 Requires<[IsPPC4xx]>;
3622def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3623 Requires<[IsPPC4xx]>;
3624def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3625 Requires<[IsPPC4xx]>;
3626def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3627 Requires<[IsPPC4xx]>;
3628
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003629def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3630 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3631def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3632 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3633def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3634 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3635def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3636 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3637def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3638 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3639def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3640 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3641def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3642 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3643def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3644 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3645def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3646 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3647def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3648 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003649def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3650 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003651def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3652 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003653def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3654 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003655def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3656 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3657def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3658 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3659def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3660 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3661def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3662 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3663def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3664 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3665
3666def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3667def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3668def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3669def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3670def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3671def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3672
Hal Finkel57c6ac5e2015-02-10 18:45:02 +00003673def : InstAlias<"cntlz $rA, $rS", (CNTLZW gprc:$rA, gprc:$rS)>;
3674def : InstAlias<"cntlz. $rA, $rS", (CNTLZWo gprc:$rA, gprc:$rS)>;
3675
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003676def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3677 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3678def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3679 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3680def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3681 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3682def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3683 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3684def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3685 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3686def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3687 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3688def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3689 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3690def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3691 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003692def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3693 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003694def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3695 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003696def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3697 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003698def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3699 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3700def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3701 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3702def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3703 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3704def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3705 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3706def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3707 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3708
3709def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3710def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3711def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3712def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3713def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3714def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003715
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003716// These generic branch instruction forms are used for the assembler parser only.
3717// Defs and Uses are conservative, since we don't know the BO value.
3718let PPC970_Unit = 7 in {
3719 let Defs = [CTR], Uses = [CTR, RM] in {
3720 def gBC : BForm_3<16, 0, 0, (outs),
3721 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3722 "bc $bo, $bi, $dst">;
3723 def gBCA : BForm_3<16, 1, 0, (outs),
3724 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3725 "bca $bo, $bi, $dst">;
3726 }
3727 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3728 def gBCL : BForm_3<16, 0, 1, (outs),
3729 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3730 "bcl $bo, $bi, $dst">;
3731 def gBCLA : BForm_3<16, 1, 1, (outs),
3732 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3733 "bcla $bo, $bi, $dst">;
3734 }
3735 let Defs = [CTR], Uses = [CTR, LR, RM] in
3736 def gBCLR : XLForm_2<19, 16, 0, (outs),
3737 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003738 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003739 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3740 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3741 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003742 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003743 let Defs = [CTR], Uses = [CTR, LR, RM] in
3744 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3745 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003746 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003747 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3748 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3749 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003750 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003751}
3752def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3753def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3754def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3755def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3756
Ulrich Weigand86247b62013-06-24 16:52:04 +00003757multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3758 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3759 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3760 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3761 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3762 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3763 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003764}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003765multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3766 : BranchSimpleMnemonic1<name, pm, bo> {
3767 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3768 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003769}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003770defm : BranchSimpleMnemonic2<"t", "", 12>;
3771defm : BranchSimpleMnemonic2<"f", "", 4>;
3772defm : BranchSimpleMnemonic2<"t", "-", 14>;
3773defm : BranchSimpleMnemonic2<"f", "-", 6>;
3774defm : BranchSimpleMnemonic2<"t", "+", 15>;
3775defm : BranchSimpleMnemonic2<"f", "+", 7>;
3776defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3777defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3778defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3779defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003780
Ulrich Weigand86247b62013-06-24 16:52:04 +00003781multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3782 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003783 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003784 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003785 (BCC bibo, CR0, condbrtarget:$dst)>;
3786
Ulrich Weigand86247b62013-06-24 16:52:04 +00003787 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003788 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003789 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003790 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3791
Ulrich Weigand86247b62013-06-24 16:52:04 +00003792 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003793 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003794 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003795 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003796
Ulrich Weigand86247b62013-06-24 16:52:04 +00003797 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003798 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003799 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003800 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003801
Ulrich Weigand86247b62013-06-24 16:52:04 +00003802 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003803 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003804 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003805 (BCCL bibo, CR0, condbrtarget:$dst)>;
3806
Ulrich Weigand86247b62013-06-24 16:52:04 +00003807 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003808 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003809 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003810 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3811
Ulrich Weigand86247b62013-06-24 16:52:04 +00003812 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003813 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003814 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003815 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003816
Ulrich Weigand86247b62013-06-24 16:52:04 +00003817 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003818 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003819 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003820 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003821}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003822multiclass BranchExtendedMnemonic<string name, int bibo> {
3823 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3824 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3825 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3826}
Ulrich Weigand39740622013-06-10 17:18:29 +00003827defm : BranchExtendedMnemonic<"lt", 12>;
3828defm : BranchExtendedMnemonic<"gt", 44>;
3829defm : BranchExtendedMnemonic<"eq", 76>;
3830defm : BranchExtendedMnemonic<"un", 108>;
3831defm : BranchExtendedMnemonic<"so", 108>;
3832defm : BranchExtendedMnemonic<"ge", 4>;
3833defm : BranchExtendedMnemonic<"nl", 4>;
3834defm : BranchExtendedMnemonic<"le", 36>;
3835defm : BranchExtendedMnemonic<"ng", 36>;
3836defm : BranchExtendedMnemonic<"ne", 68>;
3837defm : BranchExtendedMnemonic<"nu", 100>;
3838defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003839
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003840def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3841def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3842def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3843def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003844def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003845def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003846def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003847def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3848
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003849def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3850def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3851def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3852def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003853def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003854def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003855def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003856def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3857
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003858multiclass TrapExtendedMnemonic<string name, int to> {
3859 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3860 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3861 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3862 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3863}
3864defm : TrapExtendedMnemonic<"lt", 16>;
3865defm : TrapExtendedMnemonic<"le", 20>;
3866defm : TrapExtendedMnemonic<"eq", 4>;
3867defm : TrapExtendedMnemonic<"ge", 12>;
3868defm : TrapExtendedMnemonic<"gt", 8>;
3869defm : TrapExtendedMnemonic<"nl", 12>;
3870defm : TrapExtendedMnemonic<"ne", 24>;
3871defm : TrapExtendedMnemonic<"ng", 20>;
3872defm : TrapExtendedMnemonic<"llt", 2>;
3873defm : TrapExtendedMnemonic<"lle", 6>;
3874defm : TrapExtendedMnemonic<"lge", 5>;
3875defm : TrapExtendedMnemonic<"lgt", 1>;
3876defm : TrapExtendedMnemonic<"lnl", 5>;
3877defm : TrapExtendedMnemonic<"lng", 6>;
3878defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00003879
3880// Atomic loads
3881def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
3882def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
3883def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
3884def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
3885def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
3886def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
3887
3888// Atomic stores
3889def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
3890def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
3891def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
3892def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
3893def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
3894def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;