blob: 0f11ac9a3a0cbebe967fc1f8cf29fbb36e85b085 [file] [log] [blame]
Eric Christopher84bdfd82010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Craig Toppera9253262014-03-22 23:51:00 +000017#include "ARMBaseRegisterInfo.h"
Eric Christopher72497e52010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopher83a5ec82010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
JF Bastien3c6bb8e2013-06-11 22:13:46 +000024#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineModuleInfo.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000033#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/CallingConv.h"
35#include "llvm/IR/DataLayout.h"
36#include "llvm/IR/DerivedTypes.h"
Chandler Carruth03eb0de2014-03-04 10:40:04 +000037#include "llvm/IR/GetElementPtrTypeIterator.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/GlobalVariable.h"
39#include "llvm/IR/Instructions.h"
40#include "llvm/IR/IntrinsicInst.h"
41#include "llvm/IR/Module.h"
42#include "llvm/IR/Operator.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
50namespace {
Eric Christopher0a3c28b2010-11-20 22:38:27 +000051
Eric Christopherfef5f312010-11-19 22:30:02 +000052 // All possible address modes, plus some.
53 typedef struct Address {
54 enum {
55 RegBase,
56 FrameIndexBase
57 } BaseType;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000058
Eric Christopherfef5f312010-11-19 22:30:02 +000059 union {
60 unsigned Reg;
61 int FI;
62 } Base;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000063
Eric Christopherfef5f312010-11-19 22:30:02 +000064 int Offset;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000065
Eric Christopherfef5f312010-11-19 22:30:02 +000066 // Innocuous defaults for our address.
67 Address()
Jim Grosbach4e983162011-05-16 22:24:07 +000068 : BaseType(RegBase), Offset(0) {
Eric Christopherfef5f312010-11-19 22:30:02 +000069 Base.Reg = 0;
70 }
71 } Address;
Eric Christopher84bdfd82010-07-21 22:26:11 +000072
Craig Topper26696312014-03-18 07:27:13 +000073class ARMFastISel final : public FastISel {
Eric Christopher84bdfd82010-07-21 22:26:11 +000074
75 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
76 /// make the right decision when generating code for different targets.
77 const ARMSubtarget *Subtarget;
Bill Wendling6c1d9592013-12-30 05:17:29 +000078 Module &M;
Eric Christopher09f757d2010-08-17 01:25:29 +000079 const TargetMachine &TM;
80 const TargetInstrInfo &TII;
81 const TargetLowering &TLI;
Eric Christopher83a5ec82010-10-01 23:24:42 +000082 ARMFunctionInfo *AFI;
Eric Christopher84bdfd82010-07-21 22:26:11 +000083
Eric Christopherb024be32010-09-29 22:24:45 +000084 // Convenience variables to avoid some queries.
Chad Rosier0439cfc2011-11-08 21:12:00 +000085 bool isThumb2;
Eric Christopherb024be32010-09-29 22:24:45 +000086 LLVMContext *Context;
Eric Christopher6a0333c2010-09-02 01:39:14 +000087
Eric Christopher84bdfd82010-07-21 22:26:11 +000088 public:
Bob Wilson3e6fa462012-08-03 04:06:28 +000089 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
90 const TargetLibraryInfo *libInfo)
Eric Christopherd9134482014-08-04 21:25:23 +000091 : FastISel(funcInfo, libInfo),
Eric Christopherc125e122015-01-29 00:19:37 +000092 Subtarget(
93 &static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget())),
Eric Christopherd9134482014-08-04 21:25:23 +000094 M(const_cast<Module &>(*funcInfo.Fn->getParent())),
Eric Christopherc125e122015-01-29 00:19:37 +000095 TM(funcInfo.MF->getTarget()), TII(*Subtarget->getInstrInfo()),
96 TLI(*Subtarget->getTargetLowering()) {
Eric Christopher8d03b8a2010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier0439cfc2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopherb024be32010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopher84bdfd82010-07-21 22:26:11 +0000100 }
101
Eric Christopherd8e8a292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topperfd1c9252012-08-18 21:38:45 +0000103 private:
Juergen Ributzka88e32512014-09-03 20:56:59 +0000104 unsigned fastEmitInst_r(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000105 const TargetRegisterClass *RC,
106 unsigned Op0, bool Op0IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000107 unsigned fastEmitInst_rr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill,
110 unsigned Op1, bool Op1IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000111 unsigned fastEmitInst_ri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill,
114 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000115 unsigned fastEmitInst_rri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000116 const TargetRegisterClass *RC,
117 unsigned Op0, bool Op0IsKill,
118 unsigned Op1, bool Op1IsKill,
119 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000120 unsigned fastEmitInst_i(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000121 const TargetRegisterClass *RC,
122 uint64_t Imm);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000123
Eric Christopherd8e8a292010-08-20 00:20:31 +0000124 // Backend specific FastISel code.
Craig Topperfd1c9252012-08-18 21:38:45 +0000125 private:
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000126 bool fastSelectInstruction(const Instruction *I) override;
127 unsigned fastMaterializeConstant(const Constant *C) override;
128 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000129 bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
130 const LoadInst *LI) override;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000131 bool fastLowerArguments() override;
Craig Topperfd1c9252012-08-18 21:38:45 +0000132 private:
Eric Christopher84bdfd82010-07-21 22:26:11 +0000133 #include "ARMGenFastISel.inc"
Eric Christopher2ff757d2010-09-09 01:06:51 +0000134
Eric Christopher00202ee2010-08-23 21:44:12 +0000135 // Instruction selection routines.
Eric Christophercc766a22010-09-10 23:10:30 +0000136 private:
Eric Christopher2f8637d2010-10-21 21:47:51 +0000137 bool SelectLoad(const Instruction *I);
138 bool SelectStore(const Instruction *I);
139 bool SelectBranch(const Instruction *I);
Chad Rosierded4c992012-02-07 23:56:08 +0000140 bool SelectIndirectBr(const Instruction *I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000141 bool SelectCmp(const Instruction *I);
142 bool SelectFPExt(const Instruction *I);
143 bool SelectFPTrunc(const Instruction *I);
Chad Rosier685b20c2012-02-06 23:50:07 +0000144 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
145 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosiere023d5d2012-02-03 21:14:11 +0000146 bool SelectIToFP(const Instruction *I, bool isSigned);
147 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosieraaa55a82012-02-03 21:07:27 +0000148 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosierb84a4b42012-02-03 21:23:45 +0000149 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosiera7ebc562011-11-11 23:31:03 +0000150 bool SelectCall(const Instruction *I, const char *IntrMemName);
151 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000152 bool SelectSelect(const Instruction *I);
Eric Christopher93bbe652010-10-22 01:28:00 +0000153 bool SelectRet(const Instruction *I);
Chad Rosieree7e4522011-11-02 00:18:48 +0000154 bool SelectTrunc(const Instruction *I);
155 bool SelectIntExt(const Instruction *I);
Jush Lu4705da92012-08-03 02:37:48 +0000156 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000157
Eric Christopher00202ee2010-08-23 21:44:12 +0000158 // Utility routines.
Eric Christopher0d274a02010-08-19 00:37:05 +0000159 private:
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000160 bool isPositionIndependent() const;
Chris Lattner229907c2011-07-18 04:54:35 +0000161 bool isTypeLegal(Type *Ty, MVT &VT);
162 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosier9cf803c2011-11-02 18:08:25 +0000163 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
David Blaikie3ef249c92015-01-30 23:04:39 +0000164 bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000165 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosiera26979b2011-12-14 17:26:05 +0000166 unsigned Alignment = 0, bool isZExt = true,
167 bool allocReg = true);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000168 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +0000169 unsigned Alignment = 0);
Eric Christopherfef5f312010-11-19 22:30:02 +0000170 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier150d35b2012-12-17 22:35:29 +0000171 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier057b6d32011-11-14 23:04:09 +0000172 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosier9f5c68a2012-12-06 01:34:31 +0000173 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
174 unsigned Alignment);
Chad Rosier62a144f2012-12-17 19:59:43 +0000175 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000176 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
177 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
178 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
179 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
180 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000181 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000182 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000183
Eric Christopher1b21f002015-01-29 00:19:33 +0000184 const TargetLowering *getTargetLowering() { return &TLI; }
Christian Pirker238c7c12014-05-12 11:19:20 +0000185
Eric Christopher72497e52010-09-10 23:18:12 +0000186 // Call handling routines.
187 private:
Jush Lue67e07b2012-07-19 09:49:00 +0000188 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
189 bool Return,
190 bool isVarArg);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000191 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christopher79398062010-09-29 23:11:09 +0000192 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +0000193 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +0000194 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
195 SmallVectorImpl<unsigned> &RegArgs,
196 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000197 unsigned &NumBytes,
198 bool isVarArg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000199 unsigned getLibcallReg(const Twine &Name);
Duncan Sandsf5dda012010-11-03 11:35:31 +0000200 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +0000201 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000202 unsigned &NumBytes, bool isVarArg);
Eric Christopher7990df12010-09-28 01:21:42 +0000203 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopher72497e52010-09-10 23:18:12 +0000204
205 // OptionalDef handling routines.
206 private:
Eric Christopher174d8722011-03-12 01:09:29 +0000207 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher0d274a02010-08-19 00:37:05 +0000208 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
209 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier150d35b2012-12-17 22:35:29 +0000210 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000211 const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +0000212 MachineMemOperand::Flags Flags, bool useAM3);
Eric Christopher0d274a02010-08-19 00:37:05 +0000213};
Eric Christopher84bdfd82010-07-21 22:26:11 +0000214
215} // end anonymous namespace
216
Eric Christopher72497e52010-09-10 23:18:12 +0000217#include "ARMGenCallingConv.inc"
Eric Christopher84bdfd82010-07-21 22:26:11 +0000218
Eric Christopher0d274a02010-08-19 00:37:05 +0000219// DefinesOptionalPredicate - This is different from DefinesPredicate in that
220// we don't care about implicit defs here, just places we'll need to add a
221// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
222bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000223 if (!MI->hasOptionalDef())
Eric Christopher0d274a02010-08-19 00:37:05 +0000224 return false;
225
226 // Look to see if our OptionalDef is defining CPSR or CCR.
227 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
228 const MachineOperand &MO = MI->getOperand(i);
Eric Christopher985d9e42010-08-20 00:36:24 +0000229 if (!MO.isReg() || !MO.isDef()) continue;
230 if (MO.getReg() == ARM::CPSR)
Eric Christopher0d274a02010-08-19 00:37:05 +0000231 *CPSR = true;
232 }
233 return true;
234}
235
Eric Christopher174d8722011-03-12 01:09:29 +0000236bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000237 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher501d2e22011-04-29 00:03:10 +0000238
Joey Goulya5153cb2013-09-09 14:21:49 +0000239 // If we're a thumb2 or not NEON function we'll be handled via isPredicable.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000240 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopher174d8722011-03-12 01:09:29 +0000241 AFI->isThumb2Function())
Joey Goulya5153cb2013-09-09 14:21:49 +0000242 return MI->isPredicable();
Eric Christopher501d2e22011-04-29 00:03:10 +0000243
Evan Cheng6cc775f2011-06-28 19:10:37 +0000244 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
245 if (MCID.OpInfo[i].isPredicate())
Eric Christopher174d8722011-03-12 01:09:29 +0000246 return true;
Eric Christopher501d2e22011-04-29 00:03:10 +0000247
Eric Christopher174d8722011-03-12 01:09:29 +0000248 return false;
249}
250
Eric Christopher0d274a02010-08-19 00:37:05 +0000251// If the machine is predicable go ahead and add the predicate operands, if
252// it needs default CC operands add those.
Eric Christophere8fccc82010-11-02 01:21:28 +0000253// TODO: If we want to support thumb1 then we'll need to deal with optional
254// CPSR defs that need to be added before the remaining operands. See s_cc_out
255// for descriptions why.
Eric Christopher0d274a02010-08-19 00:37:05 +0000256const MachineInstrBuilder &
257ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
258 MachineInstr *MI = &*MIB;
259
Eric Christopher174d8722011-03-12 01:09:29 +0000260 // Do we use a predicate? or...
261 // Are we NEON in ARM mode and have a predicate operand? If so, I know
262 // we're not predicable but add it anyways.
Joey Goulya5153cb2013-09-09 14:21:49 +0000263 if (isARMNEONPred(MI))
Eric Christopher0d274a02010-08-19 00:37:05 +0000264 AddDefaultPred(MIB);
Eric Christopher501d2e22011-04-29 00:03:10 +0000265
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000266 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher0d274a02010-08-19 00:37:05 +0000267 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christophera5d60c62010-08-19 15:35:27 +0000268 bool CPSR = false;
Eric Christopher0d274a02010-08-19 00:37:05 +0000269 if (DefinesOptionalPredicate(MI, &CPSR)) {
270 if (CPSR)
271 AddDefaultT1CC(MIB);
272 else
273 AddDefaultCC(MIB);
274 }
275 return MIB;
276}
277
Juergen Ributzka88e32512014-09-03 20:56:59 +0000278unsigned ARMFastISel::fastEmitInst_r(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000279 const TargetRegisterClass *RC,
280 unsigned Op0, bool Op0IsKill) {
281 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000282 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000283
Jim Grosbach06c2a682013-08-16 23:37:31 +0000284 // Make sure the input operand is sufficiently constrained to be legal
285 // for this instruction.
286 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000287 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000288 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
289 ResultReg).addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000290 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000291 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000292 .addReg(Op0, Op0IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000294 TII.get(TargetOpcode::COPY), ResultReg)
295 .addReg(II.ImplicitDefs[0]));
296 }
297 return ResultReg;
298}
299
Juergen Ributzka88e32512014-09-03 20:56:59 +0000300unsigned ARMFastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000301 const TargetRegisterClass *RC,
302 unsigned Op0, bool Op0IsKill,
303 unsigned Op1, bool Op1IsKill) {
304 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000305 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000306
Jim Grosbach06c2a682013-08-16 23:37:31 +0000307 // Make sure the input operands are sufficiently constrained to be legal
308 // for this instruction.
309 Op0 = constrainOperandRegClass(II, Op0, 1);
310 Op1 = constrainOperandRegClass(II, Op1, 2);
311
Chad Rosier0bc51322012-02-15 17:36:21 +0000312 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000313 AddOptionalDefs(
314 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
315 .addReg(Op0, Op0IsKill * RegState::Kill)
316 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000317 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000319 .addReg(Op0, Op0IsKill * RegState::Kill)
320 .addReg(Op1, Op1IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000321 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000322 TII.get(TargetOpcode::COPY), ResultReg)
323 .addReg(II.ImplicitDefs[0]));
324 }
325 return ResultReg;
326}
327
Juergen Ributzka88e32512014-09-03 20:56:59 +0000328unsigned ARMFastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000329 const TargetRegisterClass *RC,
330 unsigned Op0, bool Op0IsKill,
331 uint64_t Imm) {
332 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000333 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000334
Jim Grosbach06c2a682013-08-16 23:37:31 +0000335 // Make sure the input operand is sufficiently constrained to be legal
336 // for this instruction.
337 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000338 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000339 AddOptionalDefs(
340 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
341 .addReg(Op0, Op0IsKill * RegState::Kill)
342 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000343 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000344 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000345 .addReg(Op0, Op0IsKill * RegState::Kill)
346 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000348 TII.get(TargetOpcode::COPY), ResultReg)
349 .addReg(II.ImplicitDefs[0]));
350 }
351 return ResultReg;
352}
353
Juergen Ributzka88e32512014-09-03 20:56:59 +0000354unsigned ARMFastISel::fastEmitInst_rri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000355 const TargetRegisterClass *RC,
356 unsigned Op0, bool Op0IsKill,
357 unsigned Op1, bool Op1IsKill,
358 uint64_t Imm) {
359 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000360 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000361
Jim Grosbach06c2a682013-08-16 23:37:31 +0000362 // Make sure the input operands are sufficiently constrained to be legal
363 // for this instruction.
364 Op0 = constrainOperandRegClass(II, Op0, 1);
365 Op1 = constrainOperandRegClass(II, Op1, 2);
Chad Rosier0bc51322012-02-15 17:36:21 +0000366 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000367 AddOptionalDefs(
368 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
369 .addReg(Op0, Op0IsKill * RegState::Kill)
370 .addReg(Op1, Op1IsKill * RegState::Kill)
371 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000372 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000374 .addReg(Op0, Op0IsKill * RegState::Kill)
375 .addReg(Op1, Op1IsKill * RegState::Kill)
376 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000378 TII.get(TargetOpcode::COPY), ResultReg)
379 .addReg(II.ImplicitDefs[0]));
380 }
381 return ResultReg;
382}
383
Juergen Ributzka88e32512014-09-03 20:56:59 +0000384unsigned ARMFastISel::fastEmitInst_i(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000385 const TargetRegisterClass *RC,
386 uint64_t Imm) {
387 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000388 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000389
Chad Rosier0bc51322012-02-15 17:36:21 +0000390 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
392 ResultReg).addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000393 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000394 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000395 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000397 TII.get(TargetOpcode::COPY), ResultReg)
398 .addReg(II.ImplicitDefs[0]));
399 }
400 return ResultReg;
401}
402
Eric Christopher860fc932010-09-10 00:34:35 +0000403// TODO: Don't worry about 64-bit now, but when this is fixed remove the
404// checks from the various callers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000405unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000406 if (VT == MVT::f64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000407
Eric Christopher4bd70472010-09-09 21:44:45 +0000408 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000409 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000410 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher4bd70472010-09-09 21:44:45 +0000411 .addReg(SrcReg));
412 return MoveReg;
413}
414
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000415unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000416 if (VT == MVT::i64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000417
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000418 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000420 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000421 .addReg(SrcReg));
422 return MoveReg;
423}
424
Eric Christopher3cf63f12010-09-09 00:19:41 +0000425// For double width floating point we need to materialize two constants
426// (the high and the low) into integer registers then use a move to get
427// the combined constant into an FP reg.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000428unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher3cf63f12010-09-09 00:19:41 +0000429 const APFloat Val = CFP->getValueAPF();
Duncan Sands14627772010-11-03 12:17:33 +0000430 bool is64bit = VT == MVT::f64;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000431
Eric Christopher3cf63f12010-09-09 00:19:41 +0000432 // This checks to see if we can use VFP3 instructions to materialize
433 // a constant, otherwise we have to go through the constant pool.
434 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbachefc761a2011-09-30 00:50:06 +0000435 int Imm;
436 unsigned Opc;
437 if (is64bit) {
438 Imm = ARM_AM::getFP64Imm(Val);
439 Opc = ARM::FCONSTD;
440 } else {
441 Imm = ARM_AM::getFP32Imm(Val);
442 Opc = ARM::FCONSTS;
443 }
Eric Christopher3cf63f12010-09-09 00:19:41 +0000444 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
446 TII.get(Opc), DestReg).addImm(Imm));
Eric Christopher3cf63f12010-09-09 00:19:41 +0000447 return DestReg;
448 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000449
Eric Christopher860fc932010-09-10 00:34:35 +0000450 // Require VFP2 for loading fp constants.
Eric Christopher22fd29a2010-09-09 23:50:00 +0000451 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000452
Eric Christopher22fd29a2010-09-09 23:50:00 +0000453 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000454 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000455 if (Align == 0) {
456 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000457 Align = DL.getTypeAllocSize(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000458 }
459 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
460 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
461 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000462
Eric Christopher860fc932010-09-10 00:34:35 +0000463 // The extra reg is for addrmode5.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000464 AddOptionalDefs(
465 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
466 .addConstantPoolIndex(Idx)
467 .addReg(0));
Eric Christopher22fd29a2010-09-09 23:50:00 +0000468 return DestReg;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000469}
470
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000471unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopher7ac602b2010-10-11 08:38:55 +0000472
Chad Rosier67f96882011-11-04 22:29:00 +0000473 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000474 return 0;
Eric Christophere4dd7372010-11-03 20:21:17 +0000475
476 // If we can do this in a single instruction without a constant pool entry
477 // do so now.
478 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiere8b8b772011-11-04 23:09:49 +0000479 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier0439cfc2011-11-08 21:12:00 +0000480 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier2e82ad12012-11-27 01:06:49 +0000481 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
482 &ARM::GPRRegClass;
483 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000484 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier67f96882011-11-04 22:29:00 +0000485 TII.get(Opc), ImmReg)
Chad Rosierd0191a52011-11-05 20:16:15 +0000486 .addImm(CI->getZExtValue()));
Chad Rosier67f96882011-11-04 22:29:00 +0000487 return ImmReg;
Eric Christophere4dd7372010-11-03 20:21:17 +0000488 }
489
Chad Rosier2a3503e2011-11-11 00:36:21 +0000490 // Use MVN to emit negative constants.
491 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
492 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosiere19b0a92011-11-11 06:27:41 +0000493 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier2a3503e2011-11-11 00:36:21 +0000494 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosiere19b0a92011-11-11 06:27:41 +0000495 if (UseImm) {
Chad Rosier2a3503e2011-11-11 00:36:21 +0000496 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
Juergen Ributzka2cbcf7a2014-08-13 21:39:18 +0000497 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
498 &ARM::GPRRegClass;
499 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000500 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier2a3503e2011-11-11 00:36:21 +0000501 TII.get(Opc), ImmReg)
502 .addImm(Imm));
503 return ImmReg;
504 }
505 }
506
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000507 unsigned ResultReg = 0;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000508 if (Subtarget->useMovt(*FuncInfo.MF))
Juergen Ributzka88e32512014-09-03 20:56:59 +0000509 ResultReg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000510
511 if (ResultReg)
512 return ResultReg;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000513
Chad Rosier2a3503e2011-11-11 00:36:21 +0000514 // Load from constant pool. For now 32-bit only.
Chad Rosier67f96882011-11-04 22:29:00 +0000515 if (VT != MVT::i32)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000516 return 0;
Chad Rosier67f96882011-11-04 22:29:00 +0000517
Eric Christopherc3e118e2010-09-02 23:43:26 +0000518 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000519 unsigned Align = DL.getPrefTypeAlignment(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000520 if (Align == 0) {
521 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000522 Align = DL.getTypeAllocSize(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000523 }
524 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000525 ResultReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000526 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000527 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000528 TII.get(ARM::t2LDRpci), ResultReg)
529 .addConstantPoolIndex(Idx));
Tim Northovere42fb072014-02-04 10:38:46 +0000530 else {
Eric Christopher22d04922010-11-12 09:48:30 +0000531 // The extra immediate is for addrmode2.
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000532 ResultReg = constrainOperandRegClass(TII.get(ARM::LDRcp), ResultReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000533 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000534 TII.get(ARM::LDRcp), ResultReg)
535 .addConstantPoolIndex(Idx)
536 .addImm(0));
Tim Northovere42fb072014-02-04 10:38:46 +0000537 }
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000538 return ResultReg;
Eric Christopher92db2012010-09-02 01:48:11 +0000539}
540
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000541bool ARMFastISel::isPositionIndependent() const {
Rafael Espindolae7151722016-06-26 22:32:53 +0000542 return TLI.isPositionIndependent();
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000543}
544
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000545unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher7787f792010-10-02 00:32:44 +0000546 // For now 32-bit only.
Tim Northoverbd41cf82016-01-07 09:03:03 +0000547 if (VT != MVT::i32 || GV->isThreadLocal()) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000548
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000549 bool IsIndirect = Subtarget->isGVIndirectSymbol(GV);
Craig Topper61e88f42014-11-21 05:58:21 +0000550 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
551 : &ARM::GPRRegClass;
Chad Rosier65710a72012-11-07 00:13:01 +0000552 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000553
Tim Northoverd6a729b2014-01-06 14:28:05 +0000554 // FastISel TLS support on non-MachO is broken, punt to SelectionDAG.
JF Bastien18db1f22013-06-14 02:49:43 +0000555 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
556 bool IsThreadLocal = GVar && GVar->isThreadLocal();
Tim Northoverd6a729b2014-01-06 14:28:05 +0000557 if (!Subtarget->isTargetMachO() && IsThreadLocal) return 0;
JF Bastien18db1f22013-06-14 02:49:43 +0000558
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000559 bool IsPositionIndependent = isPositionIndependent();
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000560 // Use movw+movt when possible, it avoids constant pool entries.
Tim Northoverfa36dfe2013-11-26 12:45:05 +0000561 // Non-darwin targets only support static movt relocations in FastISel.
Eric Christopherc1058df2014-07-04 01:55:26 +0000562 if (Subtarget->useMovt(*FuncInfo.MF) &&
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000563 (Subtarget->isTargetMachO() || !IsPositionIndependent)) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000564 unsigned Opc;
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000565 unsigned char TF = 0;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000566 if (Subtarget->isTargetMachO())
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000567 TF = ARMII::MO_NONLAZY;
568
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000569 if (IsPositionIndependent)
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000570 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
Rafael Espindola99357662016-06-20 17:00:13 +0000571 else
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000572 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000573 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
574 TII.get(Opc), DestReg).addGlobalAddress(GV, 0, TF));
Eric Christopher7787f792010-10-02 00:32:44 +0000575 } else {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000576 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000577 unsigned Align = DL.getPrefTypeAlignment(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000578 if (Align == 0) {
579 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000580 Align = DL.getTypeAllocSize(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000581 }
582
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000583 if (Subtarget->isTargetELF() && IsPositionIndependent)
Jush Lu47172a02012-09-27 05:21:41 +0000584 return ARMLowerPICELF(GV, Align, VT);
585
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000586 // Grab index.
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000587 unsigned PCAdj = IsPositionIndependent ? (Subtarget->isThumb() ? 4 : 8) : 0;
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000588 unsigned Id = AFI->createPICLabelUId();
589 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
590 ARMCP::CPValue,
591 PCAdj);
592 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
593
594 // Load value.
595 MachineInstrBuilder MIB;
596 if (isThumb2) {
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000597 unsigned Opc = IsPositionIndependent ? ARM::t2LDRpci_pic : ARM::t2LDRpci;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000598 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
599 DestReg).addConstantPoolIndex(Idx);
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000600 if (IsPositionIndependent)
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000601 MIB.addImm(Id);
Jush Lue87e5592012-08-29 02:41:21 +0000602 AddOptionalDefs(MIB);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000603 } else {
604 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +0000605 DestReg = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000606 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
607 TII.get(ARM::LDRcp), DestReg)
608 .addConstantPoolIndex(Idx)
609 .addImm(0);
Jush Lue87e5592012-08-29 02:41:21 +0000610 AddOptionalDefs(MIB);
611
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000612 if (IsPositionIndependent) {
Jush Lue87e5592012-08-29 02:41:21 +0000613 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
614 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
615
616 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +0000617 DbgLoc, TII.get(Opc), NewDestReg)
Jush Lue87e5592012-08-29 02:41:21 +0000618 .addReg(DestReg)
619 .addImm(Id);
620 AddOptionalDefs(MIB);
621 return NewDestReg;
622 }
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000623 }
Eric Christopher7787f792010-10-02 00:32:44 +0000624 }
Eli Friedman86585792011-06-03 01:13:19 +0000625
Jush Lue87e5592012-08-29 02:41:21 +0000626 if (IsIndirect) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000627 MachineInstrBuilder MIB;
Eli Friedman86585792011-06-03 01:13:19 +0000628 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000629 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000630 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbache7e2aca2011-09-13 20:30:37 +0000631 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedman86585792011-06-03 01:13:19 +0000632 .addReg(DestReg)
633 .addImm(0);
634 else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000635 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
636 TII.get(ARM::LDRi12), NewDestReg)
637 .addReg(DestReg)
638 .addImm(0);
Eli Friedman86585792011-06-03 01:13:19 +0000639 DestReg = NewDestReg;
640 AddOptionalDefs(MIB);
641 }
642
Eric Christopher7787f792010-10-02 00:32:44 +0000643 return DestReg;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000644}
645
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000646unsigned ARMFastISel::fastMaterializeConstant(const Constant *C) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000647 EVT CEVT = TLI.getValueType(DL, C->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +0000648
649 // Only handle simple types.
650 if (!CEVT.isSimple()) return 0;
651 MVT VT = CEVT.getSimpleVT();
Eric Christopher3cf63f12010-09-09 00:19:41 +0000652
653 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
654 return ARMMaterializeFP(CFP, VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000655 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
656 return ARMMaterializeGV(GV, VT);
657 else if (isa<ConstantInt>(C))
658 return ARMMaterializeInt(C, VT);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000659
Eric Christopher83a5ec82010-10-01 23:24:42 +0000660 return 0;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000661}
662
Chad Rosier0eff3e52011-11-17 21:46:13 +0000663// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
664
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000665unsigned ARMFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000666 // Don't handle dynamic allocas.
667 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000668
Duncan Sandsf5dda012010-11-03 11:35:31 +0000669 MVT VT;
Chad Rosier466d3d82012-05-11 16:41:38 +0000670 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000671
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000672 DenseMap<const AllocaInst*, int>::iterator SI =
673 FuncInfo.StaticAllocaMap.find(AI);
674
675 // This will get lowered later into the correct offsets and registers
676 // via rewriteXFrameIndex.
677 if (SI != FuncInfo.StaticAllocaMap.end()) {
Tim Northover76fc8a42013-12-11 16:04:57 +0000678 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Craig Topper760b1342012-02-22 05:59:10 +0000679 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000680 unsigned ResultReg = createResultReg(RC);
Tim Northover76fc8a42013-12-11 16:04:57 +0000681 ResultReg = constrainOperandRegClass(TII.get(Opc), ResultReg, 0);
682
Rafael Espindolaea09c592014-02-18 22:05:46 +0000683 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000684 TII.get(Opc), ResultReg)
685 .addFrameIndex(SI->second)
686 .addImm(0));
687 return ResultReg;
688 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000689
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000690 return 0;
691}
692
Chris Lattner229907c2011-07-18 04:54:35 +0000693bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000694 EVT evt = TLI.getValueType(DL, Ty, true);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000695
Eric Christopher761e7fb2010-08-25 07:23:49 +0000696 // Only handle simple types.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000697 if (evt == MVT::Other || !evt.isSimple()) return false;
698 VT = evt.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +0000699
Eric Christopher901176a2010-08-31 01:28:42 +0000700 // Handle all legal types, i.e. a register that will directly hold this
701 // value.
702 return TLI.isTypeLegal(VT);
Eric Christopher761e7fb2010-08-25 07:23:49 +0000703}
704
Chris Lattner229907c2011-07-18 04:54:35 +0000705bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000706 if (isTypeLegal(Ty, VT)) return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000707
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000708 // If this is a type than can be sign or zero-extended to a basic operation
709 // go ahead and accept it now.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000710 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000711 return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000712
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000713 return false;
714}
715
Eric Christopher558b61e2010-11-19 22:36:41 +0000716// Computes the address to get to an object.
Eric Christopherfef5f312010-11-19 22:30:02 +0000717bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000718 // Some boilerplate from the X86 FastISel.
Craig Topper062a2ba2014-04-25 05:30:21 +0000719 const User *U = nullptr;
Eric Christopher00202ee2010-08-23 21:44:12 +0000720 unsigned Opcode = Instruction::UserOp1;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000721 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christophercee83d62010-11-19 22:37:58 +0000722 // Don't walk into other basic blocks unless the object is an alloca from
723 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher96494372010-11-15 21:11:06 +0000724 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
725 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
726 Opcode = I->getOpcode();
727 U = I;
728 }
Eric Christopher9d4e4712010-08-24 00:07:24 +0000729 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000730 Opcode = C->getOpcode();
731 U = C;
732 }
733
Chris Lattner229907c2011-07-18 04:54:35 +0000734 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher00202ee2010-08-23 21:44:12 +0000735 if (Ty->getAddressSpace() > 255)
736 // Fast instruction selection doesn't support the special
737 // address spaces.
738 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000739
Eric Christopher00202ee2010-08-23 21:44:12 +0000740 switch (Opcode) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000741 default:
Eric Christopher00202ee2010-08-23 21:44:12 +0000742 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000743 case Instruction::BitCast:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000744 // Look through bitcasts.
Eric Christopherfef5f312010-11-19 22:30:02 +0000745 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher3931cf92013-07-12 22:08:24 +0000746 case Instruction::IntToPtr:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000747 // Look past no-op inttoptrs.
Mehdi Amini44ede332015-07-09 02:09:04 +0000748 if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
749 TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000750 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000751 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000752 case Instruction::PtrToInt:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000753 // Look past no-op ptrtoints.
Mehdi Amini44ede332015-07-09 02:09:04 +0000754 if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000755 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000756 break;
Eric Christopher21d0c172010-10-14 09:29:41 +0000757 case Instruction::GetElementPtr: {
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000758 Address SavedAddr = Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +0000759 int TmpOffset = Addr.Offset;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000760
Eric Christopher21d0c172010-10-14 09:29:41 +0000761 // Iterate through the GEP folding the constants into offsets where
762 // we can.
763 gep_type_iterator GTI = gep_type_begin(U);
764 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
765 i != e; ++i, ++GTI) {
766 const Value *Op = *i;
Chris Lattner229907c2011-07-18 04:54:35 +0000767 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000768 const StructLayout *SL = DL.getStructLayout(STy);
Eric Christopher21d0c172010-10-14 09:29:41 +0000769 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
770 TmpOffset += SL->getElementOffset(Idx);
771 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000772 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
Eric Christophera5a779e2011-03-22 19:39:17 +0000773 for (;;) {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000774 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
775 // Constant-offset addressing.
776 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000777 break;
778 }
Bob Wilson9f3e6b22013-11-15 19:09:27 +0000779 if (canFoldAddIntoGEP(U, Op)) {
780 // A compatible add with a constant operand. Fold the constant.
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000781 ConstantInt *CI =
Eric Christophera5a779e2011-03-22 19:39:17 +0000782 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000783 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000784 // Iterate on the other operand.
785 Op = cast<AddOperator>(Op)->getOperand(0);
786 continue;
Eric Christopher501d2e22011-04-29 00:03:10 +0000787 }
Eric Christophera5a779e2011-03-22 19:39:17 +0000788 // Unsupported
789 goto unsupported_gep;
790 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000791 }
792 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000793
794 // Try to grab the base operand now.
Eric Christopherfef5f312010-11-19 22:30:02 +0000795 Addr.Offset = TmpOffset;
796 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000797
798 // We failed, restore everything and try the other options.
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000799 Addr = SavedAddr;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000800
Eric Christopher21d0c172010-10-14 09:29:41 +0000801 unsupported_gep:
Eric Christopher21d0c172010-10-14 09:29:41 +0000802 break;
803 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000804 case Instruction::Alloca: {
Eric Christopher7cd5cda2010-10-12 05:39:06 +0000805 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000806 DenseMap<const AllocaInst*, int>::iterator SI =
807 FuncInfo.StaticAllocaMap.find(AI);
808 if (SI != FuncInfo.StaticAllocaMap.end()) {
809 Addr.BaseType = Address::FrameIndexBase;
810 Addr.Base.FI = SI->second;
811 return true;
812 }
813 break;
Eric Christopher00202ee2010-08-23 21:44:12 +0000814 }
815 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000816
Eric Christopher9d4e4712010-08-24 00:07:24 +0000817 // Try to get this in a register if nothing else has worked.
Eric Christopherfef5f312010-11-19 22:30:02 +0000818 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
819 return Addr.Base.Reg != 0;
Eric Christopher21d0c172010-10-14 09:29:41 +0000820}
821
Chad Rosier150d35b2012-12-17 22:35:29 +0000822void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher73bc5b02010-10-21 19:40:30 +0000823 bool needsLowering = false;
Chad Rosier150d35b2012-12-17 22:35:29 +0000824 switch (VT.SimpleTy) {
Craig Toppere55c5562012-02-07 02:50:20 +0000825 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher73bc5b02010-10-21 19:40:30 +0000826 case MVT::i1:
827 case MVT::i8:
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000828 case MVT::i16:
Eric Christopher73bc5b02010-10-21 19:40:30 +0000829 case MVT::i32:
Chad Rosieradfd2002011-11-14 20:22:27 +0000830 if (!useAM3) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000831 // Integer loads/stores handle 12-bit offsets.
832 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosieradfd2002011-11-14 20:22:27 +0000833 // Handle negative offsets.
Chad Rosier45110fd2011-11-14 22:34:48 +0000834 if (needsLowering && isThumb2)
835 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
836 Addr.Offset > -256);
Chad Rosieradfd2002011-11-14 20:22:27 +0000837 } else {
Chad Rosier5196efd2011-11-13 04:25:02 +0000838 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosier2a1df882011-11-14 04:09:28 +0000839 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosieradfd2002011-11-14 20:22:27 +0000840 }
Eric Christopher73bc5b02010-10-21 19:40:30 +0000841 break;
842 case MVT::f32:
843 case MVT::f64:
844 // Floating point operands handle 8-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000845 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000846 break;
847 }
Jim Grosbach055de2c2010-10-27 21:39:08 +0000848
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000849 // If this is a stack pointer and the offset needs to be simplified then
850 // put the alloca address into a register, set the base type back to
851 // register and continue. This should almost never happen.
852 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper61e88f42014-11-21 05:58:21 +0000853 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
854 : &ARM::GPRRegClass;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000855 unsigned ResultReg = createResultReg(RC);
Chad Rosier0439cfc2011-11-08 21:12:00 +0000856 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000857 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000858 TII.get(Opc), ResultReg)
859 .addFrameIndex(Addr.Base.FI)
860 .addImm(0));
861 Addr.Base.Reg = ResultReg;
862 Addr.BaseType = Address::RegBase;
863 }
864
Eric Christopher73bc5b02010-10-21 19:40:30 +0000865 // Since the offset is too large for the load/store instruction
Eric Christopher74487fc2010-09-02 00:53:56 +0000866 // get the reg+offset into a register.
Eric Christopher73bc5b02010-10-21 19:40:30 +0000867 if (needsLowering) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000868 Addr.Base.Reg = fastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
Eli Friedman86caced2011-04-29 21:22:56 +0000869 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopherfef5f312010-11-19 22:30:02 +0000870 Addr.Offset = 0;
Eric Christopher74487fc2010-09-02 00:53:56 +0000871 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000872}
873
Chad Rosier150d35b2012-12-17 22:35:29 +0000874void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000875 const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +0000876 MachineMemOperand::Flags Flags,
877 bool useAM3) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000878 // addrmode5 output depends on the selection dag addressing dividing the
879 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier150d35b2012-12-17 22:35:29 +0000880 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher119ff7f2010-12-01 01:40:24 +0000881 Addr.Offset /= 4;
Eric Christopher501d2e22011-04-29 00:03:10 +0000882
Eric Christopher119ff7f2010-12-01 01:40:24 +0000883 // Frame base works a bit differently. Handle it separately.
884 if (Addr.BaseType == Address::FrameIndexBase) {
885 int FI = Addr.Base.FI;
886 int Offset = Addr.Offset;
Alex Lorenze40c8a22015-08-11 23:09:45 +0000887 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
888 MachinePointerInfo::getFixedStack(*FuncInfo.MF, FI, Offset), Flags,
889 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Eric Christopher119ff7f2010-12-01 01:40:24 +0000890 // Now add the rest of the operands.
891 MIB.addFrameIndex(FI);
892
Bob Wilson80381f62011-12-04 00:52:23 +0000893 // ARM halfword load/stores and signed byte loads need an additional
894 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000895 if (useAM3) {
David Majnemere61e4bf2016-06-21 05:10:24 +0000896 int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
Chad Rosier2a1df882011-11-14 04:09:28 +0000897 MIB.addReg(0);
898 MIB.addImm(Imm);
899 } else {
900 MIB.addImm(Addr.Offset);
901 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000902 MIB.addMemOperand(MMO);
903 } else {
904 // Now add the rest of the operands.
905 MIB.addReg(Addr.Base.Reg);
Eric Christopher501d2e22011-04-29 00:03:10 +0000906
Bob Wilson80381f62011-12-04 00:52:23 +0000907 // ARM halfword load/stores and signed byte loads need an additional
908 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000909 if (useAM3) {
David Majnemere61e4bf2016-06-21 05:10:24 +0000910 int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
Chad Rosier2a1df882011-11-14 04:09:28 +0000911 MIB.addReg(0);
912 MIB.addImm(Imm);
913 } else {
914 MIB.addImm(Addr.Offset);
915 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000916 }
917 AddOptionalDefs(MIB);
918}
919
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000920bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier563de602011-12-13 19:22:14 +0000921 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopher901176a2010-08-31 01:28:42 +0000922 unsigned Opc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000923 bool useAM3 = false;
Chad Rosier563de602011-12-13 19:22:14 +0000924 bool needVMOV = false;
Craig Topper760b1342012-02-22 05:59:10 +0000925 const TargetRegisterClass *RC;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000926 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000927 // This is mostly going to be Neon/vector support.
928 default: return false;
Chad Rosier023ede52011-11-11 02:38:59 +0000929 case MVT::i1:
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000930 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +0000931 if (isThumb2) {
932 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
933 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
934 else
935 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000936 } else {
Chad Rosieradfd2002011-11-14 20:22:27 +0000937 if (isZExt) {
938 Opc = ARM::LDRBi12;
939 } else {
940 Opc = ARM::LDRSB;
941 useAM3 = true;
942 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000943 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000944 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000945 break;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000946 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +0000947 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +0000948 return false;
949
Chad Rosieradfd2002011-11-14 20:22:27 +0000950 if (isThumb2) {
951 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
952 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
953 else
954 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
955 } else {
956 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
957 useAM3 = true;
958 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000959 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000960 break;
Eric Christopher901176a2010-08-31 01:28:42 +0000961 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +0000962 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +0000963 return false;
964
Chad Rosieradfd2002011-11-14 20:22:27 +0000965 if (isThumb2) {
966 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
967 Opc = ARM::t2LDRi8;
968 else
969 Opc = ARM::t2LDRi12;
970 } else {
971 Opc = ARM::LDRi12;
972 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000973 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher901176a2010-08-31 01:28:42 +0000974 break;
Eric Christopheraef6499b2010-09-18 01:59:37 +0000975 case MVT::f32:
Chad Rosierded61602011-12-14 17:55:03 +0000976 if (!Subtarget->hasVFP2()) return false;
Chad Rosier563de602011-12-13 19:22:14 +0000977 // Unaligned loads need special handling. Floats require word-alignment.
978 if (Alignment && Alignment < 4) {
979 needVMOV = true;
980 VT = MVT::i32;
981 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien652fa6a2013-06-09 00:20:24 +0000982 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier563de602011-12-13 19:22:14 +0000983 } else {
984 Opc = ARM::VLDRS;
985 RC = TLI.getRegClassFor(VT);
986 }
Eric Christopheraef6499b2010-09-18 01:59:37 +0000987 break;
988 case MVT::f64:
Chad Rosierded61602011-12-14 17:55:03 +0000989 if (!Subtarget->hasVFP2()) return false;
Chad Rosiera26979b2011-12-14 17:26:05 +0000990 // FIXME: Unaligned loads need special handling. Doublewords require
991 // word-alignment.
992 if (Alignment && Alignment < 4)
Chad Rosier563de602011-12-13 19:22:14 +0000993 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +0000994
Eric Christopheraef6499b2010-09-18 01:59:37 +0000995 Opc = ARM::VLDRD;
Eric Christophera2583ea2010-10-07 05:50:44 +0000996 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +0000997 break;
Eric Christopher761e7fb2010-08-25 07:23:49 +0000998 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000999 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001000 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001001
Eric Christopher119ff7f2010-12-01 01:40:24 +00001002 // Create the base instruction, then add the operands.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001003 if (allocReg)
1004 ResultReg = createResultReg(RC);
1005 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Rafael Espindolaea09c592014-02-18 22:05:46 +00001006 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001007 TII.get(Opc), ResultReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001008 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier563de602011-12-13 19:22:14 +00001009
1010 // If we had an unaligned load of a float we've converted it to an regular
1011 // load. Now we must move from the GRP to the FP register.
1012 if (needVMOV) {
1013 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001014 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier563de602011-12-13 19:22:14 +00001015 TII.get(ARM::VMOVSR), MoveReg)
1016 .addReg(ResultReg));
1017 ResultReg = MoveReg;
1018 }
Eric Christopher901176a2010-08-31 01:28:42 +00001019 return true;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001020}
1021
Eric Christopher29ab6d12010-09-27 06:02:23 +00001022bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001023 // Atomic loads need special handling.
1024 if (cast<LoadInst>(I)->isAtomic())
1025 return false;
1026
Manman Ren57518142016-04-11 21:08:06 +00001027 const Value *SV = I->getOperand(0);
1028 if (TLI.supportSwiftError()) {
1029 // Swifterror values can come from either a function parameter with
1030 // swifterror attribute or an alloca with swifterror attribute.
1031 if (const Argument *Arg = dyn_cast<Argument>(SV)) {
1032 if (Arg->hasSwiftErrorAttr())
1033 return false;
1034 }
1035
1036 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
1037 if (Alloca->isSwiftError())
1038 return false;
1039 }
1040 }
1041
Eric Christopher860fc932010-09-10 00:34:35 +00001042 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001043 MVT VT;
Eric Christopher860fc932010-09-10 00:34:35 +00001044 if (!isLoadTypeLegal(I->getType(), VT))
1045 return false;
1046
Eric Christopher119ff7f2010-12-01 01:40:24 +00001047 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001048 Address Addr;
Eric Christopher119ff7f2010-12-01 01:40:24 +00001049 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +00001050
1051 unsigned ResultReg;
Chad Rosier563de602011-12-13 19:22:14 +00001052 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1053 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001054 updateValueMap(I, ResultReg);
Eric Christopher860fc932010-09-10 00:34:35 +00001055 return true;
1056}
1057
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001058bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +00001059 unsigned Alignment) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001060 unsigned StrOpc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001061 bool useAM3 = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001062 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +00001063 // This is mostly going to be Neon/vector support.
Eric Christopher74487fc2010-09-02 00:53:56 +00001064 default: return false;
Eric Christopher1e43892e2010-11-02 23:59:09 +00001065 case MVT::i1: {
Craig Topper61e88f42014-11-21 05:58:21 +00001066 unsigned Res = createResultReg(isThumb2 ? &ARM::tGPRRegClass
1067 : &ARM::GPRRegClass);
Chad Rosier0439cfc2011-11-08 21:12:00 +00001068 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001069 SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001070 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher1e43892e2010-11-02 23:59:09 +00001071 TII.get(Opc), Res)
1072 .addReg(SrcReg).addImm(1));
1073 SrcReg = Res;
1074 } // Fallthrough here.
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001075 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +00001076 if (isThumb2) {
1077 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1078 StrOpc = ARM::t2STRBi8;
1079 else
1080 StrOpc = ARM::t2STRBi12;
1081 } else {
1082 StrOpc = ARM::STRBi12;
1083 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001084 break;
1085 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +00001086 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +00001087 return false;
1088
Chad Rosieradfd2002011-11-14 20:22:27 +00001089 if (isThumb2) {
1090 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1091 StrOpc = ARM::t2STRHi8;
1092 else
1093 StrOpc = ARM::t2STRHi12;
1094 } else {
1095 StrOpc = ARM::STRH;
1096 useAM3 = true;
1097 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001098 break;
Eric Christopherc918d552010-10-16 01:10:35 +00001099 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001100 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001101 return false;
1102
Chad Rosieradfd2002011-11-14 20:22:27 +00001103 if (isThumb2) {
1104 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1105 StrOpc = ARM::t2STRi8;
1106 else
1107 StrOpc = ARM::t2STRi12;
1108 } else {
1109 StrOpc = ARM::STRi12;
1110 }
Eric Christopherc918d552010-10-16 01:10:35 +00001111 break;
Eric Christopherc3e118e2010-09-02 23:43:26 +00001112 case MVT::f32:
1113 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001114 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosierec3b77e2011-12-03 02:21:57 +00001115 if (Alignment && Alignment < 4) {
1116 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001117 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosierec3b77e2011-12-03 02:21:57 +00001118 TII.get(ARM::VMOVRS), MoveReg)
1119 .addReg(SrcReg));
1120 SrcReg = MoveReg;
1121 VT = MVT::i32;
1122 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosierfce28912011-12-14 17:32:02 +00001123 } else {
1124 StrOpc = ARM::VSTRS;
Chad Rosierec3b77e2011-12-03 02:21:57 +00001125 }
Eric Christopherc3e118e2010-09-02 23:43:26 +00001126 break;
1127 case MVT::f64:
1128 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001129 // FIXME: Unaligned stores need special handling. Doublewords require
1130 // word-alignment.
Chad Rosiera26979b2011-12-14 17:26:05 +00001131 if (Alignment && Alignment < 4)
Chad Rosierec3b77e2011-12-03 02:21:57 +00001132 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001133
Eric Christopherc3e118e2010-09-02 23:43:26 +00001134 StrOpc = ARM::VSTRD;
1135 break;
Eric Christopher74487fc2010-09-02 00:53:56 +00001136 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001137 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001138 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001139
Eric Christopher119ff7f2010-12-01 01:40:24 +00001140 // Create the base instruction, then add the operands.
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001141 SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001142 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001143 TII.get(StrOpc))
Chad Rosierce619dd2011-11-17 01:16:53 +00001144 .addReg(SrcReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001145 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher74487fc2010-09-02 00:53:56 +00001146 return true;
1147}
1148
Eric Christopher29ab6d12010-09-27 06:02:23 +00001149bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001150 Value *Op0 = I->getOperand(0);
1151 unsigned SrcReg = 0;
1152
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001153 // Atomic stores need special handling.
1154 if (cast<StoreInst>(I)->isAtomic())
1155 return false;
1156
Manman Ren57518142016-04-11 21:08:06 +00001157 const Value *PtrV = I->getOperand(1);
1158 if (TLI.supportSwiftError()) {
1159 // Swifterror values can come from either a function parameter with
1160 // swifterror attribute or an alloca with swifterror attribute.
1161 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
1162 if (Arg->hasSwiftErrorAttr())
1163 return false;
1164 }
1165
1166 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
1167 if (Alloca->isSwiftError())
1168 return false;
1169 }
1170 }
1171
Eric Christopher119ff7f2010-12-01 01:40:24 +00001172 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001173 MVT VT;
Eric Christopher74487fc2010-09-02 00:53:56 +00001174 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001175 return false;
Eric Christopher74487fc2010-09-02 00:53:56 +00001176
Eric Christopher92db2012010-09-02 01:48:11 +00001177 // Get the value to be stored into a register.
1178 SrcReg = getRegForValue(Op0);
Eric Christopher119ff7f2010-12-01 01:40:24 +00001179 if (SrcReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001180
Eric Christopher119ff7f2010-12-01 01:40:24 +00001181 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001182 Address Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +00001183 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher74487fc2010-09-02 00:53:56 +00001184 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001185
Chad Rosierec3b77e2011-12-03 02:21:57 +00001186 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1187 return false;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001188 return true;
1189}
1190
1191static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1192 switch (Pred) {
1193 // Needs two compares...
1194 case CmpInst::FCMP_ONE:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001195 case CmpInst::FCMP_UEQ:
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001196 default:
Eric Christopherb2abb502010-11-02 01:24:49 +00001197 // AL is our "false" for now. The other two need more compares.
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001198 return ARMCC::AL;
1199 case CmpInst::ICMP_EQ:
1200 case CmpInst::FCMP_OEQ:
1201 return ARMCC::EQ;
1202 case CmpInst::ICMP_SGT:
1203 case CmpInst::FCMP_OGT:
1204 return ARMCC::GT;
1205 case CmpInst::ICMP_SGE:
1206 case CmpInst::FCMP_OGE:
1207 return ARMCC::GE;
1208 case CmpInst::ICMP_UGT:
1209 case CmpInst::FCMP_UGT:
1210 return ARMCC::HI;
1211 case CmpInst::FCMP_OLT:
1212 return ARMCC::MI;
1213 case CmpInst::ICMP_ULE:
1214 case CmpInst::FCMP_OLE:
1215 return ARMCC::LS;
1216 case CmpInst::FCMP_ORD:
1217 return ARMCC::VC;
1218 case CmpInst::FCMP_UNO:
1219 return ARMCC::VS;
1220 case CmpInst::FCMP_UGE:
1221 return ARMCC::PL;
1222 case CmpInst::ICMP_SLT:
1223 case CmpInst::FCMP_ULT:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001224 return ARMCC::LT;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001225 case CmpInst::ICMP_SLE:
1226 case CmpInst::FCMP_ULE:
1227 return ARMCC::LE;
1228 case CmpInst::FCMP_UNE:
1229 case CmpInst::ICMP_NE:
1230 return ARMCC::NE;
1231 case CmpInst::ICMP_UGE:
1232 return ARMCC::HS;
1233 case CmpInst::ICMP_ULT:
1234 return ARMCC::LO;
1235 }
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001236}
1237
Eric Christopher29ab6d12010-09-27 06:02:23 +00001238bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christopher6aaed722010-09-03 00:35:47 +00001239 const BranchInst *BI = cast<BranchInst>(I);
1240 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1241 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopher2ff757d2010-09-09 01:06:51 +00001242
Eric Christopher6aaed722010-09-03 00:35:47 +00001243 // Simple branch support.
Jim Grosbach68147ee2010-11-09 19:22:26 +00001244
Eric Christopher5c308f82010-10-29 21:08:19 +00001245 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1246 // behavior.
Eric Christopher5c308f82010-10-29 21:08:19 +00001247 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001248 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher5c308f82010-10-29 21:08:19 +00001249
1250 // Get the compare predicate.
Eric Christopher26b8ac42011-04-29 21:56:31 +00001251 // Try to take advantage of fallthrough opportunities.
1252 CmpInst::Predicate Predicate = CI->getPredicate();
1253 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1254 std::swap(TBB, FBB);
1255 Predicate = CmpInst::getInversePredicate(Predicate);
1256 }
1257
1258 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher5c308f82010-10-29 21:08:19 +00001259
1260 // We may not handle every CC for now.
1261 if (ARMPred == ARMCC::AL) return false;
1262
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001263 // Emit the compare.
David Blaikie3ef249c92015-01-30 23:04:39 +00001264 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001265 return false;
Jim Grosbach68147ee2010-11-09 19:22:26 +00001266
Chad Rosier0439cfc2011-11-08 21:12:00 +00001267 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001268 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher5c308f82010-10-29 21:08:19 +00001269 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001270 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher5c308f82010-10-29 21:08:19 +00001271 return true;
1272 }
Eric Christopher8d46b472011-04-29 20:02:39 +00001273 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1274 MVT SourceVT;
1275 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedmanc7035512011-05-25 23:49:02 +00001276 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier0439cfc2011-11-08 21:12:00 +00001277 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopher8d46b472011-04-29 20:02:39 +00001278 unsigned OpReg = getRegForValue(TI->getOperand(0));
Jim Grosbach667b1472013-08-26 20:22:05 +00001279 OpReg = constrainOperandRegClass(TII.get(TstOpc), OpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001280 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher8d46b472011-04-29 20:02:39 +00001281 TII.get(TstOpc))
1282 .addReg(OpReg).addImm(1));
1283
1284 unsigned CCMode = ARMCC::NE;
1285 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1286 std::swap(TBB, FBB);
1287 CCMode = ARMCC::EQ;
1288 }
1289
Chad Rosier0439cfc2011-11-08 21:12:00 +00001290 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001291 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher8d46b472011-04-29 20:02:39 +00001292 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1293
Matthias Braunccfc9c82015-08-26 01:55:47 +00001294 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher8d46b472011-04-29 20:02:39 +00001295 return true;
1296 }
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001297 } else if (const ConstantInt *CI =
1298 dyn_cast<ConstantInt>(BI->getCondition())) {
1299 uint64_t Imm = CI->getZExtValue();
1300 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001301 fastEmitBranch(Target, DbgLoc);
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001302 return true;
Eric Christopher5c308f82010-10-29 21:08:19 +00001303 }
Jim Grosbach68147ee2010-11-09 19:22:26 +00001304
Eric Christopher5c308f82010-10-29 21:08:19 +00001305 unsigned CmpReg = getRegForValue(BI->getCondition());
1306 if (CmpReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001307
Stuart Hastingsebddfe62011-04-16 03:31:26 +00001308 // We've been divorced from our compare! Our block was split, and
1309 // now our compare lives in a predecessor block. We musn't
1310 // re-compare here, as the children of the compare aren't guaranteed
1311 // live across the block boundary (we *could* check for this).
1312 // Regardless, the compare has been done in the predecessor block,
1313 // and it left a value for us in a virtual register. Ergo, we test
1314 // the one-bit value left in the virtual register.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001315 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Jim Grosbach667b1472013-08-26 20:22:05 +00001316 CmpReg = constrainOperandRegClass(TII.get(TstOpc), CmpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001317 AddOptionalDefs(
1318 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1319 .addReg(CmpReg)
1320 .addImm(1));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001321
Eric Christopher4f012fd2011-04-28 16:52:09 +00001322 unsigned CCMode = ARMCC::NE;
1323 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1324 std::swap(TBB, FBB);
1325 CCMode = ARMCC::EQ;
1326 }
1327
Chad Rosier0439cfc2011-11-08 21:12:00 +00001328 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001329 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher4f012fd2011-04-28 16:52:09 +00001330 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001331 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001332 return true;
Eric Christopher6aaed722010-09-03 00:35:47 +00001333}
1334
Chad Rosierded4c992012-02-07 23:56:08 +00001335bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1336 unsigned AddrReg = getRegForValue(I->getOperand(0));
1337 if (AddrReg == 0) return false;
1338
1339 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001340 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1341 TII.get(Opc)).addReg(AddrReg));
Bill Wendling12cda502012-10-22 23:30:04 +00001342
1343 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
Pete Cooperebcd7482015-08-06 20:22:46 +00001344 for (const BasicBlock *SuccBB : IB->successors())
1345 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[SuccBB]);
Bill Wendling12cda502012-10-22 23:30:04 +00001346
Jush Luac96b762012-06-14 06:08:19 +00001347 return true;
Chad Rosierded4c992012-02-07 23:56:08 +00001348}
1349
Chad Rosier9cf803c2011-11-02 18:08:25 +00001350bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
David Blaikie3ef249c92015-01-30 23:04:39 +00001351 bool isZExt) {
Chad Rosier78127d32011-10-26 23:25:44 +00001352 Type *Ty = Src1Value->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00001353 EVT SrcEVT = TLI.getValueType(DL, Ty, true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001354 if (!SrcEVT.isSimple()) return false;
1355 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001356
Chad Rosier78127d32011-10-26 23:25:44 +00001357 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1358 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherc3e9c402010-09-08 23:13:45 +00001359 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001360
Chad Rosier595d4192011-11-09 03:22:02 +00001361 // Check to see if the 2nd operand is a constant that we can encode directly
1362 // in the compare.
Chad Rosiere19b0a92011-11-11 06:27:41 +00001363 int Imm = 0;
1364 bool UseImm = false;
Chad Rosier595d4192011-11-09 03:22:02 +00001365 bool isNegativeImm = false;
Chad Rosieraf13d762011-11-16 00:32:20 +00001366 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1367 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier595d4192011-11-09 03:22:02 +00001368 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1369 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1370 SrcVT == MVT::i1) {
1371 const APInt &CIVal = ConstInt->getValue();
Chad Rosiere19b0a92011-11-11 06:27:41 +00001372 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier26d05882012-03-15 22:54:20 +00001373 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
Jim Grosbach1a597112014-04-03 23:43:18 +00001374 // then a cmn, because there is no way to represent 2147483648 as a
Chad Rosier26d05882012-03-15 22:54:20 +00001375 // signed 32-bit int.
1376 if (Imm < 0 && Imm != (int)0x80000000) {
1377 isNegativeImm = true;
1378 Imm = -Imm;
Chad Rosier3fbd0942011-11-10 01:30:39 +00001379 }
Chad Rosier26d05882012-03-15 22:54:20 +00001380 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1381 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier595d4192011-11-09 03:22:02 +00001382 }
1383 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1384 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1385 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosiere19b0a92011-11-11 06:27:41 +00001386 UseImm = true;
Chad Rosier595d4192011-11-09 03:22:02 +00001387 }
1388
Eric Christopherc3e9c402010-09-08 23:13:45 +00001389 unsigned CmpOpc;
Chad Rosier595d4192011-11-09 03:22:02 +00001390 bool isICmp = true;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001391 bool needsExt = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001392 switch (SrcVT.SimpleTy) {
Eric Christopherc3e9c402010-09-08 23:13:45 +00001393 default: return false;
1394 // TODO: Verify compares.
1395 case MVT::f32:
Chad Rosier595d4192011-11-09 03:22:02 +00001396 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001397 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001398 break;
1399 case MVT::f64:
Chad Rosier595d4192011-11-09 03:22:02 +00001400 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001401 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001402 break;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001403 case MVT::i1:
1404 case MVT::i8:
1405 case MVT::i16:
1406 needsExt = true;
1407 // Intentional fall-through.
Eric Christopherc3e9c402010-09-08 23:13:45 +00001408 case MVT::i32:
Chad Rosier595d4192011-11-09 03:22:02 +00001409 if (isThumb2) {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001410 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001411 CmpOpc = ARM::t2CMPrr;
1412 else
Bill Wendling4b796472012-06-11 08:07:26 +00001413 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001414 } else {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001415 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001416 CmpOpc = ARM::CMPrr;
1417 else
Bill Wendling4b796472012-06-11 08:07:26 +00001418 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001419 }
Eric Christopherc3e9c402010-09-08 23:13:45 +00001420 break;
1421 }
1422
Chad Rosier9cf803c2011-11-02 18:08:25 +00001423 unsigned SrcReg1 = getRegForValue(Src1Value);
1424 if (SrcReg1 == 0) return false;
Chad Rosier59a20192011-10-26 22:47:55 +00001425
Duncan Sands12330652011-11-28 10:31:27 +00001426 unsigned SrcReg2 = 0;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001427 if (!UseImm) {
Chad Rosier595d4192011-11-09 03:22:02 +00001428 SrcReg2 = getRegForValue(Src2Value);
1429 if (SrcReg2 == 0) return false;
1430 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001431
1432 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1433 if (needsExt) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001434 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1435 if (SrcReg1 == 0) return false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001436 if (!UseImm) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001437 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1438 if (SrcReg2 == 0) return false;
Chad Rosier595d4192011-11-09 03:22:02 +00001439 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001440 }
Chad Rosier59a20192011-10-26 22:47:55 +00001441
Jim Grosbachd7866792013-08-16 23:37:40 +00001442 const MCInstrDesc &II = TII.get(CmpOpc);
1443 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosiere19b0a92011-11-11 06:27:41 +00001444 if (!UseImm) {
Jim Grosbachd7866792013-08-16 23:37:40 +00001445 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
David Blaikie3ef249c92015-01-30 23:04:39 +00001446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001447 .addReg(SrcReg1).addReg(SrcReg2));
1448 } else {
1449 MachineInstrBuilder MIB;
David Blaikie3ef249c92015-01-30 23:04:39 +00001450 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001451 .addReg(SrcReg1);
1452
1453 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1454 if (isICmp)
Chad Rosiere19b0a92011-11-11 06:27:41 +00001455 MIB.addImm(Imm);
Chad Rosier595d4192011-11-09 03:22:02 +00001456 AddOptionalDefs(MIB);
1457 }
Chad Rosier78127d32011-10-26 23:25:44 +00001458
1459 // For floating point we need to move the result to a comparison register
1460 // that we can then use for branches.
1461 if (Ty->isFloatTy() || Ty->isDoubleTy())
David Blaikie3ef249c92015-01-30 23:04:39 +00001462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier78127d32011-10-26 23:25:44 +00001463 TII.get(ARM::FMSTAT)));
Chad Rosier59a20192011-10-26 22:47:55 +00001464 return true;
1465}
1466
1467bool ARMFastISel::SelectCmp(const Instruction *I) {
1468 const CmpInst *CI = cast<CmpInst>(I);
1469
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001470 // Get the compare predicate.
1471 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopher7ac602b2010-10-11 08:38:55 +00001472
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001473 // We may not handle every CC for now.
1474 if (ARMPred == ARMCC::AL) return false;
1475
Chad Rosier59a20192011-10-26 22:47:55 +00001476 // Emit the compare.
David Blaikie3ef249c92015-01-30 23:04:39 +00001477 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier59a20192011-10-26 22:47:55 +00001478 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001479
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001480 // Now set a register based on the comparison. Explicitly set the predicates
1481 // here.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001482 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper61e88f42014-11-21 05:58:21 +00001483 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
1484 : &ARM::GPRRegClass;
Eric Christopher76a97522010-10-07 05:39:19 +00001485 unsigned DestReg = createResultReg(RC);
Chad Rosier78127d32011-10-26 23:25:44 +00001486 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001487 unsigned ZeroReg = fastMaterializeConstant(Zero);
Chad Rosier377f1f22012-03-07 20:59:26 +00001488 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001489 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc), DestReg)
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001490 .addReg(ZeroReg).addImm(1)
Chad Rosier377f1f22012-03-07 20:59:26 +00001491 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001492
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001493 updateValueMap(I, DestReg);
Eric Christopherc3e9c402010-09-08 23:13:45 +00001494 return true;
1495}
1496
Eric Christopher29ab6d12010-09-27 06:02:23 +00001497bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001498 // Make sure we have VFP and that we're extending float to double.
1499 if (!Subtarget->hasVFP2()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001500
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001501 Value *V = I->getOperand(0);
1502 if (!I->getType()->isDoubleTy() ||
1503 !V->getType()->isFloatTy()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001504
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001505 unsigned Op = getRegForValue(V);
1506 if (Op == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001507
Craig Topperc7242e02012-04-20 07:30:17 +00001508 unsigned Result = createResultReg(&ARM::DPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001509 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001510 TII.get(ARM::VCVTDS), Result)
Eric Christopher5903c0b2010-09-09 20:26:31 +00001511 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001512 updateValueMap(I, Result);
Eric Christopher5903c0b2010-09-09 20:26:31 +00001513 return true;
1514}
1515
Eric Christopher29ab6d12010-09-27 06:02:23 +00001516bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopher5903c0b2010-09-09 20:26:31 +00001517 // Make sure we have VFP and that we're truncating double to float.
1518 if (!Subtarget->hasVFP2()) return false;
1519
1520 Value *V = I->getOperand(0);
Eric Christopher8cfc4592010-10-05 23:13:24 +00001521 if (!(I->getType()->isFloatTy() &&
1522 V->getType()->isDoubleTy())) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001523
1524 unsigned Op = getRegForValue(V);
1525 if (Op == 0) return false;
1526
Craig Topperc7242e02012-04-20 07:30:17 +00001527 unsigned Result = createResultReg(&ARM::SPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001528 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001529 TII.get(ARM::VCVTSD), Result)
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001530 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001531 updateValueMap(I, Result);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001532 return true;
1533}
1534
Chad Rosiere023d5d2012-02-03 21:14:11 +00001535bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001536 // Make sure we have VFP.
1537 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001538
Duncan Sandsf5dda012010-11-03 11:35:31 +00001539 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001540 Type *Ty = I->getType();
Eric Christopher4bd70472010-09-09 21:44:45 +00001541 if (!isTypeLegal(Ty, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001542 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001543
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001544 Value *Src = I->getOperand(0);
Mehdi Amini44ede332015-07-09 02:09:04 +00001545 EVT SrcEVT = TLI.getValueType(DL, Src->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001546 if (!SrcEVT.isSimple())
1547 return false;
1548 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001549 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman5bbb7562011-05-25 19:09:45 +00001550 return false;
1551
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001552 unsigned SrcReg = getRegForValue(Src);
1553 if (SrcReg == 0) return false;
1554
1555 // Handle sign-extension.
1556 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001557 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosiere023d5d2012-02-03 21:14:11 +00001558 /*isZExt*/!isSigned);
Chad Rosiera0d3c752012-02-16 22:45:33 +00001559 if (SrcReg == 0) return false;
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001560 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001561
Eric Christopher860fc932010-09-10 00:34:35 +00001562 // The conversion routine works on fp-reg to fp-reg and the operand above
1563 // was an integer, move it to the fp registers if possible.
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001564 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001565 if (FP == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001566
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001567 unsigned Opc;
Chad Rosiere023d5d2012-02-03 21:14:11 +00001568 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1569 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001570 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001571
Eric Christopher4bd70472010-09-09 21:44:45 +00001572 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001573 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1574 TII.get(Opc), ResultReg).addReg(FP));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001575 updateValueMap(I, ResultReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001576 return true;
1577}
1578
Chad Rosiere023d5d2012-02-03 21:14:11 +00001579bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001580 // Make sure we have VFP.
1581 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001582
Duncan Sandsf5dda012010-11-03 11:35:31 +00001583 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001584 Type *RetTy = I->getType();
Eric Christopher712bd0a2010-09-10 00:35:09 +00001585 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001586 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001587
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001588 unsigned Op = getRegForValue(I->getOperand(0));
1589 if (Op == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001590
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001591 unsigned Opc;
Chris Lattner229907c2011-07-18 04:54:35 +00001592 Type *OpTy = I->getOperand(0)->getType();
Chad Rosiere023d5d2012-02-03 21:14:11 +00001593 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1594 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001595 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001596
Chad Rosier41f0e782012-02-03 20:27:51 +00001597 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher8cfc4592010-10-05 23:13:24 +00001598 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001599 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1600 TII.get(Opc), ResultReg).addReg(Op));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001601
Eric Christopher4bd70472010-09-09 21:44:45 +00001602 // This result needs to be in an integer register, but the conversion only
1603 // takes place in fp-regs.
Eric Christopher860fc932010-09-10 00:34:35 +00001604 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001605 if (IntReg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001606
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001607 updateValueMap(I, IntReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001608 return true;
1609}
1610
Eric Christopher511aa312010-10-11 08:27:59 +00001611bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001612 MVT VT;
1613 if (!isTypeLegal(I->getType(), VT))
Eric Christopher511aa312010-10-11 08:27:59 +00001614 return false;
1615
1616 // Things need to be register sized for register moves.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001617 if (VT != MVT::i32) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001618
1619 unsigned CondReg = getRegForValue(I->getOperand(0));
1620 if (CondReg == 0) return false;
1621 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1622 if (Op1Reg == 0) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001623
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001624 // Check to see if we can use an immediate in the conditional move.
1625 int Imm = 0;
1626 bool UseImm = false;
1627 bool isNegativeImm = false;
1628 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1629 assert (VT == MVT::i32 && "Expecting an i32.");
1630 Imm = (int)ConstInt->getValue().getZExtValue();
1631 if (Imm < 0) {
1632 isNegativeImm = true;
1633 Imm = ~Imm;
1634 }
1635 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1636 (ARM_AM::getSOImmVal(Imm) != -1);
1637 }
1638
Duncan Sands12330652011-11-28 10:31:27 +00001639 unsigned Op2Reg = 0;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001640 if (!UseImm) {
1641 Op2Reg = getRegForValue(I->getOperand(2));
1642 if (Op2Reg == 0) return false;
1643 }
1644
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001645 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1646 CondReg = constrainOperandRegClass(TII.get(TstOpc), CondReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001647 AddOptionalDefs(
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001648 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
Rafael Espindolaea09c592014-02-18 22:05:46 +00001649 .addReg(CondReg)
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001650 .addImm(1));
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001651
1652 unsigned MovCCOpc;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001653 const TargetRegisterClass *RC;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001654 if (!UseImm) {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001655 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001656 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1657 } else {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001658 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1659 if (!isNegativeImm)
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001660 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001661 else
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001662 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001663 }
Eric Christopher511aa312010-10-11 08:27:59 +00001664 unsigned ResultReg = createResultReg(RC);
Jim Grosbachd7866792013-08-16 23:37:40 +00001665 if (!UseImm) {
Jim Grosbach71a78f92013-08-20 19:12:42 +00001666 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbachd7866792013-08-16 23:37:40 +00001667 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001668 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1669 ResultReg)
1670 .addReg(Op2Reg)
1671 .addReg(Op1Reg)
1672 .addImm(ARMCC::NE)
1673 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001674 } else {
1675 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001676 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1677 ResultReg)
1678 .addReg(Op1Reg)
1679 .addImm(Imm)
1680 .addImm(ARMCC::EQ)
1681 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001682 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001683 updateValueMap(I, ResultReg);
Eric Christopher511aa312010-10-11 08:27:59 +00001684 return true;
1685}
1686
Chad Rosieraaa55a82012-02-03 21:07:27 +00001687bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001688 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001689 Type *Ty = I->getType();
Eric Christopher56094ff2010-09-30 22:34:19 +00001690 if (!isTypeLegal(Ty, VT))
1691 return false;
1692
1693 // If we have integer div support we should have selected this automagically.
1694 // In case we have a real miss go ahead and return false and we'll pick
1695 // it up later.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001696 if (Subtarget->hasDivide()) return false;
1697
Eric Christopher56094ff2010-09-30 22:34:19 +00001698 // Otherwise emit a libcall.
1699 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christophere11017c2010-10-11 08:31:54 +00001700 if (VT == MVT::i8)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001701 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christophere11017c2010-10-11 08:31:54 +00001702 else if (VT == MVT::i16)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001703 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher56094ff2010-09-30 22:34:19 +00001704 else if (VT == MVT::i32)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001705 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher56094ff2010-09-30 22:34:19 +00001706 else if (VT == MVT::i64)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001707 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher56094ff2010-09-30 22:34:19 +00001708 else if (VT == MVT::i128)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001709 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher56094ff2010-09-30 22:34:19 +00001710 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopher7ac602b2010-10-11 08:38:55 +00001711
Eric Christopher56094ff2010-09-30 22:34:19 +00001712 return ARMEmitLibcall(I, LC);
1713}
1714
Chad Rosierb84a4b42012-02-03 21:23:45 +00001715bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001716 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001717 Type *Ty = I->getType();
Eric Christophereae1b382010-10-11 08:37:26 +00001718 if (!isTypeLegal(Ty, VT))
1719 return false;
1720
1721 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1722 if (VT == MVT::i8)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001723 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christophereae1b382010-10-11 08:37:26 +00001724 else if (VT == MVT::i16)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001725 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christophereae1b382010-10-11 08:37:26 +00001726 else if (VT == MVT::i32)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001727 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christophereae1b382010-10-11 08:37:26 +00001728 else if (VT == MVT::i64)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001729 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christophereae1b382010-10-11 08:37:26 +00001730 else if (VT == MVT::i128)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001731 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophere1bcb432010-10-11 08:40:05 +00001732 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001733
Eric Christophereae1b382010-10-11 08:37:26 +00001734 return ARMEmitLibcall(I, LC);
1735}
1736
Chad Rosier685b20c2012-02-06 23:50:07 +00001737bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001738 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier685b20c2012-02-06 23:50:07 +00001739
1740 // We can get here in the case when we have a binary operation on a non-legal
1741 // type and the target independent selector doesn't know how to handle it.
1742 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1743 return false;
Jush Luac96b762012-06-14 06:08:19 +00001744
Chad Rosierbd471252012-02-08 02:29:21 +00001745 unsigned Opc;
1746 switch (ISDOpcode) {
1747 default: return false;
1748 case ISD::ADD:
1749 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1750 break;
1751 case ISD::OR:
1752 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1753 break;
Chad Rosier0ee8c512012-02-08 02:45:44 +00001754 case ISD::SUB:
1755 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1756 break;
Chad Rosierbd471252012-02-08 02:29:21 +00001757 }
1758
Chad Rosier685b20c2012-02-06 23:50:07 +00001759 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1760 if (SrcReg1 == 0) return false;
1761
1762 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1763 // in the instruction, rather then materializing the value in a register.
1764 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1765 if (SrcReg2 == 0) return false;
1766
JF Bastien13969d02013-05-29 15:45:47 +00001767 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001768 SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1769 SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001770 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier685b20c2012-02-06 23:50:07 +00001771 TII.get(Opc), ResultReg)
1772 .addReg(SrcReg1).addReg(SrcReg2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001773 updateValueMap(I, ResultReg);
Chad Rosier685b20c2012-02-06 23:50:07 +00001774 return true;
1775}
1776
1777bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001778 EVT FPVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier62a144f2012-12-17 19:59:43 +00001779 if (!FPVT.isSimple()) return false;
1780 MVT VT = FPVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001781
Pete Cooperd927c6e2015-05-06 16:39:17 +00001782 // FIXME: Support vector types where possible.
1783 if (VT.isVector())
1784 return false;
1785
Eric Christopher24dc27f2010-09-09 00:53:57 +00001786 // We can get here in the case when we want to use NEON for our fp
1787 // operations, but can't figure out how to. Just use the vfp instructions
1788 // if we have them.
1789 // FIXME: It'd be nice to use NEON instructions.
Chris Lattner229907c2011-07-18 04:54:35 +00001790 Type *Ty = I->getType();
Eric Christopherbd3d1212010-09-09 01:02:03 +00001791 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1792 if (isFloat && !Subtarget->hasVFP2())
1793 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001794
Eric Christopher24dc27f2010-09-09 00:53:57 +00001795 unsigned Opc;
Duncan Sands14627772010-11-03 12:17:33 +00001796 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001797 switch (ISDOpcode) {
1798 default: return false;
1799 case ISD::FADD:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001800 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001801 break;
1802 case ISD::FSUB:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001803 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001804 break;
1805 case ISD::FMUL:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001806 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001807 break;
1808 }
Chad Rosier80979b62011-11-16 18:39:44 +00001809 unsigned Op1 = getRegForValue(I->getOperand(0));
1810 if (Op1 == 0) return false;
1811
1812 unsigned Op2 = getRegForValue(I->getOperand(1));
1813 if (Op2 == 0) return false;
1814
Chad Rosier62a144f2012-12-17 19:59:43 +00001815 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001816 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher24dc27f2010-09-09 00:53:57 +00001817 TII.get(Opc), ResultReg)
1818 .addReg(Op1).addReg(Op2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001819 updateValueMap(I, ResultReg);
Eric Christopher24dc27f2010-09-09 00:53:57 +00001820 return true;
1821}
1822
Eric Christopher72497e52010-09-10 23:18:12 +00001823// Call Handling Code
1824
Jush Lue67e07b2012-07-19 09:49:00 +00001825// This is largely taken directly from CCAssignFnForNode
Eric Christopher72497e52010-09-10 23:18:12 +00001826// TODO: We may not support all of this.
Jush Lue67e07b2012-07-19 09:49:00 +00001827CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1828 bool Return,
1829 bool isVarArg) {
Eric Christopher72497e52010-09-10 23:18:12 +00001830 switch (CC) {
1831 default:
1832 llvm_unreachable("Unsupported calling convention");
Eric Christopher72497e52010-09-10 23:18:12 +00001833 case CallingConv::Fast:
Jush Lu26088cb2012-08-16 05:15:53 +00001834 if (Subtarget->hasVFP2() && !isVarArg) {
1835 if (!Subtarget->isAAPCS_ABI())
1836 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1837 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1838 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1839 }
Evan Cheng21abfc92010-10-22 18:57:05 +00001840 // Fallthrough
1841 case CallingConv::C:
Manman Ren2828c572016-03-18 23:38:49 +00001842 case CallingConv::CXX_FAST_TLS:
Eric Christopher72497e52010-09-10 23:18:12 +00001843 // Use target triple & subtarget features to do actual dispatch.
1844 if (Subtarget->isAAPCS_ABI()) {
1845 if (Subtarget->hasVFP2() &&
Jush Lue67e07b2012-07-19 09:49:00 +00001846 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopher72497e52010-09-10 23:18:12 +00001847 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1848 else
1849 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Bob Wilson8823b842015-09-19 06:20:59 +00001850 } else {
1851 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1852 }
Eric Christopher72497e52010-09-10 23:18:12 +00001853 case CallingConv::ARM_AAPCS_VFP:
Manman Ren802cd6f2016-04-05 22:44:44 +00001854 case CallingConv::Swift:
Jush Lue67e07b2012-07-19 09:49:00 +00001855 if (!isVarArg)
1856 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1857 // Fall through to soft float variant, variadic functions don't
1858 // use hard floating point ABI.
Eric Christopher72497e52010-09-10 23:18:12 +00001859 case CallingConv::ARM_AAPCS:
1860 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1861 case CallingConv::ARM_APCS:
1862 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001863 case CallingConv::GHC:
1864 if (Return)
1865 llvm_unreachable("Can't return in GHC call convention");
1866 else
1867 return CC_ARM_APCS_GHC;
Eric Christopher72497e52010-09-10 23:18:12 +00001868 }
1869}
1870
Eric Christopher79398062010-09-29 23:11:09 +00001871bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1872 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001873 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +00001874 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1875 SmallVectorImpl<unsigned> &RegArgs,
1876 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00001877 unsigned &NumBytes,
1878 bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00001879 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001880 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, ArgLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00001881 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1882 CCAssignFnForCall(CC, false, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00001883
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001884 // Check that we can handle all of the arguments. If we can't, then bail out
1885 // now before we add code to the MBB.
1886 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1887 CCValAssign &VA = ArgLocs[i];
1888 MVT ArgVT = ArgVTs[VA.getValNo()];
1889
1890 // We don't handle NEON/vector parameters yet.
1891 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1892 return false;
1893
1894 // Now copy/store arg to correct locations.
1895 if (VA.isRegLoc() && !VA.needsCustom()) {
1896 continue;
1897 } else if (VA.needsCustom()) {
1898 // TODO: We need custom lowering for vector (v2f64) args.
1899 if (VA.getLocVT() != MVT::f64 ||
1900 // TODO: Only handle register args for now.
1901 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1902 return false;
1903 } else {
Craig Topper56710102013-08-15 02:33:50 +00001904 switch (ArgVT.SimpleTy) {
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001905 default:
1906 return false;
1907 case MVT::i1:
1908 case MVT::i8:
1909 case MVT::i16:
1910 case MVT::i32:
1911 break;
1912 case MVT::f32:
1913 if (!Subtarget->hasVFP2())
1914 return false;
1915 break;
1916 case MVT::f64:
1917 if (!Subtarget->hasVFP2())
1918 return false;
1919 break;
1920 }
1921 }
1922 }
1923
1924 // At the point, we are able to handle the call's arguments in fast isel.
1925
Eric Christopher79398062010-09-29 23:11:09 +00001926 // Get a count of how many bytes are to be pushed on the stack.
1927 NumBytes = CCInfo.getNextStackOffset();
1928
1929 // Issue CALLSEQ_START
Evan Cheng194c3dc2011-06-28 21:14:33 +00001930 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00001931 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00001932 TII.get(AdjStackDown))
1933 .addImm(NumBytes));
Eric Christopher79398062010-09-29 23:11:09 +00001934
1935 // Process the args.
1936 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1937 CCValAssign &VA = ArgLocs[i];
Juergen Ributzka4c018a12014-08-01 18:04:14 +00001938 const Value *ArgVal = Args[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001939 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sandsf5dda012010-11-03 11:35:31 +00001940 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001941
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001942 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1943 "We don't handle NEON/vector parameters yet.");
Eric Christopherc9616f22010-10-23 09:37:17 +00001944
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001945 // Handle arg promotion, etc.
Eric Christopher79398062010-09-29 23:11:09 +00001946 switch (VA.getLocInfo()) {
1947 case CCValAssign::Full: break;
Eric Christopherc103c662010-10-18 02:17:53 +00001948 case CCValAssign::SExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001949 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001950 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1951 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001952 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001953 break;
1954 }
Chad Rosierd0191a52011-11-05 20:16:15 +00001955 case CCValAssign::AExt:
1956 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherc103c662010-10-18 02:17:53 +00001957 case CCValAssign::ZExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001958 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001959 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien06ce03d2013-06-07 20:10:37 +00001960 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001961 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001962 break;
1963 }
1964 case CCValAssign::BCvt: {
Juergen Ributzka88e32512014-09-03 20:56:59 +00001965 unsigned BC = fastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001966 /*TODO: Kill=*/false);
Eric Christopherc103c662010-10-18 02:17:53 +00001967 assert(BC != 0 && "Failed to emit a bitcast!");
1968 Arg = BC;
1969 ArgVT = VA.getLocVT();
1970 break;
1971 }
1972 default: llvm_unreachable("Unknown arg promotion!");
Eric Christopher79398062010-09-29 23:11:09 +00001973 }
1974
1975 // Now copy/store arg to correct locations.
Eric Christopher71ef1af2010-10-11 21:20:02 +00001976 if (VA.isRegLoc() && !VA.needsCustom()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001977 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1978 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg);
Eric Christopher79398062010-09-29 23:11:09 +00001979 RegArgs.push_back(VA.getLocReg());
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001980 } else if (VA.needsCustom()) {
1981 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001982 assert(VA.getLocVT() == MVT::f64 &&
1983 "Custom lowering for v2f64 args not available");
Jim Grosbach055de2c2010-10-27 21:39:08 +00001984
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001985 CCValAssign &NextVA = ArgLocs[++i];
1986
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001987 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1988 "We only handle register args!");
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001989
Rafael Espindolaea09c592014-02-18 22:05:46 +00001990 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001991 TII.get(ARM::VMOVRRD), VA.getLocReg())
1992 .addReg(NextVA.getLocReg(), RegState::Define)
1993 .addReg(Arg));
1994 RegArgs.push_back(VA.getLocReg());
1995 RegArgs.push_back(NextVA.getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00001996 } else {
Eric Christopherb353e4f2010-10-21 20:09:54 +00001997 assert(VA.isMemLoc());
1998 // Need to store on the stack.
Juergen Ributzka4c018a12014-08-01 18:04:14 +00001999
2000 // Don't emit stores for undef values.
2001 if (isa<UndefValue>(ArgVal))
2002 continue;
2003
Eric Christopherfef5f312010-11-19 22:30:02 +00002004 Address Addr;
2005 Addr.BaseType = Address::RegBase;
2006 Addr.Base.Reg = ARM::SP;
2007 Addr.Offset = VA.getLocMemOffset();
Eric Christopherb353e4f2010-10-21 20:09:54 +00002008
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002009 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2010 assert(EmitRet && "Could not emit a store for argument!");
Eric Christopher79398062010-09-29 23:11:09 +00002011 }
2012 }
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002013
Eric Christopher79398062010-09-29 23:11:09 +00002014 return true;
2015}
2016
Duncan Sandsf5dda012010-11-03 11:35:31 +00002017bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +00002018 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00002019 unsigned &NumBytes, bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00002020 // Issue CALLSEQ_END
Evan Cheng194c3dc2011-06-28 21:14:33 +00002021 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00002022 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00002023 TII.get(AdjStackUp))
2024 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00002025
2026 // Now the return value.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002027 if (RetVT != MVT::isVoid) {
Eric Christopher79398062010-09-29 23:11:09 +00002028 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002029 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002030 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00002031
2032 // Copy all of the result registers out of their specified physreg.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002033 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopherc1e209d2010-10-01 00:00:11 +00002034 // For this move we copy into two registers and then move into the
2035 // double fp reg we want.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002036 MVT DestVT = RVLocs[0].getValVT();
Craig Topper760b1342012-02-22 05:59:10 +00002037 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002038 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002039 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopherc1e209d2010-10-01 00:00:11 +00002040 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopheraf719ef2010-10-20 08:02:24 +00002041 .addReg(RVLocs[0].getLocReg())
2042 .addReg(RVLocs[1].getLocReg()));
Eric Christopher7ac602b2010-10-11 08:38:55 +00002043
Eric Christopheraf719ef2010-10-20 08:02:24 +00002044 UsedRegs.push_back(RVLocs[0].getLocReg());
2045 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach055de2c2010-10-27 21:39:08 +00002046
Eric Christopher7ac602b2010-10-11 08:38:55 +00002047 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002048 updateValueMap(I, ResultReg);
Chad Rosier90f9afe2012-05-11 18:51:55 +00002049 } else {
2050 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002051 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier5de1bea2011-11-08 00:03:32 +00002052
2053 // Special handling for extended integers.
2054 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2055 CopyVT = MVT::i32;
2056
Craig Topper760b1342012-02-22 05:59:10 +00002057 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christopher79398062010-09-29 23:11:09 +00002058
Eric Christopherc1e209d2010-10-01 00:00:11 +00002059 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002060 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2061 TII.get(TargetOpcode::COPY),
Eric Christopherc1e209d2010-10-01 00:00:11 +00002062 ResultReg).addReg(RVLocs[0].getLocReg());
2063 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002064
Eric Christopher7ac602b2010-10-11 08:38:55 +00002065 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002066 updateValueMap(I, ResultReg);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002067 }
Eric Christopher79398062010-09-29 23:11:09 +00002068 }
2069
Eric Christopher7ac602b2010-10-11 08:38:55 +00002070 return true;
Eric Christopher79398062010-09-29 23:11:09 +00002071}
2072
Eric Christopher93bbe652010-10-22 01:28:00 +00002073bool ARMFastISel::SelectRet(const Instruction *I) {
2074 const ReturnInst *Ret = cast<ReturnInst>(I);
2075 const Function &F = *I->getParent()->getParent();
Jim Grosbach055de2c2010-10-27 21:39:08 +00002076
Eric Christopher93bbe652010-10-22 01:28:00 +00002077 if (!FuncInfo.CanLowerReturn)
2078 return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00002079
Manman Ren57518142016-04-11 21:08:06 +00002080 if (TLI.supportSwiftError() &&
2081 F.getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2082 return false;
2083
Manman Ren5e9e65e2016-01-12 00:47:18 +00002084 if (TLI.supportSplitCSR(FuncInfo.MF))
2085 return false;
2086
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002087 // Build a list of return value registers.
2088 SmallVector<unsigned, 4> RetRegs;
2089
Eric Christopher93bbe652010-10-22 01:28:00 +00002090 CallingConv::ID CC = F.getCallingConv();
2091 if (Ret->getNumOperands() > 0) {
2092 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002093 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
Eric Christopher93bbe652010-10-22 01:28:00 +00002094
2095 // Analyze operands of the call, assigning locations to each operand.
2096 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002097 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Jush Lue67e07b2012-07-19 09:49:00 +00002098 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2099 F.isVarArg()));
Eric Christopher93bbe652010-10-22 01:28:00 +00002100
2101 const Value *RV = Ret->getOperand(0);
2102 unsigned Reg = getRegForValue(RV);
2103 if (Reg == 0)
2104 return false;
2105
2106 // Only handle a single return value for now.
2107 if (ValLocs.size() != 1)
2108 return false;
2109
2110 CCValAssign &VA = ValLocs[0];
Jim Grosbach055de2c2010-10-27 21:39:08 +00002111
Eric Christopher93bbe652010-10-22 01:28:00 +00002112 // Don't bother handling odd stuff for now.
2113 if (VA.getLocInfo() != CCValAssign::Full)
2114 return false;
2115 // Only handle register returns for now.
2116 if (!VA.isRegLoc())
2117 return false;
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002118
2119 unsigned SrcReg = Reg + VA.getValNo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002120 EVT RVEVT = TLI.getValueType(DL, RV->getType());
Chad Rosier62a144f2012-12-17 19:59:43 +00002121 if (!RVEVT.isSimple()) return false;
2122 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002123 MVT DestVT = VA.getValVT();
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002124 // Special handling for extended integers.
2125 if (RVVT != DestVT) {
2126 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2127 return false;
2128
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002129 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2130
Chad Rosierfcd29ae2012-02-17 01:21:28 +00002131 // Perform extension if flagged as either zext or sext. Otherwise, do
2132 // nothing.
2133 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2134 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2135 if (SrcReg == 0) return false;
2136 }
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002137 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002138
Eric Christopher93bbe652010-10-22 01:28:00 +00002139 // Make the copy.
Eric Christopher93bbe652010-10-22 01:28:00 +00002140 unsigned DstReg = VA.getLocReg();
2141 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2142 // Avoid a cross-class copy. This is very unlikely.
2143 if (!SrcRC->contains(DstReg))
2144 return false;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002145 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2146 TII.get(TargetOpcode::COPY), DstReg).addReg(SrcReg);
Eric Christopher93bbe652010-10-22 01:28:00 +00002147
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002148 // Add register to return instruction.
2149 RetRegs.push_back(VA.getLocReg());
Eric Christopher93bbe652010-10-22 01:28:00 +00002150 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002151
Chad Rosier0439cfc2011-11-08 21:12:00 +00002152 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002153 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002154 TII.get(RetOpc));
2155 AddOptionalDefs(MIB);
2156 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2157 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher93bbe652010-10-22 01:28:00 +00002158 return true;
2159}
2160
Chad Rosierc6916f82012-06-12 19:25:13 +00002161unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2162 if (UseReg)
2163 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2164 else
2165 return isThumb2 ? ARM::tBL : ARM::BL;
2166}
2167
2168unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth1c82d332013-07-27 11:23:08 +00002169 // Manually compute the global's type to avoid building it when unnecessary.
2170 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
Mehdi Amini44ede332015-07-09 02:09:04 +00002171 EVT LCREVT = TLI.getValueType(DL, GVTy);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002172 if (!LCREVT.isSimple()) return 0;
2173
Bill Wendling76cce192013-12-29 08:00:04 +00002174 GlobalValue *GV = new GlobalVariable(M, Type::getInt32Ty(*Context), false,
Craig Topper062a2ba2014-04-25 05:30:21 +00002175 GlobalValue::ExternalLinkage, nullptr,
2176 Name);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002177 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier62a144f2012-12-17 19:59:43 +00002178 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher919772f2011-02-22 01:37:10 +00002179}
2180
Eric Christopher8b912662010-09-14 23:03:37 +00002181// A quick function that will emit a call for a named libcall in F with the
2182// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopher7ac602b2010-10-11 08:38:55 +00002183// can emit a call for any libcall we can produce. This is an abridged version
2184// of the full call infrastructure since we won't need to worry about things
Eric Christopher8b912662010-09-14 23:03:37 +00002185// like computed function pointers or strange arguments at call sites.
2186// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2187// with X86.
Eric Christopher7990df12010-09-28 01:21:42 +00002188bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2189 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002190
Eric Christopher8b912662010-09-14 23:03:37 +00002191 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002192 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002193 MVT RetVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002194 if (RetTy->isVoidTy())
2195 RetVT = MVT::isVoid;
2196 else if (!isTypeLegal(RetTy, RetVT))
2197 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002198
Chad Rosier90f9afe2012-05-11 18:51:55 +00002199 // Can't handle non-double multi-reg retvals.
Jush Luac96b762012-06-14 06:08:19 +00002200 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier90f9afe2012-05-11 18:51:55 +00002201 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002202 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002203 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002204 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2205 return false;
2206 }
2207
Eric Christopher79398062010-09-29 23:11:09 +00002208 // Set up the argument vectors.
Eric Christopher8b912662010-09-14 23:03:37 +00002209 SmallVector<Value*, 8> Args;
2210 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002211 SmallVector<MVT, 8> ArgVTs;
Eric Christopher8b912662010-09-14 23:03:37 +00002212 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2213 Args.reserve(I->getNumOperands());
2214 ArgRegs.reserve(I->getNumOperands());
2215 ArgVTs.reserve(I->getNumOperands());
2216 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7990df12010-09-28 01:21:42 +00002217 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopher8b912662010-09-14 23:03:37 +00002218 Value *Op = I->getOperand(i);
2219 unsigned Arg = getRegForValue(Op);
2220 if (Arg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002221
Chris Lattner229907c2011-07-18 04:54:35 +00002222 Type *ArgTy = Op->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002223 MVT ArgVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002224 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002225
Eric Christopher8b912662010-09-14 23:03:37 +00002226 ISD::ArgFlagsTy Flags;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002227 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher8b912662010-09-14 23:03:37 +00002228 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002229
Eric Christopher8b912662010-09-14 23:03:37 +00002230 Args.push_back(Op);
2231 ArgRegs.push_back(Arg);
2232 ArgVTs.push_back(ArgVT);
2233 ArgFlags.push_back(Flags);
2234 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002235
Eric Christopher79398062010-09-29 23:11:09 +00002236 // Handle the arguments now that we've gotten them.
Eric Christopher8b912662010-09-14 23:03:37 +00002237 SmallVector<unsigned, 4> RegArgs;
Eric Christopher79398062010-09-29 23:11:09 +00002238 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002239 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2240 RegArgs, CC, NumBytes, false))
Eric Christopher79398062010-09-29 23:11:09 +00002241 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002242
Chad Rosierc6916f82012-06-12 19:25:13 +00002243 unsigned CalleeReg = 0;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002244 if (Subtarget->genLongCalls()) {
Chad Rosierc6916f82012-06-12 19:25:13 +00002245 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2246 if (CalleeReg == 0) return false;
2247 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002248
Chad Rosierc6916f82012-06-12 19:25:13 +00002249 // Issue the call.
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002250 unsigned CallOpc = ARMSelectCallOp(Subtarget->genLongCalls());
Chad Rosierc6916f82012-06-12 19:25:13 +00002251 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002252 DbgLoc, TII.get(CallOpc));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002253 // BL / BLX don't take a predicate, but tBL / tBLX do.
2254 if (isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002255 AddDefaultPred(MIB);
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002256 if (Subtarget->genLongCalls())
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002257 MIB.addReg(CalleeReg);
2258 else
2259 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosierc6916f82012-06-12 19:25:13 +00002260
Eric Christopher8b912662010-09-14 23:03:37 +00002261 // Add implicit physical register uses to the call.
2262 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002263 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002264
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002265 // Add a register mask with the call-preserved registers.
2266 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002267 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002268
Eric Christopher79398062010-09-29 23:11:09 +00002269 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002270 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002271 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002272
Eric Christopher8b912662010-09-14 23:03:37 +00002273 // Set all unused physreg defs as dead.
2274 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002275
Eric Christopher8b912662010-09-14 23:03:37 +00002276 return true;
2277}
2278
Chad Rosiera7ebc562011-11-11 23:31:03 +00002279bool ARMFastISel::SelectCall(const Instruction *I,
Craig Topper062a2ba2014-04-25 05:30:21 +00002280 const char *IntrMemName = nullptr) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002281 const CallInst *CI = cast<CallInst>(I);
2282 const Value *Callee = CI->getCalledValue();
2283
Chad Rosiera7ebc562011-11-11 23:31:03 +00002284 // Can't handle inline asm.
2285 if (isa<InlineAsm>(Callee)) return false;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002286
Chad Rosierdf42cf32012-12-11 00:18:02 +00002287 // Allow SelectionDAG isel to handle tail calls.
2288 if (CI->isTailCall()) return false;
2289
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002290 // Check the calling convention.
2291 ImmutableCallSite CS(CI);
2292 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher167a70022010-10-18 06:49:12 +00002293
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002294 // TODO: Avoid some calling conventions?
Eric Christopher7ac602b2010-10-11 08:38:55 +00002295
Manuel Jacob190577a2016-01-17 22:37:39 +00002296 FunctionType *FTy = CS.getFunctionType();
Jush Lue67e07b2012-07-19 09:49:00 +00002297 bool isVarArg = FTy->isVarArg();
Eric Christopher7ac602b2010-10-11 08:38:55 +00002298
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002299 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002300 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002301 MVT RetVT;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002302 if (RetTy->isVoidTy())
2303 RetVT = MVT::isVoid;
Chad Rosier5de1bea2011-11-08 00:03:32 +00002304 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2305 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002306 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002307
Chad Rosier90f9afe2012-05-11 18:51:55 +00002308 // Can't handle non-double multi-reg retvals.
2309 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2310 RetVT != MVT::i16 && RetVT != MVT::i32) {
2311 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002312 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002313 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002314 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2315 return false;
2316 }
2317
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002318 // Set up the argument vectors.
2319 SmallVector<Value*, 8> Args;
2320 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002321 SmallVector<MVT, 8> ArgVTs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002322 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosierdccc4792012-02-15 00:23:55 +00002323 unsigned arg_size = CS.arg_size();
2324 Args.reserve(arg_size);
2325 ArgRegs.reserve(arg_size);
2326 ArgVTs.reserve(arg_size);
2327 ArgFlags.reserve(arg_size);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002328 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2329 i != e; ++i) {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002330 // If we're lowering a memory intrinsic instead of a regular call, skip the
Pete Cooper67cf9a72015-11-19 05:56:52 +00002331 // last two arguments, which shouldn't be passed to the underlying function.
2332 if (IntrMemName && e-i <= 2)
Chad Rosiera7ebc562011-11-11 23:31:03 +00002333 break;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002334
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002335 ISD::ArgFlagsTy Flags;
2336 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002337 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002338 Flags.setSExt();
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002339 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002340 Flags.setZExt();
2341
Chad Rosier8a98ec42011-11-04 00:58:10 +00002342 // FIXME: Only handle *easy* calls for now.
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002343 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2344 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
Manman Renf46262e2016-03-29 17:37:21 +00002345 CS.paramHasAttr(AttrInd, Attribute::SwiftSelf) ||
Manman Ren57518142016-04-11 21:08:06 +00002346 CS.paramHasAttr(AttrInd, Attribute::SwiftError) ||
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002347 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2348 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002349 return false;
2350
Chris Lattner229907c2011-07-18 04:54:35 +00002351 Type *ArgTy = (*i)->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002352 MVT ArgVT;
Chad Rosierd0191a52011-11-05 20:16:15 +00002353 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2354 ArgVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002355 return false;
Chad Rosieree93ff72011-11-18 01:17:34 +00002356
2357 unsigned Arg = getRegForValue(*i);
2358 if (Arg == 0)
2359 return false;
2360
Rafael Espindolaea09c592014-02-18 22:05:46 +00002361 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002362 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002363
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002364 Args.push_back(*i);
2365 ArgRegs.push_back(Arg);
2366 ArgVTs.push_back(ArgVT);
2367 ArgFlags.push_back(Flags);
2368 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002369
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002370 // Handle the arguments now that we've gotten them.
2371 SmallVector<unsigned, 4> RegArgs;
2372 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002373 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2374 RegArgs, CC, NumBytes, isVarArg))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002375 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002376
Chad Rosierc6916f82012-06-12 19:25:13 +00002377 bool UseReg = false;
Chad Rosier223faf72012-05-23 18:38:57 +00002378 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002379 if (!GV || Subtarget->genLongCalls()) UseReg = true;
Chad Rosier223faf72012-05-23 18:38:57 +00002380
Chad Rosierc6916f82012-06-12 19:25:13 +00002381 unsigned CalleeReg = 0;
2382 if (UseReg) {
2383 if (IntrMemName)
2384 CalleeReg = getLibcallReg(IntrMemName);
2385 else
2386 CalleeReg = getRegForValue(Callee);
2387
Chad Rosier223faf72012-05-23 18:38:57 +00002388 if (CalleeReg == 0) return false;
2389 }
2390
Chad Rosierc6916f82012-06-12 19:25:13 +00002391 // Issue the call.
2392 unsigned CallOpc = ARMSelectCallOp(UseReg);
2393 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002394 DbgLoc, TII.get(CallOpc));
Chad Rosierc6916f82012-06-12 19:25:13 +00002395
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002396 // ARM calls don't take a predicate, but tBL / tBLX do.
2397 if(isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002398 AddDefaultPred(MIB);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002399 if (UseReg)
2400 MIB.addReg(CalleeReg);
2401 else if (!IntrMemName)
Rafael Espindolaafade352016-06-16 16:09:53 +00002402 MIB.addGlobalAddress(GV, 0, 0);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002403 else
Rafael Espindolaafade352016-06-16 16:09:53 +00002404 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luac96b762012-06-14 06:08:19 +00002405
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002406 // Add implicit physical register uses to the call.
2407 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002408 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002409
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002410 // Add a register mask with the call-preserved registers.
2411 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002412 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002413
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002414 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002415 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002416 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2417 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002418
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002419 // Set all unused physreg defs as dead.
2420 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002421
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002422 return true;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002423}
2424
Chad Rosier057b6d32011-11-14 23:04:09 +00002425bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002426 return Len <= 16;
2427}
2428
Jim Grosbach0c509fa2012-04-06 23:43:50 +00002429bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002430 uint64_t Len, unsigned Alignment) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002431 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier057b6d32011-11-14 23:04:09 +00002432 if (!ARMIsMemCpySmall(Len))
Chad Rosierab7223e2011-11-14 22:46:17 +00002433 return false;
2434
Chad Rosierab7223e2011-11-14 22:46:17 +00002435 while (Len) {
2436 MVT VT;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002437 if (!Alignment || Alignment >= 4) {
2438 if (Len >= 4)
2439 VT = MVT::i32;
2440 else if (Len >= 2)
2441 VT = MVT::i16;
2442 else {
2443 assert (Len == 1 && "Expected a length of 1!");
2444 VT = MVT::i8;
2445 }
2446 } else {
2447 // Bound based on alignment.
2448 if (Len >= 2 && Alignment == 2)
2449 VT = MVT::i16;
2450 else {
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002451 VT = MVT::i8;
2452 }
Chad Rosierab7223e2011-11-14 22:46:17 +00002453 }
2454
2455 bool RV;
2456 unsigned ResultReg;
2457 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002458 assert (RV == true && "Should be able to handle this load.");
Chad Rosierab7223e2011-11-14 22:46:17 +00002459 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002460 assert (RV == true && "Should be able to handle this store.");
Duncan Sandsae22c602012-02-05 14:20:11 +00002461 (void)RV;
Chad Rosierab7223e2011-11-14 22:46:17 +00002462
2463 unsigned Size = VT.getSizeInBits()/8;
2464 Len -= Size;
2465 Dest.Offset += Size;
2466 Src.Offset += Size;
2467 }
2468
2469 return true;
2470}
2471
Chad Rosiera7ebc562011-11-11 23:31:03 +00002472bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2473 // FIXME: Handle more intrinsics.
2474 switch (I.getIntrinsicID()) {
2475 default: return false;
Chad Rosier820d248c2012-05-30 17:23:22 +00002476 case Intrinsic::frameaddress: {
2477 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2478 MFI->setFrameAddressIsTaken(true);
2479
Craig Topper61e88f42014-11-21 05:58:21 +00002480 unsigned LdrOpc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
2481 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
2482 : &ARM::GPRRegClass;
Chad Rosier820d248c2012-05-30 17:23:22 +00002483
2484 const ARMBaseRegisterInfo *RegInfo =
Eric Christopher1b21f002015-01-29 00:19:33 +00002485 static_cast<const ARMBaseRegisterInfo *>(Subtarget->getRegisterInfo());
Chad Rosier820d248c2012-05-30 17:23:22 +00002486 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2487 unsigned SrcReg = FramePtr;
2488
2489 // Recursively load frame address
2490 // ldr r0 [fp]
2491 // ldr r0 [r0]
2492 // ldr r0 [r0]
2493 // ...
2494 unsigned DestReg;
2495 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2496 while (Depth--) {
2497 DestReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier820d248c2012-05-30 17:23:22 +00002499 TII.get(LdrOpc), DestReg)
2500 .addReg(SrcReg).addImm(0));
2501 SrcReg = DestReg;
2502 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002503 updateValueMap(&I, SrcReg);
Chad Rosier820d248c2012-05-30 17:23:22 +00002504 return true;
2505 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002506 case Intrinsic::memcpy:
2507 case Intrinsic::memmove: {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002508 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2509 // Don't handle volatile.
2510 if (MTI.isVolatile())
2511 return false;
Chad Rosierab7223e2011-11-14 22:46:17 +00002512
2513 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2514 // we would emit dead code because we don't currently handle memmoves.
2515 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2516 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier057b6d32011-11-14 23:04:09 +00002517 // Small memcpy's are common enough that we want to do them without a call
2518 // if possible.
Chad Rosierab7223e2011-11-14 22:46:17 +00002519 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier057b6d32011-11-14 23:04:09 +00002520 if (ARMIsMemCpySmall(Len)) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002521 Address Dest, Src;
2522 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2523 !ARMComputeAddress(MTI.getRawSource(), Src))
2524 return false;
Pete Cooper67cf9a72015-11-19 05:56:52 +00002525 unsigned Alignment = MTI.getAlignment();
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002526 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosierab7223e2011-11-14 22:46:17 +00002527 return true;
2528 }
2529 }
Jush Luac96b762012-06-14 06:08:19 +00002530
Chad Rosiera7ebc562011-11-11 23:31:03 +00002531 if (!MTI.getLength()->getType()->isIntegerTy(32))
2532 return false;
Jush Luac96b762012-06-14 06:08:19 +00002533
Chad Rosiera7ebc562011-11-11 23:31:03 +00002534 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2535 return false;
2536
2537 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2538 return SelectCall(&I, IntrMemName);
2539 }
2540 case Intrinsic::memset: {
2541 const MemSetInst &MSI = cast<MemSetInst>(I);
2542 // Don't handle volatile.
2543 if (MSI.isVolatile())
2544 return false;
Jush Luac96b762012-06-14 06:08:19 +00002545
Chad Rosiera7ebc562011-11-11 23:31:03 +00002546 if (!MSI.getLength()->getType()->isIntegerTy(32))
2547 return false;
Jush Luac96b762012-06-14 06:08:19 +00002548
Chad Rosiera7ebc562011-11-11 23:31:03 +00002549 if (MSI.getDestAddressSpace() > 255)
2550 return false;
Jush Luac96b762012-06-14 06:08:19 +00002551
Chad Rosiera7ebc562011-11-11 23:31:03 +00002552 return SelectCall(&I, "memset");
2553 }
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002554 case Intrinsic::trap: {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002555 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(
Eli Bendersky2e2ce492013-01-30 16:30:19 +00002556 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002557 return true;
2558 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002559 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002560}
2561
Chad Rosieree7e4522011-11-02 00:18:48 +00002562bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luac96b762012-06-14 06:08:19 +00002563 // The high bits for a type smaller than the register size are assumed to be
Chad Rosieree7e4522011-11-02 00:18:48 +00002564 // undefined.
2565 Value *Op = I->getOperand(0);
2566
2567 EVT SrcVT, DestVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002568 SrcVT = TLI.getValueType(DL, Op->getType(), true);
2569 DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosieree7e4522011-11-02 00:18:48 +00002570
2571 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2572 return false;
2573 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2574 return false;
2575
2576 unsigned SrcReg = getRegForValue(Op);
2577 if (!SrcReg) return false;
2578
2579 // Because the high bits are undefined, a truncate doesn't generate
2580 // any code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002581 updateValueMap(I, SrcReg);
Chad Rosieree7e4522011-11-02 00:18:48 +00002582 return true;
2583}
2584
Chad Rosier62a144f2012-12-17 19:59:43 +00002585unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier4489f942011-11-02 17:20:24 +00002586 bool isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002587 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier4489f942011-11-02 17:20:24 +00002588 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002589 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier4489f942011-11-02 17:20:24 +00002590 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002591
2592 // Table of which combinations can be emitted as a single instruction,
2593 // and which will require two.
2594 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2595 // ARM Thumb
2596 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2597 // ext: s z s z s z s z
2598 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2599 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2600 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2601 };
2602
2603 // Target registers for:
2604 // - For ARM can never be PC.
2605 // - For 16-bit Thumb are restricted to lower 8 registers.
2606 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2607 static const TargetRegisterClass *RCTbl[2][2] = {
2608 // Instructions: Two Single
2609 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2610 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2611 };
2612
2613 // Table governing the instruction(s) to be emitted.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002614 static const struct InstructionTable {
2615 uint32_t Opc : 16;
2616 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2617 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2618 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2619 } IT[2][2][3][2] = {
JF Bastien06ce03d2013-06-07 20:10:37 +00002620 { // Two instructions (first is left shift, second is in this table).
JF Bastiencd4c64d2013-07-17 05:46:46 +00002621 { // ARM Opc S Shift Imm
2622 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2623 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2624 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2625 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2626 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2627 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002628 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002629 { // Thumb Opc S Shift Imm
2630 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2631 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2632 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2633 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2634 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2635 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002636 }
2637 },
2638 { // Single instruction.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002639 { // ARM Opc S Shift Imm
2640 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2641 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2642 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2643 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2644 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2645 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002646 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002647 { // Thumb Opc S Shift Imm
2648 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2649 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2650 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2651 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2652 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2653 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002654 }
2655 }
2656 };
2657
2658 unsigned SrcBits = SrcVT.getSizeInBits();
2659 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien60a24422013-06-08 00:51:51 +00002660 (void) DestBits;
JF Bastien06ce03d2013-06-07 20:10:37 +00002661 assert((SrcBits < DestBits) && "can only extend to larger types");
2662 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2663 "other sizes unimplemented");
2664 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2665 "other sizes unimplemented");
2666
2667 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiencd4c64d2013-07-17 05:46:46 +00002668 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien06ce03d2013-06-07 20:10:37 +00002669 assert((Bitness < 3) && "sanity-check table bounds");
2670
2671 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2672 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiencd4c64d2013-07-17 05:46:46 +00002673 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2674 unsigned Opc = ITP->Opc;
JF Bastien06ce03d2013-06-07 20:10:37 +00002675 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiencd4c64d2013-07-17 05:46:46 +00002676 unsigned hasS = ITP->hasS;
2677 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2678 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2679 "only MOVsi has shift operand addressing mode");
2680 unsigned Imm = ITP->Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002681
2682 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2683 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002684 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien06ce03d2013-06-07 20:10:37 +00002685 unsigned ResultReg;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002686 // MOVsi encodes shift and immediate in shift operand addressing mode.
2687 // The following condition has the same value when emitting two
2688 // instruction sequences: both are shifts.
2689 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien06ce03d2013-06-07 20:10:37 +00002690
2691 // Either one or two instructions are emitted.
2692 // They're always of the form:
2693 // dst = in OP imm
2694 // CPSR is set only by 16-bit Thumb instructions.
2695 // Predicate, if any, is AL.
2696 // S bit, if available, is always 0.
2697 // When two are emitted the first's result will feed as the second's input,
2698 // that value is then dead.
2699 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2700 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2701 ResultReg = createResultReg(RC);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002702 bool isLsl = (0 == Instr) && !isSingleInstr;
2703 unsigned Opcode = isLsl ? LSLOpc : Opc;
2704 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2705 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002706 bool isKill = 1 == Instr;
2707 MachineInstrBuilder MIB = BuildMI(
Rafael Espindolaea09c592014-02-18 22:05:46 +00002708 *FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opcode), ResultReg);
JF Bastien06ce03d2013-06-07 20:10:37 +00002709 if (setsCPSR)
2710 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach3fa74912013-08-16 23:37:36 +00002711 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002712 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(ImmEnc));
JF Bastien06ce03d2013-06-07 20:10:37 +00002713 if (hasS)
2714 AddDefaultCC(MIB);
2715 // Second instruction consumes the first's result.
2716 SrcReg = ResultReg;
Eli Friedmanc7035512011-05-25 23:49:02 +00002717 }
2718
Chad Rosier4489f942011-11-02 17:20:24 +00002719 return ResultReg;
2720}
2721
2722bool ARMFastISel::SelectIntExt(const Instruction *I) {
2723 // On ARM, in general, integer casts don't involve legal types; this code
2724 // handles promotable integers.
Chad Rosier4489f942011-11-02 17:20:24 +00002725 Type *DestTy = I->getType();
2726 Value *Src = I->getOperand(0);
2727 Type *SrcTy = Src->getType();
2728
Chad Rosier4489f942011-11-02 17:20:24 +00002729 bool isZExt = isa<ZExtInst>(I);
2730 unsigned SrcReg = getRegForValue(Src);
2731 if (!SrcReg) return false;
2732
Chad Rosier62a144f2012-12-17 19:59:43 +00002733 EVT SrcEVT, DestEVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002734 SrcEVT = TLI.getValueType(DL, SrcTy, true);
2735 DestEVT = TLI.getValueType(DL, DestTy, true);
Chad Rosier62a144f2012-12-17 19:59:43 +00002736 if (!SrcEVT.isSimple()) return false;
2737 if (!DestEVT.isSimple()) return false;
Patrik Hagglundc494d242012-12-17 14:30:06 +00002738
Chad Rosier62a144f2012-12-17 19:59:43 +00002739 MVT SrcVT = SrcEVT.getSimpleVT();
2740 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier4489f942011-11-02 17:20:24 +00002741 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2742 if (ResultReg == 0) return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002743 updateValueMap(I, ResultReg);
Eli Friedmanc7035512011-05-25 23:49:02 +00002744 return true;
2745}
2746
Jush Lu4705da92012-08-03 02:37:48 +00002747bool ARMFastISel::SelectShift(const Instruction *I,
2748 ARM_AM::ShiftOpc ShiftTy) {
2749 // We handle thumb2 mode by target independent selector
2750 // or SelectionDAG ISel.
2751 if (isThumb2)
2752 return false;
2753
2754 // Only handle i32 now.
Mehdi Amini44ede332015-07-09 02:09:04 +00002755 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Jush Lu4705da92012-08-03 02:37:48 +00002756 if (DestVT != MVT::i32)
2757 return false;
2758
2759 unsigned Opc = ARM::MOVsr;
2760 unsigned ShiftImm;
2761 Value *Src2Value = I->getOperand(1);
2762 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2763 ShiftImm = CI->getZExtValue();
2764
2765 // Fall back to selection DAG isel if the shift amount
2766 // is zero or greater than the width of the value type.
2767 if (ShiftImm == 0 || ShiftImm >=32)
2768 return false;
2769
2770 Opc = ARM::MOVsi;
2771 }
2772
2773 Value *Src1Value = I->getOperand(0);
2774 unsigned Reg1 = getRegForValue(Src1Value);
2775 if (Reg1 == 0) return false;
2776
Nadav Rotema8e15b02012-09-06 11:13:55 +00002777 unsigned Reg2 = 0;
Jush Lu4705da92012-08-03 02:37:48 +00002778 if (Opc == ARM::MOVsr) {
2779 Reg2 = getRegForValue(Src2Value);
2780 if (Reg2 == 0) return false;
2781 }
2782
JF Bastien13969d02013-05-29 15:45:47 +00002783 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu4705da92012-08-03 02:37:48 +00002784 if(ResultReg == 0) return false;
2785
Rafael Espindolaea09c592014-02-18 22:05:46 +00002786 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu4705da92012-08-03 02:37:48 +00002787 TII.get(Opc), ResultReg)
2788 .addReg(Reg1);
2789
2790 if (Opc == ARM::MOVsi)
2791 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2792 else if (Opc == ARM::MOVsr) {
2793 MIB.addReg(Reg2);
2794 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2795 }
2796
2797 AddOptionalDefs(MIB);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002798 updateValueMap(I, ResultReg);
Jush Lu4705da92012-08-03 02:37:48 +00002799 return true;
2800}
2801
Eric Christopherc3e118e2010-09-02 23:43:26 +00002802// TODO: SoftFP support.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002803bool ARMFastISel::fastSelectInstruction(const Instruction *I) {
Eric Christopher2ff757d2010-09-09 01:06:51 +00002804
Eric Christopher84bdfd82010-07-21 22:26:11 +00002805 switch (I->getOpcode()) {
Eric Christopher00202ee2010-08-23 21:44:12 +00002806 case Instruction::Load:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002807 return SelectLoad(I);
Eric Christopherfde5a3d2010-09-01 22:16:27 +00002808 case Instruction::Store:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002809 return SelectStore(I);
Eric Christopher6aaed722010-09-03 00:35:47 +00002810 case Instruction::Br:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002811 return SelectBranch(I);
Chad Rosierded4c992012-02-07 23:56:08 +00002812 case Instruction::IndirectBr:
2813 return SelectIndirectBr(I);
Eric Christopherc3e9c402010-09-08 23:13:45 +00002814 case Instruction::ICmp:
2815 case Instruction::FCmp:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002816 return SelectCmp(I);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00002817 case Instruction::FPExt:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002818 return SelectFPExt(I);
Eric Christopher5903c0b2010-09-09 20:26:31 +00002819 case Instruction::FPTrunc:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002820 return SelectFPTrunc(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002821 case Instruction::SIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002822 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosiera8a8ac52012-02-03 19:42:52 +00002823 case Instruction::UIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002824 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002825 case Instruction::FPToSI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002826 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosier41f0e782012-02-03 20:27:51 +00002827 case Instruction::FPToUI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002828 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier685b20c2012-02-06 23:50:07 +00002829 case Instruction::Add:
2830 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosierbd471252012-02-08 02:29:21 +00002831 case Instruction::Or:
2832 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier0ee8c512012-02-08 02:45:44 +00002833 case Instruction::Sub:
2834 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002835 case Instruction::FAdd:
Chad Rosier685b20c2012-02-06 23:50:07 +00002836 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002837 case Instruction::FSub:
Chad Rosier685b20c2012-02-06 23:50:07 +00002838 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002839 case Instruction::FMul:
Chad Rosier685b20c2012-02-06 23:50:07 +00002840 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopher8b912662010-09-14 23:03:37 +00002841 case Instruction::SDiv:
Chad Rosieraaa55a82012-02-03 21:07:27 +00002842 return SelectDiv(I, /*isSigned*/ true);
2843 case Instruction::UDiv:
2844 return SelectDiv(I, /*isSigned*/ false);
Eric Christophereae1b382010-10-11 08:37:26 +00002845 case Instruction::SRem:
Chad Rosierb84a4b42012-02-03 21:23:45 +00002846 return SelectRem(I, /*isSigned*/ true);
2847 case Instruction::URem:
2848 return SelectRem(I, /*isSigned*/ false);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002849 case Instruction::Call:
Chad Rosiera7ebc562011-11-11 23:31:03 +00002850 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2851 return SelectIntrinsicCall(*II);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002852 return SelectCall(I);
Eric Christopher511aa312010-10-11 08:27:59 +00002853 case Instruction::Select:
2854 return SelectSelect(I);
Eric Christopher93bbe652010-10-22 01:28:00 +00002855 case Instruction::Ret:
2856 return SelectRet(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002857 case Instruction::Trunc:
Chad Rosieree7e4522011-11-02 00:18:48 +00002858 return SelectTrunc(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002859 case Instruction::ZExt:
2860 case Instruction::SExt:
Chad Rosieree7e4522011-11-02 00:18:48 +00002861 return SelectIntExt(I);
Jush Lu4705da92012-08-03 02:37:48 +00002862 case Instruction::Shl:
2863 return SelectShift(I, ARM_AM::lsl);
2864 case Instruction::LShr:
2865 return SelectShift(I, ARM_AM::lsr);
2866 case Instruction::AShr:
2867 return SelectShift(I, ARM_AM::asr);
Eric Christopher84bdfd82010-07-21 22:26:11 +00002868 default: break;
2869 }
2870 return false;
2871}
2872
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002873namespace {
2874// This table describes sign- and zero-extend instructions which can be
2875// folded into a preceding load. All of these extends have an immediate
2876// (sometimes a mask and sometimes a shift) that's applied after
2877// extension.
2878const struct FoldableLoadExtendsStruct {
2879 uint16_t Opc[2]; // ARM, Thumb.
2880 uint8_t ExpectedImm;
2881 uint8_t isZExt : 1;
2882 uint8_t ExpectedVT : 7;
2883} FoldableLoadExtends[] = {
2884 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2885 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2886 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2887 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2888 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2889};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00002890}
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002891
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002892/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002893/// vreg is being provided by the specified load instruction. If possible,
2894/// try to fold the load as an operand to the instruction, returning true if
2895/// successful.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002896bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2897 const LoadInst *LI) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002898 // Verify we have a legal type before going any further.
2899 MVT VT;
2900 if (!isLoadTypeLegal(LI->getType(), VT))
2901 return false;
2902
2903 // Combine load followed by zero- or sign-extend.
2904 // ldrb r1, [r0] ldrb r1, [r0]
2905 // uxtb r2, r1 =>
2906 // mov r3, r2 mov r3, r1
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002907 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2908 return false;
2909 const uint64_t Imm = MI->getOperand(2).getImm();
2910
2911 bool Found = false;
2912 bool isZExt;
2913 for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2914 i != e; ++i) {
2915 if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
2916 (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
2917 MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
2918 Found = true;
2919 isZExt = FoldableLoadExtends[i].isZExt;
2920 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002921 }
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002922 if (!Found) return false;
2923
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002924 // See if we can handle this address.
2925 Address Addr;
2926 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luac96b762012-06-14 06:08:19 +00002927
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002928 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier563de602011-12-13 19:22:14 +00002929 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002930 return false;
2931 MI->eraseFromParent();
2932 return true;
2933}
2934
Jush Lu47172a02012-09-27 05:21:41 +00002935unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002936 unsigned Align, MVT VT) {
Rafael Espindola3beef8d2016-06-27 23:15:57 +00002937 bool UseGOT_PREL = !TM.shouldAssumeDSOLocal(*GV->getParent(), GV);
Jush Lu47172a02012-09-27 05:21:41 +00002938
Peter Collingbourne97aae402015-10-26 18:23:16 +00002939 LLVMContext *Context = &MF->getFunction()->getContext();
2940 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
2941 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
2942 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(
2943 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj,
2944 UseGOT_PREL ? ARMCP::GOT_PREL : ARMCP::no_modifier,
2945 /*AddCurrentAddress=*/UseGOT_PREL);
Jush Lu47172a02012-09-27 05:21:41 +00002946
Peter Collingbourne97aae402015-10-26 18:23:16 +00002947 unsigned ConstAlign =
2948 MF->getDataLayout().getPrefTypeAlignment(Type::getInt32PtrTy(*Context));
2949 unsigned Idx = MF->getConstantPool()->getConstantPoolIndex(CPV, ConstAlign);
Jush Lu47172a02012-09-27 05:21:41 +00002950
Peter Collingbourne97aae402015-10-26 18:23:16 +00002951 unsigned TempReg = MF->getRegInfo().createVirtualRegister(&ARM::rGPRRegClass);
2952 unsigned Opc = isThumb2 ? ARM::t2LDRpci : ARM::LDRcp;
2953 MachineInstrBuilder MIB =
2954 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), TempReg)
2955 .addConstantPoolIndex(Idx);
2956 if (Opc == ARM::LDRcp)
Jush Lu47172a02012-09-27 05:21:41 +00002957 MIB.addImm(0);
Peter Collingbourne97aae402015-10-26 18:23:16 +00002958 AddDefaultPred(MIB);
Jush Lu47172a02012-09-27 05:21:41 +00002959
Peter Collingbourne97aae402015-10-26 18:23:16 +00002960 // Fix the address by adding pc.
2961 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
2962 Opc = Subtarget->isThumb() ? ARM::tPICADD : UseGOT_PREL ? ARM::PICLDR
2963 : ARM::PICADD;
2964 DestReg = constrainOperandRegClass(TII.get(Opc), DestReg, 0);
2965 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
2966 .addReg(TempReg)
2967 .addImm(ARMPCLabelIndex);
2968 if (!Subtarget->isThumb())
2969 AddDefaultPred(MIB);
2970
2971 if (UseGOT_PREL && Subtarget->isThumb()) {
2972 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
2973 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2974 TII.get(ARM::t2LDRi12), NewDestReg)
2975 .addReg(DestReg)
2976 .addImm(0);
2977 DestReg = NewDestReg;
2978 AddOptionalDefs(MIB);
2979 }
2980 return DestReg;
Jush Lu47172a02012-09-27 05:21:41 +00002981}
2982
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002983bool ARMFastISel::fastLowerArguments() {
Evan Cheng615620c2013-02-11 01:27:15 +00002984 if (!FuncInfo.CanLowerReturn)
2985 return false;
2986
2987 const Function *F = FuncInfo.Fn;
2988 if (F->isVarArg())
2989 return false;
2990
2991 CallingConv::ID CC = F->getCallingConv();
2992 switch (CC) {
2993 default:
2994 return false;
2995 case CallingConv::Fast:
2996 case CallingConv::C:
2997 case CallingConv::ARM_AAPCS_VFP:
2998 case CallingConv::ARM_AAPCS:
2999 case CallingConv::ARM_APCS:
Manman Ren802cd6f2016-04-05 22:44:44 +00003000 case CallingConv::Swift:
Evan Cheng615620c2013-02-11 01:27:15 +00003001 break;
3002 }
3003
3004 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3005 // which are passed in r0 - r3.
3006 unsigned Idx = 1;
3007 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3008 I != E; ++I, ++Idx) {
3009 if (Idx > 4)
3010 return false;
3011
3012 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3013 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
Manman Renf46262e2016-03-29 17:37:21 +00003014 F->getAttributes().hasAttribute(Idx, Attribute::SwiftSelf) ||
Manman Ren57518142016-04-11 21:08:06 +00003015 F->getAttributes().hasAttribute(Idx, Attribute::SwiftError) ||
Evan Cheng615620c2013-02-11 01:27:15 +00003016 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3017 return false;
3018
3019 Type *ArgTy = I->getType();
3020 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3021 return false;
3022
Mehdi Amini44ede332015-07-09 02:09:04 +00003023 EVT ArgVT = TLI.getValueType(DL, ArgTy);
Chad Rosier1b33e8d2013-02-26 01:05:31 +00003024 if (!ArgVT.isSimple()) return false;
Evan Cheng615620c2013-02-11 01:27:15 +00003025 switch (ArgVT.getSimpleVT().SimpleTy) {
3026 case MVT::i8:
3027 case MVT::i16:
3028 case MVT::i32:
3029 break;
3030 default:
3031 return false;
3032 }
3033 }
3034
3035
Craig Toppere5e035a32015-12-05 07:13:35 +00003036 static const MCPhysReg GPRArgRegs[] = {
Evan Cheng615620c2013-02-11 01:27:15 +00003037 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3038 };
3039
Jim Grosbachd69f3ed2013-08-16 23:37:23 +00003040 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Evan Cheng615620c2013-02-11 01:27:15 +00003041 Idx = 0;
3042 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3043 I != E; ++I, ++Idx) {
Evan Cheng615620c2013-02-11 01:27:15 +00003044 unsigned SrcReg = GPRArgRegs[Idx];
3045 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3046 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3047 // Without this, EmitLiveInCopies may eliminate the livein if its only
3048 // use is a bitcast (which isn't turned into an instruction).
3049 unsigned ResultReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00003050 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3051 TII.get(TargetOpcode::COPY),
Evan Cheng615620c2013-02-11 01:27:15 +00003052 ResultReg).addReg(DstReg, getKillRegState(true));
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00003053 updateValueMap(&*I, ResultReg);
Evan Cheng615620c2013-02-11 01:27:15 +00003054 }
3055
3056 return true;
3057}
3058
Eric Christopher84bdfd82010-07-21 22:26:11 +00003059namespace llvm {
Bob Wilson3e6fa462012-08-03 04:06:28 +00003060 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3061 const TargetLibraryInfo *libInfo) {
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003062 if (funcInfo.MF->getSubtarget<ARMSubtarget>().useFastISel())
Bob Wilson3e6fa462012-08-03 04:06:28 +00003063 return new ARMFastISel(funcInfo, libInfo);
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003064
Craig Topper062a2ba2014-04-25 05:30:21 +00003065 return nullptr;
Eric Christopher84bdfd82010-07-21 22:26:11 +00003066 }
3067}