blob: 6ea9367f270208874dc2560da49e8a4309b8a8ab [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
Tom Stellarde1818af2016-02-18 03:42:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//===----------------------------------------------------------------------===//
11//
12/// \file
13///
14/// This file contains definition for AMDGPU ISA disassembler
15//
16//===----------------------------------------------------------------------===//
17
18// ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000020#include "Disassembler/AMDGPUDisassembler.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000021#include "AMDGPU.h"
22#include "AMDGPURegisterInfo.h"
Artem Tamazov212a2512016-05-24 12:05:16 +000023#include "SIDefines.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000024#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000025#include "llvm-c/Disassembler.h"
26#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/ArrayRef.h"
28#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000029#include "llvm/BinaryFormat/ELF.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000030#include "llvm/MC/MCContext.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000031#include "llvm/MC/MCDisassembler/MCDisassembler.h"
32#include "llvm/MC/MCExpr.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000033#include "llvm/MC/MCFixedLenDisassembler.h"
34#include "llvm/MC/MCInst.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000035#include "llvm/MC/MCSubtargetInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000036#include "llvm/Support/Endian.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/MathExtras.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000039#include "llvm/Support/TargetRegistry.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000040#include "llvm/Support/raw_ostream.h"
41#include <algorithm>
42#include <cassert>
43#include <cstddef>
44#include <cstdint>
45#include <iterator>
46#include <tuple>
47#include <vector>
Tom Stellarde1818af2016-02-18 03:42:32 +000048
Tom Stellarde1818af2016-02-18 03:42:32 +000049using namespace llvm;
50
51#define DEBUG_TYPE "amdgpu-disassembler"
52
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000053using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
Tom Stellarde1818af2016-02-18 03:42:32 +000054
Nikolay Haustovac106ad2016-03-01 13:57:29 +000055inline static MCDisassembler::DecodeStatus
56addOperand(MCInst &Inst, const MCOperand& Opnd) {
57 Inst.addOperand(Opnd);
58 return Opnd.isValid() ?
59 MCDisassembler::Success :
60 MCDisassembler::SoftFail;
Tom Stellarde1818af2016-02-18 03:42:32 +000061}
62
Sam Kolton549c89d2017-06-21 08:53:38 +000063static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64 uint16_t NameIdx) {
65 int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66 if (OpIdx != -1) {
67 auto I = MI.begin();
68 std::advance(I, OpIdx);
69 MI.insert(I, Op);
70 }
71 return OpIdx;
72}
73
Sam Kolton3381d7a2016-10-06 13:46:08 +000074static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
75 uint64_t Addr, const void *Decoder) {
76 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
77
78 APInt SignedOffset(18, Imm * 4, true);
79 int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
80
81 if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
82 return MCDisassembler::Success;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +000083 return addOperand(Inst, MCOperand::createImm(Imm));
Sam Kolton3381d7a2016-10-06 13:46:08 +000084}
85
Sam Kolton363f47a2017-05-26 15:52:00 +000086#define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87static DecodeStatus StaticDecoderName(MCInst &Inst, \
88 unsigned Imm, \
89 uint64_t /*Addr*/, \
90 const void *Decoder) { \
Nikolay Haustovac106ad2016-03-01 13:57:29 +000091 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
Sam Kolton363f47a2017-05-26 15:52:00 +000092 return addOperand(Inst, DAsm->DecoderName(Imm)); \
Tom Stellarde1818af2016-02-18 03:42:32 +000093}
94
Sam Kolton363f47a2017-05-26 15:52:00 +000095#define DECODE_OPERAND_REG(RegClass) \
96DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
Tom Stellarde1818af2016-02-18 03:42:32 +000097
Sam Kolton363f47a2017-05-26 15:52:00 +000098DECODE_OPERAND_REG(VGPR_32)
99DECODE_OPERAND_REG(VS_32)
100DECODE_OPERAND_REG(VS_64)
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000101DECODE_OPERAND_REG(VS_128)
Nikolay Haustov161a1582016-02-25 16:09:14 +0000102
Sam Kolton363f47a2017-05-26 15:52:00 +0000103DECODE_OPERAND_REG(VReg_64)
104DECODE_OPERAND_REG(VReg_96)
105DECODE_OPERAND_REG(VReg_128)
Tom Stellarde1818af2016-02-18 03:42:32 +0000106
Sam Kolton363f47a2017-05-26 15:52:00 +0000107DECODE_OPERAND_REG(SReg_32)
108DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000109DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
Sam Kolton363f47a2017-05-26 15:52:00 +0000110DECODE_OPERAND_REG(SReg_64)
111DECODE_OPERAND_REG(SReg_64_XEXEC)
112DECODE_OPERAND_REG(SReg_128)
113DECODE_OPERAND_REG(SReg_256)
114DECODE_OPERAND_REG(SReg_512)
Tom Stellarde1818af2016-02-18 03:42:32 +0000115
Matt Arsenault4bd72362016-12-10 00:39:12 +0000116static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
117 unsigned Imm,
118 uint64_t Addr,
119 const void *Decoder) {
120 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
121 return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
122}
123
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000124static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
125 unsigned Imm,
126 uint64_t Addr,
127 const void *Decoder) {
128 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
129 return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
130}
131
Sam Kolton549c89d2017-06-21 08:53:38 +0000132#define DECODE_SDWA(DecName) \
133DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
Sam Kolton363f47a2017-05-26 15:52:00 +0000134
Sam Kolton549c89d2017-06-21 08:53:38 +0000135DECODE_SDWA(Src32)
136DECODE_SDWA(Src16)
137DECODE_SDWA(VopcDst)
Sam Kolton363f47a2017-05-26 15:52:00 +0000138
Tom Stellarde1818af2016-02-18 03:42:32 +0000139#include "AMDGPUGenDisassemblerTables.inc"
140
141//===----------------------------------------------------------------------===//
142//
143//===----------------------------------------------------------------------===//
144
Sam Kolton1048fb12016-03-31 14:15:04 +0000145template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
146 assert(Bytes.size() >= sizeof(T));
147 const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
148 Bytes = Bytes.slice(sizeof(T));
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000149 return Res;
150}
151
152DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153 MCInst &MI,
154 uint64_t Inst,
155 uint64_t Address) const {
156 assert(MI.getOpcode() == 0);
157 assert(MI.getNumOperands() == 0);
158 MCInst TmpInst;
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000159 HasLiteral = false;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000160 const auto SavedBytes = Bytes;
161 if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162 MI = TmpInst;
163 return MCDisassembler::Success;
164 }
165 Bytes = SavedBytes;
166 return MCDisassembler::Fail;
167}
168
Tom Stellarde1818af2016-02-18 03:42:32 +0000169DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000170 ArrayRef<uint8_t> Bytes_,
Nikolay Haustov161a1582016-02-25 16:09:14 +0000171 uint64_t Address,
Tom Stellarde1818af2016-02-18 03:42:32 +0000172 raw_ostream &WS,
173 raw_ostream &CS) const {
174 CommentStream = &CS;
Sam Kolton549c89d2017-06-21 08:53:38 +0000175 bool IsSDWA = false;
Tom Stellarde1818af2016-02-18 03:42:32 +0000176
177 // ToDo: AMDGPUDisassembler supports only VI ISA.
Matt Arsenaultd122abe2017-02-15 21:50:34 +0000178 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179 report_fatal_error("Disassembly not yet supported for subtarget");
Tom Stellarde1818af2016-02-18 03:42:32 +0000180
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000181 const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182 Bytes = Bytes_.slice(0, MaxInstBytesNum);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000183
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000184 DecodeStatus Res = MCDisassembler::Fail;
185 do {
Valery Pykhtin824e8042016-03-04 10:59:50 +0000186 // ToDo: better to switch encoding length using some bit predicate
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000187 // but it is unknown yet, so try all we can
Matt Arsenault37fefd62016-06-10 02:18:02 +0000188
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000189 // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190 // encodings
Sam Kolton1048fb12016-03-31 14:15:04 +0000191 if (Bytes.size() >= 8) {
192 const uint64_t QW = eatBytes<uint64_t>(Bytes);
193 Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
194 if (Res) break;
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000195
196 Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000197 if (Res) { IsSDWA = true; break; }
Sam Kolton363f47a2017-05-26 15:52:00 +0000198
199 Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000200 if (Res) { IsSDWA = true; break; }
Sam Kolton1048fb12016-03-31 14:15:04 +0000201 }
202
203 // Reinitialize Bytes as DPP64 could have eaten too much
204 Bytes = Bytes_.slice(0, MaxInstBytesNum);
205
206 // Try decode 32-bit instruction
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000207 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000208 const uint32_t DW = eatBytes<uint32_t>(Bytes);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000209 Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
210 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000211
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000212 Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
213 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000214
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000215 Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
216 if (Res) break;
217
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000218 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000219 const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000220 Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
221 if (Res) break;
222
223 Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000224 if (Res) break;
225
226 Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000227 } while (false);
228
Matt Arsenault678e1112017-04-10 17:58:06 +0000229 if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
230 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
231 MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
232 // Insert dummy unused src2_modifiers.
Sam Kolton549c89d2017-06-21 08:53:38 +0000233 insertNamedMCOperand(MI, MCOperand::createImm(0),
234 AMDGPU::OpName::src2_modifiers);
Matt Arsenault678e1112017-04-10 17:58:06 +0000235 }
236
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000237 if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
238 Res = convertMIMGInst(MI);
239 }
240
Sam Kolton549c89d2017-06-21 08:53:38 +0000241 if (Res && IsSDWA)
242 Res = convertSDWAInst(MI);
243
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000244 Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0;
245 return Res;
Tom Stellarde1818af2016-02-18 03:42:32 +0000246}
247
Sam Kolton549c89d2017-06-21 08:53:38 +0000248DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
249 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
250 if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
251 // VOPC - insert clamp
252 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
253 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
254 int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
255 if (SDst != -1) {
256 // VOPC - insert VCC register as sdst
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000257 insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
Sam Kolton549c89d2017-06-21 08:53:38 +0000258 AMDGPU::OpName::sdst);
259 } else {
260 // VOP1/2 - insert omod if present in instruction
261 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
262 }
263 }
264 return MCDisassembler::Success;
265}
266
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000267DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
268 int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
269 AMDGPU::OpName::vdata);
270
271 int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
272 AMDGPU::OpName::dmask);
273 unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
274 if (DMask == 0)
275 return MCDisassembler::Success;
276
277 unsigned ChannelCount = countPopulation(DMask);
278 if (ChannelCount == 1)
279 return MCDisassembler::Success;
280
281 int NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), ChannelCount);
282 assert(NewOpcode != -1 && "could not find matching mimg channel instruction");
283 auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
284
285 // Widen the register to the correct number of enabled channels.
286 unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
287 auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
288 &MRI.getRegClass(RCID));
289 if (NewVdata == AMDGPU::NoRegister) {
290 // It's possible to encode this such that the low register + enabled
291 // components exceeds the register count.
292 return MCDisassembler::Success;
293 }
294
295 MI.setOpcode(NewOpcode);
296 // vaddr will be always appear as a single VGPR. This will look different than
297 // how it is usually emitted because the number of register components is not
298 // in the instruction encoding.
299 MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
300 return MCDisassembler::Success;
301}
302
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000303const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
304 return getContext().getRegisterInfo()->
305 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
Tom Stellarde1818af2016-02-18 03:42:32 +0000306}
307
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000308inline
309MCOperand AMDGPUDisassembler::errOperand(unsigned V,
310 const Twine& ErrMsg) const {
311 *CommentStream << "Error: " + ErrMsg;
312
313 // ToDo: add support for error operands to MCInst.h
314 // return MCOperand::createError(V);
315 return MCOperand();
Nikolay Haustov161a1582016-02-25 16:09:14 +0000316}
317
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000318inline
319MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000320 return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
Tom Stellarde1818af2016-02-18 03:42:32 +0000321}
322
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000323inline
324MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
325 unsigned Val) const {
326 const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
327 if (Val >= RegCl.getNumRegs())
328 return errOperand(Val, Twine(getRegClassName(RegClassID)) +
329 ": unknown register " + Twine(Val));
330 return createRegOperand(RegCl.getRegister(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000331}
332
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000333inline
334MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
335 unsigned Val) const {
Tom Stellarde1818af2016-02-18 03:42:32 +0000336 // ToDo: SI/CI have 104 SGPRs, VI - 102
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000337 // Valery: here we accepting as much as we can, let assembler sort it out
338 int shift = 0;
339 switch (SRegClassID) {
340 case AMDGPU::SGPR_32RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000341 case AMDGPU::TTMP_32RegClassID:
342 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000343 case AMDGPU::SGPR_64RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000344 case AMDGPU::TTMP_64RegClassID:
345 shift = 1;
346 break;
347 case AMDGPU::SGPR_128RegClassID:
348 case AMDGPU::TTMP_128RegClassID:
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000349 // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
350 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000351 case AMDGPU::SGPR_256RegClassID:
352 case AMDGPU::TTMP_256RegClassID:
353 // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000354 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000355 case AMDGPU::SGPR_512RegClassID:
356 case AMDGPU::TTMP_512RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000357 shift = 2;
358 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000359 // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
360 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000361 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +0000362 llvm_unreachable("unhandled register class");
Tom Stellarde1818af2016-02-18 03:42:32 +0000363 }
Matt Arsenault92b355b2016-11-15 19:34:37 +0000364
365 if (Val % (1 << shift)) {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000366 *CommentStream << "Warning: " << getRegClassName(SRegClassID)
367 << ": scalar reg isn't aligned " << Val;
Matt Arsenault92b355b2016-11-15 19:34:37 +0000368 }
369
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000370 return createRegOperand(SRegClassID, Val >> shift);
Tom Stellarde1818af2016-02-18 03:42:32 +0000371}
372
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000373MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000374 return decodeSrcOp(OPW32, Val);
Tom Stellarde1818af2016-02-18 03:42:32 +0000375}
376
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000377MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000378 return decodeSrcOp(OPW64, Val);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000379}
380
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000381MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
382 return decodeSrcOp(OPW128, Val);
383}
384
Matt Arsenault4bd72362016-12-10 00:39:12 +0000385MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
386 return decodeSrcOp(OPW16, Val);
387}
388
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000389MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
390 return decodeSrcOp(OPWV216, Val);
391}
392
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000393MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000394 // Some instructions have operand restrictions beyond what the encoding
395 // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
396 // high bit.
397 Val &= 255;
398
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000399 return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
400}
401
402MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
403 return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
404}
405
406MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
407 return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
408}
409
410MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
411 return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
412}
413
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000414MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
415 // table-gen generated disassembler doesn't care about operand types
416 // leaving only registry class so SSrc_32 operand turns into SReg_32
417 // and therefore we accept immediates and literals here as well
Artem Tamazov212a2512016-05-24 12:05:16 +0000418 return decodeSrcOp(OPW32, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000419}
420
Matt Arsenault640c44b2016-11-29 19:39:53 +0000421MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
422 unsigned Val) const {
423 // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
Artem Tamazov38e496b2016-04-29 17:04:50 +0000424 return decodeOperand_SReg_32(Val);
425}
426
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000427MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
428 unsigned Val) const {
429 // SReg_32_XM0 is SReg_32 without EXEC_HI
430 return decodeOperand_SReg_32(Val);
431}
432
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000433MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
Matt Arsenault640c44b2016-11-29 19:39:53 +0000434 return decodeSrcOp(OPW64, Val);
435}
436
437MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000438 return decodeSrcOp(OPW64, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000439}
440
441MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000442 return decodeSrcOp(OPW128, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000443}
444
445MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000446 return decodeDstOp(OPW256, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000447}
448
449MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000450 return decodeDstOp(OPW512, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000451}
452
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000453MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
Nikolay Haustov161a1582016-02-25 16:09:14 +0000454 // For now all literal constants are supposed to be unsigned integer
455 // ToDo: deal with signed/unsigned 64-bit integer constants
456 // ToDo: deal with float/double constants
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000457 if (!HasLiteral) {
458 if (Bytes.size() < 4) {
459 return errOperand(0, "cannot read literal, inst bytes left " +
460 Twine(Bytes.size()));
461 }
462 HasLiteral = true;
463 Literal = eatBytes<uint32_t>(Bytes);
464 }
465 return MCOperand::createImm(Literal);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000466}
467
468MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000469 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000470
Artem Tamazov212a2512016-05-24 12:05:16 +0000471 assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
472 return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
473 (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
474 (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
475 // Cast prevents negative overflow.
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000476}
477
Matt Arsenault4bd72362016-12-10 00:39:12 +0000478static int64_t getInlineImmVal32(unsigned Imm) {
479 switch (Imm) {
480 case 240:
481 return FloatToBits(0.5f);
482 case 241:
483 return FloatToBits(-0.5f);
484 case 242:
485 return FloatToBits(1.0f);
486 case 243:
487 return FloatToBits(-1.0f);
488 case 244:
489 return FloatToBits(2.0f);
490 case 245:
491 return FloatToBits(-2.0f);
492 case 246:
493 return FloatToBits(4.0f);
494 case 247:
495 return FloatToBits(-4.0f);
496 case 248: // 1 / (2 * PI)
497 return 0x3e22f983;
498 default:
499 llvm_unreachable("invalid fp inline imm");
500 }
501}
502
503static int64_t getInlineImmVal64(unsigned Imm) {
504 switch (Imm) {
505 case 240:
506 return DoubleToBits(0.5);
507 case 241:
508 return DoubleToBits(-0.5);
509 case 242:
510 return DoubleToBits(1.0);
511 case 243:
512 return DoubleToBits(-1.0);
513 case 244:
514 return DoubleToBits(2.0);
515 case 245:
516 return DoubleToBits(-2.0);
517 case 246:
518 return DoubleToBits(4.0);
519 case 247:
520 return DoubleToBits(-4.0);
521 case 248: // 1 / (2 * PI)
522 return 0x3fc45f306dc9c882;
523 default:
524 llvm_unreachable("invalid fp inline imm");
525 }
526}
527
528static int64_t getInlineImmVal16(unsigned Imm) {
529 switch (Imm) {
530 case 240:
531 return 0x3800;
532 case 241:
533 return 0xB800;
534 case 242:
535 return 0x3C00;
536 case 243:
537 return 0xBC00;
538 case 244:
539 return 0x4000;
540 case 245:
541 return 0xC000;
542 case 246:
543 return 0x4400;
544 case 247:
545 return 0xC400;
546 case 248: // 1 / (2 * PI)
547 return 0x3118;
548 default:
549 llvm_unreachable("invalid fp inline imm");
550 }
551}
552
553MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000554 assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
555 && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000556
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000557 // ToDo: case 248: 1/(2*PI) - is allowed only on VI
Matt Arsenault4bd72362016-12-10 00:39:12 +0000558 switch (Width) {
559 case OPW32:
560 return MCOperand::createImm(getInlineImmVal32(Imm));
561 case OPW64:
562 return MCOperand::createImm(getInlineImmVal64(Imm));
563 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000564 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000565 return MCOperand::createImm(getInlineImmVal16(Imm));
566 default:
567 llvm_unreachable("implement me");
Nikolay Haustov161a1582016-02-25 16:09:14 +0000568 }
Nikolay Haustov161a1582016-02-25 16:09:14 +0000569}
570
Artem Tamazov212a2512016-05-24 12:05:16 +0000571unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000572 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000573
Artem Tamazov212a2512016-05-24 12:05:16 +0000574 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
575 switch (Width) {
576 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000577 case OPW32:
578 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000579 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000580 return VGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000581 case OPW64: return VReg_64RegClassID;
582 case OPW128: return VReg_128RegClassID;
583 }
584}
585
586unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
587 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000588
Artem Tamazov212a2512016-05-24 12:05:16 +0000589 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
590 switch (Width) {
591 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000592 case OPW32:
593 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000594 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000595 return SGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000596 case OPW64: return SGPR_64RegClassID;
597 case OPW128: return SGPR_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000598 case OPW256: return SGPR_256RegClassID;
599 case OPW512: return SGPR_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000600 }
601}
602
603unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
604 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000605
Artem Tamazov212a2512016-05-24 12:05:16 +0000606 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
607 switch (Width) {
608 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000609 case OPW32:
610 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000611 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000612 return TTMP_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000613 case OPW64: return TTMP_64RegClassID;
614 case OPW128: return TTMP_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000615 case OPW256: return TTMP_256RegClassID;
616 case OPW512: return TTMP_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000617 }
618}
619
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000620int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
621 using namespace AMDGPU::EncValues;
622
623 unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN;
624 unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX;
625
626 return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
627}
628
Artem Tamazov212a2512016-05-24 12:05:16 +0000629MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
630 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000631
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000632 assert(Val < 512); // enum9
633
Artem Tamazov212a2512016-05-24 12:05:16 +0000634 if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
635 return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
636 }
Artem Tamazovb49c3362016-05-26 15:52:16 +0000637 if (Val <= SGPR_MAX) {
638 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
Artem Tamazov212a2512016-05-24 12:05:16 +0000639 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
640 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000641
642 int TTmpIdx = getTTmpIdx(Val);
643 if (TTmpIdx >= 0) {
644 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
Artem Tamazov212a2512016-05-24 12:05:16 +0000645 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000646
Artem Tamazov212a2512016-05-24 12:05:16 +0000647 if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000648 return decodeIntImmed(Val);
649
Artem Tamazov212a2512016-05-24 12:05:16 +0000650 if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
Matt Arsenault4bd72362016-12-10 00:39:12 +0000651 return decodeFPImmed(Width, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000652
Artem Tamazov212a2512016-05-24 12:05:16 +0000653 if (Val == LITERAL_CONST)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000654 return decodeLiteralConstant();
655
Matt Arsenault4bd72362016-12-10 00:39:12 +0000656 switch (Width) {
657 case OPW32:
658 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000659 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000660 return decodeSpecialReg32(Val);
661 case OPW64:
662 return decodeSpecialReg64(Val);
663 default:
664 llvm_unreachable("unexpected immediate type");
665 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000666}
667
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000668MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
669 using namespace AMDGPU::EncValues;
670
671 assert(Val < 128);
672 assert(Width == OPW256 || Width == OPW512);
673
674 if (Val <= SGPR_MAX) {
675 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
676 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
677 }
678
679 int TTmpIdx = getTTmpIdx(Val);
680 if (TTmpIdx >= 0) {
681 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
682 }
683
684 llvm_unreachable("unknown dst register");
685}
686
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000687MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
688 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000689
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000690 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000691 case 102: return createRegOperand(FLAT_SCR_LO);
692 case 103: return createRegOperand(FLAT_SCR_HI);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000693 case 104: return createRegOperand(XNACK_MASK_LO);
694 case 105: return createRegOperand(XNACK_MASK_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000695 case 106: return createRegOperand(VCC_LO);
696 case 107: return createRegOperand(VCC_HI);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000697 case 108: assert(!isGFX9()); return createRegOperand(TBA_LO);
698 case 109: assert(!isGFX9()); return createRegOperand(TBA_HI);
699 case 110: assert(!isGFX9()); return createRegOperand(TMA_LO);
700 case 111: assert(!isGFX9()); return createRegOperand(TMA_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000701 case 124: return createRegOperand(M0);
702 case 126: return createRegOperand(EXEC_LO);
703 case 127: return createRegOperand(EXEC_HI);
Matt Arsenaulta3b3b482017-02-18 18:41:41 +0000704 case 235: return createRegOperand(SRC_SHARED_BASE);
705 case 236: return createRegOperand(SRC_SHARED_LIMIT);
706 case 237: return createRegOperand(SRC_PRIVATE_BASE);
707 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
708 // TODO: SRC_POPS_EXITING_WAVE_ID
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000709 // ToDo: no support for vccz register
710 case 251: break;
711 // ToDo: no support for execz register
712 case 252: break;
713 case 253: return createRegOperand(SCC);
714 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000715 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000716 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000717}
718
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000719MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
720 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000721
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000722 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000723 case 102: return createRegOperand(FLAT_SCR);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000724 case 104: return createRegOperand(XNACK_MASK);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000725 case 106: return createRegOperand(VCC);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000726 case 108: assert(!isGFX9()); return createRegOperand(TBA);
727 case 110: assert(!isGFX9()); return createRegOperand(TMA);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000728 case 126: return createRegOperand(EXEC);
729 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000730 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000731 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000732}
733
Sam Kolton549c89d2017-06-21 08:53:38 +0000734MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000735 const unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000736 using namespace AMDGPU::SDWA;
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000737 using namespace AMDGPU::EncValues;
Sam Kolton363f47a2017-05-26 15:52:00 +0000738
Sam Kolton549c89d2017-06-21 08:53:38 +0000739 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
Sam Koltona179d252017-06-27 15:02:23 +0000740 // XXX: static_cast<int> is needed to avoid stupid warning:
741 // compare with unsigned is always true
742 if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
Sam Kolton549c89d2017-06-21 08:53:38 +0000743 Val <= SDWA9EncValues::SRC_VGPR_MAX) {
744 return createRegOperand(getVgprClassId(Width),
745 Val - SDWA9EncValues::SRC_VGPR_MIN);
746 }
747 if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
748 Val <= SDWA9EncValues::SRC_SGPR_MAX) {
749 return createSRegOperand(getSgprClassId(Width),
750 Val - SDWA9EncValues::SRC_SGPR_MIN);
751 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000752 if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
753 Val <= SDWA9EncValues::SRC_TTMP_MAX) {
754 return createSRegOperand(getTtmpClassId(Width),
755 Val - SDWA9EncValues::SRC_TTMP_MIN);
756 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000757
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000758 const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
759
760 if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
761 return decodeIntImmed(SVal);
762
763 if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
764 return decodeFPImmed(Width, SVal);
765
766 return decodeSpecialReg32(SVal);
Sam Kolton549c89d2017-06-21 08:53:38 +0000767 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
768 return createRegOperand(getVgprClassId(Width), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000769 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000770 llvm_unreachable("unsupported target");
Sam Kolton363f47a2017-05-26 15:52:00 +0000771}
772
Sam Kolton549c89d2017-06-21 08:53:38 +0000773MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
774 return decodeSDWASrc(OPW16, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000775}
776
Sam Kolton549c89d2017-06-21 08:53:38 +0000777MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
778 return decodeSDWASrc(OPW32, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000779}
780
Sam Kolton549c89d2017-06-21 08:53:38 +0000781MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000782 using namespace AMDGPU::SDWA;
783
Sam Kolton549c89d2017-06-21 08:53:38 +0000784 assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
785 "SDWAVopcDst should be present only on GFX9");
Sam Kolton363f47a2017-05-26 15:52:00 +0000786 if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
787 Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000788
789 int TTmpIdx = getTTmpIdx(Val);
790 if (TTmpIdx >= 0) {
791 return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
792 } else if (Val > AMDGPU::EncValues::SGPR_MAX) {
Sam Kolton363f47a2017-05-26 15:52:00 +0000793 return decodeSpecialReg64(Val);
794 } else {
795 return createSRegOperand(getSgprClassId(OPW64), Val);
796 }
797 } else {
798 return createRegOperand(AMDGPU::VCC);
799 }
800}
801
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000802bool AMDGPUDisassembler::isVI() const {
803 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
804}
805
806bool AMDGPUDisassembler::isGFX9() const {
807 return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
808}
809
Sam Kolton3381d7a2016-10-06 13:46:08 +0000810//===----------------------------------------------------------------------===//
811// AMDGPUSymbolizer
812//===----------------------------------------------------------------------===//
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000813
Sam Kolton3381d7a2016-10-06 13:46:08 +0000814// Try to find symbol name for specified label
815bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
816 raw_ostream &/*cStream*/, int64_t Value,
817 uint64_t /*Address*/, bool IsBranch,
818 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000819 using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
820 using SectionSymbolsTy = std::vector<SymbolInfoTy>;
Sam Kolton3381d7a2016-10-06 13:46:08 +0000821
822 if (!IsBranch) {
823 return false;
824 }
825
826 auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
827 auto Result = std::find_if(Symbols->begin(), Symbols->end(),
828 [Value](const SymbolInfoTy& Val) {
829 return std::get<0>(Val) == static_cast<uint64_t>(Value)
830 && std::get<2>(Val) == ELF::STT_NOTYPE;
831 });
832 if (Result != Symbols->end()) {
833 auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
834 const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
835 Inst.addOperand(MCOperand::createExpr(Add));
836 return true;
837 }
838 return false;
839}
840
Matt Arsenault92b355b2016-11-15 19:34:37 +0000841void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
842 int64_t Value,
843 uint64_t Address) {
844 llvm_unreachable("unimplemented");
845}
846
Sam Kolton3381d7a2016-10-06 13:46:08 +0000847//===----------------------------------------------------------------------===//
848// Initialization
849//===----------------------------------------------------------------------===//
850
851static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
852 LLVMOpInfoCallback /*GetOpInfo*/,
853 LLVMSymbolLookupCallback /*SymbolLookUp*/,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000854 void *DisInfo,
Sam Kolton3381d7a2016-10-06 13:46:08 +0000855 MCContext *Ctx,
856 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
857 return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
858}
859
Tom Stellarde1818af2016-02-18 03:42:32 +0000860static MCDisassembler *createAMDGPUDisassembler(const Target &T,
861 const MCSubtargetInfo &STI,
862 MCContext &Ctx) {
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000863 return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
Tom Stellarde1818af2016-02-18 03:42:32 +0000864}
865
866extern "C" void LLVMInitializeAMDGPUDisassembler() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000867 TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
868 createAMDGPUDisassembler);
869 TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
870 createAMDGPUSymbolizer);
Tom Stellarde1818af2016-02-18 03:42:32 +0000871}