blob: 3697d5aec647c1a2f19dcd5977724aab7eeb3f26 [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
Tom Stellarde1818af2016-02-18 03:42:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//===----------------------------------------------------------------------===//
11//
12/// \file
13///
14/// This file contains definition for AMDGPU ISA disassembler
15//
16//===----------------------------------------------------------------------===//
17
18// ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000020#include "Disassembler/AMDGPUDisassembler.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000021#include "AMDGPU.h"
22#include "AMDGPURegisterInfo.h"
Artem Tamazov212a2512016-05-24 12:05:16 +000023#include "SIDefines.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000024#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000025#include "llvm-c/Disassembler.h"
26#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/ArrayRef.h"
28#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000029#include "llvm/BinaryFormat/ELF.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000030#include "llvm/MC/MCContext.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000031#include "llvm/MC/MCDisassembler/MCDisassembler.h"
32#include "llvm/MC/MCExpr.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000033#include "llvm/MC/MCFixedLenDisassembler.h"
34#include "llvm/MC/MCInst.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000035#include "llvm/MC/MCSubtargetInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000036#include "llvm/Support/Endian.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/MathExtras.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000039#include "llvm/Support/TargetRegistry.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000040#include "llvm/Support/raw_ostream.h"
41#include <algorithm>
42#include <cassert>
43#include <cstddef>
44#include <cstdint>
45#include <iterator>
46#include <tuple>
47#include <vector>
Tom Stellarde1818af2016-02-18 03:42:32 +000048
Tom Stellarde1818af2016-02-18 03:42:32 +000049using namespace llvm;
50
51#define DEBUG_TYPE "amdgpu-disassembler"
52
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000053using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
Tom Stellarde1818af2016-02-18 03:42:32 +000054
Nikolay Haustovac106ad2016-03-01 13:57:29 +000055inline static MCDisassembler::DecodeStatus
56addOperand(MCInst &Inst, const MCOperand& Opnd) {
57 Inst.addOperand(Opnd);
58 return Opnd.isValid() ?
59 MCDisassembler::Success :
60 MCDisassembler::SoftFail;
Tom Stellarde1818af2016-02-18 03:42:32 +000061}
62
Sam Kolton549c89d2017-06-21 08:53:38 +000063static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64 uint16_t NameIdx) {
65 int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66 if (OpIdx != -1) {
67 auto I = MI.begin();
68 std::advance(I, OpIdx);
69 MI.insert(I, Op);
70 }
71 return OpIdx;
72}
73
Sam Kolton3381d7a2016-10-06 13:46:08 +000074static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
75 uint64_t Addr, const void *Decoder) {
76 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
77
78 APInt SignedOffset(18, Imm * 4, true);
79 int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
80
81 if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
82 return MCDisassembler::Success;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +000083 return addOperand(Inst, MCOperand::createImm(Imm));
Sam Kolton3381d7a2016-10-06 13:46:08 +000084}
85
Sam Kolton363f47a2017-05-26 15:52:00 +000086#define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87static DecodeStatus StaticDecoderName(MCInst &Inst, \
88 unsigned Imm, \
89 uint64_t /*Addr*/, \
90 const void *Decoder) { \
Nikolay Haustovac106ad2016-03-01 13:57:29 +000091 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
Sam Kolton363f47a2017-05-26 15:52:00 +000092 return addOperand(Inst, DAsm->DecoderName(Imm)); \
Tom Stellarde1818af2016-02-18 03:42:32 +000093}
94
Sam Kolton363f47a2017-05-26 15:52:00 +000095#define DECODE_OPERAND_REG(RegClass) \
96DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
Tom Stellarde1818af2016-02-18 03:42:32 +000097
Sam Kolton363f47a2017-05-26 15:52:00 +000098DECODE_OPERAND_REG(VGPR_32)
99DECODE_OPERAND_REG(VS_32)
100DECODE_OPERAND_REG(VS_64)
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000101DECODE_OPERAND_REG(VS_128)
Nikolay Haustov161a1582016-02-25 16:09:14 +0000102
Sam Kolton363f47a2017-05-26 15:52:00 +0000103DECODE_OPERAND_REG(VReg_64)
104DECODE_OPERAND_REG(VReg_96)
105DECODE_OPERAND_REG(VReg_128)
Tom Stellarde1818af2016-02-18 03:42:32 +0000106
Sam Kolton363f47a2017-05-26 15:52:00 +0000107DECODE_OPERAND_REG(SReg_32)
108DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000109DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
Sam Kolton363f47a2017-05-26 15:52:00 +0000110DECODE_OPERAND_REG(SReg_64)
111DECODE_OPERAND_REG(SReg_64_XEXEC)
112DECODE_OPERAND_REG(SReg_128)
113DECODE_OPERAND_REG(SReg_256)
114DECODE_OPERAND_REG(SReg_512)
Tom Stellarde1818af2016-02-18 03:42:32 +0000115
Matt Arsenault4bd72362016-12-10 00:39:12 +0000116static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
117 unsigned Imm,
118 uint64_t Addr,
119 const void *Decoder) {
120 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
121 return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
122}
123
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000124static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
125 unsigned Imm,
126 uint64_t Addr,
127 const void *Decoder) {
128 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
129 return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
130}
131
Sam Kolton549c89d2017-06-21 08:53:38 +0000132#define DECODE_SDWA(DecName) \
133DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
Sam Kolton363f47a2017-05-26 15:52:00 +0000134
Sam Kolton549c89d2017-06-21 08:53:38 +0000135DECODE_SDWA(Src32)
136DECODE_SDWA(Src16)
137DECODE_SDWA(VopcDst)
Sam Kolton363f47a2017-05-26 15:52:00 +0000138
Tom Stellarde1818af2016-02-18 03:42:32 +0000139#include "AMDGPUGenDisassemblerTables.inc"
140
141//===----------------------------------------------------------------------===//
142//
143//===----------------------------------------------------------------------===//
144
Sam Kolton1048fb12016-03-31 14:15:04 +0000145template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
146 assert(Bytes.size() >= sizeof(T));
147 const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
148 Bytes = Bytes.slice(sizeof(T));
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000149 return Res;
150}
151
152DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153 MCInst &MI,
154 uint64_t Inst,
155 uint64_t Address) const {
156 assert(MI.getOpcode() == 0);
157 assert(MI.getNumOperands() == 0);
158 MCInst TmpInst;
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000159 HasLiteral = false;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000160 const auto SavedBytes = Bytes;
161 if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162 MI = TmpInst;
163 return MCDisassembler::Success;
164 }
165 Bytes = SavedBytes;
166 return MCDisassembler::Fail;
167}
168
Tom Stellarde1818af2016-02-18 03:42:32 +0000169DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000170 ArrayRef<uint8_t> Bytes_,
Nikolay Haustov161a1582016-02-25 16:09:14 +0000171 uint64_t Address,
Tom Stellarde1818af2016-02-18 03:42:32 +0000172 raw_ostream &WS,
173 raw_ostream &CS) const {
174 CommentStream = &CS;
Sam Kolton549c89d2017-06-21 08:53:38 +0000175 bool IsSDWA = false;
Tom Stellarde1818af2016-02-18 03:42:32 +0000176
177 // ToDo: AMDGPUDisassembler supports only VI ISA.
Matt Arsenaultd122abe2017-02-15 21:50:34 +0000178 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179 report_fatal_error("Disassembly not yet supported for subtarget");
Tom Stellarde1818af2016-02-18 03:42:32 +0000180
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000181 const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182 Bytes = Bytes_.slice(0, MaxInstBytesNum);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000183
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000184 DecodeStatus Res = MCDisassembler::Fail;
185 do {
Valery Pykhtin824e8042016-03-04 10:59:50 +0000186 // ToDo: better to switch encoding length using some bit predicate
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000187 // but it is unknown yet, so try all we can
Matt Arsenault37fefd62016-06-10 02:18:02 +0000188
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000189 // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190 // encodings
Sam Kolton1048fb12016-03-31 14:15:04 +0000191 if (Bytes.size() >= 8) {
192 const uint64_t QW = eatBytes<uint64_t>(Bytes);
193 Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
194 if (Res) break;
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000195
196 Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000197 if (Res) { IsSDWA = true; break; }
Sam Kolton363f47a2017-05-26 15:52:00 +0000198
199 Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000200 if (Res) { IsSDWA = true; break; }
Sam Kolton1048fb12016-03-31 14:15:04 +0000201 }
202
203 // Reinitialize Bytes as DPP64 could have eaten too much
204 Bytes = Bytes_.slice(0, MaxInstBytesNum);
205
206 // Try decode 32-bit instruction
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000207 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000208 const uint32_t DW = eatBytes<uint32_t>(Bytes);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000209 Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
210 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000211
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000212 Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
213 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000214
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000215 Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
216 if (Res) break;
217
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000218 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000219 const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000220 Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
221 if (Res) break;
222
223 Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000224 if (Res) break;
225
226 Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000227 } while (false);
228
Matt Arsenault678e1112017-04-10 17:58:06 +0000229 if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
230 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
231 MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
232 // Insert dummy unused src2_modifiers.
Sam Kolton549c89d2017-06-21 08:53:38 +0000233 insertNamedMCOperand(MI, MCOperand::createImm(0),
234 AMDGPU::OpName::src2_modifiers);
Matt Arsenault678e1112017-04-10 17:58:06 +0000235 }
236
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000237 if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
238 Res = convertMIMGInst(MI);
239 }
240
Sam Kolton549c89d2017-06-21 08:53:38 +0000241 if (Res && IsSDWA)
242 Res = convertSDWAInst(MI);
243
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000244 Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0;
245 return Res;
Tom Stellarde1818af2016-02-18 03:42:32 +0000246}
247
Sam Kolton549c89d2017-06-21 08:53:38 +0000248DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
249 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
250 if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
251 // VOPC - insert clamp
252 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
253 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
254 int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
255 if (SDst != -1) {
256 // VOPC - insert VCC register as sdst
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000257 insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
Sam Kolton549c89d2017-06-21 08:53:38 +0000258 AMDGPU::OpName::sdst);
259 } else {
260 // VOP1/2 - insert omod if present in instruction
261 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
262 }
263 }
264 return MCDisassembler::Success;
265}
266
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000267DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000268 int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
269 AMDGPU::OpName::vdst);
270
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000271 int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
272 AMDGPU::OpName::vdata);
273
274 int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
275 AMDGPU::OpName::dmask);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000276
277 assert(VDataIdx != -1);
278 assert(DMaskIdx != -1);
279
280 bool isAtomic = (VDstIdx != -1);
281
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000282 unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
283 if (DMask == 0)
284 return MCDisassembler::Success;
285
286 unsigned ChannelCount = countPopulation(DMask);
287 if (ChannelCount == 1)
288 return MCDisassembler::Success;
289
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000290 int NewOpcode = -1;
291
292 if (isAtomic) {
293 if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) {
294 NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), ChannelCount);
295 }
296 if (NewOpcode == -1) return MCDisassembler::Success;
297 } else {
298 NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), ChannelCount);
299 assert(NewOpcode != -1 && "could not find matching mimg channel instruction");
300 }
301
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000302 auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
303
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000304 // Get first subregister of VData
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000305 unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000306 unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
307 Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
308
309 // Widen the register to the correct number of enabled channels.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000310 auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
311 &MRI.getRegClass(RCID));
312 if (NewVdata == AMDGPU::NoRegister) {
313 // It's possible to encode this such that the low register + enabled
314 // components exceeds the register count.
315 return MCDisassembler::Success;
316 }
317
318 MI.setOpcode(NewOpcode);
319 // vaddr will be always appear as a single VGPR. This will look different than
320 // how it is usually emitted because the number of register components is not
321 // in the instruction encoding.
322 MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000323
324 if (isAtomic) {
325 // Atomic operations have an additional operand (a copy of data)
326 MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
327 }
328
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000329 return MCDisassembler::Success;
330}
331
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000332const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
333 return getContext().getRegisterInfo()->
334 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
Tom Stellarde1818af2016-02-18 03:42:32 +0000335}
336
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000337inline
338MCOperand AMDGPUDisassembler::errOperand(unsigned V,
339 const Twine& ErrMsg) const {
340 *CommentStream << "Error: " + ErrMsg;
341
342 // ToDo: add support for error operands to MCInst.h
343 // return MCOperand::createError(V);
344 return MCOperand();
Nikolay Haustov161a1582016-02-25 16:09:14 +0000345}
346
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000347inline
348MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000349 return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
Tom Stellarde1818af2016-02-18 03:42:32 +0000350}
351
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000352inline
353MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
354 unsigned Val) const {
355 const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
356 if (Val >= RegCl.getNumRegs())
357 return errOperand(Val, Twine(getRegClassName(RegClassID)) +
358 ": unknown register " + Twine(Val));
359 return createRegOperand(RegCl.getRegister(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000360}
361
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000362inline
363MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
364 unsigned Val) const {
Tom Stellarde1818af2016-02-18 03:42:32 +0000365 // ToDo: SI/CI have 104 SGPRs, VI - 102
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000366 // Valery: here we accepting as much as we can, let assembler sort it out
367 int shift = 0;
368 switch (SRegClassID) {
369 case AMDGPU::SGPR_32RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000370 case AMDGPU::TTMP_32RegClassID:
371 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000372 case AMDGPU::SGPR_64RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000373 case AMDGPU::TTMP_64RegClassID:
374 shift = 1;
375 break;
376 case AMDGPU::SGPR_128RegClassID:
377 case AMDGPU::TTMP_128RegClassID:
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000378 // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
379 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000380 case AMDGPU::SGPR_256RegClassID:
381 case AMDGPU::TTMP_256RegClassID:
382 // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000383 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000384 case AMDGPU::SGPR_512RegClassID:
385 case AMDGPU::TTMP_512RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000386 shift = 2;
387 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000388 // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
389 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000390 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +0000391 llvm_unreachable("unhandled register class");
Tom Stellarde1818af2016-02-18 03:42:32 +0000392 }
Matt Arsenault92b355b2016-11-15 19:34:37 +0000393
394 if (Val % (1 << shift)) {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000395 *CommentStream << "Warning: " << getRegClassName(SRegClassID)
396 << ": scalar reg isn't aligned " << Val;
Matt Arsenault92b355b2016-11-15 19:34:37 +0000397 }
398
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000399 return createRegOperand(SRegClassID, Val >> shift);
Tom Stellarde1818af2016-02-18 03:42:32 +0000400}
401
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000402MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000403 return decodeSrcOp(OPW32, Val);
Tom Stellarde1818af2016-02-18 03:42:32 +0000404}
405
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000406MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000407 return decodeSrcOp(OPW64, Val);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000408}
409
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000410MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
411 return decodeSrcOp(OPW128, Val);
412}
413
Matt Arsenault4bd72362016-12-10 00:39:12 +0000414MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
415 return decodeSrcOp(OPW16, Val);
416}
417
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000418MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
419 return decodeSrcOp(OPWV216, Val);
420}
421
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000422MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000423 // Some instructions have operand restrictions beyond what the encoding
424 // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
425 // high bit.
426 Val &= 255;
427
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000428 return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
429}
430
431MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
432 return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
433}
434
435MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
436 return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
437}
438
439MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
440 return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
441}
442
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000443MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
444 // table-gen generated disassembler doesn't care about operand types
445 // leaving only registry class so SSrc_32 operand turns into SReg_32
446 // and therefore we accept immediates and literals here as well
Artem Tamazov212a2512016-05-24 12:05:16 +0000447 return decodeSrcOp(OPW32, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000448}
449
Matt Arsenault640c44b2016-11-29 19:39:53 +0000450MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
451 unsigned Val) const {
452 // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
Artem Tamazov38e496b2016-04-29 17:04:50 +0000453 return decodeOperand_SReg_32(Val);
454}
455
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000456MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
457 unsigned Val) const {
458 // SReg_32_XM0 is SReg_32 without EXEC_HI
459 return decodeOperand_SReg_32(Val);
460}
461
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000462MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
Matt Arsenault640c44b2016-11-29 19:39:53 +0000463 return decodeSrcOp(OPW64, Val);
464}
465
466MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000467 return decodeSrcOp(OPW64, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000468}
469
470MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000471 return decodeSrcOp(OPW128, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000472}
473
474MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000475 return decodeDstOp(OPW256, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000476}
477
478MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000479 return decodeDstOp(OPW512, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000480}
481
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000482MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
Nikolay Haustov161a1582016-02-25 16:09:14 +0000483 // For now all literal constants are supposed to be unsigned integer
484 // ToDo: deal with signed/unsigned 64-bit integer constants
485 // ToDo: deal with float/double constants
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000486 if (!HasLiteral) {
487 if (Bytes.size() < 4) {
488 return errOperand(0, "cannot read literal, inst bytes left " +
489 Twine(Bytes.size()));
490 }
491 HasLiteral = true;
492 Literal = eatBytes<uint32_t>(Bytes);
493 }
494 return MCOperand::createImm(Literal);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000495}
496
497MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000498 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000499
Artem Tamazov212a2512016-05-24 12:05:16 +0000500 assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
501 return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
502 (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
503 (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
504 // Cast prevents negative overflow.
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000505}
506
Matt Arsenault4bd72362016-12-10 00:39:12 +0000507static int64_t getInlineImmVal32(unsigned Imm) {
508 switch (Imm) {
509 case 240:
510 return FloatToBits(0.5f);
511 case 241:
512 return FloatToBits(-0.5f);
513 case 242:
514 return FloatToBits(1.0f);
515 case 243:
516 return FloatToBits(-1.0f);
517 case 244:
518 return FloatToBits(2.0f);
519 case 245:
520 return FloatToBits(-2.0f);
521 case 246:
522 return FloatToBits(4.0f);
523 case 247:
524 return FloatToBits(-4.0f);
525 case 248: // 1 / (2 * PI)
526 return 0x3e22f983;
527 default:
528 llvm_unreachable("invalid fp inline imm");
529 }
530}
531
532static int64_t getInlineImmVal64(unsigned Imm) {
533 switch (Imm) {
534 case 240:
535 return DoubleToBits(0.5);
536 case 241:
537 return DoubleToBits(-0.5);
538 case 242:
539 return DoubleToBits(1.0);
540 case 243:
541 return DoubleToBits(-1.0);
542 case 244:
543 return DoubleToBits(2.0);
544 case 245:
545 return DoubleToBits(-2.0);
546 case 246:
547 return DoubleToBits(4.0);
548 case 247:
549 return DoubleToBits(-4.0);
550 case 248: // 1 / (2 * PI)
551 return 0x3fc45f306dc9c882;
552 default:
553 llvm_unreachable("invalid fp inline imm");
554 }
555}
556
557static int64_t getInlineImmVal16(unsigned Imm) {
558 switch (Imm) {
559 case 240:
560 return 0x3800;
561 case 241:
562 return 0xB800;
563 case 242:
564 return 0x3C00;
565 case 243:
566 return 0xBC00;
567 case 244:
568 return 0x4000;
569 case 245:
570 return 0xC000;
571 case 246:
572 return 0x4400;
573 case 247:
574 return 0xC400;
575 case 248: // 1 / (2 * PI)
576 return 0x3118;
577 default:
578 llvm_unreachable("invalid fp inline imm");
579 }
580}
581
582MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000583 assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
584 && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000585
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000586 // ToDo: case 248: 1/(2*PI) - is allowed only on VI
Matt Arsenault4bd72362016-12-10 00:39:12 +0000587 switch (Width) {
588 case OPW32:
589 return MCOperand::createImm(getInlineImmVal32(Imm));
590 case OPW64:
591 return MCOperand::createImm(getInlineImmVal64(Imm));
592 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000593 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000594 return MCOperand::createImm(getInlineImmVal16(Imm));
595 default:
596 llvm_unreachable("implement me");
Nikolay Haustov161a1582016-02-25 16:09:14 +0000597 }
Nikolay Haustov161a1582016-02-25 16:09:14 +0000598}
599
Artem Tamazov212a2512016-05-24 12:05:16 +0000600unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000601 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000602
Artem Tamazov212a2512016-05-24 12:05:16 +0000603 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
604 switch (Width) {
605 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000606 case OPW32:
607 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000608 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000609 return VGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000610 case OPW64: return VReg_64RegClassID;
611 case OPW128: return VReg_128RegClassID;
612 }
613}
614
615unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
616 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000617
Artem Tamazov212a2512016-05-24 12:05:16 +0000618 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
619 switch (Width) {
620 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000621 case OPW32:
622 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000623 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000624 return SGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000625 case OPW64: return SGPR_64RegClassID;
626 case OPW128: return SGPR_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000627 case OPW256: return SGPR_256RegClassID;
628 case OPW512: return SGPR_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000629 }
630}
631
632unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
633 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000634
Artem Tamazov212a2512016-05-24 12:05:16 +0000635 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
636 switch (Width) {
637 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000638 case OPW32:
639 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000640 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000641 return TTMP_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000642 case OPW64: return TTMP_64RegClassID;
643 case OPW128: return TTMP_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000644 case OPW256: return TTMP_256RegClassID;
645 case OPW512: return TTMP_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000646 }
647}
648
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000649int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
650 using namespace AMDGPU::EncValues;
651
652 unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN;
653 unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX;
654
655 return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
656}
657
Artem Tamazov212a2512016-05-24 12:05:16 +0000658MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
659 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000660
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000661 assert(Val < 512); // enum9
662
Artem Tamazov212a2512016-05-24 12:05:16 +0000663 if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
664 return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
665 }
Artem Tamazovb49c3362016-05-26 15:52:16 +0000666 if (Val <= SGPR_MAX) {
667 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
Artem Tamazov212a2512016-05-24 12:05:16 +0000668 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
669 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000670
671 int TTmpIdx = getTTmpIdx(Val);
672 if (TTmpIdx >= 0) {
673 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
Artem Tamazov212a2512016-05-24 12:05:16 +0000674 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000675
Artem Tamazov212a2512016-05-24 12:05:16 +0000676 if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000677 return decodeIntImmed(Val);
678
Artem Tamazov212a2512016-05-24 12:05:16 +0000679 if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
Matt Arsenault4bd72362016-12-10 00:39:12 +0000680 return decodeFPImmed(Width, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000681
Artem Tamazov212a2512016-05-24 12:05:16 +0000682 if (Val == LITERAL_CONST)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000683 return decodeLiteralConstant();
684
Matt Arsenault4bd72362016-12-10 00:39:12 +0000685 switch (Width) {
686 case OPW32:
687 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000688 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000689 return decodeSpecialReg32(Val);
690 case OPW64:
691 return decodeSpecialReg64(Val);
692 default:
693 llvm_unreachable("unexpected immediate type");
694 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000695}
696
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000697MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
698 using namespace AMDGPU::EncValues;
699
700 assert(Val < 128);
701 assert(Width == OPW256 || Width == OPW512);
702
703 if (Val <= SGPR_MAX) {
704 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
705 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
706 }
707
708 int TTmpIdx = getTTmpIdx(Val);
709 if (TTmpIdx >= 0) {
710 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
711 }
712
713 llvm_unreachable("unknown dst register");
714}
715
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000716MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
717 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000718
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000719 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000720 case 102: return createRegOperand(FLAT_SCR_LO);
721 case 103: return createRegOperand(FLAT_SCR_HI);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000722 case 104: return createRegOperand(XNACK_MASK_LO);
723 case 105: return createRegOperand(XNACK_MASK_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000724 case 106: return createRegOperand(VCC_LO);
725 case 107: return createRegOperand(VCC_HI);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000726 case 108: assert(!isGFX9()); return createRegOperand(TBA_LO);
727 case 109: assert(!isGFX9()); return createRegOperand(TBA_HI);
728 case 110: assert(!isGFX9()); return createRegOperand(TMA_LO);
729 case 111: assert(!isGFX9()); return createRegOperand(TMA_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000730 case 124: return createRegOperand(M0);
731 case 126: return createRegOperand(EXEC_LO);
732 case 127: return createRegOperand(EXEC_HI);
Matt Arsenaulta3b3b482017-02-18 18:41:41 +0000733 case 235: return createRegOperand(SRC_SHARED_BASE);
734 case 236: return createRegOperand(SRC_SHARED_LIMIT);
735 case 237: return createRegOperand(SRC_PRIVATE_BASE);
736 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
737 // TODO: SRC_POPS_EXITING_WAVE_ID
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000738 // ToDo: no support for vccz register
739 case 251: break;
740 // ToDo: no support for execz register
741 case 252: break;
742 case 253: return createRegOperand(SCC);
743 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000744 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000745 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000746}
747
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000748MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
749 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000750
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000751 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000752 case 102: return createRegOperand(FLAT_SCR);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000753 case 104: return createRegOperand(XNACK_MASK);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000754 case 106: return createRegOperand(VCC);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000755 case 108: assert(!isGFX9()); return createRegOperand(TBA);
756 case 110: assert(!isGFX9()); return createRegOperand(TMA);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000757 case 126: return createRegOperand(EXEC);
758 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000759 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000760 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000761}
762
Sam Kolton549c89d2017-06-21 08:53:38 +0000763MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000764 const unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000765 using namespace AMDGPU::SDWA;
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000766 using namespace AMDGPU::EncValues;
Sam Kolton363f47a2017-05-26 15:52:00 +0000767
Sam Kolton549c89d2017-06-21 08:53:38 +0000768 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
Sam Koltona179d252017-06-27 15:02:23 +0000769 // XXX: static_cast<int> is needed to avoid stupid warning:
770 // compare with unsigned is always true
771 if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
Sam Kolton549c89d2017-06-21 08:53:38 +0000772 Val <= SDWA9EncValues::SRC_VGPR_MAX) {
773 return createRegOperand(getVgprClassId(Width),
774 Val - SDWA9EncValues::SRC_VGPR_MIN);
775 }
776 if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
777 Val <= SDWA9EncValues::SRC_SGPR_MAX) {
778 return createSRegOperand(getSgprClassId(Width),
779 Val - SDWA9EncValues::SRC_SGPR_MIN);
780 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000781 if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
782 Val <= SDWA9EncValues::SRC_TTMP_MAX) {
783 return createSRegOperand(getTtmpClassId(Width),
784 Val - SDWA9EncValues::SRC_TTMP_MIN);
785 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000786
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000787 const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
788
789 if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
790 return decodeIntImmed(SVal);
791
792 if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
793 return decodeFPImmed(Width, SVal);
794
795 return decodeSpecialReg32(SVal);
Sam Kolton549c89d2017-06-21 08:53:38 +0000796 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
797 return createRegOperand(getVgprClassId(Width), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000798 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000799 llvm_unreachable("unsupported target");
Sam Kolton363f47a2017-05-26 15:52:00 +0000800}
801
Sam Kolton549c89d2017-06-21 08:53:38 +0000802MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
803 return decodeSDWASrc(OPW16, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000804}
805
Sam Kolton549c89d2017-06-21 08:53:38 +0000806MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
807 return decodeSDWASrc(OPW32, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000808}
809
Sam Kolton549c89d2017-06-21 08:53:38 +0000810MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000811 using namespace AMDGPU::SDWA;
812
Sam Kolton549c89d2017-06-21 08:53:38 +0000813 assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
814 "SDWAVopcDst should be present only on GFX9");
Sam Kolton363f47a2017-05-26 15:52:00 +0000815 if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
816 Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000817
818 int TTmpIdx = getTTmpIdx(Val);
819 if (TTmpIdx >= 0) {
820 return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
821 } else if (Val > AMDGPU::EncValues::SGPR_MAX) {
Sam Kolton363f47a2017-05-26 15:52:00 +0000822 return decodeSpecialReg64(Val);
823 } else {
824 return createSRegOperand(getSgprClassId(OPW64), Val);
825 }
826 } else {
827 return createRegOperand(AMDGPU::VCC);
828 }
829}
830
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000831bool AMDGPUDisassembler::isVI() const {
832 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
833}
834
835bool AMDGPUDisassembler::isGFX9() const {
836 return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
837}
838
Sam Kolton3381d7a2016-10-06 13:46:08 +0000839//===----------------------------------------------------------------------===//
840// AMDGPUSymbolizer
841//===----------------------------------------------------------------------===//
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000842
Sam Kolton3381d7a2016-10-06 13:46:08 +0000843// Try to find symbol name for specified label
844bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
845 raw_ostream &/*cStream*/, int64_t Value,
846 uint64_t /*Address*/, bool IsBranch,
847 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000848 using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
849 using SectionSymbolsTy = std::vector<SymbolInfoTy>;
Sam Kolton3381d7a2016-10-06 13:46:08 +0000850
851 if (!IsBranch) {
852 return false;
853 }
854
855 auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
856 auto Result = std::find_if(Symbols->begin(), Symbols->end(),
857 [Value](const SymbolInfoTy& Val) {
858 return std::get<0>(Val) == static_cast<uint64_t>(Value)
859 && std::get<2>(Val) == ELF::STT_NOTYPE;
860 });
861 if (Result != Symbols->end()) {
862 auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
863 const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
864 Inst.addOperand(MCOperand::createExpr(Add));
865 return true;
866 }
867 return false;
868}
869
Matt Arsenault92b355b2016-11-15 19:34:37 +0000870void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
871 int64_t Value,
872 uint64_t Address) {
873 llvm_unreachable("unimplemented");
874}
875
Sam Kolton3381d7a2016-10-06 13:46:08 +0000876//===----------------------------------------------------------------------===//
877// Initialization
878//===----------------------------------------------------------------------===//
879
880static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
881 LLVMOpInfoCallback /*GetOpInfo*/,
882 LLVMSymbolLookupCallback /*SymbolLookUp*/,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000883 void *DisInfo,
Sam Kolton3381d7a2016-10-06 13:46:08 +0000884 MCContext *Ctx,
885 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
886 return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
887}
888
Tom Stellarde1818af2016-02-18 03:42:32 +0000889static MCDisassembler *createAMDGPUDisassembler(const Target &T,
890 const MCSubtargetInfo &STI,
891 MCContext &Ctx) {
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000892 return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
Tom Stellarde1818af2016-02-18 03:42:32 +0000893}
894
895extern "C" void LLVMInitializeAMDGPUDisassembler() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000896 TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
897 createAMDGPUDisassembler);
898 TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
899 createAMDGPUSymbolizer);
Tom Stellarde1818af2016-02-18 03:42:32 +0000900}