blob: 672784a98733c50ac05c1d159ebee959b2c81e1c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// Custom DAG lowering for SI
Tom Stellard75aadc22012-12-11 21:25:42 +000012//
13//===----------------------------------------------------------------------===//
14
Sylvestre Ledrudf92dab2018-11-02 17:25:40 +000015#if defined(_MSC_VER) || defined(__MINGW32__)
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000016// Provide M_PI.
17#define _USE_MATH_DEFINES
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000018#endif
19
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "SIISelLowering.h"
Christian Konig99ee0f42013-03-07 09:04:14 +000021#include "AMDGPU.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000022#include "AMDGPUIntrinsicInfo.h"
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000023#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "AMDGPUTargetMachine.h"
Tom Stellard8485fa02016-12-07 02:42:15 +000025#include "SIDefines.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "SIInstrInfo.h"
27#include "SIMachineFunctionInfo.h"
28#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000029#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000030#include "Utils/AMDGPUBaseInfo.h"
31#include "llvm/ADT/APFloat.h"
32#include "llvm/ADT/APInt.h"
33#include "llvm/ADT/ArrayRef.h"
Alexey Samsonova253bf92014-08-27 19:36:53 +000034#include "llvm/ADT/BitVector.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000035#include "llvm/ADT/SmallVector.h"
Matt Arsenault71bcbd42017-08-11 20:42:08 +000036#include "llvm/ADT/Statistic.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000037#include "llvm/ADT/StringRef.h"
Matt Arsenault9a10cea2016-01-26 04:29:24 +000038#include "llvm/ADT/StringSwitch.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000039#include "llvm/ADT/Twine.h"
Wei Ding07e03712016-07-28 16:42:13 +000040#include "llvm/CodeGen/Analysis.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000041#include "llvm/CodeGen/CallingConvLower.h"
42#include "llvm/CodeGen/DAGCombine.h"
43#include "llvm/CodeGen/ISDOpcodes.h"
44#include "llvm/CodeGen/MachineBasicBlock.h"
45#include "llvm/CodeGen/MachineFrameInfo.h"
46#include "llvm/CodeGen/MachineFunction.h"
47#include "llvm/CodeGen/MachineInstr.h"
48#include "llvm/CodeGen/MachineInstrBuilder.h"
49#include "llvm/CodeGen/MachineMemOperand.h"
Matt Arsenault8623e8d2017-08-03 23:00:29 +000050#include "llvm/CodeGen/MachineModuleInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000051#include "llvm/CodeGen/MachineOperand.h"
52#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000053#include "llvm/CodeGen/SelectionDAG.h"
54#include "llvm/CodeGen/SelectionDAGNodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000055#include "llvm/CodeGen/TargetCallingConv.h"
56#include "llvm/CodeGen/TargetRegisterInfo.h"
Craig Topper2fa14362018-03-29 17:21:10 +000057#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000058#include "llvm/IR/Constants.h"
59#include "llvm/IR/DataLayout.h"
60#include "llvm/IR/DebugLoc.h"
61#include "llvm/IR/DerivedTypes.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000062#include "llvm/IR/DiagnosticInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000063#include "llvm/IR/Function.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000064#include "llvm/IR/GlobalValue.h"
65#include "llvm/IR/InstrTypes.h"
66#include "llvm/IR/Instruction.h"
67#include "llvm/IR/Instructions.h"
Matt Arsenault7dc01c92017-03-15 23:15:12 +000068#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000069#include "llvm/IR/Type.h"
70#include "llvm/Support/Casting.h"
71#include "llvm/Support/CodeGen.h"
72#include "llvm/Support/CommandLine.h"
73#include "llvm/Support/Compiler.h"
74#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000075#include "llvm/Support/KnownBits.h"
David Blaikie13e77db2018-03-23 23:58:25 +000076#include "llvm/Support/MachineValueType.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000077#include "llvm/Support/MathExtras.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000078#include "llvm/Target/TargetOptions.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000079#include <cassert>
80#include <cmath>
81#include <cstdint>
82#include <iterator>
83#include <tuple>
84#include <utility>
85#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000086
87using namespace llvm;
88
Matt Arsenault71bcbd42017-08-11 20:42:08 +000089#define DEBUG_TYPE "si-lower"
90
91STATISTIC(NumTailCalls, "Number of tail calls");
92
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000093static cl::opt<bool> EnableVGPRIndexMode(
94 "amdgpu-vgpr-index-mode",
95 cl::desc("Use GPR indexing mode instead of movrel for vector indexing"),
96 cl::init(false));
97
Matt Arsenault45b98182017-11-15 00:45:43 +000098static cl::opt<unsigned> AssumeFrameIndexHighZeroBits(
99 "amdgpu-frame-index-zero-bits",
100 cl::desc("High bits of frame index assumed to be zero"),
101 cl::init(5),
102 cl::ReallyHidden);
103
Tom Stellardf110f8f2016-04-14 16:27:03 +0000104static unsigned findFirstFreeSGPR(CCState &CCInfo) {
105 unsigned NumSGPRs = AMDGPU::SGPR_32RegClass.getNumRegs();
106 for (unsigned Reg = 0; Reg < NumSGPRs; ++Reg) {
107 if (!CCInfo.isAllocated(AMDGPU::SGPR0 + Reg)) {
108 return AMDGPU::SGPR0 + Reg;
109 }
110 }
111 llvm_unreachable("Cannot allocate sgpr");
112}
113
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000114SITargetLowering::SITargetLowering(const TargetMachine &TM,
Tom Stellard5bfbae52018-07-11 20:59:01 +0000115 const GCNSubtarget &STI)
Tom Stellardc5a154d2018-06-28 23:47:12 +0000116 : AMDGPUTargetLowering(TM, STI),
117 Subtarget(&STI) {
Tom Stellard1bd80722014-04-30 15:31:33 +0000118 addRegisterClass(MVT::i1, &AMDGPU::VReg_1RegClass);
Tom Stellard436780b2014-05-15 14:41:57 +0000119 addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000120
Marek Olsak79c05872016-11-25 17:37:09 +0000121 addRegisterClass(MVT::i32, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000122 addRegisterClass(MVT::f32, &AMDGPU::VGPR_32RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000123
Tom Stellard436780b2014-05-15 14:41:57 +0000124 addRegisterClass(MVT::f64, &AMDGPU::VReg_64RegClass);
125 addRegisterClass(MVT::v2i32, &AMDGPU::SReg_64RegClass);
126 addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000127
Matt Arsenault61001bb2015-11-25 19:58:34 +0000128 addRegisterClass(MVT::v2i64, &AMDGPU::SReg_128RegClass);
129 addRegisterClass(MVT::v2f64, &AMDGPU::SReg_128RegClass);
130
Tom Stellard436780b2014-05-15 14:41:57 +0000131 addRegisterClass(MVT::v4i32, &AMDGPU::SReg_128RegClass);
132 addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000133
Tom Stellardf0a21072014-11-18 20:39:39 +0000134 addRegisterClass(MVT::v8i32, &AMDGPU::SReg_256RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000135 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
136
Tom Stellardf0a21072014-11-18 20:39:39 +0000137 addRegisterClass(MVT::v16i32, &AMDGPU::SReg_512RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000138 addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000139
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000140 if (Subtarget->has16BitInsts()) {
Marek Olsak79c05872016-11-25 17:37:09 +0000141 addRegisterClass(MVT::i16, &AMDGPU::SReg_32_XM0RegClass);
142 addRegisterClass(MVT::f16, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellard115a6152016-11-10 16:02:37 +0000143
Matt Arsenault1349a042018-05-22 06:32:10 +0000144 // Unless there are also VOP3P operations, not operations are really legal.
Matt Arsenault7596f132017-02-27 20:52:10 +0000145 addRegisterClass(MVT::v2i16, &AMDGPU::SReg_32_XM0RegClass);
146 addRegisterClass(MVT::v2f16, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000147 addRegisterClass(MVT::v4i16, &AMDGPU::SReg_64RegClass);
148 addRegisterClass(MVT::v4f16, &AMDGPU::SReg_64RegClass);
Matt Arsenault7596f132017-02-27 20:52:10 +0000149 }
150
Tom Stellardc5a154d2018-06-28 23:47:12 +0000151 computeRegisterProperties(Subtarget->getRegisterInfo());
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
Tom Stellard35bb18c2013-08-26 15:06:04 +0000153 // We need to custom lower vector stores from local memory
Matt Arsenault71e66762016-05-21 02:27:49 +0000154 setOperationAction(ISD::LOAD, MVT::v2i32, Custom);
Tom Stellard35bb18c2013-08-26 15:06:04 +0000155 setOperationAction(ISD::LOAD, MVT::v4i32, Custom);
Tom Stellardaf775432013-10-23 00:44:32 +0000156 setOperationAction(ISD::LOAD, MVT::v8i32, Custom);
157 setOperationAction(ISD::LOAD, MVT::v16i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000158 setOperationAction(ISD::LOAD, MVT::i1, Custom);
Stanislav Mekhanoshin44451b32018-08-31 22:43:36 +0000159 setOperationAction(ISD::LOAD, MVT::v32i32, Custom);
Matt Arsenault2b957b52016-05-02 20:07:26 +0000160
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000161 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000162 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
163 setOperationAction(ISD::STORE, MVT::v8i32, Custom);
164 setOperationAction(ISD::STORE, MVT::v16i32, Custom);
165 setOperationAction(ISD::STORE, MVT::i1, Custom);
Stanislav Mekhanoshin44451b32018-08-31 22:43:36 +0000166 setOperationAction(ISD::STORE, MVT::v32i32, Custom);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000167
Jan Vesely06200bd2017-01-06 21:00:46 +0000168 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Expand);
169 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
170 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
171 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
172 setTruncStoreAction(MVT::v32i32, MVT::v32i16, Expand);
173 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Expand);
174 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Expand);
175 setTruncStoreAction(MVT::v8i32, MVT::v8i8, Expand);
176 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
177 setTruncStoreAction(MVT::v32i32, MVT::v32i8, Expand);
178
Matt Arsenault71e66762016-05-21 02:27:49 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
180 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000181
182 setOperationAction(ISD::SELECT, MVT::i1, Promote);
Tom Stellard0ec134f2014-02-04 17:18:40 +0000183 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Tom Stellardda99c6e2014-03-24 16:07:30 +0000184 setOperationAction(ISD::SELECT, MVT::f64, Promote);
185 AddPromotedToType(ISD::SELECT, MVT::f64, MVT::i64);
Tom Stellard81d871d2013-11-13 23:36:50 +0000186
Tom Stellard3ca1bfc2014-06-10 16:01:22 +0000187 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
188 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
189 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
190 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000191 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
Tom Stellard754f80f2013-04-05 23:31:51 +0000192
Tom Stellardd1efda82016-01-20 21:48:24 +0000193 setOperationAction(ISD::SETCC, MVT::i1, Promote);
Tom Stellard83747202013-07-18 21:43:53 +0000194 setOperationAction(ISD::SETCC, MVT::v2i1, Expand);
195 setOperationAction(ISD::SETCC, MVT::v4i1, Expand);
Matt Arsenault18f56be2016-12-22 16:27:11 +0000196 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Tom Stellard83747202013-07-18 21:43:53 +0000197
Matt Arsenault71e66762016-05-21 02:27:49 +0000198 setOperationAction(ISD::TRUNCATE, MVT::v2i32, Expand);
199 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Matt Arsenaulte306a322014-10-21 16:25:08 +0000200
Matt Arsenault4e466652014-04-16 01:41:30 +0000201 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i1, Custom);
202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i1, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
204 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000205 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
206 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000207 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::Other, Custom);
208
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000209 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f32, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000211 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v4f32, Custom);
Matt Arsenaultb3a80e52018-08-15 21:25:20 +0000212 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i16, Custom);
213 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f16, Custom);
Marek Olsak13e47412018-01-31 20:18:04 +0000214 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v2i16, Custom);
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000215 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v2f16, Custom);
216
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000217 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::v2f16, Custom);
218 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::v4f16, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000219 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000220
221 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Matt Arsenault4165efd2017-01-17 07:26:53 +0000222 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2i16, Custom);
223 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2f16, Custom);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000224 setOperationAction(ISD::INTRINSIC_VOID, MVT::v4f16, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000225
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000226 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000227 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000228 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
229 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
230 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
231 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000232
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000233 setOperationAction(ISD::UADDO, MVT::i32, Legal);
234 setOperationAction(ISD::USUBO, MVT::i32, Legal);
235
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000236 setOperationAction(ISD::ADDCARRY, MVT::i32, Legal);
237 setOperationAction(ISD::SUBCARRY, MVT::i32, Legal);
238
Matt Arsenaulte7191392018-08-08 16:58:33 +0000239 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
240 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
241 setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
242
Matt Arsenault84445dd2017-11-30 22:51:26 +0000243#if 0
244 setOperationAction(ISD::ADDCARRY, MVT::i64, Legal);
245 setOperationAction(ISD::SUBCARRY, MVT::i64, Legal);
246#endif
247
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000248 // We only support LOAD/STORE and vector manipulation ops for vectors
249 // with > 4 elements.
Matt Arsenault7596f132017-02-27 20:52:10 +0000250 for (MVT VT : {MVT::v8i32, MVT::v8f32, MVT::v16i32, MVT::v16f32,
Stanislav Mekhanoshin44451b32018-08-31 22:43:36 +0000251 MVT::v2i64, MVT::v2f64, MVT::v4i16, MVT::v4f16, MVT::v32i32 }) {
Tom Stellard967bf582014-02-13 23:34:15 +0000252 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000253 switch (Op) {
Tom Stellard967bf582014-02-13 23:34:15 +0000254 case ISD::LOAD:
255 case ISD::STORE:
256 case ISD::BUILD_VECTOR:
257 case ISD::BITCAST:
258 case ISD::EXTRACT_VECTOR_ELT:
259 case ISD::INSERT_VECTOR_ELT:
Tom Stellard967bf582014-02-13 23:34:15 +0000260 case ISD::INSERT_SUBVECTOR:
261 case ISD::EXTRACT_SUBVECTOR:
Matt Arsenault61001bb2015-11-25 19:58:34 +0000262 case ISD::SCALAR_TO_VECTOR:
Tom Stellard967bf582014-02-13 23:34:15 +0000263 break;
Tom Stellardc0503db2014-08-09 01:06:56 +0000264 case ISD::CONCAT_VECTORS:
265 setOperationAction(Op, VT, Custom);
266 break;
Tom Stellard967bf582014-02-13 23:34:15 +0000267 default:
Matt Arsenaultd504a742014-05-15 21:44:05 +0000268 setOperationAction(Op, VT, Expand);
Tom Stellard967bf582014-02-13 23:34:15 +0000269 break;
270 }
271 }
272 }
273
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000274 setOperationAction(ISD::FP_EXTEND, MVT::v4f32, Expand);
275
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000276 // TODO: For dynamic 64-bit vector inserts/extracts, should emit a pseudo that
277 // is expanded to avoid having two separate loops in case the index is a VGPR.
278
Matt Arsenault61001bb2015-11-25 19:58:34 +0000279 // Most operations are naturally 32-bit vector operations. We only support
280 // load and store of i64 vectors, so promote v2i64 vector operations to v4i32.
281 for (MVT Vec64 : { MVT::v2i64, MVT::v2f64 }) {
282 setOperationAction(ISD::BUILD_VECTOR, Vec64, Promote);
283 AddPromotedToType(ISD::BUILD_VECTOR, Vec64, MVT::v4i32);
284
285 setOperationAction(ISD::EXTRACT_VECTOR_ELT, Vec64, Promote);
286 AddPromotedToType(ISD::EXTRACT_VECTOR_ELT, Vec64, MVT::v4i32);
287
288 setOperationAction(ISD::INSERT_VECTOR_ELT, Vec64, Promote);
289 AddPromotedToType(ISD::INSERT_VECTOR_ELT, Vec64, MVT::v4i32);
290
291 setOperationAction(ISD::SCALAR_TO_VECTOR, Vec64, Promote);
292 AddPromotedToType(ISD::SCALAR_TO_VECTOR, Vec64, MVT::v4i32);
293 }
294
Matt Arsenault71e66762016-05-21 02:27:49 +0000295 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
296 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
297 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
298 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000299
Matt Arsenault67a98152018-05-16 11:47:30 +0000300 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f16, Custom);
301 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
302
Matt Arsenault3aef8092017-01-23 23:09:58 +0000303 // Avoid stack access for these.
304 // TODO: Generalize to more vector types.
305 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i16, Custom);
306 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f16, Custom);
Matt Arsenault67a98152018-05-16 11:47:30 +0000307 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
308 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f16, Custom);
309
Matt Arsenault3aef8092017-01-23 23:09:58 +0000310 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i16, Custom);
311 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f16, Custom);
Matt Arsenault9224c002018-06-05 19:52:46 +0000312 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i8, Custom);
313 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i8, Custom);
314 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i8, Custom);
315
316 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i8, Custom);
317 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i8, Custom);
318 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i8, Custom);
Matt Arsenault3aef8092017-01-23 23:09:58 +0000319
Matt Arsenault67a98152018-05-16 11:47:30 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i16, Custom);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f16, Custom);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
323 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f16, Custom);
324
Tom Stellard354a43c2016-04-01 18:27:37 +0000325 // BUFFER/FLAT_ATOMIC_CMP_SWAP on GCN GPUs needs input marshalling,
326 // and output demarshalling
327 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
328 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
329
330 // We can't return success/failure, only the old value,
331 // let LLVM add the comparison
332 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i32, Expand);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i64, Expand);
334
Tom Stellardc5a154d2018-06-28 23:47:12 +0000335 if (Subtarget->hasFlatAddressSpace()) {
Matt Arsenault99c14522016-04-25 19:27:24 +0000336 setOperationAction(ISD::ADDRSPACECAST, MVT::i32, Custom);
337 setOperationAction(ISD::ADDRSPACECAST, MVT::i64, Custom);
338 }
339
Matt Arsenault71e66762016-05-21 02:27:49 +0000340 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
341 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
342
343 // On SI this is s_memtime and s_memrealtime on VI.
344 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
Matt Arsenault3e025382017-04-24 17:49:13 +0000345 setOperationAction(ISD::TRAP, MVT::Other, Custom);
346 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000347
Tom Stellardc5a154d2018-06-28 23:47:12 +0000348 if (Subtarget->has16BitInsts()) {
349 setOperationAction(ISD::FLOG, MVT::f16, Custom);
Matt Arsenault7121bed2018-08-16 17:07:52 +0000350 setOperationAction(ISD::FEXP, MVT::f16, Custom);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000351 setOperationAction(ISD::FLOG10, MVT::f16, Custom);
352 }
353
354 // v_mad_f32 does not support denormals according to some sources.
355 if (!Subtarget->hasFP32Denormals())
356 setOperationAction(ISD::FMAD, MVT::f32, Legal);
357
358 if (!Subtarget->hasBFI()) {
359 // fcopysign can be done in a single instruction with BFI.
360 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
361 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
362 }
363
364 if (!Subtarget->hasBCNT(32))
365 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
366
367 if (!Subtarget->hasBCNT(64))
368 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
369
370 if (Subtarget->hasFFBH())
371 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Custom);
372
373 if (Subtarget->hasFFBL())
374 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Custom);
375
376 // We only really have 32-bit BFE instructions (and 16-bit on VI).
377 //
378 // On SI+ there are 64-bit BFEs, but they are scalar only and there isn't any
379 // effort to match them now. We want this to be false for i64 cases when the
380 // extraction isn't restricted to the upper or lower half. Ideally we would
381 // have some pass reduce 64-bit extracts to 32-bit if possible. Extracts that
382 // span the midpoint are probably relatively rare, so don't worry about them
383 // for now.
384 if (Subtarget->hasBFE())
385 setHasExtractBitsInsn(true);
386
Matt Arsenault687ec752018-10-22 16:27:27 +0000387 setOperationAction(ISD::FMINNUM, MVT::f32, Custom);
388 setOperationAction(ISD::FMAXNUM, MVT::f32, Custom);
389 setOperationAction(ISD::FMINNUM, MVT::f64, Custom);
390 setOperationAction(ISD::FMAXNUM, MVT::f64, Custom);
391
392
393 // These are really only legal for ieee_mode functions. We should be avoiding
394 // them for functions that don't have ieee_mode enabled, so just say they are
395 // legal.
396 setOperationAction(ISD::FMINNUM_IEEE, MVT::f32, Legal);
397 setOperationAction(ISD::FMAXNUM_IEEE, MVT::f32, Legal);
398 setOperationAction(ISD::FMINNUM_IEEE, MVT::f64, Legal);
399 setOperationAction(ISD::FMAXNUM_IEEE, MVT::f64, Legal);
400
Matt Arsenault71e66762016-05-21 02:27:49 +0000401
Tom Stellard5bfbae52018-07-11 20:59:01 +0000402 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000403 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
404 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
405 setOperationAction(ISD::FRINT, MVT::f64, Legal);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000406 } else {
407 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
408 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
409 setOperationAction(ISD::FRINT, MVT::f64, Custom);
410 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000411 }
412
413 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
414
415 setOperationAction(ISD::FSIN, MVT::f32, Custom);
416 setOperationAction(ISD::FCOS, MVT::f32, Custom);
417 setOperationAction(ISD::FDIV, MVT::f32, Custom);
418 setOperationAction(ISD::FDIV, MVT::f64, Custom);
419
Tom Stellard115a6152016-11-10 16:02:37 +0000420 if (Subtarget->has16BitInsts()) {
421 setOperationAction(ISD::Constant, MVT::i16, Legal);
422
423 setOperationAction(ISD::SMIN, MVT::i16, Legal);
424 setOperationAction(ISD::SMAX, MVT::i16, Legal);
425
426 setOperationAction(ISD::UMIN, MVT::i16, Legal);
427 setOperationAction(ISD::UMAX, MVT::i16, Legal);
428
Tom Stellard115a6152016-11-10 16:02:37 +0000429 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Promote);
430 AddPromotedToType(ISD::SIGN_EXTEND, MVT::i16, MVT::i32);
431
432 setOperationAction(ISD::ROTR, MVT::i16, Promote);
433 setOperationAction(ISD::ROTL, MVT::i16, Promote);
434
435 setOperationAction(ISD::SDIV, MVT::i16, Promote);
436 setOperationAction(ISD::UDIV, MVT::i16, Promote);
437 setOperationAction(ISD::SREM, MVT::i16, Promote);
438 setOperationAction(ISD::UREM, MVT::i16, Promote);
439
440 setOperationAction(ISD::BSWAP, MVT::i16, Promote);
441 setOperationAction(ISD::BITREVERSE, MVT::i16, Promote);
442
443 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
444 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Promote);
445 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
446 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Promote);
Jan Veselyb283ea02018-03-02 02:50:22 +0000447 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
Tom Stellard115a6152016-11-10 16:02:37 +0000448
449 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
450
451 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
452
453 setOperationAction(ISD::LOAD, MVT::i16, Custom);
454
455 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
456
Tom Stellard115a6152016-11-10 16:02:37 +0000457 setOperationAction(ISD::FP16_TO_FP, MVT::i16, Promote);
458 AddPromotedToType(ISD::FP16_TO_FP, MVT::i16, MVT::i32);
459 setOperationAction(ISD::FP_TO_FP16, MVT::i16, Promote);
460 AddPromotedToType(ISD::FP_TO_FP16, MVT::i16, MVT::i32);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000461
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000462 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
463 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
464 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
465 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000466
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000467 // F16 - Constant Actions.
Matt Arsenaulte96d0372016-12-08 20:14:46 +0000468 setOperationAction(ISD::ConstantFP, MVT::f16, Legal);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000469
470 // F16 - Load/Store Actions.
471 setOperationAction(ISD::LOAD, MVT::f16, Promote);
472 AddPromotedToType(ISD::LOAD, MVT::f16, MVT::i16);
473 setOperationAction(ISD::STORE, MVT::f16, Promote);
474 AddPromotedToType(ISD::STORE, MVT::f16, MVT::i16);
475
476 // F16 - VOP1 Actions.
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +0000477 setOperationAction(ISD::FP_ROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000478 setOperationAction(ISD::FCOS, MVT::f16, Promote);
479 setOperationAction(ISD::FSIN, MVT::f16, Promote);
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000480 setOperationAction(ISD::FP_TO_SINT, MVT::f16, Promote);
481 setOperationAction(ISD::FP_TO_UINT, MVT::f16, Promote);
482 setOperationAction(ISD::SINT_TO_FP, MVT::f16, Promote);
483 setOperationAction(ISD::UINT_TO_FP, MVT::f16, Promote);
Matt Arsenaultb5d23272017-03-24 20:04:18 +0000484 setOperationAction(ISD::FROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000485
486 // F16 - VOP2 Actions.
Konstantin Zhuravlyov662e01d2016-11-17 03:49:01 +0000487 setOperationAction(ISD::BR_CC, MVT::f16, Expand);
Konstantin Zhuravlyov2a87a422016-11-16 03:16:26 +0000488 setOperationAction(ISD::SELECT_CC, MVT::f16, Expand);
Matt Arsenault687ec752018-10-22 16:27:27 +0000489
Matt Arsenault4052a572016-12-22 03:05:41 +0000490 setOperationAction(ISD::FDIV, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000491
492 // F16 - VOP3 Actions.
493 setOperationAction(ISD::FMA, MVT::f16, Legal);
494 if (!Subtarget->hasFP16Denormals())
495 setOperationAction(ISD::FMAD, MVT::f16, Legal);
Tom Stellard115a6152016-11-10 16:02:37 +0000496
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000497 for (MVT VT : {MVT::v2i16, MVT::v2f16, MVT::v4i16, MVT::v4f16}) {
Matt Arsenault7596f132017-02-27 20:52:10 +0000498 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
499 switch (Op) {
500 case ISD::LOAD:
501 case ISD::STORE:
502 case ISD::BUILD_VECTOR:
503 case ISD::BITCAST:
504 case ISD::EXTRACT_VECTOR_ELT:
505 case ISD::INSERT_VECTOR_ELT:
506 case ISD::INSERT_SUBVECTOR:
507 case ISD::EXTRACT_SUBVECTOR:
508 case ISD::SCALAR_TO_VECTOR:
509 break;
510 case ISD::CONCAT_VECTORS:
511 setOperationAction(Op, VT, Custom);
512 break;
513 default:
514 setOperationAction(Op, VT, Expand);
515 break;
516 }
517 }
518 }
519
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000520 // XXX - Do these do anything? Vector constants turn into build_vector.
521 setOperationAction(ISD::Constant, MVT::v2i16, Legal);
522 setOperationAction(ISD::ConstantFP, MVT::v2f16, Legal);
523
Matt Arsenaultdfb88df2018-05-13 10:04:38 +0000524 setOperationAction(ISD::UNDEF, MVT::v2i16, Legal);
525 setOperationAction(ISD::UNDEF, MVT::v2f16, Legal);
526
Matt Arsenault7596f132017-02-27 20:52:10 +0000527 setOperationAction(ISD::STORE, MVT::v2i16, Promote);
528 AddPromotedToType(ISD::STORE, MVT::v2i16, MVT::i32);
529 setOperationAction(ISD::STORE, MVT::v2f16, Promote);
530 AddPromotedToType(ISD::STORE, MVT::v2f16, MVT::i32);
531
532 setOperationAction(ISD::LOAD, MVT::v2i16, Promote);
533 AddPromotedToType(ISD::LOAD, MVT::v2i16, MVT::i32);
534 setOperationAction(ISD::LOAD, MVT::v2f16, Promote);
535 AddPromotedToType(ISD::LOAD, MVT::v2f16, MVT::i32);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000536
537 setOperationAction(ISD::AND, MVT::v2i16, Promote);
538 AddPromotedToType(ISD::AND, MVT::v2i16, MVT::i32);
539 setOperationAction(ISD::OR, MVT::v2i16, Promote);
540 AddPromotedToType(ISD::OR, MVT::v2i16, MVT::i32);
541 setOperationAction(ISD::XOR, MVT::v2i16, Promote);
542 AddPromotedToType(ISD::XOR, MVT::v2i16, MVT::i32);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000543
Matt Arsenault1349a042018-05-22 06:32:10 +0000544 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
545 AddPromotedToType(ISD::LOAD, MVT::v4i16, MVT::v2i32);
546 setOperationAction(ISD::LOAD, MVT::v4f16, Promote);
547 AddPromotedToType(ISD::LOAD, MVT::v4f16, MVT::v2i32);
548
549 setOperationAction(ISD::STORE, MVT::v4i16, Promote);
550 AddPromotedToType(ISD::STORE, MVT::v4i16, MVT::v2i32);
551 setOperationAction(ISD::STORE, MVT::v4f16, Promote);
552 AddPromotedToType(ISD::STORE, MVT::v4f16, MVT::v2i32);
553
554 setOperationAction(ISD::ANY_EXTEND, MVT::v2i32, Expand);
555 setOperationAction(ISD::ZERO_EXTEND, MVT::v2i32, Expand);
556 setOperationAction(ISD::SIGN_EXTEND, MVT::v2i32, Expand);
557 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Expand);
558
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000559 setOperationAction(ISD::ANY_EXTEND, MVT::v4i32, Expand);
560 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i32, Expand);
561 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i32, Expand);
562
Matt Arsenault1349a042018-05-22 06:32:10 +0000563 if (!Subtarget->hasVOP3PInsts()) {
564 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i16, Custom);
565 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f16, Custom);
566 }
567
568 setOperationAction(ISD::FNEG, MVT::v2f16, Legal);
569 // This isn't really legal, but this avoids the legalizer unrolling it (and
570 // allows matching fneg (fabs x) patterns)
571 setOperationAction(ISD::FABS, MVT::v2f16, Legal);
Matt Arsenault687ec752018-10-22 16:27:27 +0000572
573 setOperationAction(ISD::FMAXNUM, MVT::f16, Custom);
574 setOperationAction(ISD::FMINNUM, MVT::f16, Custom);
575 setOperationAction(ISD::FMAXNUM_IEEE, MVT::f16, Legal);
576 setOperationAction(ISD::FMINNUM_IEEE, MVT::f16, Legal);
577
578 setOperationAction(ISD::FMINNUM_IEEE, MVT::v4f16, Custom);
579 setOperationAction(ISD::FMAXNUM_IEEE, MVT::v4f16, Custom);
580
581 setOperationAction(ISD::FMINNUM, MVT::v4f16, Expand);
582 setOperationAction(ISD::FMAXNUM, MVT::v4f16, Expand);
Matt Arsenault1349a042018-05-22 06:32:10 +0000583 }
584
585 if (Subtarget->hasVOP3PInsts()) {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000586 setOperationAction(ISD::ADD, MVT::v2i16, Legal);
587 setOperationAction(ISD::SUB, MVT::v2i16, Legal);
588 setOperationAction(ISD::MUL, MVT::v2i16, Legal);
589 setOperationAction(ISD::SHL, MVT::v2i16, Legal);
590 setOperationAction(ISD::SRL, MVT::v2i16, Legal);
591 setOperationAction(ISD::SRA, MVT::v2i16, Legal);
592 setOperationAction(ISD::SMIN, MVT::v2i16, Legal);
593 setOperationAction(ISD::UMIN, MVT::v2i16, Legal);
594 setOperationAction(ISD::SMAX, MVT::v2i16, Legal);
595 setOperationAction(ISD::UMAX, MVT::v2i16, Legal);
596
597 setOperationAction(ISD::FADD, MVT::v2f16, Legal);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000598 setOperationAction(ISD::FMUL, MVT::v2f16, Legal);
599 setOperationAction(ISD::FMA, MVT::v2f16, Legal);
Matt Arsenault687ec752018-10-22 16:27:27 +0000600
601 setOperationAction(ISD::FMINNUM_IEEE, MVT::v2f16, Legal);
602 setOperationAction(ISD::FMAXNUM_IEEE, MVT::v2f16, Legal);
603
Matt Arsenault540512c2018-04-26 19:21:37 +0000604 setOperationAction(ISD::FCANONICALIZE, MVT::v2f16, Legal);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000605
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000606 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i16, Custom);
607 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f16, Custom);
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000608
609 setOperationAction(ISD::SHL, MVT::v4i16, Custom);
610 setOperationAction(ISD::SRA, MVT::v4i16, Custom);
611 setOperationAction(ISD::SRL, MVT::v4i16, Custom);
612 setOperationAction(ISD::ADD, MVT::v4i16, Custom);
613 setOperationAction(ISD::SUB, MVT::v4i16, Custom);
614 setOperationAction(ISD::MUL, MVT::v4i16, Custom);
615
616 setOperationAction(ISD::SMIN, MVT::v4i16, Custom);
617 setOperationAction(ISD::SMAX, MVT::v4i16, Custom);
618 setOperationAction(ISD::UMIN, MVT::v4i16, Custom);
619 setOperationAction(ISD::UMAX, MVT::v4i16, Custom);
620
621 setOperationAction(ISD::FADD, MVT::v4f16, Custom);
622 setOperationAction(ISD::FMUL, MVT::v4f16, Custom);
Matt Arsenault687ec752018-10-22 16:27:27 +0000623
624 setOperationAction(ISD::FMAXNUM, MVT::v2f16, Custom);
625 setOperationAction(ISD::FMINNUM, MVT::v2f16, Custom);
626
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000627 setOperationAction(ISD::FMINNUM, MVT::v4f16, Custom);
628 setOperationAction(ISD::FMAXNUM, MVT::v4f16, Custom);
Matt Arsenault36cdcfa2018-08-02 13:43:42 +0000629 setOperationAction(ISD::FCANONICALIZE, MVT::v4f16, Custom);
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000630
Matt Arsenault7121bed2018-08-16 17:07:52 +0000631 setOperationAction(ISD::FEXP, MVT::v2f16, Custom);
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000632 setOperationAction(ISD::SELECT, MVT::v4i16, Custom);
633 setOperationAction(ISD::SELECT, MVT::v4f16, Custom);
Matt Arsenault1349a042018-05-22 06:32:10 +0000634 }
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000635
Matt Arsenault02dc7e12018-06-15 15:15:46 +0000636 setOperationAction(ISD::FNEG, MVT::v4f16, Custom);
637 setOperationAction(ISD::FABS, MVT::v4f16, Custom);
638
Matt Arsenault1349a042018-05-22 06:32:10 +0000639 if (Subtarget->has16BitInsts()) {
640 setOperationAction(ISD::SELECT, MVT::v2i16, Promote);
641 AddPromotedToType(ISD::SELECT, MVT::v2i16, MVT::i32);
642 setOperationAction(ISD::SELECT, MVT::v2f16, Promote);
643 AddPromotedToType(ISD::SELECT, MVT::v2f16, MVT::i32);
Matt Arsenault4a486232017-04-19 20:53:07 +0000644 } else {
Matt Arsenault1349a042018-05-22 06:32:10 +0000645 // Legalization hack.
Matt Arsenault4a486232017-04-19 20:53:07 +0000646 setOperationAction(ISD::SELECT, MVT::v2i16, Custom);
647 setOperationAction(ISD::SELECT, MVT::v2f16, Custom);
Matt Arsenaulte9524f12018-06-06 21:28:11 +0000648
649 setOperationAction(ISD::FNEG, MVT::v2f16, Custom);
650 setOperationAction(ISD::FABS, MVT::v2f16, Custom);
Matt Arsenault4a486232017-04-19 20:53:07 +0000651 }
652
653 for (MVT VT : { MVT::v4i16, MVT::v4f16, MVT::v2i8, MVT::v4i8, MVT::v8i8 }) {
654 setOperationAction(ISD::SELECT, VT, Custom);
Matt Arsenault7596f132017-02-27 20:52:10 +0000655 }
656
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000657 setTargetDAGCombine(ISD::ADD);
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +0000658 setTargetDAGCombine(ISD::ADDCARRY);
659 setTargetDAGCombine(ISD::SUB);
660 setTargetDAGCombine(ISD::SUBCARRY);
Matt Arsenault02cb0ff2014-09-29 14:59:34 +0000661 setTargetDAGCombine(ISD::FADD);
Matt Arsenault8675db12014-08-29 16:01:14 +0000662 setTargetDAGCombine(ISD::FSUB);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000663 setTargetDAGCombine(ISD::FMINNUM);
664 setTargetDAGCombine(ISD::FMAXNUM);
Matt Arsenault687ec752018-10-22 16:27:27 +0000665 setTargetDAGCombine(ISD::FMINNUM_IEEE);
666 setTargetDAGCombine(ISD::FMAXNUM_IEEE);
Farhana Aleenc370d7b2018-07-16 18:19:59 +0000667 setTargetDAGCombine(ISD::FMA);
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000668 setTargetDAGCombine(ISD::SMIN);
669 setTargetDAGCombine(ISD::SMAX);
670 setTargetDAGCombine(ISD::UMIN);
671 setTargetDAGCombine(ISD::UMAX);
Tom Stellard75aadc22012-12-11 21:25:42 +0000672 setTargetDAGCombine(ISD::SETCC);
Matt Arsenaultd0101a22015-01-06 23:00:46 +0000673 setTargetDAGCombine(ISD::AND);
Matt Arsenaultf2290332015-01-06 23:00:39 +0000674 setTargetDAGCombine(ISD::OR);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000675 setTargetDAGCombine(ISD::XOR);
Konstantin Zhuravlyovfda33ea2016-10-21 22:10:03 +0000676 setTargetDAGCombine(ISD::SINT_TO_FP);
Matt Arsenault364a6742014-06-11 17:50:44 +0000677 setTargetDAGCombine(ISD::UINT_TO_FP);
Matt Arsenault9cd90712016-04-14 01:42:16 +0000678 setTargetDAGCombine(ISD::FCANONICALIZE);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000679 setTargetDAGCombine(ISD::SCALAR_TO_VECTOR);
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000680 setTargetDAGCombine(ISD::ZERO_EXTEND);
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000681 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Matt Arsenault364a6742014-06-11 17:50:44 +0000682
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000683 // All memory operations. Some folding on the pointer operand is done to help
684 // matching the constant offsets in the addressing modes.
685 setTargetDAGCombine(ISD::LOAD);
686 setTargetDAGCombine(ISD::STORE);
687 setTargetDAGCombine(ISD::ATOMIC_LOAD);
688 setTargetDAGCombine(ISD::ATOMIC_STORE);
689 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP);
690 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
691 setTargetDAGCombine(ISD::ATOMIC_SWAP);
692 setTargetDAGCombine(ISD::ATOMIC_LOAD_ADD);
693 setTargetDAGCombine(ISD::ATOMIC_LOAD_SUB);
694 setTargetDAGCombine(ISD::ATOMIC_LOAD_AND);
695 setTargetDAGCombine(ISD::ATOMIC_LOAD_OR);
696 setTargetDAGCombine(ISD::ATOMIC_LOAD_XOR);
697 setTargetDAGCombine(ISD::ATOMIC_LOAD_NAND);
698 setTargetDAGCombine(ISD::ATOMIC_LOAD_MIN);
699 setTargetDAGCombine(ISD::ATOMIC_LOAD_MAX);
700 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMIN);
701 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMAX);
702
Christian Konigeecebd02013-03-26 14:04:02 +0000703 setSchedulingPreference(Sched::RegPressure);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000704
705 // SI at least has hardware support for floating point exceptions, but no way
706 // of using or handling them is implemented. They are also optional in OpenCL
707 // (Section 7.3)
708 setHasFloatingPointExceptions(Subtarget->hasFPExceptions());
Tom Stellard75aadc22012-12-11 21:25:42 +0000709}
710
Tom Stellard5bfbae52018-07-11 20:59:01 +0000711const GCNSubtarget *SITargetLowering::getSubtarget() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000712 return Subtarget;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000713}
714
Tom Stellard0125f2a2013-06-25 02:39:35 +0000715//===----------------------------------------------------------------------===//
716// TargetLowering queries
717//===----------------------------------------------------------------------===//
718
Tom Stellardb12f4de2018-05-22 19:37:55 +0000719// v_mad_mix* support a conversion from f16 to f32.
720//
721// There is only one special case when denormals are enabled we don't currently,
722// where this is OK to use.
723bool SITargetLowering::isFPExtFoldable(unsigned Opcode,
724 EVT DestVT, EVT SrcVT) const {
725 return ((Opcode == ISD::FMAD && Subtarget->hasMadMixInsts()) ||
726 (Opcode == ISD::FMA && Subtarget->hasFmaMixInsts())) &&
727 DestVT.getScalarType() == MVT::f32 && !Subtarget->hasFP32Denormals() &&
728 SrcVT.getScalarType() == MVT::f16;
729}
730
Zvi Rackover1b736822017-07-26 08:06:58 +0000731bool SITargetLowering::isShuffleMaskLegal(ArrayRef<int>, EVT) const {
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000732 // SI has some legal vector types, but no legal vector operations. Say no
733 // shuffles are legal in order to prefer scalarizing some vector operations.
734 return false;
735}
736
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000737MVT SITargetLowering::getRegisterTypeForCallingConv(LLVMContext &Context,
738 CallingConv::ID CC,
739 EVT VT) const {
Matt Arsenault9ced1e02018-07-31 19:05:14 +0000740 // TODO: Consider splitting all arguments into 32-bit pieces.
741 if (CC != CallingConv::AMDGPU_KERNEL && VT.isVector()) {
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000742 EVT ScalarVT = VT.getScalarType();
Matt Arsenault9ced1e02018-07-31 19:05:14 +0000743 unsigned Size = ScalarVT.getSizeInBits();
Matt Arsenaultfeedabf2018-07-31 19:29:04 +0000744 if (Size == 32)
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000745 return ScalarVT.getSimpleVT();
Matt Arsenault0395da72018-07-31 19:17:47 +0000746
Matt Arsenaultfeedabf2018-07-31 19:29:04 +0000747 if (Size == 64)
748 return MVT::i32;
749
Matt Arsenault57b59662018-09-10 11:49:23 +0000750 if (Size == 16 && Subtarget->has16BitInsts())
Matt Arsenault0395da72018-07-31 19:17:47 +0000751 return VT.isInteger() ? MVT::v2i16 : MVT::v2f16;
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000752 }
753
754 return TargetLowering::getRegisterTypeForCallingConv(Context, CC, VT);
755}
756
757unsigned SITargetLowering::getNumRegistersForCallingConv(LLVMContext &Context,
758 CallingConv::ID CC,
759 EVT VT) const {
Matt Arsenault9ced1e02018-07-31 19:05:14 +0000760 if (CC != CallingConv::AMDGPU_KERNEL && VT.isVector()) {
Matt Arsenault0395da72018-07-31 19:17:47 +0000761 unsigned NumElts = VT.getVectorNumElements();
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000762 EVT ScalarVT = VT.getScalarType();
Matt Arsenault9ced1e02018-07-31 19:05:14 +0000763 unsigned Size = ScalarVT.getSizeInBits();
Matt Arsenault0395da72018-07-31 19:17:47 +0000764
Matt Arsenaultfeedabf2018-07-31 19:29:04 +0000765 if (Size == 32)
Matt Arsenault0395da72018-07-31 19:17:47 +0000766 return NumElts;
767
Matt Arsenaultfeedabf2018-07-31 19:29:04 +0000768 if (Size == 64)
769 return 2 * NumElts;
770
Matt Arsenault57b59662018-09-10 11:49:23 +0000771 if (Size == 16 && Subtarget->has16BitInsts())
772 return (VT.getVectorNumElements() + 1) / 2;
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000773 }
774
775 return TargetLowering::getNumRegistersForCallingConv(Context, CC, VT);
776}
777
778unsigned SITargetLowering::getVectorTypeBreakdownForCallingConv(
779 LLVMContext &Context, CallingConv::ID CC,
780 EVT VT, EVT &IntermediateVT,
781 unsigned &NumIntermediates, MVT &RegisterVT) const {
Matt Arsenault9ced1e02018-07-31 19:05:14 +0000782 if (CC != CallingConv::AMDGPU_KERNEL && VT.isVector()) {
Matt Arsenault0395da72018-07-31 19:17:47 +0000783 unsigned NumElts = VT.getVectorNumElements();
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000784 EVT ScalarVT = VT.getScalarType();
Matt Arsenault9ced1e02018-07-31 19:05:14 +0000785 unsigned Size = ScalarVT.getSizeInBits();
Matt Arsenaultfeedabf2018-07-31 19:29:04 +0000786 if (Size == 32) {
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000787 RegisterVT = ScalarVT.getSimpleVT();
788 IntermediateVT = RegisterVT;
Matt Arsenault0395da72018-07-31 19:17:47 +0000789 NumIntermediates = NumElts;
790 return NumIntermediates;
791 }
792
Matt Arsenaultfeedabf2018-07-31 19:29:04 +0000793 if (Size == 64) {
794 RegisterVT = MVT::i32;
795 IntermediateVT = RegisterVT;
796 NumIntermediates = 2 * NumElts;
797 return NumIntermediates;
798 }
799
Matt Arsenault0395da72018-07-31 19:17:47 +0000800 // FIXME: We should fix the ABI to be the same on targets without 16-bit
801 // support, but unless we can properly handle 3-vectors, it will be still be
802 // inconsistent.
Matt Arsenault57b59662018-09-10 11:49:23 +0000803 if (Size == 16 && Subtarget->has16BitInsts()) {
Matt Arsenault0395da72018-07-31 19:17:47 +0000804 RegisterVT = VT.isInteger() ? MVT::v2i16 : MVT::v2f16;
805 IntermediateVT = RegisterVT;
Matt Arsenault57b59662018-09-10 11:49:23 +0000806 NumIntermediates = (NumElts + 1) / 2;
Matt Arsenault8f9dde92018-07-28 14:11:34 +0000807 return NumIntermediates;
808 }
809 }
810
811 return TargetLowering::getVectorTypeBreakdownForCallingConv(
812 Context, CC, VT, IntermediateVT, NumIntermediates, RegisterVT);
813}
814
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000815bool SITargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
816 const CallInst &CI,
Matt Arsenault7d7adf42017-12-14 22:34:10 +0000817 MachineFunction &MF,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000818 unsigned IntrID) const {
Nicolai Haehnle5d0d3032018-04-01 17:09:07 +0000819 if (const AMDGPU::RsrcIntrinsic *RsrcIntr =
Nicolai Haehnlee741d7e2018-06-21 13:36:33 +0000820 AMDGPU::lookupRsrcIntrinsic(IntrID)) {
Nicolai Haehnle5d0d3032018-04-01 17:09:07 +0000821 AttributeList Attr = Intrinsic::getAttributes(CI.getContext(),
822 (Intrinsic::ID)IntrID);
823 if (Attr.hasFnAttribute(Attribute::ReadNone))
824 return false;
825
826 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
827
828 if (RsrcIntr->IsImage) {
829 Info.ptrVal = MFI->getImagePSV(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000830 *MF.getSubtarget<GCNSubtarget>().getInstrInfo(),
Nicolai Haehnle5d0d3032018-04-01 17:09:07 +0000831 CI.getArgOperand(RsrcIntr->RsrcArg));
832 Info.align = 0;
833 } else {
834 Info.ptrVal = MFI->getBufferPSV(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000835 *MF.getSubtarget<GCNSubtarget>().getInstrInfo(),
Nicolai Haehnle5d0d3032018-04-01 17:09:07 +0000836 CI.getArgOperand(RsrcIntr->RsrcArg));
837 }
838
839 Info.flags = MachineMemOperand::MODereferenceable;
840 if (Attr.hasFnAttribute(Attribute::ReadOnly)) {
841 Info.opc = ISD::INTRINSIC_W_CHAIN;
842 Info.memVT = MVT::getVT(CI.getType());
843 Info.flags |= MachineMemOperand::MOLoad;
844 } else if (Attr.hasFnAttribute(Attribute::WriteOnly)) {
845 Info.opc = ISD::INTRINSIC_VOID;
846 Info.memVT = MVT::getVT(CI.getArgOperand(0)->getType());
847 Info.flags |= MachineMemOperand::MOStore;
848 } else {
849 // Atomic
850 Info.opc = ISD::INTRINSIC_W_CHAIN;
851 Info.memVT = MVT::getVT(CI.getType());
852 Info.flags = MachineMemOperand::MOLoad |
853 MachineMemOperand::MOStore |
854 MachineMemOperand::MODereferenceable;
855
856 // XXX - Should this be volatile without known ordering?
857 Info.flags |= MachineMemOperand::MOVolatile;
858 }
859 return true;
860 }
861
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000862 switch (IntrID) {
863 case Intrinsic::amdgcn_atomic_inc:
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000864 case Intrinsic::amdgcn_atomic_dec:
Daniil Fukalov6e1dc682018-01-26 11:09:38 +0000865 case Intrinsic::amdgcn_ds_fadd:
866 case Intrinsic::amdgcn_ds_fmin:
867 case Intrinsic::amdgcn_ds_fmax: {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000868 Info.opc = ISD::INTRINSIC_W_CHAIN;
869 Info.memVT = MVT::getVT(CI.getType());
870 Info.ptrVal = CI.getOperand(0);
871 Info.align = 0;
Matt Arsenault11171332017-12-14 21:39:51 +0000872 Info.flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
Matt Arsenault79f837c2017-03-30 22:21:40 +0000873
874 const ConstantInt *Vol = dyn_cast<ConstantInt>(CI.getOperand(4));
Matt Arsenault11171332017-12-14 21:39:51 +0000875 if (!Vol || !Vol->isZero())
876 Info.flags |= MachineMemOperand::MOVolatile;
877
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000878 return true;
Matt Arsenault79f837c2017-03-30 22:21:40 +0000879 }
Matt Arsenault905f3512017-12-29 17:18:14 +0000880
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000881 default:
882 return false;
883 }
884}
885
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000886bool SITargetLowering::getAddrModeArguments(IntrinsicInst *II,
887 SmallVectorImpl<Value*> &Ops,
888 Type *&AccessTy) const {
889 switch (II->getIntrinsicID()) {
890 case Intrinsic::amdgcn_atomic_inc:
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000891 case Intrinsic::amdgcn_atomic_dec:
Daniil Fukalov6e1dc682018-01-26 11:09:38 +0000892 case Intrinsic::amdgcn_ds_fadd:
893 case Intrinsic::amdgcn_ds_fmin:
894 case Intrinsic::amdgcn_ds_fmax: {
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000895 Value *Ptr = II->getArgOperand(0);
896 AccessTy = II->getType();
897 Ops.push_back(Ptr);
898 return true;
899 }
900 default:
901 return false;
902 }
Matt Arsenaulte306a322014-10-21 16:25:08 +0000903}
904
Tom Stellard70580f82015-07-20 14:28:41 +0000905bool SITargetLowering::isLegalFlatAddressingMode(const AddrMode &AM) const {
Matt Arsenaultd9b77842017-06-12 17:06:35 +0000906 if (!Subtarget->hasFlatInstOffsets()) {
907 // Flat instructions do not have offsets, and only have the register
908 // address.
909 return AM.BaseOffs == 0 && AM.Scale == 0;
910 }
911
912 // GFX9 added a 13-bit signed offset. When using regular flat instructions,
913 // the sign bit is ignored and is treated as a 12-bit unsigned offset.
914
915 // Just r + i
916 return isUInt<12>(AM.BaseOffs) && AM.Scale == 0;
Tom Stellard70580f82015-07-20 14:28:41 +0000917}
918
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000919bool SITargetLowering::isLegalGlobalAddressingMode(const AddrMode &AM) const {
920 if (Subtarget->hasFlatGlobalInsts())
921 return isInt<13>(AM.BaseOffs) && AM.Scale == 0;
922
923 if (!Subtarget->hasAddr64() || Subtarget->useFlatForGlobal()) {
924 // Assume the we will use FLAT for all global memory accesses
925 // on VI.
926 // FIXME: This assumption is currently wrong. On VI we still use
927 // MUBUF instructions for the r + i addressing mode. As currently
928 // implemented, the MUBUF instructions only work on buffer < 4GB.
929 // It may be possible to support > 4GB buffers with MUBUF instructions,
930 // by setting the stride value in the resource descriptor which would
931 // increase the size limit to (stride * 4GB). However, this is risky,
932 // because it has never been validated.
933 return isLegalFlatAddressingMode(AM);
934 }
935
936 return isLegalMUBUFAddressingMode(AM);
937}
938
Matt Arsenault711b3902015-08-07 20:18:34 +0000939bool SITargetLowering::isLegalMUBUFAddressingMode(const AddrMode &AM) const {
940 // MUBUF / MTBUF instructions have a 12-bit unsigned byte offset, and
941 // additionally can do r + r + i with addr64. 32-bit has more addressing
942 // mode options. Depending on the resource constant, it can also do
943 // (i64 r0) + (i32 r1) * (i14 i).
944 //
945 // Private arrays end up using a scratch buffer most of the time, so also
946 // assume those use MUBUF instructions. Scratch loads / stores are currently
947 // implemented as mubuf instructions with offen bit set, so slightly
948 // different than the normal addr64.
949 if (!isUInt<12>(AM.BaseOffs))
950 return false;
951
952 // FIXME: Since we can split immediate into soffset and immediate offset,
953 // would it make sense to allow any immediate?
954
955 switch (AM.Scale) {
956 case 0: // r + i or just i, depending on HasBaseReg.
957 return true;
958 case 1:
959 return true; // We have r + r or r + i.
960 case 2:
961 if (AM.HasBaseReg) {
962 // Reject 2 * r + r.
963 return false;
964 }
965
966 // Allow 2 * r as r + r
967 // Or 2 * r + i is allowed as r + r + i.
968 return true;
969 default: // Don't allow n * r
970 return false;
971 }
972}
973
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000974bool SITargetLowering::isLegalAddressingMode(const DataLayout &DL,
975 const AddrMode &AM, Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000976 unsigned AS, Instruction *I) const {
Matt Arsenault5015a892014-08-15 17:17:07 +0000977 // No global is ever allowed as a base.
978 if (AM.BaseGV)
979 return false;
980
Matt Arsenault0da63502018-08-31 05:49:54 +0000981 if (AS == AMDGPUAS::GLOBAL_ADDRESS)
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000982 return isLegalGlobalAddressingMode(AM);
Matt Arsenault5015a892014-08-15 17:17:07 +0000983
Matt Arsenault0da63502018-08-31 05:49:54 +0000984 if (AS == AMDGPUAS::CONSTANT_ADDRESS ||
985 AS == AMDGPUAS::CONSTANT_ADDRESS_32BIT) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000986 // If the offset isn't a multiple of 4, it probably isn't going to be
987 // correctly aligned.
Matt Arsenault3cc1e002016-08-13 01:43:51 +0000988 // FIXME: Can we get the real alignment here?
Matt Arsenault711b3902015-08-07 20:18:34 +0000989 if (AM.BaseOffs % 4 != 0)
990 return isLegalMUBUFAddressingMode(AM);
991
992 // There are no SMRD extloads, so if we have to do a small type access we
993 // will use a MUBUF load.
994 // FIXME?: We also need to do this if unaligned, but we don't know the
995 // alignment here.
Stanislav Mekhanoshin57d341c2018-05-15 22:07:51 +0000996 if (Ty->isSized() && DL.getTypeStoreSize(Ty) < 4)
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000997 return isLegalGlobalAddressingMode(AM);
Matt Arsenault711b3902015-08-07 20:18:34 +0000998
Tom Stellard5bfbae52018-07-11 20:59:01 +0000999 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +00001000 // SMRD instructions have an 8-bit, dword offset on SI.
1001 if (!isUInt<8>(AM.BaseOffs / 4))
1002 return false;
Tom Stellard5bfbae52018-07-11 20:59:01 +00001003 } else if (Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +00001004 // On CI+, this can also be a 32-bit literal constant offset. If it fits
1005 // in 8-bits, it can use a smaller encoding.
1006 if (!isUInt<32>(AM.BaseOffs / 4))
1007 return false;
Tom Stellard5bfbae52018-07-11 20:59:01 +00001008 } else if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +00001009 // On VI, these use the SMEM format and the offset is 20-bit in bytes.
1010 if (!isUInt<20>(AM.BaseOffs))
1011 return false;
1012 } else
1013 llvm_unreachable("unhandled generation");
1014
1015 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
1016 return true;
1017
1018 if (AM.Scale == 1 && AM.HasBaseReg)
1019 return true;
1020
1021 return false;
Matt Arsenault711b3902015-08-07 20:18:34 +00001022
Matt Arsenault0da63502018-08-31 05:49:54 +00001023 } else if (AS == AMDGPUAS::PRIVATE_ADDRESS) {
Matt Arsenault711b3902015-08-07 20:18:34 +00001024 return isLegalMUBUFAddressingMode(AM);
Matt Arsenault0da63502018-08-31 05:49:54 +00001025 } else if (AS == AMDGPUAS::LOCAL_ADDRESS ||
1026 AS == AMDGPUAS::REGION_ADDRESS) {
Matt Arsenault73e06fa2015-06-04 16:17:42 +00001027 // Basic, single offset DS instructions allow a 16-bit unsigned immediate
1028 // field.
1029 // XXX - If doing a 4-byte aligned 8-byte type access, we effectively have
1030 // an 8-bit dword offset but we don't know the alignment here.
1031 if (!isUInt<16>(AM.BaseOffs))
Matt Arsenault5015a892014-08-15 17:17:07 +00001032 return false;
Matt Arsenault73e06fa2015-06-04 16:17:42 +00001033
1034 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
1035 return true;
1036
1037 if (AM.Scale == 1 && AM.HasBaseReg)
1038 return true;
1039
Matt Arsenault5015a892014-08-15 17:17:07 +00001040 return false;
Matt Arsenault0da63502018-08-31 05:49:54 +00001041 } else if (AS == AMDGPUAS::FLAT_ADDRESS ||
1042 AS == AMDGPUAS::UNKNOWN_ADDRESS_SPACE) {
Matt Arsenault7d1b6c82016-04-29 06:25:10 +00001043 // For an unknown address space, this usually means that this is for some
1044 // reason being used for pure arithmetic, and not based on some addressing
1045 // computation. We don't have instructions that compute pointers with any
1046 // addressing modes, so treat them as having no offset like flat
1047 // instructions.
Tom Stellard70580f82015-07-20 14:28:41 +00001048 return isLegalFlatAddressingMode(AM);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00001049 } else {
Matt Arsenault73e06fa2015-06-04 16:17:42 +00001050 llvm_unreachable("unhandled address space");
1051 }
Matt Arsenault5015a892014-08-15 17:17:07 +00001052}
1053
Nirav Dave4dcad5d2017-07-10 20:25:54 +00001054bool SITargetLowering::canMergeStoresTo(unsigned AS, EVT MemVT,
1055 const SelectionDAG &DAG) const {
Matt Arsenault0da63502018-08-31 05:49:54 +00001056 if (AS == AMDGPUAS::GLOBAL_ADDRESS || AS == AMDGPUAS::FLAT_ADDRESS) {
Nirav Daved20066c2017-05-24 15:59:09 +00001057 return (MemVT.getSizeInBits() <= 4 * 32);
Matt Arsenault0da63502018-08-31 05:49:54 +00001058 } else if (AS == AMDGPUAS::PRIVATE_ADDRESS) {
Nirav Daved20066c2017-05-24 15:59:09 +00001059 unsigned MaxPrivateBits = 8 * getSubtarget()->getMaxPrivateElementSize();
1060 return (MemVT.getSizeInBits() <= MaxPrivateBits);
Matt Arsenault0da63502018-08-31 05:49:54 +00001061 } else if (AS == AMDGPUAS::LOCAL_ADDRESS) {
Nirav Daved20066c2017-05-24 15:59:09 +00001062 return (MemVT.getSizeInBits() <= 2 * 32);
1063 }
1064 return true;
1065}
1066
Matt Arsenaulte6986632015-01-14 01:35:22 +00001067bool SITargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001068 unsigned AddrSpace,
1069 unsigned Align,
1070 bool *IsFast) const {
Matt Arsenault1018c892014-04-24 17:08:26 +00001071 if (IsFast)
1072 *IsFast = false;
1073
Matt Arsenault1018c892014-04-24 17:08:26 +00001074 // TODO: I think v3i32 should allow unaligned accesses on CI with DS_READ_B96,
1075 // which isn't a simple VT.
Alina Sbirlea6f937b12016-08-04 16:38:44 +00001076 // Until MVT is extended to handle this, simply check for the size and
1077 // rely on the condition below: allow accesses if the size is a multiple of 4.
1078 if (VT == MVT::Other || (VT != MVT::Other && VT.getSizeInBits() > 1024 &&
1079 VT.getStoreSize() > 16)) {
Tom Stellard81d871d2013-11-13 23:36:50 +00001080 return false;
Alina Sbirlea6f937b12016-08-04 16:38:44 +00001081 }
Matt Arsenault1018c892014-04-24 17:08:26 +00001082
Matt Arsenault0da63502018-08-31 05:49:54 +00001083 if (AddrSpace == AMDGPUAS::LOCAL_ADDRESS ||
1084 AddrSpace == AMDGPUAS::REGION_ADDRESS) {
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001085 // ds_read/write_b64 require 8-byte alignment, but we can do a 4 byte
1086 // aligned, 8 byte access in a single operation using ds_read2/write2_b32
1087 // with adjacent offsets.
Sanjay Patelce74db92015-09-03 15:03:19 +00001088 bool AlignedBy4 = (Align % 4 == 0);
1089 if (IsFast)
1090 *IsFast = AlignedBy4;
Matt Arsenault7f681ac2016-07-01 23:03:44 +00001091
Sanjay Patelce74db92015-09-03 15:03:19 +00001092 return AlignedBy4;
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001093 }
Matt Arsenault1018c892014-04-24 17:08:26 +00001094
Tom Stellard64a9d082016-10-14 18:10:39 +00001095 // FIXME: We have to be conservative here and assume that flat operations
1096 // will access scratch. If we had access to the IR function, then we
1097 // could determine if any private memory was used in the function.
1098 if (!Subtarget->hasUnalignedScratchAccess() &&
Matt Arsenault0da63502018-08-31 05:49:54 +00001099 (AddrSpace == AMDGPUAS::PRIVATE_ADDRESS ||
1100 AddrSpace == AMDGPUAS::FLAT_ADDRESS)) {
Matt Arsenaultf4320112018-09-24 13:18:15 +00001101 bool AlignedBy4 = Align >= 4;
1102 if (IsFast)
1103 *IsFast = AlignedBy4;
1104
1105 return AlignedBy4;
Tom Stellard64a9d082016-10-14 18:10:39 +00001106 }
1107
Matt Arsenault7f681ac2016-07-01 23:03:44 +00001108 if (Subtarget->hasUnalignedBufferAccess()) {
1109 // If we have an uniform constant load, it still requires using a slow
1110 // buffer instruction if unaligned.
1111 if (IsFast) {
Matt Arsenault0da63502018-08-31 05:49:54 +00001112 *IsFast = (AddrSpace == AMDGPUAS::CONSTANT_ADDRESS ||
1113 AddrSpace == AMDGPUAS::CONSTANT_ADDRESS_32BIT) ?
Matt Arsenault7f681ac2016-07-01 23:03:44 +00001114 (Align % 4 == 0) : true;
1115 }
1116
1117 return true;
1118 }
1119
Tom Stellard33e64c62015-02-04 20:49:52 +00001120 // Smaller than dword value must be aligned.
Tom Stellard33e64c62015-02-04 20:49:52 +00001121 if (VT.bitsLT(MVT::i32))
1122 return false;
1123
Matt Arsenault1018c892014-04-24 17:08:26 +00001124 // 8.1.6 - For Dword or larger reads or writes, the two LSBs of the
1125 // byte-address are ignored, thus forcing Dword alignment.
Tom Stellarde812f2f2014-07-21 15:45:06 +00001126 // This applies to private, global, and constant memory.
Matt Arsenault1018c892014-04-24 17:08:26 +00001127 if (IsFast)
1128 *IsFast = true;
Tom Stellardc6b299c2015-02-02 18:02:28 +00001129
1130 return VT.bitsGT(MVT::i32) && Align % 4 == 0;
Tom Stellard0125f2a2013-06-25 02:39:35 +00001131}
1132
Matt Arsenault46645fa2014-07-28 17:49:26 +00001133EVT SITargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
1134 unsigned SrcAlign, bool IsMemset,
1135 bool ZeroMemset,
1136 bool MemcpyStrSrc,
1137 MachineFunction &MF) const {
1138 // FIXME: Should account for address space here.
1139
1140 // The default fallback uses the private pointer size as a guess for a type to
1141 // use. Make sure we switch these to 64-bit accesses.
1142
1143 if (Size >= 16 && DstAlign >= 4) // XXX: Should only do for global
1144 return MVT::v4i32;
1145
1146 if (Size >= 8 && DstAlign >= 4)
1147 return MVT::v2i32;
1148
1149 // Use the default.
1150 return MVT::Other;
1151}
1152
Matt Arsenault0da63502018-08-31 05:49:54 +00001153static bool isFlatGlobalAddrSpace(unsigned AS) {
1154 return AS == AMDGPUAS::GLOBAL_ADDRESS ||
1155 AS == AMDGPUAS::FLAT_ADDRESS ||
Matt Arsenault7f6dc592018-09-10 11:59:27 +00001156 AS == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +00001157}
1158
1159bool SITargetLowering::isNoopAddrSpaceCast(unsigned SrcAS,
1160 unsigned DestAS) const {
Matt Arsenault0da63502018-08-31 05:49:54 +00001161 return isFlatGlobalAddrSpace(SrcAS) && isFlatGlobalAddrSpace(DestAS);
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +00001162}
1163
Alexander Timofeev18009562016-12-08 17:28:47 +00001164bool SITargetLowering::isMemOpHasNoClobberedMemOperand(const SDNode *N) const {
1165 const MemSDNode *MemNode = cast<MemSDNode>(N);
1166 const Value *Ptr = MemNode->getMemOperand()->getValue();
Matt Arsenault0a0c8712018-03-27 18:39:45 +00001167 const Instruction *I = dyn_cast_or_null<Instruction>(Ptr);
Alexander Timofeev18009562016-12-08 17:28:47 +00001168 return I && I->getMetadata("amdgpu.noclobber");
1169}
1170
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +00001171bool SITargetLowering::isCheapAddrSpaceCast(unsigned SrcAS,
1172 unsigned DestAS) const {
1173 // Flat -> private/local is a simple truncate.
1174 // Flat -> global is no-op
Matt Arsenault0da63502018-08-31 05:49:54 +00001175 if (SrcAS == AMDGPUAS::FLAT_ADDRESS)
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +00001176 return true;
1177
1178 return isNoopAddrSpaceCast(SrcAS, DestAS);
1179}
1180
Tom Stellarda6f24c62015-12-15 20:55:55 +00001181bool SITargetLowering::isMemOpUniform(const SDNode *N) const {
1182 const MemSDNode *MemNode = cast<MemSDNode>(N);
Tom Stellarda6f24c62015-12-15 20:55:55 +00001183
Matt Arsenaultbcf7bec2018-02-09 16:57:48 +00001184 return AMDGPUInstrInfo::isUniformMMO(MemNode->getMemOperand());
Tom Stellarda6f24c62015-12-15 20:55:55 +00001185}
1186
Chandler Carruth9d010ff2014-07-03 00:23:43 +00001187TargetLoweringBase::LegalizeTypeAction
Craig Topper0b5f8162018-11-05 23:26:13 +00001188SITargetLowering::getPreferredVectorAction(MVT VT) const {
Chandler Carruth9d010ff2014-07-03 00:23:43 +00001189 if (VT.getVectorNumElements() != 1 && VT.getScalarType().bitsLE(MVT::i16))
1190 return TypeSplitVector;
1191
1192 return TargetLoweringBase::getPreferredVectorAction(VT);
Tom Stellardd86003e2013-08-14 23:25:00 +00001193}
Tom Stellard0125f2a2013-06-25 02:39:35 +00001194
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001195bool SITargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
1196 Type *Ty) const {
Matt Arsenault749035b2016-07-30 01:40:36 +00001197 // FIXME: Could be smarter if called for vector constants.
1198 return true;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001199}
1200
Tom Stellard2e045bb2016-01-20 00:13:22 +00001201bool SITargetLowering::isTypeDesirableForOp(unsigned Op, EVT VT) const {
Matt Arsenault7b00cf42016-12-09 17:57:43 +00001202 if (Subtarget->has16BitInsts() && VT == MVT::i16) {
1203 switch (Op) {
1204 case ISD::LOAD:
1205 case ISD::STORE:
Tom Stellard2e045bb2016-01-20 00:13:22 +00001206
Matt Arsenault7b00cf42016-12-09 17:57:43 +00001207 // These operations are done with 32-bit instructions anyway.
1208 case ISD::AND:
1209 case ISD::OR:
1210 case ISD::XOR:
1211 case ISD::SELECT:
1212 // TODO: Extensions?
1213 return true;
1214 default:
1215 return false;
1216 }
1217 }
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +00001218
Tom Stellard2e045bb2016-01-20 00:13:22 +00001219 // SimplifySetCC uses this function to determine whether or not it should
1220 // create setcc with i1 operands. We don't have instructions for i1 setcc.
1221 if (VT == MVT::i1 && Op == ISD::SETCC)
1222 return false;
1223
1224 return TargetLowering::isTypeDesirableForOp(Op, VT);
1225}
1226
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001227SDValue SITargetLowering::lowerKernArgParameterPtr(SelectionDAG &DAG,
1228 const SDLoc &SL,
1229 SDValue Chain,
1230 uint64_t Offset) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001231 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardec2e43c2014-09-22 15:35:29 +00001232 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001233 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1234
1235 const ArgDescriptor *InputPtrReg;
1236 const TargetRegisterClass *RC;
1237
1238 std::tie(InputPtrReg, RC)
1239 = Info->getPreloadedValue(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Tom Stellard94593ee2013-06-03 17:40:18 +00001240
Matt Arsenault86033ca2014-07-28 17:31:39 +00001241 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
Matt Arsenault0da63502018-08-31 05:49:54 +00001242 MVT PtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulta0269b62015-06-01 21:58:24 +00001243 SDValue BasePtr = DAG.getCopyFromReg(Chain, SL,
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001244 MRI.getLiveInVirtReg(InputPtrReg->getRegister()), PtrVT);
1245
Matt Arsenault2fb9ccf2018-05-29 17:42:38 +00001246 return DAG.getObjectPtrOffset(SL, BasePtr, Offset);
Jan Veselyfea814d2016-06-21 20:46:20 +00001247}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001248
Matt Arsenault9166ce82017-07-28 15:52:08 +00001249SDValue SITargetLowering::getImplicitArgPtr(SelectionDAG &DAG,
1250 const SDLoc &SL) const {
Matt Arsenault75e71922018-06-28 10:18:55 +00001251 uint64_t Offset = getImplicitParameterOffset(DAG.getMachineFunction(),
1252 FIRST_IMPLICIT);
Matt Arsenault9166ce82017-07-28 15:52:08 +00001253 return lowerKernArgParameterPtr(DAG, SL, DAG.getEntryNode(), Offset);
1254}
1255
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001256SDValue SITargetLowering::convertArgType(SelectionDAG &DAG, EVT VT, EVT MemVT,
1257 const SDLoc &SL, SDValue Val,
1258 bool Signed,
Matt Arsenault6dca5422017-01-09 18:52:39 +00001259 const ISD::InputArg *Arg) const {
Matt Arsenault6dca5422017-01-09 18:52:39 +00001260 if (Arg && (Arg->Flags.isSExt() || Arg->Flags.isZExt()) &&
1261 VT.bitsLT(MemVT)) {
1262 unsigned Opc = Arg->Flags.isZExt() ? ISD::AssertZext : ISD::AssertSext;
1263 Val = DAG.getNode(Opc, SL, MemVT, Val, DAG.getValueType(VT));
1264 }
1265
Tom Stellardbc6c5232016-10-17 16:21:45 +00001266 if (MemVT.isFloatingPoint())
Matt Arsenault6dca5422017-01-09 18:52:39 +00001267 Val = getFPExtOrFPTrunc(DAG, Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +00001268 else if (Signed)
Matt Arsenault6dca5422017-01-09 18:52:39 +00001269 Val = DAG.getSExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +00001270 else
Matt Arsenault6dca5422017-01-09 18:52:39 +00001271 Val = DAG.getZExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +00001272
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001273 return Val;
1274}
1275
1276SDValue SITargetLowering::lowerKernargMemParameter(
1277 SelectionDAG &DAG, EVT VT, EVT MemVT,
1278 const SDLoc &SL, SDValue Chain,
Matt Arsenault7b4826e2018-05-30 16:17:51 +00001279 uint64_t Offset, unsigned Align, bool Signed,
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001280 const ISD::InputArg *Arg) const {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001281 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
Matt Arsenault0da63502018-08-31 05:49:54 +00001282 PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001283 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
1284
Matt Arsenault90083d32018-06-07 09:54:49 +00001285 // Try to avoid using an extload by loading earlier than the argument address,
1286 // and extracting the relevant bits. The load should hopefully be merged with
1287 // the previous argument.
Matt Arsenault4bec7d42018-07-20 09:05:08 +00001288 if (MemVT.getStoreSize() < 4 && Align < 4) {
1289 // TODO: Handle align < 4 and size >= 4 (can happen with packed structs).
Matt Arsenault90083d32018-06-07 09:54:49 +00001290 int64_t AlignDownOffset = alignDown(Offset, 4);
1291 int64_t OffsetDiff = Offset - AlignDownOffset;
1292
1293 EVT IntVT = MemVT.changeTypeToInteger();
1294
1295 // TODO: If we passed in the base kernel offset we could have a better
1296 // alignment than 4, but we don't really need it.
1297 SDValue Ptr = lowerKernArgParameterPtr(DAG, SL, Chain, AlignDownOffset);
1298 SDValue Load = DAG.getLoad(MVT::i32, SL, Chain, Ptr, PtrInfo, 4,
1299 MachineMemOperand::MODereferenceable |
1300 MachineMemOperand::MOInvariant);
1301
1302 SDValue ShiftAmt = DAG.getConstant(OffsetDiff * 8, SL, MVT::i32);
1303 SDValue Extract = DAG.getNode(ISD::SRL, SL, MVT::i32, Load, ShiftAmt);
1304
1305 SDValue ArgVal = DAG.getNode(ISD::TRUNCATE, SL, IntVT, Extract);
1306 ArgVal = DAG.getNode(ISD::BITCAST, SL, MemVT, ArgVal);
1307 ArgVal = convertArgType(DAG, VT, MemVT, SL, ArgVal, Signed, Arg);
1308
1309
1310 return DAG.getMergeValues({ ArgVal, Load.getValue(1) }, SL);
1311 }
1312
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001313 SDValue Ptr = lowerKernArgParameterPtr(DAG, SL, Chain, Offset);
1314 SDValue Load = DAG.getLoad(MemVT, SL, Chain, Ptr, PtrInfo, Align,
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001315 MachineMemOperand::MODereferenceable |
1316 MachineMemOperand::MOInvariant);
1317
1318 SDValue Val = convertArgType(DAG, VT, MemVT, SL, Load, Signed, Arg);
Matt Arsenault6dca5422017-01-09 18:52:39 +00001319 return DAG.getMergeValues({ Val, Load.getValue(1) }, SL);
Tom Stellard94593ee2013-06-03 17:40:18 +00001320}
1321
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001322SDValue SITargetLowering::lowerStackParameter(SelectionDAG &DAG, CCValAssign &VA,
1323 const SDLoc &SL, SDValue Chain,
1324 const ISD::InputArg &Arg) const {
1325 MachineFunction &MF = DAG.getMachineFunction();
1326 MachineFrameInfo &MFI = MF.getFrameInfo();
1327
1328 if (Arg.Flags.isByVal()) {
1329 unsigned Size = Arg.Flags.getByValSize();
1330 int FrameIdx = MFI.CreateFixedObject(Size, VA.getLocMemOffset(), false);
1331 return DAG.getFrameIndex(FrameIdx, MVT::i32);
1332 }
1333
1334 unsigned ArgOffset = VA.getLocMemOffset();
1335 unsigned ArgSize = VA.getValVT().getStoreSize();
1336
1337 int FI = MFI.CreateFixedObject(ArgSize, ArgOffset, true);
1338
1339 // Create load nodes to retrieve arguments from the stack.
1340 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
1341 SDValue ArgValue;
1342
1343 // For NON_EXTLOAD, generic code in getLoad assert(ValVT == MemVT)
1344 ISD::LoadExtType ExtType = ISD::NON_EXTLOAD;
1345 MVT MemVT = VA.getValVT();
1346
1347 switch (VA.getLocInfo()) {
1348 default:
1349 break;
1350 case CCValAssign::BCvt:
1351 MemVT = VA.getLocVT();
1352 break;
1353 case CCValAssign::SExt:
1354 ExtType = ISD::SEXTLOAD;
1355 break;
1356 case CCValAssign::ZExt:
1357 ExtType = ISD::ZEXTLOAD;
1358 break;
1359 case CCValAssign::AExt:
1360 ExtType = ISD::EXTLOAD;
1361 break;
1362 }
1363
1364 ArgValue = DAG.getExtLoad(
1365 ExtType, SL, VA.getLocVT(), Chain, FIN,
1366 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
1367 MemVT);
1368 return ArgValue;
1369}
1370
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001371SDValue SITargetLowering::getPreloadedValue(SelectionDAG &DAG,
1372 const SIMachineFunctionInfo &MFI,
1373 EVT VT,
1374 AMDGPUFunctionArgInfo::PreloadedValue PVID) const {
1375 const ArgDescriptor *Reg;
1376 const TargetRegisterClass *RC;
1377
1378 std::tie(Reg, RC) = MFI.getPreloadedValue(PVID);
1379 return CreateLiveInRegister(DAG, RC, Reg->getRegister(), VT);
1380}
1381
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001382static void processShaderInputArgs(SmallVectorImpl<ISD::InputArg> &Splits,
1383 CallingConv::ID CallConv,
1384 ArrayRef<ISD::InputArg> Ins,
1385 BitVector &Skipped,
1386 FunctionType *FType,
1387 SIMachineFunctionInfo *Info) {
1388 for (unsigned I = 0, E = Ins.size(), PSInputNum = 0; I != E; ++I) {
Matt Arsenaultd362b6a2018-07-13 16:40:37 +00001389 const ISD::InputArg *Arg = &Ins[I];
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001390
Matt Arsenault55ab9212018-08-01 19:57:34 +00001391 assert((!Arg->VT.isVector() || Arg->VT.getScalarSizeInBits() == 16) &&
1392 "vector type argument should have been split");
Matt Arsenault9ced1e02018-07-31 19:05:14 +00001393
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001394 // First check if it's a PS input addr.
Matt Arsenaultd362b6a2018-07-13 16:40:37 +00001395 if (CallConv == CallingConv::AMDGPU_PS &&
1396 !Arg->Flags.isInReg() && !Arg->Flags.isByVal() && PSInputNum <= 15) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001397
Matt Arsenaultd362b6a2018-07-13 16:40:37 +00001398 bool SkipArg = !Arg->Used && !Info->isPSInputAllocated(PSInputNum);
1399
1400 // Inconveniently only the first part of the split is marked as isSplit,
1401 // so skip to the end. We only want to increment PSInputNum once for the
1402 // entire split argument.
1403 if (Arg->Flags.isSplit()) {
1404 while (!Arg->Flags.isSplitEnd()) {
1405 assert(!Arg->VT.isVector() &&
1406 "unexpected vector split in ps argument type");
1407 if (!SkipArg)
1408 Splits.push_back(*Arg);
1409 Arg = &Ins[++I];
1410 }
1411 }
1412
1413 if (SkipArg) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001414 // We can safely skip PS inputs.
Matt Arsenaultd362b6a2018-07-13 16:40:37 +00001415 Skipped.set(Arg->getOrigArgIndex());
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001416 ++PSInputNum;
1417 continue;
1418 }
1419
1420 Info->markPSInputAllocated(PSInputNum);
Matt Arsenaultd362b6a2018-07-13 16:40:37 +00001421 if (Arg->Used)
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001422 Info->markPSInputEnabled(PSInputNum);
1423
1424 ++PSInputNum;
1425 }
1426
Matt Arsenault9ced1e02018-07-31 19:05:14 +00001427 Splits.push_back(*Arg);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001428 }
1429}
1430
1431// Allocate special inputs passed in VGPRs.
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001432static void allocateSpecialEntryInputVGPRs(CCState &CCInfo,
1433 MachineFunction &MF,
1434 const SIRegisterInfo &TRI,
1435 SIMachineFunctionInfo &Info) {
1436 if (Info.hasWorkItemIDX()) {
1437 unsigned Reg = AMDGPU::VGPR0;
1438 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001439
1440 CCInfo.AllocateReg(Reg);
1441 Info.setWorkItemIDX(ArgDescriptor::createRegister(Reg));
1442 }
1443
1444 if (Info.hasWorkItemIDY()) {
1445 unsigned Reg = AMDGPU::VGPR1;
1446 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1447
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001448 CCInfo.AllocateReg(Reg);
1449 Info.setWorkItemIDY(ArgDescriptor::createRegister(Reg));
1450 }
1451
1452 if (Info.hasWorkItemIDZ()) {
1453 unsigned Reg = AMDGPU::VGPR2;
1454 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1455
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001456 CCInfo.AllocateReg(Reg);
1457 Info.setWorkItemIDZ(ArgDescriptor::createRegister(Reg));
1458 }
1459}
1460
1461// Try to allocate a VGPR at the end of the argument list, or if no argument
1462// VGPRs are left allocating a stack slot.
1463static ArgDescriptor allocateVGPR32Input(CCState &CCInfo) {
1464 ArrayRef<MCPhysReg> ArgVGPRs
1465 = makeArrayRef(AMDGPU::VGPR_32RegClass.begin(), 32);
1466 unsigned RegIdx = CCInfo.getFirstUnallocated(ArgVGPRs);
1467 if (RegIdx == ArgVGPRs.size()) {
1468 // Spill to stack required.
1469 int64_t Offset = CCInfo.AllocateStack(4, 4);
1470
1471 return ArgDescriptor::createStack(Offset);
1472 }
1473
1474 unsigned Reg = ArgVGPRs[RegIdx];
1475 Reg = CCInfo.AllocateReg(Reg);
1476 assert(Reg != AMDGPU::NoRegister);
1477
1478 MachineFunction &MF = CCInfo.getMachineFunction();
1479 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1480 return ArgDescriptor::createRegister(Reg);
1481}
1482
1483static ArgDescriptor allocateSGPR32InputImpl(CCState &CCInfo,
1484 const TargetRegisterClass *RC,
1485 unsigned NumArgRegs) {
1486 ArrayRef<MCPhysReg> ArgSGPRs = makeArrayRef(RC->begin(), 32);
1487 unsigned RegIdx = CCInfo.getFirstUnallocated(ArgSGPRs);
1488 if (RegIdx == ArgSGPRs.size())
1489 report_fatal_error("ran out of SGPRs for arguments");
1490
1491 unsigned Reg = ArgSGPRs[RegIdx];
1492 Reg = CCInfo.AllocateReg(Reg);
1493 assert(Reg != AMDGPU::NoRegister);
1494
1495 MachineFunction &MF = CCInfo.getMachineFunction();
1496 MF.addLiveIn(Reg, RC);
1497 return ArgDescriptor::createRegister(Reg);
1498}
1499
1500static ArgDescriptor allocateSGPR32Input(CCState &CCInfo) {
1501 return allocateSGPR32InputImpl(CCInfo, &AMDGPU::SGPR_32RegClass, 32);
1502}
1503
1504static ArgDescriptor allocateSGPR64Input(CCState &CCInfo) {
1505 return allocateSGPR32InputImpl(CCInfo, &AMDGPU::SGPR_64RegClass, 16);
1506}
1507
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001508static void allocateSpecialInputVGPRs(CCState &CCInfo,
1509 MachineFunction &MF,
1510 const SIRegisterInfo &TRI,
1511 SIMachineFunctionInfo &Info) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001512 if (Info.hasWorkItemIDX())
1513 Info.setWorkItemIDX(allocateVGPR32Input(CCInfo));
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001514
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001515 if (Info.hasWorkItemIDY())
1516 Info.setWorkItemIDY(allocateVGPR32Input(CCInfo));
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001517
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001518 if (Info.hasWorkItemIDZ())
1519 Info.setWorkItemIDZ(allocateVGPR32Input(CCInfo));
1520}
1521
1522static void allocateSpecialInputSGPRs(CCState &CCInfo,
1523 MachineFunction &MF,
1524 const SIRegisterInfo &TRI,
1525 SIMachineFunctionInfo &Info) {
1526 auto &ArgInfo = Info.getArgInfo();
1527
1528 // TODO: Unify handling with private memory pointers.
1529
1530 if (Info.hasDispatchPtr())
1531 ArgInfo.DispatchPtr = allocateSGPR64Input(CCInfo);
1532
1533 if (Info.hasQueuePtr())
1534 ArgInfo.QueuePtr = allocateSGPR64Input(CCInfo);
1535
1536 if (Info.hasKernargSegmentPtr())
1537 ArgInfo.KernargSegmentPtr = allocateSGPR64Input(CCInfo);
1538
1539 if (Info.hasDispatchID())
1540 ArgInfo.DispatchID = allocateSGPR64Input(CCInfo);
1541
1542 // flat_scratch_init is not applicable for non-kernel functions.
1543
1544 if (Info.hasWorkGroupIDX())
1545 ArgInfo.WorkGroupIDX = allocateSGPR32Input(CCInfo);
1546
1547 if (Info.hasWorkGroupIDY())
1548 ArgInfo.WorkGroupIDY = allocateSGPR32Input(CCInfo);
1549
1550 if (Info.hasWorkGroupIDZ())
1551 ArgInfo.WorkGroupIDZ = allocateSGPR32Input(CCInfo);
Matt Arsenault817c2532017-08-03 23:12:44 +00001552
1553 if (Info.hasImplicitArgPtr())
1554 ArgInfo.ImplicitArgPtr = allocateSGPR64Input(CCInfo);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001555}
1556
1557// Allocate special inputs passed in user SGPRs.
1558static void allocateHSAUserSGPRs(CCState &CCInfo,
1559 MachineFunction &MF,
1560 const SIRegisterInfo &TRI,
1561 SIMachineFunctionInfo &Info) {
Matt Arsenault10fc0622017-06-26 03:01:31 +00001562 if (Info.hasImplicitBufferPtr()) {
1563 unsigned ImplicitBufferPtrReg = Info.addImplicitBufferPtr(TRI);
1564 MF.addLiveIn(ImplicitBufferPtrReg, &AMDGPU::SGPR_64RegClass);
1565 CCInfo.AllocateReg(ImplicitBufferPtrReg);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001566 }
1567
1568 // FIXME: How should these inputs interact with inreg / custom SGPR inputs?
1569 if (Info.hasPrivateSegmentBuffer()) {
1570 unsigned PrivateSegmentBufferReg = Info.addPrivateSegmentBuffer(TRI);
1571 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SGPR_128RegClass);
1572 CCInfo.AllocateReg(PrivateSegmentBufferReg);
1573 }
1574
1575 if (Info.hasDispatchPtr()) {
1576 unsigned DispatchPtrReg = Info.addDispatchPtr(TRI);
1577 MF.addLiveIn(DispatchPtrReg, &AMDGPU::SGPR_64RegClass);
1578 CCInfo.AllocateReg(DispatchPtrReg);
1579 }
1580
1581 if (Info.hasQueuePtr()) {
1582 unsigned QueuePtrReg = Info.addQueuePtr(TRI);
1583 MF.addLiveIn(QueuePtrReg, &AMDGPU::SGPR_64RegClass);
1584 CCInfo.AllocateReg(QueuePtrReg);
1585 }
1586
1587 if (Info.hasKernargSegmentPtr()) {
1588 unsigned InputPtrReg = Info.addKernargSegmentPtr(TRI);
1589 MF.addLiveIn(InputPtrReg, &AMDGPU::SGPR_64RegClass);
1590 CCInfo.AllocateReg(InputPtrReg);
1591 }
1592
1593 if (Info.hasDispatchID()) {
1594 unsigned DispatchIDReg = Info.addDispatchID(TRI);
1595 MF.addLiveIn(DispatchIDReg, &AMDGPU::SGPR_64RegClass);
1596 CCInfo.AllocateReg(DispatchIDReg);
1597 }
1598
1599 if (Info.hasFlatScratchInit()) {
1600 unsigned FlatScratchInitReg = Info.addFlatScratchInit(TRI);
1601 MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SGPR_64RegClass);
1602 CCInfo.AllocateReg(FlatScratchInitReg);
1603 }
1604
1605 // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read
1606 // these from the dispatch pointer.
1607}
1608
1609// Allocate special input registers that are initialized per-wave.
1610static void allocateSystemSGPRs(CCState &CCInfo,
1611 MachineFunction &MF,
1612 SIMachineFunctionInfo &Info,
Marek Olsak584d2c02017-05-04 22:25:20 +00001613 CallingConv::ID CallConv,
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001614 bool IsShader) {
1615 if (Info.hasWorkGroupIDX()) {
1616 unsigned Reg = Info.addWorkGroupIDX();
1617 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1618 CCInfo.AllocateReg(Reg);
1619 }
1620
1621 if (Info.hasWorkGroupIDY()) {
1622 unsigned Reg = Info.addWorkGroupIDY();
1623 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1624 CCInfo.AllocateReg(Reg);
1625 }
1626
1627 if (Info.hasWorkGroupIDZ()) {
1628 unsigned Reg = Info.addWorkGroupIDZ();
1629 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1630 CCInfo.AllocateReg(Reg);
1631 }
1632
1633 if (Info.hasWorkGroupInfo()) {
1634 unsigned Reg = Info.addWorkGroupInfo();
1635 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1636 CCInfo.AllocateReg(Reg);
1637 }
1638
1639 if (Info.hasPrivateSegmentWaveByteOffset()) {
1640 // Scratch wave offset passed in system SGPR.
1641 unsigned PrivateSegmentWaveByteOffsetReg;
1642
1643 if (IsShader) {
Marek Olsak584d2c02017-05-04 22:25:20 +00001644 PrivateSegmentWaveByteOffsetReg =
1645 Info.getPrivateSegmentWaveByteOffsetSystemSGPR();
1646
1647 // This is true if the scratch wave byte offset doesn't have a fixed
1648 // location.
1649 if (PrivateSegmentWaveByteOffsetReg == AMDGPU::NoRegister) {
1650 PrivateSegmentWaveByteOffsetReg = findFirstFreeSGPR(CCInfo);
1651 Info.setPrivateSegmentWaveByteOffset(PrivateSegmentWaveByteOffsetReg);
1652 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001653 } else
1654 PrivateSegmentWaveByteOffsetReg = Info.addPrivateSegmentWaveByteOffset();
1655
1656 MF.addLiveIn(PrivateSegmentWaveByteOffsetReg, &AMDGPU::SGPR_32RegClass);
1657 CCInfo.AllocateReg(PrivateSegmentWaveByteOffsetReg);
1658 }
1659}
1660
1661static void reservePrivateMemoryRegs(const TargetMachine &TM,
1662 MachineFunction &MF,
1663 const SIRegisterInfo &TRI,
Matt Arsenault1cc47f82017-07-18 16:44:56 +00001664 SIMachineFunctionInfo &Info) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001665 // Now that we've figured out where the scratch register inputs are, see if
1666 // should reserve the arguments and use them directly.
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001667 MachineFrameInfo &MFI = MF.getFrameInfo();
1668 bool HasStackObjects = MFI.hasStackObjects();
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001669
1670 // Record that we know we have non-spill stack objects so we don't need to
1671 // check all stack objects later.
1672 if (HasStackObjects)
1673 Info.setHasNonSpillStackObjects(true);
1674
1675 // Everything live out of a block is spilled with fast regalloc, so it's
1676 // almost certain that spilling will be required.
1677 if (TM.getOptLevel() == CodeGenOpt::None)
1678 HasStackObjects = true;
1679
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001680 // For now assume stack access is needed in any callee functions, so we need
1681 // the scratch registers to pass in.
1682 bool RequiresStackAccess = HasStackObjects || MFI.hasCalls();
1683
Tom Stellard5bfbae52018-07-11 20:59:01 +00001684 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +00001685 if (ST.isAmdHsaOrMesa(MF.getFunction())) {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001686 if (RequiresStackAccess) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001687 // If we have stack objects, we unquestionably need the private buffer
1688 // resource. For the Code Object V2 ABI, this will be the first 4 user
1689 // SGPR inputs. We can reserve those and use them directly.
1690
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001691 unsigned PrivateSegmentBufferReg = Info.getPreloadedReg(
1692 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_BUFFER);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001693 Info.setScratchRSrcReg(PrivateSegmentBufferReg);
1694
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001695 if (MFI.hasCalls()) {
1696 // If we have calls, we need to keep the frame register in a register
1697 // that won't be clobbered by a call, so ensure it is copied somewhere.
1698
1699 // This is not a problem for the scratch wave offset, because the same
1700 // registers are reserved in all functions.
1701
1702 // FIXME: Nothing is really ensuring this is a call preserved register,
1703 // it's just selected from the end so it happens to be.
1704 unsigned ReservedOffsetReg
1705 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1706 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1707 } else {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001708 unsigned PrivateSegmentWaveByteOffsetReg = Info.getPreloadedReg(
1709 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001710 Info.setScratchWaveOffsetReg(PrivateSegmentWaveByteOffsetReg);
1711 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001712 } else {
1713 unsigned ReservedBufferReg
1714 = TRI.reservedPrivateSegmentBufferReg(MF);
1715 unsigned ReservedOffsetReg
1716 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1717
1718 // We tentatively reserve the last registers (skipping the last two
1719 // which may contain VCC). After register allocation, we'll replace
1720 // these with the ones immediately after those which were really
1721 // allocated. In the prologue copies will be inserted from the argument
1722 // to these reserved registers.
1723 Info.setScratchRSrcReg(ReservedBufferReg);
1724 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1725 }
1726 } else {
1727 unsigned ReservedBufferReg = TRI.reservedPrivateSegmentBufferReg(MF);
1728
1729 // Without HSA, relocations are used for the scratch pointer and the
1730 // buffer resource setup is always inserted in the prologue. Scratch wave
1731 // offset is still in an input SGPR.
1732 Info.setScratchRSrcReg(ReservedBufferReg);
1733
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001734 if (HasStackObjects && !MFI.hasCalls()) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001735 unsigned ScratchWaveOffsetReg = Info.getPreloadedReg(
1736 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001737 Info.setScratchWaveOffsetReg(ScratchWaveOffsetReg);
1738 } else {
1739 unsigned ReservedOffsetReg
1740 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1741 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1742 }
1743 }
1744}
1745
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001746bool SITargetLowering::supportSplitCSR(MachineFunction *MF) const {
1747 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1748 return !Info->isEntryFunction();
1749}
1750
1751void SITargetLowering::initializeSplitCSR(MachineBasicBlock *Entry) const {
1752
1753}
1754
1755void SITargetLowering::insertCopiesSplitCSR(
1756 MachineBasicBlock *Entry,
1757 const SmallVectorImpl<MachineBasicBlock *> &Exits) const {
1758 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
1759
1760 const MCPhysReg *IStart = TRI->getCalleeSavedRegsViaCopy(Entry->getParent());
1761 if (!IStart)
1762 return;
1763
1764 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
1765 MachineRegisterInfo *MRI = &Entry->getParent()->getRegInfo();
1766 MachineBasicBlock::iterator MBBI = Entry->begin();
1767 for (const MCPhysReg *I = IStart; *I; ++I) {
1768 const TargetRegisterClass *RC = nullptr;
1769 if (AMDGPU::SReg_64RegClass.contains(*I))
1770 RC = &AMDGPU::SGPR_64RegClass;
1771 else if (AMDGPU::SReg_32RegClass.contains(*I))
1772 RC = &AMDGPU::SGPR_32RegClass;
1773 else
1774 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
1775
1776 unsigned NewVR = MRI->createVirtualRegister(RC);
1777 // Create copy from CSR to a virtual register.
1778 Entry->addLiveIn(*I);
1779 BuildMI(*Entry, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), NewVR)
1780 .addReg(*I);
1781
1782 // Insert the copy-back instructions right before the terminator.
1783 for (auto *Exit : Exits)
1784 BuildMI(*Exit, Exit->getFirstTerminator(), DebugLoc(),
1785 TII->get(TargetOpcode::COPY), *I)
1786 .addReg(NewVR);
1787 }
1788}
1789
Christian Konig2c8f6d52013-03-07 09:03:52 +00001790SDValue SITargetLowering::LowerFormalArguments(
Eric Christopher7792e322015-01-30 23:24:40 +00001791 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001792 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
1793 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001794 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001795
1796 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenaultceafc552018-05-29 17:42:50 +00001797 const Function &Fn = MF.getFunction();
Matthias Braunf1caa282017-12-15 22:22:58 +00001798 FunctionType *FType = MF.getFunction().getFunctionType();
Christian Konig99ee0f42013-03-07 09:04:14 +00001799 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +00001800 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001801
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +00001802 if (Subtarget->isAmdHsaOS() && AMDGPU::isShader(CallConv)) {
Oliver Stannard7e7d9832016-02-02 13:52:43 +00001803 DiagnosticInfoUnsupported NoGraphicsHSA(
Matthias Braunf1caa282017-12-15 22:22:58 +00001804 Fn, "unsupported non-compute shaders with HSA", DL.getDebugLoc());
Matt Arsenaultd48da142015-11-02 23:23:02 +00001805 DAG.getContext()->diagnose(NoGraphicsHSA);
Diana Picus81bc3172016-05-26 15:24:55 +00001806 return DAG.getEntryNode();
Matt Arsenaultd48da142015-11-02 23:23:02 +00001807 }
1808
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001809 // Create stack objects that are used for emitting debugger prologue if
1810 // "amdgpu-debugger-emit-prologue" attribute was specified.
1811 if (ST.debuggerEmitPrologue())
1812 createDebuggerPrologueStackObjects(MF);
1813
Christian Konig2c8f6d52013-03-07 09:03:52 +00001814 SmallVector<ISD::InputArg, 16> Splits;
Christian Konig2c8f6d52013-03-07 09:03:52 +00001815 SmallVector<CCValAssign, 16> ArgLocs;
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001816 BitVector Skipped(Ins.size());
Eric Christopherb5217502014-08-06 18:45:26 +00001817 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1818 *DAG.getContext());
Christian Konig2c8f6d52013-03-07 09:03:52 +00001819
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001820 bool IsShader = AMDGPU::isShader(CallConv);
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +00001821 bool IsKernel = AMDGPU::isKernel(CallConv);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001822 bool IsEntryFunc = AMDGPU::isEntryFunctionCC(CallConv);
Christian Konig99ee0f42013-03-07 09:04:14 +00001823
Matt Arsenaultd1867c02017-08-02 00:59:51 +00001824 if (!IsEntryFunc) {
1825 // 4 bytes are reserved at offset 0 for the emergency stack slot. Skip over
1826 // this when allocating argument fixed offsets.
1827 CCInfo.AllocateStack(4, 4);
1828 }
1829
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001830 if (IsShader) {
1831 processShaderInputArgs(Splits, CallConv, Ins, Skipped, FType, Info);
1832
1833 // At least one interpolation mode must be enabled or else the GPU will
1834 // hang.
1835 //
1836 // Check PSInputAddr instead of PSInputEnable. The idea is that if the user
1837 // set PSInputAddr, the user wants to enable some bits after the compilation
1838 // based on run-time states. Since we can't know what the final PSInputEna
1839 // will look like, so we shouldn't do anything here and the user should take
1840 // responsibility for the correct programming.
1841 //
1842 // Otherwise, the following restrictions apply:
1843 // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled.
1844 // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be
1845 // enabled too.
Tim Renoufc8ffffe2017-10-12 16:16:41 +00001846 if (CallConv == CallingConv::AMDGPU_PS) {
1847 if ((Info->getPSInputAddr() & 0x7F) == 0 ||
1848 ((Info->getPSInputAddr() & 0xF) == 0 &&
1849 Info->isPSInputAllocated(11))) {
1850 CCInfo.AllocateReg(AMDGPU::VGPR0);
1851 CCInfo.AllocateReg(AMDGPU::VGPR1);
1852 Info->markPSInputAllocated(0);
1853 Info->markPSInputEnabled(0);
1854 }
1855 if (Subtarget->isAmdPalOS()) {
1856 // For isAmdPalOS, the user does not enable some bits after compilation
1857 // based on run-time states; the register values being generated here are
1858 // the final ones set in hardware. Therefore we need to apply the
1859 // workaround to PSInputAddr and PSInputEnable together. (The case where
1860 // a bit is set in PSInputAddr but not PSInputEnable is where the
1861 // frontend set up an input arg for a particular interpolation mode, but
1862 // nothing uses that input arg. Really we should have an earlier pass
1863 // that removes such an arg.)
1864 unsigned PsInputBits = Info->getPSInputAddr() & Info->getPSInputEnable();
1865 if ((PsInputBits & 0x7F) == 0 ||
1866 ((PsInputBits & 0xF) == 0 &&
1867 (PsInputBits >> 11 & 1)))
1868 Info->markPSInputEnabled(
1869 countTrailingZeros(Info->getPSInputAddr(), ZB_Undefined));
1870 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001871 }
1872
Tom Stellard2f3f9852017-01-25 01:25:13 +00001873 assert(!Info->hasDispatchPtr() &&
Tom Stellardf110f8f2016-04-14 16:27:03 +00001874 !Info->hasKernargSegmentPtr() && !Info->hasFlatScratchInit() &&
1875 !Info->hasWorkGroupIDX() && !Info->hasWorkGroupIDY() &&
1876 !Info->hasWorkGroupIDZ() && !Info->hasWorkGroupInfo() &&
1877 !Info->hasWorkItemIDX() && !Info->hasWorkItemIDY() &&
1878 !Info->hasWorkItemIDZ());
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001879 } else if (IsKernel) {
1880 assert(Info->hasWorkGroupIDX() && Info->hasWorkItemIDX());
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001881 } else {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001882 Splits.append(Ins.begin(), Ins.end());
Tom Stellardaf775432013-10-23 00:44:32 +00001883 }
1884
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001885 if (IsEntryFunc) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001886 allocateSpecialEntryInputVGPRs(CCInfo, MF, *TRI, *Info);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001887 allocateHSAUserSGPRs(CCInfo, MF, *TRI, *Info);
Tom Stellard2f3f9852017-01-25 01:25:13 +00001888 }
1889
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001890 if (IsKernel) {
Tom Stellardbbeb45a2016-09-16 21:53:00 +00001891 analyzeFormalArgumentsCompute(CCInfo, Ins);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001892 } else {
1893 CCAssignFn *AssignFn = CCAssignFnForCall(CallConv, isVarArg);
1894 CCInfo.AnalyzeFormalArguments(Splits, AssignFn);
1895 }
Christian Konig2c8f6d52013-03-07 09:03:52 +00001896
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001897 SmallVector<SDValue, 16> Chains;
1898
Matt Arsenault7b4826e2018-05-30 16:17:51 +00001899 // FIXME: This is the minimum kernel argument alignment. We should improve
1900 // this to the maximum alignment of the arguments.
1901 //
1902 // FIXME: Alignment of explicit arguments totally broken with non-0 explicit
1903 // kern arg offset.
1904 const unsigned KernelArgBaseAlign = 16;
Matt Arsenault7b4826e2018-05-30 16:17:51 +00001905
1906 for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
Christian Konigb7be72d2013-05-17 09:46:48 +00001907 const ISD::InputArg &Arg = Ins[i];
Matt Arsenaultd362b6a2018-07-13 16:40:37 +00001908 if (Arg.isOrigArg() && Skipped[Arg.getOrigArgIndex()]) {
Christian Konigb7be72d2013-05-17 09:46:48 +00001909 InVals.push_back(DAG.getUNDEF(Arg.VT));
Christian Konig99ee0f42013-03-07 09:04:14 +00001910 continue;
1911 }
1912
Christian Konig2c8f6d52013-03-07 09:03:52 +00001913 CCValAssign &VA = ArgLocs[ArgIdx++];
Craig Topper7f416c82014-11-16 21:17:18 +00001914 MVT VT = VA.getLocVT();
Tom Stellarded882c22013-06-03 17:40:11 +00001915
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001916 if (IsEntryFunc && VA.isMemLoc()) {
Tom Stellardaf775432013-10-23 00:44:32 +00001917 VT = Ins[i].VT;
Tom Stellardbbeb45a2016-09-16 21:53:00 +00001918 EVT MemVT = VA.getLocVT();
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001919
Matt Arsenault4bec7d42018-07-20 09:05:08 +00001920 const uint64_t Offset = VA.getLocMemOffset();
Matt Arsenault7b4826e2018-05-30 16:17:51 +00001921 unsigned Align = MinAlign(KernelArgBaseAlign, Offset);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001922
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001923 SDValue Arg = lowerKernargMemParameter(
Matt Arsenault7b4826e2018-05-30 16:17:51 +00001924 DAG, VT, MemVT, DL, Chain, Offset, Align, Ins[i].Flags.isSExt(), &Ins[i]);
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001925 Chains.push_back(Arg.getValue(1));
Tom Stellardca7ecf32014-08-22 18:49:31 +00001926
Craig Toppere3dcce92015-08-01 22:20:21 +00001927 auto *ParamTy =
Andrew Trick05938a52015-02-16 18:10:47 +00001928 dyn_cast<PointerType>(FType->getParamType(Ins[i].getOrigArgIndex()));
Tom Stellard5bfbae52018-07-11 20:59:01 +00001929 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS &&
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001930 ParamTy && ParamTy->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS) {
Tom Stellardca7ecf32014-08-22 18:49:31 +00001931 // On SI local pointers are just offsets into LDS, so they are always
1932 // less than 16-bits. On CI and newer they could potentially be
1933 // real pointers, so we can't guarantee their size.
1934 Arg = DAG.getNode(ISD::AssertZext, DL, Arg.getValueType(), Arg,
1935 DAG.getValueType(MVT::i16));
1936 }
1937
Tom Stellarded882c22013-06-03 17:40:11 +00001938 InVals.push_back(Arg);
1939 continue;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001940 } else if (!IsEntryFunc && VA.isMemLoc()) {
1941 SDValue Val = lowerStackParameter(DAG, VA, DL, Chain, Arg);
1942 InVals.push_back(Val);
1943 if (!Arg.Flags.isByVal())
1944 Chains.push_back(Val.getValue(1));
1945 continue;
Tom Stellarded882c22013-06-03 17:40:11 +00001946 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001947
Christian Konig2c8f6d52013-03-07 09:03:52 +00001948 assert(VA.isRegLoc() && "Parameter must be in a register!");
1949
1950 unsigned Reg = VA.getLocReg();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001951 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
Matt Arsenaultb3463552017-07-15 05:52:59 +00001952 EVT ValVT = VA.getValVT();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001953
1954 Reg = MF.addLiveIn(Reg, RC);
1955 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
1956
Matt Arsenault45b98182017-11-15 00:45:43 +00001957 if (Arg.Flags.isSRet() && !getSubtarget()->enableHugePrivateBuffer()) {
1958 // The return object should be reasonably addressable.
1959
1960 // FIXME: This helps when the return is a real sret. If it is a
1961 // automatically inserted sret (i.e. CanLowerReturn returns false), an
1962 // extra copy is inserted in SelectionDAGBuilder which obscures this.
1963 unsigned NumBits = 32 - AssumeFrameIndexHighZeroBits;
1964 Val = DAG.getNode(ISD::AssertZext, DL, VT, Val,
1965 DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), NumBits)));
1966 }
1967
Matt Arsenaultb3463552017-07-15 05:52:59 +00001968 // If this is an 8 or 16-bit value, it is really passed promoted
1969 // to 32 bits. Insert an assert[sz]ext to capture this, then
1970 // truncate to the right size.
1971 switch (VA.getLocInfo()) {
1972 case CCValAssign::Full:
1973 break;
1974 case CCValAssign::BCvt:
1975 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
1976 break;
1977 case CCValAssign::SExt:
1978 Val = DAG.getNode(ISD::AssertSext, DL, VT, Val,
1979 DAG.getValueType(ValVT));
1980 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1981 break;
1982 case CCValAssign::ZExt:
1983 Val = DAG.getNode(ISD::AssertZext, DL, VT, Val,
1984 DAG.getValueType(ValVT));
1985 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1986 break;
1987 case CCValAssign::AExt:
1988 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1989 break;
1990 default:
1991 llvm_unreachable("Unknown loc info!");
1992 }
1993
Christian Konig2c8f6d52013-03-07 09:03:52 +00001994 InVals.push_back(Val);
1995 }
Tom Stellarde99fb652015-01-20 19:33:04 +00001996
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001997 if (!IsEntryFunc) {
1998 // Special inputs come after user arguments.
1999 allocateSpecialInputVGPRs(CCInfo, MF, *TRI, *Info);
2000 }
2001
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002002 // Start adding system SGPRs.
2003 if (IsEntryFunc) {
2004 allocateSystemSGPRs(CCInfo, MF, *Info, CallConv, IsShader);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002005 } else {
2006 CCInfo.AllocateReg(Info->getScratchRSrcReg());
2007 CCInfo.AllocateReg(Info->getScratchWaveOffsetReg());
2008 CCInfo.AllocateReg(Info->getFrameOffsetReg());
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002009 allocateSpecialInputSGPRs(CCInfo, MF, *TRI, *Info);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002010 }
Matt Arsenaultcf13d182015-07-10 22:51:36 +00002011
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002012 auto &ArgUsageInfo =
2013 DAG.getPass()->getAnalysis<AMDGPUArgumentUsageInfo>();
Matt Arsenaultceafc552018-05-29 17:42:50 +00002014 ArgUsageInfo.setFuncArgInfo(Fn, Info->getArgInfo());
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002015
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002016 unsigned StackArgSize = CCInfo.getNextStackOffset();
2017 Info->setBytesInStackArgArea(StackArgSize);
2018
Matt Arsenaulte622dc32017-04-11 22:29:24 +00002019 return Chains.empty() ? Chain :
2020 DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Christian Konig2c8f6d52013-03-07 09:03:52 +00002021}
2022
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002023// TODO: If return values can't fit in registers, we should return as many as
2024// possible in registers before passing on stack.
2025bool SITargetLowering::CanLowerReturn(
2026 CallingConv::ID CallConv,
2027 MachineFunction &MF, bool IsVarArg,
2028 const SmallVectorImpl<ISD::OutputArg> &Outs,
2029 LLVMContext &Context) const {
2030 // Replacing returns with sret/stack usage doesn't make sense for shaders.
2031 // FIXME: Also sort of a workaround for custom vector splitting in LowerReturn
2032 // for shaders. Vector types should be explicitly handled by CC.
2033 if (AMDGPU::isEntryFunctionCC(CallConv))
2034 return true;
2035
2036 SmallVector<CCValAssign, 16> RVLocs;
2037 CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
2038 return CCInfo.CheckReturn(Outs, CCAssignFnForReturn(CallConv, IsVarArg));
2039}
2040
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002041SDValue
2042SITargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2043 bool isVarArg,
2044 const SmallVectorImpl<ISD::OutputArg> &Outs,
2045 const SmallVectorImpl<SDValue> &OutVals,
2046 const SDLoc &DL, SelectionDAG &DAG) const {
Marek Olsak8a0f3352016-01-13 17:23:04 +00002047 MachineFunction &MF = DAG.getMachineFunction();
2048 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
2049
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002050 if (AMDGPU::isKernel(CallConv)) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00002051 return AMDGPUTargetLowering::LowerReturn(Chain, CallConv, isVarArg, Outs,
2052 OutVals, DL, DAG);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002053 }
2054
2055 bool IsShader = AMDGPU::isShader(CallConv);
Marek Olsak8a0f3352016-01-13 17:23:04 +00002056
Matt Arsenault55ab9212018-08-01 19:57:34 +00002057 Info->setIfReturnsVoid(Outs.empty());
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002058 bool IsWaveEnd = Info->returnsVoid() && IsShader;
Marek Olsak8e9cc632016-01-13 17:23:09 +00002059
Marek Olsak8a0f3352016-01-13 17:23:04 +00002060 // CCValAssign - represent the assignment of the return value to a location.
2061 SmallVector<CCValAssign, 48> RVLocs;
Matt Arsenault55ab9212018-08-01 19:57:34 +00002062 SmallVector<ISD::OutputArg, 48> Splits;
Marek Olsak8a0f3352016-01-13 17:23:04 +00002063
2064 // CCState - Info about the registers and stack slots.
2065 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
2066 *DAG.getContext());
2067
2068 // Analyze outgoing return values.
Matt Arsenault55ab9212018-08-01 19:57:34 +00002069 CCInfo.AnalyzeReturn(Outs, CCAssignFnForReturn(CallConv, isVarArg));
Marek Olsak8a0f3352016-01-13 17:23:04 +00002070
2071 SDValue Flag;
2072 SmallVector<SDValue, 48> RetOps;
2073 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
2074
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002075 // Add return address for callable functions.
2076 if (!Info->isEntryFunction()) {
2077 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
2078 SDValue ReturnAddrReg = CreateLiveInRegister(
2079 DAG, &AMDGPU::SReg_64RegClass, TRI->getReturnAddressReg(MF), MVT::i64);
2080
2081 // FIXME: Should be able to use a vreg here, but need a way to prevent it
2082 // from being allcoated to a CSR.
2083
2084 SDValue PhysReturnAddrReg = DAG.getRegister(TRI->getReturnAddressReg(MF),
2085 MVT::i64);
2086
2087 Chain = DAG.getCopyToReg(Chain, DL, PhysReturnAddrReg, ReturnAddrReg, Flag);
2088 Flag = Chain.getValue(1);
2089
2090 RetOps.push_back(PhysReturnAddrReg);
2091 }
2092
Marek Olsak8a0f3352016-01-13 17:23:04 +00002093 // Copy the result values into the output registers.
Matt Arsenault55ab9212018-08-01 19:57:34 +00002094 for (unsigned I = 0, RealRVLocIdx = 0, E = RVLocs.size(); I != E;
2095 ++I, ++RealRVLocIdx) {
2096 CCValAssign &VA = RVLocs[I];
Marek Olsak8a0f3352016-01-13 17:23:04 +00002097 assert(VA.isRegLoc() && "Can only return in registers!");
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002098 // TODO: Partially return in registers if return values don't fit.
Matt Arsenault55ab9212018-08-01 19:57:34 +00002099 SDValue Arg = OutVals[RealRVLocIdx];
Marek Olsak8a0f3352016-01-13 17:23:04 +00002100
2101 // Copied from other backends.
2102 switch (VA.getLocInfo()) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00002103 case CCValAssign::Full:
2104 break;
2105 case CCValAssign::BCvt:
2106 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
2107 break;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002108 case CCValAssign::SExt:
2109 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
2110 break;
2111 case CCValAssign::ZExt:
2112 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
2113 break;
2114 case CCValAssign::AExt:
2115 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
2116 break;
2117 default:
2118 llvm_unreachable("Unknown loc info!");
Marek Olsak8a0f3352016-01-13 17:23:04 +00002119 }
2120
2121 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
2122 Flag = Chain.getValue(1);
2123 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
2124 }
2125
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002126 // FIXME: Does sret work properly?
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002127 if (!Info->isEntryFunction()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00002128 const SIRegisterInfo *TRI = Subtarget->getRegisterInfo();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002129 const MCPhysReg *I =
2130 TRI->getCalleeSavedRegsViaCopy(&DAG.getMachineFunction());
2131 if (I) {
2132 for (; *I; ++I) {
2133 if (AMDGPU::SReg_64RegClass.contains(*I))
2134 RetOps.push_back(DAG.getRegister(*I, MVT::i64));
2135 else if (AMDGPU::SReg_32RegClass.contains(*I))
2136 RetOps.push_back(DAG.getRegister(*I, MVT::i32));
2137 else
2138 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
2139 }
2140 }
2141 }
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002142
Marek Olsak8a0f3352016-01-13 17:23:04 +00002143 // Update chain and glue.
2144 RetOps[0] = Chain;
2145 if (Flag.getNode())
2146 RetOps.push_back(Flag);
2147
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00002148 unsigned Opc = AMDGPUISD::ENDPGM;
2149 if (!IsWaveEnd)
2150 Opc = IsShader ? AMDGPUISD::RETURN_TO_EPILOG : AMDGPUISD::RET_FLAG;
Matt Arsenault9babdf42016-06-22 20:15:28 +00002151 return DAG.getNode(Opc, DL, MVT::Other, RetOps);
Marek Olsak8a0f3352016-01-13 17:23:04 +00002152}
2153
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002154SDValue SITargetLowering::LowerCallResult(
2155 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
2156 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
2157 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals, bool IsThisReturn,
2158 SDValue ThisVal) const {
2159 CCAssignFn *RetCC = CCAssignFnForReturn(CallConv, IsVarArg);
2160
2161 // Assign locations to each value returned by this call.
2162 SmallVector<CCValAssign, 16> RVLocs;
2163 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
2164 *DAG.getContext());
2165 CCInfo.AnalyzeCallResult(Ins, RetCC);
2166
2167 // Copy all of the result registers out of their specified physreg.
2168 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2169 CCValAssign VA = RVLocs[i];
2170 SDValue Val;
2171
2172 if (VA.isRegLoc()) {
2173 Val = DAG.getCopyFromReg(Chain, DL, VA.getLocReg(), VA.getLocVT(), InFlag);
2174 Chain = Val.getValue(1);
2175 InFlag = Val.getValue(2);
2176 } else if (VA.isMemLoc()) {
2177 report_fatal_error("TODO: return values in memory");
2178 } else
2179 llvm_unreachable("unknown argument location type");
2180
2181 switch (VA.getLocInfo()) {
2182 case CCValAssign::Full:
2183 break;
2184 case CCValAssign::BCvt:
2185 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
2186 break;
2187 case CCValAssign::ZExt:
2188 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
2189 DAG.getValueType(VA.getValVT()));
2190 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2191 break;
2192 case CCValAssign::SExt:
2193 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
2194 DAG.getValueType(VA.getValVT()));
2195 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2196 break;
2197 case CCValAssign::AExt:
2198 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2199 break;
2200 default:
2201 llvm_unreachable("Unknown loc info!");
2202 }
2203
2204 InVals.push_back(Val);
2205 }
2206
2207 return Chain;
2208}
2209
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002210// Add code to pass special inputs required depending on used features separate
2211// from the explicit user arguments present in the IR.
2212void SITargetLowering::passSpecialInputs(
2213 CallLoweringInfo &CLI,
Matt Arsenaultbb8e64e2018-08-22 11:09:45 +00002214 CCState &CCInfo,
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002215 const SIMachineFunctionInfo &Info,
2216 SmallVectorImpl<std::pair<unsigned, SDValue>> &RegsToPass,
2217 SmallVectorImpl<SDValue> &MemOpChains,
Matt Arsenaultbb8e64e2018-08-22 11:09:45 +00002218 SDValue Chain) const {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002219 // If we don't have a call site, this was a call inserted by
2220 // legalization. These can never use special inputs.
2221 if (!CLI.CS)
2222 return;
2223
2224 const Function *CalleeFunc = CLI.CS.getCalledFunction();
Matt Arsenaulta176cc52017-08-03 23:32:41 +00002225 assert(CalleeFunc);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002226
2227 SelectionDAG &DAG = CLI.DAG;
2228 const SDLoc &DL = CLI.DL;
2229
Tom Stellardc5a154d2018-06-28 23:47:12 +00002230 const SIRegisterInfo *TRI = Subtarget->getRegisterInfo();
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002231
2232 auto &ArgUsageInfo =
2233 DAG.getPass()->getAnalysis<AMDGPUArgumentUsageInfo>();
2234 const AMDGPUFunctionArgInfo &CalleeArgInfo
2235 = ArgUsageInfo.lookupFuncArgInfo(*CalleeFunc);
2236
2237 const AMDGPUFunctionArgInfo &CallerArgInfo = Info.getArgInfo();
2238
2239 // TODO: Unify with private memory register handling. This is complicated by
2240 // the fact that at least in kernels, the input argument is not necessarily
2241 // in the same location as the input.
2242 AMDGPUFunctionArgInfo::PreloadedValue InputRegs[] = {
2243 AMDGPUFunctionArgInfo::DISPATCH_PTR,
2244 AMDGPUFunctionArgInfo::QUEUE_PTR,
2245 AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR,
2246 AMDGPUFunctionArgInfo::DISPATCH_ID,
2247 AMDGPUFunctionArgInfo::WORKGROUP_ID_X,
2248 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y,
2249 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z,
2250 AMDGPUFunctionArgInfo::WORKITEM_ID_X,
2251 AMDGPUFunctionArgInfo::WORKITEM_ID_Y,
Matt Arsenault817c2532017-08-03 23:12:44 +00002252 AMDGPUFunctionArgInfo::WORKITEM_ID_Z,
2253 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002254 };
2255
2256 for (auto InputID : InputRegs) {
2257 const ArgDescriptor *OutgoingArg;
2258 const TargetRegisterClass *ArgRC;
2259
2260 std::tie(OutgoingArg, ArgRC) = CalleeArgInfo.getPreloadedValue(InputID);
2261 if (!OutgoingArg)
2262 continue;
2263
2264 const ArgDescriptor *IncomingArg;
2265 const TargetRegisterClass *IncomingArgRC;
2266 std::tie(IncomingArg, IncomingArgRC)
2267 = CallerArgInfo.getPreloadedValue(InputID);
2268 assert(IncomingArgRC == ArgRC);
2269
2270 // All special arguments are ints for now.
2271 EVT ArgVT = TRI->getSpillSize(*ArgRC) == 8 ? MVT::i64 : MVT::i32;
Matt Arsenault817c2532017-08-03 23:12:44 +00002272 SDValue InputReg;
2273
2274 if (IncomingArg) {
2275 InputReg = loadInputValue(DAG, ArgRC, ArgVT, DL, *IncomingArg);
2276 } else {
2277 // The implicit arg ptr is special because it doesn't have a corresponding
2278 // input for kernels, and is computed from the kernarg segment pointer.
2279 assert(InputID == AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
2280 InputReg = getImplicitArgPtr(DAG, DL);
2281 }
2282
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002283 if (OutgoingArg->isRegister()) {
2284 RegsToPass.emplace_back(OutgoingArg->getRegister(), InputReg);
2285 } else {
Matt Arsenaultbb8e64e2018-08-22 11:09:45 +00002286 unsigned SpecialArgOffset = CCInfo.AllocateStack(ArgVT.getStoreSize(), 4);
2287 SDValue ArgStore = storeStackInputValue(DAG, DL, Chain, InputReg,
2288 SpecialArgOffset);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002289 MemOpChains.push_back(ArgStore);
2290 }
2291 }
2292}
2293
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002294static bool canGuaranteeTCO(CallingConv::ID CC) {
2295 return CC == CallingConv::Fast;
2296}
2297
2298/// Return true if we might ever do TCO for calls with this calling convention.
2299static bool mayTailCallThisCC(CallingConv::ID CC) {
2300 switch (CC) {
2301 case CallingConv::C:
2302 return true;
2303 default:
2304 return canGuaranteeTCO(CC);
2305 }
2306}
2307
2308bool SITargetLowering::isEligibleForTailCallOptimization(
2309 SDValue Callee, CallingConv::ID CalleeCC, bool IsVarArg,
2310 const SmallVectorImpl<ISD::OutputArg> &Outs,
2311 const SmallVectorImpl<SDValue> &OutVals,
2312 const SmallVectorImpl<ISD::InputArg> &Ins, SelectionDAG &DAG) const {
2313 if (!mayTailCallThisCC(CalleeCC))
2314 return false;
2315
2316 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braunf1caa282017-12-15 22:22:58 +00002317 const Function &CallerF = MF.getFunction();
2318 CallingConv::ID CallerCC = CallerF.getCallingConv();
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002319 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
2320 const uint32_t *CallerPreserved = TRI->getCallPreservedMask(MF, CallerCC);
2321
2322 // Kernels aren't callable, and don't have a live in return address so it
2323 // doesn't make sense to do a tail call with entry functions.
2324 if (!CallerPreserved)
2325 return false;
2326
2327 bool CCMatch = CallerCC == CalleeCC;
2328
2329 if (DAG.getTarget().Options.GuaranteedTailCallOpt) {
2330 if (canGuaranteeTCO(CalleeCC) && CCMatch)
2331 return true;
2332 return false;
2333 }
2334
2335 // TODO: Can we handle var args?
2336 if (IsVarArg)
2337 return false;
2338
Matthias Braunf1caa282017-12-15 22:22:58 +00002339 for (const Argument &Arg : CallerF.args()) {
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002340 if (Arg.hasByValAttr())
2341 return false;
2342 }
2343
2344 LLVMContext &Ctx = *DAG.getContext();
2345
2346 // Check that the call results are passed in the same way.
2347 if (!CCState::resultsCompatible(CalleeCC, CallerCC, MF, Ctx, Ins,
2348 CCAssignFnForCall(CalleeCC, IsVarArg),
2349 CCAssignFnForCall(CallerCC, IsVarArg)))
2350 return false;
2351
2352 // The callee has to preserve all registers the caller needs to preserve.
2353 if (!CCMatch) {
2354 const uint32_t *CalleePreserved = TRI->getCallPreservedMask(MF, CalleeCC);
2355 if (!TRI->regmaskSubsetEqual(CallerPreserved, CalleePreserved))
2356 return false;
2357 }
2358
2359 // Nothing more to check if the callee is taking no arguments.
2360 if (Outs.empty())
2361 return true;
2362
2363 SmallVector<CCValAssign, 16> ArgLocs;
2364 CCState CCInfo(CalleeCC, IsVarArg, MF, ArgLocs, Ctx);
2365
2366 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForCall(CalleeCC, IsVarArg));
2367
2368 const SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
2369 // If the stack arguments for this call do not fit into our own save area then
2370 // the call cannot be made tail.
2371 // TODO: Is this really necessary?
2372 if (CCInfo.getNextStackOffset() > FuncInfo->getBytesInStackArgArea())
2373 return false;
2374
2375 const MachineRegisterInfo &MRI = MF.getRegInfo();
2376 return parametersInCSRMatch(MRI, CallerPreserved, ArgLocs, OutVals);
2377}
2378
2379bool SITargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const {
2380 if (!CI->isTailCall())
2381 return false;
2382
2383 const Function *ParentFn = CI->getParent()->getParent();
2384 if (AMDGPU::isEntryFunctionCC(ParentFn->getCallingConv()))
2385 return false;
2386
2387 auto Attr = ParentFn->getFnAttribute("disable-tail-calls");
2388 return (Attr.getValueAsString() != "true");
2389}
2390
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002391// The wave scratch offset register is used as the global base pointer.
2392SDValue SITargetLowering::LowerCall(CallLoweringInfo &CLI,
2393 SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002394 SelectionDAG &DAG = CLI.DAG;
2395 const SDLoc &DL = CLI.DL;
2396 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2397 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2398 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2399 SDValue Chain = CLI.Chain;
2400 SDValue Callee = CLI.Callee;
2401 bool &IsTailCall = CLI.IsTailCall;
2402 CallingConv::ID CallConv = CLI.CallConv;
2403 bool IsVarArg = CLI.IsVarArg;
2404 bool IsSibCall = false;
2405 bool IsThisReturn = false;
2406 MachineFunction &MF = DAG.getMachineFunction();
2407
Matt Arsenaulta176cc52017-08-03 23:32:41 +00002408 if (IsVarArg) {
2409 return lowerUnhandledCall(CLI, InVals,
2410 "unsupported call to variadic function ");
2411 }
2412
Matt Arsenault935f3b72018-08-08 16:58:39 +00002413 if (!CLI.CS.getInstruction())
2414 report_fatal_error("unsupported libcall legalization");
2415
Matt Arsenaulta176cc52017-08-03 23:32:41 +00002416 if (!CLI.CS.getCalledFunction()) {
2417 return lowerUnhandledCall(CLI, InVals,
2418 "unsupported indirect call to function ");
2419 }
2420
2421 if (IsTailCall && MF.getTarget().Options.GuaranteedTailCallOpt) {
2422 return lowerUnhandledCall(CLI, InVals,
2423 "unsupported required tail call to function ");
2424 }
2425
Matt Arsenault1fb90132018-06-28 10:18:36 +00002426 if (AMDGPU::isShader(MF.getFunction().getCallingConv())) {
2427 // Note the issue is with the CC of the calling function, not of the call
2428 // itself.
2429 return lowerUnhandledCall(CLI, InVals,
2430 "unsupported call from graphics shader of function ");
2431 }
2432
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002433 // The first 4 bytes are reserved for the callee's emergency stack slot.
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002434 if (IsTailCall) {
2435 IsTailCall = isEligibleForTailCallOptimization(
2436 Callee, CallConv, IsVarArg, Outs, OutVals, Ins, DAG);
2437 if (!IsTailCall && CLI.CS && CLI.CS.isMustTailCall()) {
2438 report_fatal_error("failed to perform tail call elimination on a call "
2439 "site marked musttail");
2440 }
2441
2442 bool TailCallOpt = MF.getTarget().Options.GuaranteedTailCallOpt;
2443
2444 // A sibling call is one where we're under the usual C ABI and not planning
2445 // to change that but can still do a tail call:
2446 if (!TailCallOpt && IsTailCall)
2447 IsSibCall = true;
2448
2449 if (IsTailCall)
2450 ++NumTailCalls;
2451 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002452
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002453 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
2454
2455 // Analyze operands of the call, assigning locations to each operand.
2456 SmallVector<CCValAssign, 16> ArgLocs;
2457 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
2458 CCAssignFn *AssignFn = CCAssignFnForCall(CallConv, IsVarArg);
Matt Arsenaultbb8e64e2018-08-22 11:09:45 +00002459
2460 // The first 4 bytes are reserved for the callee's emergency stack slot.
2461 CCInfo.AllocateStack(4, 4);
2462
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002463 CCInfo.AnalyzeCallOperands(Outs, AssignFn);
2464
2465 // Get a count of how many bytes are to be pushed on the stack.
2466 unsigned NumBytes = CCInfo.getNextStackOffset();
2467
2468 if (IsSibCall) {
2469 // Since we're not changing the ABI to make this a tail call, the memory
2470 // operands are already available in the caller's incoming argument space.
2471 NumBytes = 0;
2472 }
2473
2474 // FPDiff is the byte offset of the call's argument area from the callee's.
2475 // Stores to callee stack arguments will be placed in FixedStackSlots offset
2476 // by this amount for a tail call. In a sibling call it must be 0 because the
2477 // caller will deallocate the entire stack and the callee still expects its
2478 // arguments to begin at SP+0. Completely unused for non-tail calls.
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002479 int32_t FPDiff = 0;
2480 MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002481 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2482
Matt Arsenault6efd0822017-09-14 17:14:57 +00002483 SDValue CallerSavedFP;
2484
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002485 // Adjust the stack pointer for the new arguments...
2486 // These operations are automatically eliminated by the prolog/epilog pass
2487 if (!IsSibCall) {
Matt Arsenaultdefe3712017-09-14 17:37:40 +00002488 Chain = DAG.getCALLSEQ_START(Chain, 0, 0, DL);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002489
2490 unsigned OffsetReg = Info->getScratchWaveOffsetReg();
2491
2492 // In the HSA case, this should be an identity copy.
2493 SDValue ScratchRSrcReg
2494 = DAG.getCopyFromReg(Chain, DL, Info->getScratchRSrcReg(), MVT::v4i32);
2495 RegsToPass.emplace_back(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, ScratchRSrcReg);
2496
2497 // TODO: Don't hardcode these registers and get from the callee function.
2498 SDValue ScratchWaveOffsetReg
2499 = DAG.getCopyFromReg(Chain, DL, OffsetReg, MVT::i32);
2500 RegsToPass.emplace_back(AMDGPU::SGPR4, ScratchWaveOffsetReg);
Matt Arsenault6efd0822017-09-14 17:14:57 +00002501
2502 if (!Info->isEntryFunction()) {
2503 // Avoid clobbering this function's FP value. In the current convention
2504 // callee will overwrite this, so do save/restore around the call site.
2505 CallerSavedFP = DAG.getCopyFromReg(Chain, DL,
2506 Info->getFrameOffsetReg(), MVT::i32);
2507 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002508 }
2509
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002510 SmallVector<SDValue, 8> MemOpChains;
2511 MVT PtrVT = MVT::i32;
2512
2513 // Walk the register/memloc assignments, inserting copies/loads.
2514 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size(); i != e;
2515 ++i, ++realArgIdx) {
2516 CCValAssign &VA = ArgLocs[i];
2517 SDValue Arg = OutVals[realArgIdx];
2518
2519 // Promote the value if needed.
2520 switch (VA.getLocInfo()) {
2521 case CCValAssign::Full:
2522 break;
2523 case CCValAssign::BCvt:
2524 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
2525 break;
2526 case CCValAssign::ZExt:
2527 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
2528 break;
2529 case CCValAssign::SExt:
2530 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
2531 break;
2532 case CCValAssign::AExt:
2533 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
2534 break;
2535 case CCValAssign::FPExt:
2536 Arg = DAG.getNode(ISD::FP_EXTEND, DL, VA.getLocVT(), Arg);
2537 break;
2538 default:
2539 llvm_unreachable("Unknown loc info!");
2540 }
2541
2542 if (VA.isRegLoc()) {
2543 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2544 } else {
2545 assert(VA.isMemLoc());
2546
2547 SDValue DstAddr;
2548 MachinePointerInfo DstInfo;
2549
2550 unsigned LocMemOffset = VA.getLocMemOffset();
2551 int32_t Offset = LocMemOffset;
Matt Arsenaultb655fa92017-11-29 01:25:12 +00002552
Matt Arsenaultbb8e64e2018-08-22 11:09:45 +00002553 SDValue PtrOff = DAG.getConstant(Offset, DL, PtrVT);
Matt Arsenaultff987ac2018-09-13 12:14:31 +00002554 unsigned Align = 0;
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002555
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002556 if (IsTailCall) {
2557 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
2558 unsigned OpSize = Flags.isByVal() ?
2559 Flags.getByValSize() : VA.getValVT().getStoreSize();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002560
Matt Arsenaultff987ac2018-09-13 12:14:31 +00002561 // FIXME: We can have better than the minimum byval required alignment.
2562 Align = Flags.isByVal() ? Flags.getByValAlign() :
2563 MinAlign(Subtarget->getStackAlignment(), Offset);
2564
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002565 Offset = Offset + FPDiff;
2566 int FI = MFI.CreateFixedObject(OpSize, Offset, true);
2567
Matt Arsenaultbb8e64e2018-08-22 11:09:45 +00002568 DstAddr = DAG.getFrameIndex(FI, PtrVT);
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002569 DstInfo = MachinePointerInfo::getFixedStack(MF, FI);
2570
2571 // Make sure any stack arguments overlapping with where we're storing
2572 // are loaded before this eventual operation. Otherwise they'll be
2573 // clobbered.
2574
2575 // FIXME: Why is this really necessary? This seems to just result in a
2576 // lot of code to copy the stack and write them back to the same
2577 // locations, which are supposed to be immutable?
2578 Chain = addTokenForArgument(Chain, DAG, MFI, FI);
2579 } else {
2580 DstAddr = PtrOff;
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002581 DstInfo = MachinePointerInfo::getStack(MF, LocMemOffset);
Matt Arsenaultff987ac2018-09-13 12:14:31 +00002582 Align = MinAlign(Subtarget->getStackAlignment(), LocMemOffset);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002583 }
2584
2585 if (Outs[i].Flags.isByVal()) {
2586 SDValue SizeNode =
2587 DAG.getConstant(Outs[i].Flags.getByValSize(), DL, MVT::i32);
2588 SDValue Cpy = DAG.getMemcpy(
2589 Chain, DL, DstAddr, Arg, SizeNode, Outs[i].Flags.getByValAlign(),
2590 /*isVol = */ false, /*AlwaysInline = */ true,
Yaxun Liuc5962262017-11-22 16:13:35 +00002591 /*isTailCall = */ false, DstInfo,
2592 MachinePointerInfo(UndefValue::get(Type::getInt8PtrTy(
Matt Arsenault0da63502018-08-31 05:49:54 +00002593 *DAG.getContext(), AMDGPUAS::PRIVATE_ADDRESS))));
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002594
2595 MemOpChains.push_back(Cpy);
2596 } else {
Matt Arsenaultff987ac2018-09-13 12:14:31 +00002597 SDValue Store = DAG.getStore(Chain, DL, Arg, DstAddr, DstInfo, Align);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002598 MemOpChains.push_back(Store);
2599 }
2600 }
2601 }
2602
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002603 // Copy special input registers after user input arguments.
Matt Arsenaultbb8e64e2018-08-22 11:09:45 +00002604 passSpecialInputs(CLI, CCInfo, *Info, RegsToPass, MemOpChains, Chain);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002605
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002606 if (!MemOpChains.empty())
2607 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
2608
2609 // Build a sequence of copy-to-reg nodes chained together with token chain
2610 // and flag operands which copy the outgoing args into the appropriate regs.
2611 SDValue InFlag;
2612 for (auto &RegToPass : RegsToPass) {
2613 Chain = DAG.getCopyToReg(Chain, DL, RegToPass.first,
2614 RegToPass.second, InFlag);
2615 InFlag = Chain.getValue(1);
2616 }
2617
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002618
2619 SDValue PhysReturnAddrReg;
2620 if (IsTailCall) {
2621 // Since the return is being combined with the call, we need to pass on the
2622 // return address.
2623
2624 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
2625 SDValue ReturnAddrReg = CreateLiveInRegister(
2626 DAG, &AMDGPU::SReg_64RegClass, TRI->getReturnAddressReg(MF), MVT::i64);
2627
2628 PhysReturnAddrReg = DAG.getRegister(TRI->getReturnAddressReg(MF),
2629 MVT::i64);
2630 Chain = DAG.getCopyToReg(Chain, DL, PhysReturnAddrReg, ReturnAddrReg, InFlag);
2631 InFlag = Chain.getValue(1);
2632 }
2633
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002634 // We don't usually want to end the call-sequence here because we would tidy
2635 // the frame up *after* the call, however in the ABI-changing tail-call case
2636 // we've carefully laid out the parameters so that when sp is reset they'll be
2637 // in the correct location.
2638 if (IsTailCall && !IsSibCall) {
2639 Chain = DAG.getCALLSEQ_END(Chain,
2640 DAG.getTargetConstant(NumBytes, DL, MVT::i32),
2641 DAG.getTargetConstant(0, DL, MVT::i32),
2642 InFlag, DL);
2643 InFlag = Chain.getValue(1);
2644 }
2645
2646 std::vector<SDValue> Ops;
2647 Ops.push_back(Chain);
2648 Ops.push_back(Callee);
2649
2650 if (IsTailCall) {
2651 // Each tail call may have to adjust the stack by a different amount, so
2652 // this information must travel along with the operation for eventual
2653 // consumption by emitEpilogue.
2654 Ops.push_back(DAG.getTargetConstant(FPDiff, DL, MVT::i32));
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002655
2656 Ops.push_back(PhysReturnAddrReg);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002657 }
2658
2659 // Add argument registers to the end of the list so that they are known live
2660 // into the call.
2661 for (auto &RegToPass : RegsToPass) {
2662 Ops.push_back(DAG.getRegister(RegToPass.first,
2663 RegToPass.second.getValueType()));
2664 }
2665
2666 // Add a register mask operand representing the call-preserved registers.
2667
Tom Stellardc5a154d2018-06-28 23:47:12 +00002668 auto *TRI = static_cast<const SIRegisterInfo*>(Subtarget->getRegisterInfo());
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002669 const uint32_t *Mask = TRI->getCallPreservedMask(MF, CallConv);
2670 assert(Mask && "Missing call preserved mask for calling convention");
2671 Ops.push_back(DAG.getRegisterMask(Mask));
2672
2673 if (InFlag.getNode())
2674 Ops.push_back(InFlag);
2675
2676 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
2677
2678 // If we're doing a tall call, use a TC_RETURN here rather than an
2679 // actual call instruction.
2680 if (IsTailCall) {
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002681 MFI.setHasTailCall();
2682 return DAG.getNode(AMDGPUISD::TC_RETURN, DL, NodeTys, Ops);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002683 }
2684
2685 // Returns a chain and a flag for retval copy to use.
2686 SDValue Call = DAG.getNode(AMDGPUISD::CALL, DL, NodeTys, Ops);
2687 Chain = Call.getValue(0);
2688 InFlag = Call.getValue(1);
2689
Matt Arsenault6efd0822017-09-14 17:14:57 +00002690 if (CallerSavedFP) {
2691 SDValue FPReg = DAG.getRegister(Info->getFrameOffsetReg(), MVT::i32);
2692 Chain = DAG.getCopyToReg(Chain, DL, FPReg, CallerSavedFP, InFlag);
2693 InFlag = Chain.getValue(1);
2694 }
2695
Matt Arsenaultdefe3712017-09-14 17:37:40 +00002696 uint64_t CalleePopBytes = NumBytes;
2697 Chain = DAG.getCALLSEQ_END(Chain, DAG.getTargetConstant(0, DL, MVT::i32),
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002698 DAG.getTargetConstant(CalleePopBytes, DL, MVT::i32),
2699 InFlag, DL);
2700 if (!Ins.empty())
2701 InFlag = Chain.getValue(1);
2702
2703 // Handle result values, copying them out of physregs into vregs that we
2704 // return.
2705 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
2706 InVals, IsThisReturn,
2707 IsThisReturn ? OutVals[0] : SDValue());
2708}
2709
Matt Arsenault9a10cea2016-01-26 04:29:24 +00002710unsigned SITargetLowering::getRegisterByName(const char* RegName, EVT VT,
2711 SelectionDAG &DAG) const {
2712 unsigned Reg = StringSwitch<unsigned>(RegName)
2713 .Case("m0", AMDGPU::M0)
2714 .Case("exec", AMDGPU::EXEC)
2715 .Case("exec_lo", AMDGPU::EXEC_LO)
2716 .Case("exec_hi", AMDGPU::EXEC_HI)
2717 .Case("flat_scratch", AMDGPU::FLAT_SCR)
2718 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
2719 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
2720 .Default(AMDGPU::NoRegister);
2721
2722 if (Reg == AMDGPU::NoRegister) {
2723 report_fatal_error(Twine("invalid register name \""
2724 + StringRef(RegName) + "\"."));
2725
2726 }
2727
Tom Stellard5bfbae52018-07-11 20:59:01 +00002728 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS &&
Matt Arsenault9a10cea2016-01-26 04:29:24 +00002729 Subtarget->getRegisterInfo()->regsOverlap(Reg, AMDGPU::FLAT_SCR)) {
2730 report_fatal_error(Twine("invalid register \""
2731 + StringRef(RegName) + "\" for subtarget."));
2732 }
2733
2734 switch (Reg) {
2735 case AMDGPU::M0:
2736 case AMDGPU::EXEC_LO:
2737 case AMDGPU::EXEC_HI:
2738 case AMDGPU::FLAT_SCR_LO:
2739 case AMDGPU::FLAT_SCR_HI:
2740 if (VT.getSizeInBits() == 32)
2741 return Reg;
2742 break;
2743 case AMDGPU::EXEC:
2744 case AMDGPU::FLAT_SCR:
2745 if (VT.getSizeInBits() == 64)
2746 return Reg;
2747 break;
2748 default:
2749 llvm_unreachable("missing register type checking");
2750 }
2751
2752 report_fatal_error(Twine("invalid type for register \""
2753 + StringRef(RegName) + "\"."));
2754}
2755
Matt Arsenault786724a2016-07-12 21:41:32 +00002756// If kill is not the last instruction, split the block so kill is always a
2757// proper terminator.
2758MachineBasicBlock *SITargetLowering::splitKillBlock(MachineInstr &MI,
2759 MachineBasicBlock *BB) const {
2760 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
2761
2762 MachineBasicBlock::iterator SplitPoint(&MI);
2763 ++SplitPoint;
2764
2765 if (SplitPoint == BB->end()) {
2766 // Don't bother with a new block.
Marek Olsakce76ea02017-10-24 10:27:13 +00002767 MI.setDesc(TII->getKillTerminatorFromPseudo(MI.getOpcode()));
Matt Arsenault786724a2016-07-12 21:41:32 +00002768 return BB;
2769 }
2770
2771 MachineFunction *MF = BB->getParent();
2772 MachineBasicBlock *SplitBB
2773 = MF->CreateMachineBasicBlock(BB->getBasicBlock());
2774
Matt Arsenault786724a2016-07-12 21:41:32 +00002775 MF->insert(++MachineFunction::iterator(BB), SplitBB);
2776 SplitBB->splice(SplitBB->begin(), BB, SplitPoint, BB->end());
2777
Matt Arsenaultd40ded62016-07-22 17:01:15 +00002778 SplitBB->transferSuccessorsAndUpdatePHIs(BB);
Matt Arsenault786724a2016-07-12 21:41:32 +00002779 BB->addSuccessor(SplitBB);
2780
Marek Olsakce76ea02017-10-24 10:27:13 +00002781 MI.setDesc(TII->getKillTerminatorFromPseudo(MI.getOpcode()));
Matt Arsenault786724a2016-07-12 21:41:32 +00002782 return SplitBB;
2783}
2784
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002785// Do a v_movrels_b32 or v_movreld_b32 for each unique value of \p IdxReg in the
2786// wavefront. If the value is uniform and just happens to be in a VGPR, this
2787// will only do one iteration. In the worst case, this will loop 64 times.
2788//
2789// TODO: Just use v_readlane_b32 if we know the VGPR has a uniform value.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002790static MachineBasicBlock::iterator emitLoadM0FromVGPRLoop(
2791 const SIInstrInfo *TII,
2792 MachineRegisterInfo &MRI,
2793 MachineBasicBlock &OrigBB,
2794 MachineBasicBlock &LoopBB,
2795 const DebugLoc &DL,
2796 const MachineOperand &IdxReg,
2797 unsigned InitReg,
2798 unsigned ResultReg,
2799 unsigned PhiReg,
2800 unsigned InitSaveExecReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002801 int Offset,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002802 bool UseGPRIdxMode,
2803 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002804 MachineBasicBlock::iterator I = LoopBB.begin();
2805
2806 unsigned PhiExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2807 unsigned NewExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2808 unsigned CurrentIdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2809 unsigned CondReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2810
2811 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiReg)
2812 .addReg(InitReg)
2813 .addMBB(&OrigBB)
2814 .addReg(ResultReg)
2815 .addMBB(&LoopBB);
2816
2817 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiExec)
2818 .addReg(InitSaveExecReg)
2819 .addMBB(&OrigBB)
2820 .addReg(NewExec)
2821 .addMBB(&LoopBB);
2822
2823 // Read the next variant <- also loop target.
2824 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), CurrentIdxReg)
2825 .addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
2826
2827 // Compare the just read M0 value to all possible Idx values.
2828 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e64), CondReg)
2829 .addReg(CurrentIdxReg)
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +00002830 .addReg(IdxReg.getReg(), 0, IdxReg.getSubReg());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002831
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002832 // Update EXEC, save the original EXEC value to VCC.
2833 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), NewExec)
2834 .addReg(CondReg, RegState::Kill);
2835
2836 MRI.setSimpleHint(NewExec, CondReg);
2837
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002838 if (UseGPRIdxMode) {
2839 unsigned IdxReg;
2840 if (Offset == 0) {
2841 IdxReg = CurrentIdxReg;
2842 } else {
2843 IdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2844 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), IdxReg)
2845 .addReg(CurrentIdxReg, RegState::Kill)
2846 .addImm(Offset);
2847 }
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002848 unsigned IdxMode = IsIndirectSrc ?
2849 VGPRIndexMode::SRC0_ENABLE : VGPRIndexMode::DST_ENABLE;
2850 MachineInstr *SetOn =
2851 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2852 .addReg(IdxReg, RegState::Kill)
2853 .addImm(IdxMode);
2854 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002855 } else {
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002856 // Move index from VCC into M0
2857 if (Offset == 0) {
2858 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2859 .addReg(CurrentIdxReg, RegState::Kill);
2860 } else {
2861 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
2862 .addReg(CurrentIdxReg, RegState::Kill)
2863 .addImm(Offset);
2864 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002865 }
2866
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002867 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002868 MachineInstr *InsertPt =
2869 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002870 .addReg(AMDGPU::EXEC)
2871 .addReg(NewExec);
2872
2873 // XXX - s_xor_b64 sets scc to 1 if the result is nonzero, so can we use
2874 // s_cbranch_scc0?
2875
2876 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover.
2877 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
2878 .addMBB(&LoopBB);
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002879
2880 return InsertPt->getIterator();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002881}
2882
2883// This has slightly sub-optimal regalloc when the source vector is killed by
2884// the read. The register allocator does not understand that the kill is
2885// per-workitem, so is kept alive for the whole loop so we end up not re-using a
2886// subregister from it, using 1 more VGPR than necessary. This was saved when
2887// this was expanded after register allocation.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002888static MachineBasicBlock::iterator loadM0FromVGPR(const SIInstrInfo *TII,
2889 MachineBasicBlock &MBB,
2890 MachineInstr &MI,
2891 unsigned InitResultReg,
2892 unsigned PhiReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002893 int Offset,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002894 bool UseGPRIdxMode,
2895 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002896 MachineFunction *MF = MBB.getParent();
2897 MachineRegisterInfo &MRI = MF->getRegInfo();
2898 const DebugLoc &DL = MI.getDebugLoc();
2899 MachineBasicBlock::iterator I(&MI);
2900
2901 unsigned DstReg = MI.getOperand(0).getReg();
Matt Arsenault301162c2017-11-15 21:51:43 +00002902 unsigned SaveExec = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
2903 unsigned TmpExec = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002904
2905 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), TmpExec);
2906
2907 // Save the EXEC mask
2908 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), SaveExec)
2909 .addReg(AMDGPU::EXEC);
2910
2911 // To insert the loop we need to split the block. Move everything after this
2912 // point to a new block, and insert a new empty block between the two.
2913 MachineBasicBlock *LoopBB = MF->CreateMachineBasicBlock();
2914 MachineBasicBlock *RemainderBB = MF->CreateMachineBasicBlock();
2915 MachineFunction::iterator MBBI(MBB);
2916 ++MBBI;
2917
2918 MF->insert(MBBI, LoopBB);
2919 MF->insert(MBBI, RemainderBB);
2920
2921 LoopBB->addSuccessor(LoopBB);
2922 LoopBB->addSuccessor(RemainderBB);
2923
2924 // Move the rest of the block into a new block.
Matt Arsenaultd40ded62016-07-22 17:01:15 +00002925 RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002926 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
2927
2928 MBB.addSuccessor(LoopBB);
2929
2930 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2931
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002932 auto InsPt = emitLoadM0FromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, *Idx,
2933 InitResultReg, DstReg, PhiReg, TmpExec,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002934 Offset, UseGPRIdxMode, IsIndirectSrc);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002935
2936 MachineBasicBlock::iterator First = RemainderBB->begin();
2937 BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
2938 .addReg(SaveExec);
2939
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002940 return InsPt;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002941}
2942
2943// Returns subreg index, offset
2944static std::pair<unsigned, int>
2945computeIndirectRegAndOffset(const SIRegisterInfo &TRI,
2946 const TargetRegisterClass *SuperRC,
2947 unsigned VecReg,
2948 int Offset) {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002949 int NumElts = TRI.getRegSizeInBits(*SuperRC) / 32;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002950
2951 // Skip out of bounds offsets, or else we would end up using an undefined
2952 // register.
2953 if (Offset >= NumElts || Offset < 0)
2954 return std::make_pair(AMDGPU::sub0, Offset);
2955
2956 return std::make_pair(AMDGPU::sub0 + Offset, 0);
2957}
2958
2959// Return true if the index is an SGPR and was set.
2960static bool setM0ToIndexFromSGPR(const SIInstrInfo *TII,
2961 MachineRegisterInfo &MRI,
2962 MachineInstr &MI,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002963 int Offset,
2964 bool UseGPRIdxMode,
2965 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002966 MachineBasicBlock *MBB = MI.getParent();
2967 const DebugLoc &DL = MI.getDebugLoc();
2968 MachineBasicBlock::iterator I(&MI);
2969
2970 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2971 const TargetRegisterClass *IdxRC = MRI.getRegClass(Idx->getReg());
2972
2973 assert(Idx->getReg() != AMDGPU::NoRegister);
2974
2975 if (!TII->getRegisterInfo().isSGPRClass(IdxRC))
2976 return false;
2977
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002978 if (UseGPRIdxMode) {
2979 unsigned IdxMode = IsIndirectSrc ?
2980 VGPRIndexMode::SRC0_ENABLE : VGPRIndexMode::DST_ENABLE;
2981 if (Offset == 0) {
2982 MachineInstr *SetOn =
Diana Picus116bbab2017-01-13 09:58:52 +00002983 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2984 .add(*Idx)
2985 .addImm(IdxMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002986
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002987 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002988 } else {
2989 unsigned Tmp = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
2990 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), Tmp)
Diana Picus116bbab2017-01-13 09:58:52 +00002991 .add(*Idx)
2992 .addImm(Offset);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002993 MachineInstr *SetOn =
2994 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2995 .addReg(Tmp, RegState::Kill)
2996 .addImm(IdxMode);
2997
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002998 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002999 }
3000
3001 return true;
3002 }
3003
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003004 if (Offset == 0) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00003005 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
3006 .add(*Idx);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003007 } else {
3008 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00003009 .add(*Idx)
3010 .addImm(Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003011 }
3012
3013 return true;
3014}
3015
3016// Control flow needs to be inserted if indexing with a VGPR.
3017static MachineBasicBlock *emitIndirectSrc(MachineInstr &MI,
3018 MachineBasicBlock &MBB,
Tom Stellard5bfbae52018-07-11 20:59:01 +00003019 const GCNSubtarget &ST) {
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003020 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003021 const SIRegisterInfo &TRI = TII->getRegisterInfo();
3022 MachineFunction *MF = MBB.getParent();
3023 MachineRegisterInfo &MRI = MF->getRegInfo();
3024
3025 unsigned Dst = MI.getOperand(0).getReg();
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003026 unsigned SrcReg = TII->getNamedOperand(MI, AMDGPU::OpName::src)->getReg();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003027 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
3028
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003029 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003030
3031 unsigned SubReg;
3032 std::tie(SubReg, Offset)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003033 = computeIndirectRegAndOffset(TRI, VecRC, SrcReg, Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003034
Marek Olsake22fdb92017-03-21 17:00:32 +00003035 bool UseGPRIdxMode = ST.useVGPRIndexMode(EnableVGPRIndexMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003036
3037 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, true)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003038 MachineBasicBlock::iterator I(&MI);
3039 const DebugLoc &DL = MI.getDebugLoc();
3040
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003041 if (UseGPRIdxMode) {
3042 // TODO: Look at the uses to avoid the copy. This may require rescheduling
3043 // to avoid interfering with other uses, so probably requires a new
3044 // optimization pass.
3045 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003046 .addReg(SrcReg, RegState::Undef, SubReg)
3047 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003048 .addReg(AMDGPU::M0, RegState::Implicit);
3049 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
3050 } else {
3051 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003052 .addReg(SrcReg, RegState::Undef, SubReg)
3053 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003054 }
3055
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003056 MI.eraseFromParent();
3057
3058 return &MBB;
3059 }
3060
3061 const DebugLoc &DL = MI.getDebugLoc();
3062 MachineBasicBlock::iterator I(&MI);
3063
3064 unsigned PhiReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3065 unsigned InitReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3066
3067 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), InitReg);
3068
Changpeng Fangda38b5f2018-02-16 16:31:30 +00003069 auto InsPt = loadM0FromVGPR(TII, MBB, MI, InitReg, PhiReg,
3070 Offset, UseGPRIdxMode, true);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003071 MachineBasicBlock *LoopBB = InsPt->getParent();
3072
3073 if (UseGPRIdxMode) {
3074 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003075 .addReg(SrcReg, RegState::Undef, SubReg)
3076 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003077 .addReg(AMDGPU::M0, RegState::Implicit);
Changpeng Fangda38b5f2018-02-16 16:31:30 +00003078 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003079 } else {
3080 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003081 .addReg(SrcReg, RegState::Undef, SubReg)
3082 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003083 }
3084
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003085 MI.eraseFromParent();
3086
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003087 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003088}
3089
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003090static unsigned getMOVRELDPseudo(const SIRegisterInfo &TRI,
3091 const TargetRegisterClass *VecRC) {
3092 switch (TRI.getRegSizeInBits(*VecRC)) {
3093 case 32: // 4 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003094 return AMDGPU::V_MOVRELD_B32_V1;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003095 case 64: // 8 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003096 return AMDGPU::V_MOVRELD_B32_V2;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003097 case 128: // 16 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003098 return AMDGPU::V_MOVRELD_B32_V4;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003099 case 256: // 32 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003100 return AMDGPU::V_MOVRELD_B32_V8;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003101 case 512: // 64 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003102 return AMDGPU::V_MOVRELD_B32_V16;
3103 default:
3104 llvm_unreachable("unsupported size for MOVRELD pseudos");
3105 }
3106}
3107
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003108static MachineBasicBlock *emitIndirectDst(MachineInstr &MI,
3109 MachineBasicBlock &MBB,
Tom Stellard5bfbae52018-07-11 20:59:01 +00003110 const GCNSubtarget &ST) {
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003111 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003112 const SIRegisterInfo &TRI = TII->getRegisterInfo();
3113 MachineFunction *MF = MBB.getParent();
3114 MachineRegisterInfo &MRI = MF->getRegInfo();
3115
3116 unsigned Dst = MI.getOperand(0).getReg();
3117 const MachineOperand *SrcVec = TII->getNamedOperand(MI, AMDGPU::OpName::src);
3118 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
3119 const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val);
3120 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
3121 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcVec->getReg());
3122
3123 // This can be an immediate, but will be folded later.
3124 assert(Val->getReg());
3125
3126 unsigned SubReg;
3127 std::tie(SubReg, Offset) = computeIndirectRegAndOffset(TRI, VecRC,
3128 SrcVec->getReg(),
3129 Offset);
Marek Olsake22fdb92017-03-21 17:00:32 +00003130 bool UseGPRIdxMode = ST.useVGPRIndexMode(EnableVGPRIndexMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003131
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003132 if (Idx->getReg() == AMDGPU::NoRegister) {
3133 MachineBasicBlock::iterator I(&MI);
3134 const DebugLoc &DL = MI.getDebugLoc();
3135
3136 assert(Offset == 0);
3137
3138 BuildMI(MBB, I, DL, TII->get(TargetOpcode::INSERT_SUBREG), Dst)
Diana Picus116bbab2017-01-13 09:58:52 +00003139 .add(*SrcVec)
3140 .add(*Val)
3141 .addImm(SubReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003142
3143 MI.eraseFromParent();
3144 return &MBB;
3145 }
3146
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003147 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, false)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003148 MachineBasicBlock::iterator I(&MI);
3149 const DebugLoc &DL = MI.getDebugLoc();
3150
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003151 if (UseGPRIdxMode) {
3152 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00003153 .addReg(SrcVec->getReg(), RegState::Undef, SubReg) // vdst
3154 .add(*Val)
3155 .addReg(Dst, RegState::ImplicitDefine)
3156 .addReg(SrcVec->getReg(), RegState::Implicit)
3157 .addReg(AMDGPU::M0, RegState::Implicit);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003158
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003159 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
3160 } else {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003161 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(TRI, VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003162
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003163 BuildMI(MBB, I, DL, MovRelDesc)
3164 .addReg(Dst, RegState::Define)
3165 .addReg(SrcVec->getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00003166 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003167 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003168 }
3169
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003170 MI.eraseFromParent();
3171 return &MBB;
3172 }
3173
3174 if (Val->isReg())
3175 MRI.clearKillFlags(Val->getReg());
3176
3177 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003178
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003179 unsigned PhiReg = MRI.createVirtualRegister(VecRC);
3180
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003181 auto InsPt = loadM0FromVGPR(TII, MBB, MI, SrcVec->getReg(), PhiReg,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00003182 Offset, UseGPRIdxMode, false);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003183 MachineBasicBlock *LoopBB = InsPt->getParent();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003184
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003185 if (UseGPRIdxMode) {
3186 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00003187 .addReg(PhiReg, RegState::Undef, SubReg) // vdst
3188 .add(*Val) // src0
3189 .addReg(Dst, RegState::ImplicitDefine)
3190 .addReg(PhiReg, RegState::Implicit)
3191 .addReg(AMDGPU::M0, RegState::Implicit);
Changpeng Fangda38b5f2018-02-16 16:31:30 +00003192 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003193 } else {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003194 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(TRI, VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003195
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003196 BuildMI(*LoopBB, InsPt, DL, MovRelDesc)
3197 .addReg(Dst, RegState::Define)
3198 .addReg(PhiReg)
Diana Picus116bbab2017-01-13 09:58:52 +00003199 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00003200 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003201 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003202
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00003203 MI.eraseFromParent();
3204
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00003205 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003206}
3207
Matt Arsenault786724a2016-07-12 21:41:32 +00003208MachineBasicBlock *SITargetLowering::EmitInstrWithCustomInserter(
3209 MachineInstr &MI, MachineBasicBlock *BB) const {
Tom Stellard244891d2016-12-20 15:52:17 +00003210
3211 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3212 MachineFunction *MF = BB->getParent();
3213 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
3214
3215 if (TII->isMIMG(MI)) {
Matt Arsenault905f3512017-12-29 17:18:14 +00003216 if (MI.memoperands_empty() && MI.mayLoadOrStore()) {
3217 report_fatal_error("missing mem operand from MIMG instruction");
3218 }
Tom Stellard244891d2016-12-20 15:52:17 +00003219 // Add a memoperand for mimg instructions so that they aren't assumed to
3220 // be ordered memory instuctions.
3221
Tom Stellard244891d2016-12-20 15:52:17 +00003222 return BB;
3223 }
3224
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003225 switch (MI.getOpcode()) {
Matt Arsenault301162c2017-11-15 21:51:43 +00003226 case AMDGPU::S_ADD_U64_PSEUDO:
3227 case AMDGPU::S_SUB_U64_PSEUDO: {
3228 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
3229 const DebugLoc &DL = MI.getDebugLoc();
3230
3231 MachineOperand &Dest = MI.getOperand(0);
3232 MachineOperand &Src0 = MI.getOperand(1);
3233 MachineOperand &Src1 = MI.getOperand(2);
3234
3235 unsigned DestSub0 = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
3236 unsigned DestSub1 = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
3237
3238 MachineOperand Src0Sub0 = TII->buildExtractSubRegOrImm(MI, MRI,
3239 Src0, &AMDGPU::SReg_64RegClass, AMDGPU::sub0,
3240 &AMDGPU::SReg_32_XM0RegClass);
3241 MachineOperand Src0Sub1 = TII->buildExtractSubRegOrImm(MI, MRI,
3242 Src0, &AMDGPU::SReg_64RegClass, AMDGPU::sub1,
3243 &AMDGPU::SReg_32_XM0RegClass);
3244
3245 MachineOperand Src1Sub0 = TII->buildExtractSubRegOrImm(MI, MRI,
3246 Src1, &AMDGPU::SReg_64RegClass, AMDGPU::sub0,
3247 &AMDGPU::SReg_32_XM0RegClass);
3248 MachineOperand Src1Sub1 = TII->buildExtractSubRegOrImm(MI, MRI,
3249 Src1, &AMDGPU::SReg_64RegClass, AMDGPU::sub1,
3250 &AMDGPU::SReg_32_XM0RegClass);
3251
3252 bool IsAdd = (MI.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO);
3253
3254 unsigned LoOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
3255 unsigned HiOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
3256 BuildMI(*BB, MI, DL, TII->get(LoOpc), DestSub0)
3257 .add(Src0Sub0)
3258 .add(Src1Sub0);
3259 BuildMI(*BB, MI, DL, TII->get(HiOpc), DestSub1)
3260 .add(Src0Sub1)
3261 .add(Src1Sub1);
3262 BuildMI(*BB, MI, DL, TII->get(TargetOpcode::REG_SEQUENCE), Dest.getReg())
3263 .addReg(DestSub0)
3264 .addImm(AMDGPU::sub0)
3265 .addReg(DestSub1)
3266 .addImm(AMDGPU::sub1);
3267 MI.eraseFromParent();
3268 return BB;
3269 }
3270 case AMDGPU::SI_INIT_M0: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003271 BuildMI(*BB, MI.getIterator(), MI.getDebugLoc(),
Matt Arsenault4ac341c2016-04-14 21:58:15 +00003272 TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
Diana Picus116bbab2017-01-13 09:58:52 +00003273 .add(MI.getOperand(0));
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003274 MI.eraseFromParent();
Matt Arsenault20711b72015-02-20 22:10:45 +00003275 return BB;
Matt Arsenault301162c2017-11-15 21:51:43 +00003276 }
Marek Olsak2d825902017-04-28 20:21:58 +00003277 case AMDGPU::SI_INIT_EXEC:
3278 // This should be before all vector instructions.
3279 BuildMI(*BB, &*BB->begin(), MI.getDebugLoc(), TII->get(AMDGPU::S_MOV_B64),
3280 AMDGPU::EXEC)
3281 .addImm(MI.getOperand(0).getImm());
3282 MI.eraseFromParent();
3283 return BB;
3284
3285 case AMDGPU::SI_INIT_EXEC_FROM_INPUT: {
3286 // Extract the thread count from an SGPR input and set EXEC accordingly.
3287 // Since BFM can't shift by 64, handle that case with CMP + CMOV.
3288 //
3289 // S_BFE_U32 count, input, {shift, 7}
3290 // S_BFM_B64 exec, count, 0
3291 // S_CMP_EQ_U32 count, 64
3292 // S_CMOV_B64 exec, -1
3293 MachineInstr *FirstMI = &*BB->begin();
3294 MachineRegisterInfo &MRI = MF->getRegInfo();
3295 unsigned InputReg = MI.getOperand(0).getReg();
3296 unsigned CountReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3297 bool Found = false;
3298
3299 // Move the COPY of the input reg to the beginning, so that we can use it.
3300 for (auto I = BB->begin(); I != &MI; I++) {
3301 if (I->getOpcode() != TargetOpcode::COPY ||
3302 I->getOperand(0).getReg() != InputReg)
3303 continue;
3304
3305 if (I == FirstMI) {
3306 FirstMI = &*++BB->begin();
3307 } else {
3308 I->removeFromParent();
3309 BB->insert(FirstMI, &*I);
3310 }
3311 Found = true;
3312 break;
3313 }
3314 assert(Found);
Davide Italiano0dcc0152017-05-11 19:58:52 +00003315 (void)Found;
Marek Olsak2d825902017-04-28 20:21:58 +00003316
3317 // This should be before all vector instructions.
3318 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_BFE_U32), CountReg)
3319 .addReg(InputReg)
3320 .addImm((MI.getOperand(1).getImm() & 0x7f) | 0x70000);
3321 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_BFM_B64),
3322 AMDGPU::EXEC)
3323 .addReg(CountReg)
3324 .addImm(0);
3325 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_CMP_EQ_U32))
3326 .addReg(CountReg, RegState::Kill)
3327 .addImm(64);
3328 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_CMOV_B64),
3329 AMDGPU::EXEC)
3330 .addImm(-1);
3331 MI.eraseFromParent();
3332 return BB;
3333 }
3334
Changpeng Fang01f60622016-03-15 17:28:44 +00003335 case AMDGPU::GET_GROUPSTATICSIZE: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003336 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault3c07c812016-07-22 17:01:33 +00003337 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_MOV_B32))
Diana Picus116bbab2017-01-13 09:58:52 +00003338 .add(MI.getOperand(0))
3339 .addImm(MFI->getLDSSize());
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003340 MI.eraseFromParent();
Changpeng Fang01f60622016-03-15 17:28:44 +00003341 return BB;
3342 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003343 case AMDGPU::SI_INDIRECT_SRC_V1:
3344 case AMDGPU::SI_INDIRECT_SRC_V2:
3345 case AMDGPU::SI_INDIRECT_SRC_V4:
3346 case AMDGPU::SI_INDIRECT_SRC_V8:
3347 case AMDGPU::SI_INDIRECT_SRC_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003348 return emitIndirectSrc(MI, *BB, *getSubtarget());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003349 case AMDGPU::SI_INDIRECT_DST_V1:
3350 case AMDGPU::SI_INDIRECT_DST_V2:
3351 case AMDGPU::SI_INDIRECT_DST_V4:
3352 case AMDGPU::SI_INDIRECT_DST_V8:
3353 case AMDGPU::SI_INDIRECT_DST_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003354 return emitIndirectDst(MI, *BB, *getSubtarget());
Marek Olsakce76ea02017-10-24 10:27:13 +00003355 case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO:
3356 case AMDGPU::SI_KILL_I1_PSEUDO:
Matt Arsenault786724a2016-07-12 21:41:32 +00003357 return splitKillBlock(MI, BB);
Matt Arsenault22e41792016-08-27 01:00:37 +00003358 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
3359 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Matt Arsenault22e41792016-08-27 01:00:37 +00003360
3361 unsigned Dst = MI.getOperand(0).getReg();
3362 unsigned Src0 = MI.getOperand(1).getReg();
3363 unsigned Src1 = MI.getOperand(2).getReg();
3364 const DebugLoc &DL = MI.getDebugLoc();
3365 unsigned SrcCond = MI.getOperand(3).getReg();
3366
3367 unsigned DstLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3368 unsigned DstHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003369 unsigned SrcCondCopy = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Matt Arsenault22e41792016-08-27 01:00:37 +00003370
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003371 BuildMI(*BB, MI, DL, TII->get(AMDGPU::COPY), SrcCondCopy)
3372 .addReg(SrcCond);
Matt Arsenault22e41792016-08-27 01:00:37 +00003373 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
3374 .addReg(Src0, 0, AMDGPU::sub0)
3375 .addReg(Src1, 0, AMDGPU::sub0)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003376 .addReg(SrcCondCopy);
Matt Arsenault22e41792016-08-27 01:00:37 +00003377 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
3378 .addReg(Src0, 0, AMDGPU::sub1)
3379 .addReg(Src1, 0, AMDGPU::sub1)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003380 .addReg(SrcCondCopy);
Matt Arsenault22e41792016-08-27 01:00:37 +00003381
3382 BuildMI(*BB, MI, DL, TII->get(AMDGPU::REG_SEQUENCE), Dst)
3383 .addReg(DstLo)
3384 .addImm(AMDGPU::sub0)
3385 .addReg(DstHi)
3386 .addImm(AMDGPU::sub1);
3387 MI.eraseFromParent();
3388 return BB;
3389 }
Matt Arsenault327188a2016-12-15 21:57:11 +00003390 case AMDGPU::SI_BR_UNDEF: {
3391 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3392 const DebugLoc &DL = MI.getDebugLoc();
3393 MachineInstr *Br = BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_CBRANCH_SCC1))
Diana Picus116bbab2017-01-13 09:58:52 +00003394 .add(MI.getOperand(0));
Matt Arsenault327188a2016-12-15 21:57:11 +00003395 Br->getOperand(1).setIsUndef(true); // read undef SCC
3396 MI.eraseFromParent();
3397 return BB;
3398 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003399 case AMDGPU::ADJCALLSTACKUP:
3400 case AMDGPU::ADJCALLSTACKDOWN: {
3401 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
3402 MachineInstrBuilder MIB(*MF, &MI);
Matt Arsenaulte9f36792018-03-27 18:38:51 +00003403
3404 // Add an implicit use of the frame offset reg to prevent the restore copy
3405 // inserted after the call from being reorderd after stack operations in the
3406 // the caller's frame.
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003407 MIB.addReg(Info->getStackPtrOffsetReg(), RegState::ImplicitDefine)
Matt Arsenaulte9f36792018-03-27 18:38:51 +00003408 .addReg(Info->getStackPtrOffsetReg(), RegState::Implicit)
3409 .addReg(Info->getFrameOffsetReg(), RegState::Implicit);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003410 return BB;
3411 }
Matt Arsenault71bcbd42017-08-11 20:42:08 +00003412 case AMDGPU::SI_CALL_ISEL:
3413 case AMDGPU::SI_TCRETURN_ISEL: {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003414 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3415 const DebugLoc &DL = MI.getDebugLoc();
3416 unsigned ReturnAddrReg = TII->getRegisterInfo().getReturnAddressReg(*MF);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003417
3418 MachineRegisterInfo &MRI = MF->getRegInfo();
3419 unsigned GlobalAddrReg = MI.getOperand(0).getReg();
3420 MachineInstr *PCRel = MRI.getVRegDef(GlobalAddrReg);
3421 assert(PCRel->getOpcode() == AMDGPU::SI_PC_ADD_REL_OFFSET);
3422
3423 const GlobalValue *G = PCRel->getOperand(1).getGlobal();
3424
Matt Arsenault71bcbd42017-08-11 20:42:08 +00003425 MachineInstrBuilder MIB;
3426 if (MI.getOpcode() == AMDGPU::SI_CALL_ISEL) {
3427 MIB = BuildMI(*BB, MI, DL, TII->get(AMDGPU::SI_CALL), ReturnAddrReg)
3428 .add(MI.getOperand(0))
3429 .addGlobalAddress(G);
3430 } else {
3431 MIB = BuildMI(*BB, MI, DL, TII->get(AMDGPU::SI_TCRETURN))
3432 .add(MI.getOperand(0))
3433 .addGlobalAddress(G);
3434
3435 // There is an additional imm operand for tcreturn, but it should be in the
3436 // right place already.
3437 }
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003438
3439 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003440 MIB.add(MI.getOperand(I));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003441
Chandler Carruthc73c0302018-08-16 21:30:05 +00003442 MIB.cloneMemRefs(MI);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003443 MI.eraseFromParent();
3444 return BB;
3445 }
Changpeng Fang01f60622016-03-15 17:28:44 +00003446 default:
3447 return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
Tom Stellard75aadc22012-12-11 21:25:42 +00003448 }
Tom Stellard75aadc22012-12-11 21:25:42 +00003449}
3450
Matt Arsenaulte11d8ac2017-10-13 21:10:22 +00003451bool SITargetLowering::hasBitPreservingFPLogic(EVT VT) const {
3452 return isTypeLegal(VT.getScalarType());
3453}
3454
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003455bool SITargetLowering::enableAggressiveFMAFusion(EVT VT) const {
3456 // This currently forces unfolding various combinations of fsub into fma with
3457 // free fneg'd operands. As long as we have fast FMA (controlled by
3458 // isFMAFasterThanFMulAndFAdd), we should perform these.
3459
3460 // When fma is quarter rate, for f64 where add / sub are at best half rate,
3461 // most of these combines appear to be cycle neutral but save on instruction
3462 // count / code size.
3463 return true;
3464}
3465
Mehdi Amini44ede332015-07-09 02:09:04 +00003466EVT SITargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx,
3467 EVT VT) const {
Tom Stellard83747202013-07-18 21:43:53 +00003468 if (!VT.isVector()) {
3469 return MVT::i1;
3470 }
Matt Arsenault8596f712014-11-28 22:51:38 +00003471 return EVT::getVectorVT(Ctx, MVT::i1, VT.getVectorNumElements());
Tom Stellard75aadc22012-12-11 21:25:42 +00003472}
3473
Matt Arsenault94163282016-12-22 16:36:25 +00003474MVT SITargetLowering::getScalarShiftAmountTy(const DataLayout &, EVT VT) const {
3475 // TODO: Should i16 be used always if legal? For now it would force VALU
3476 // shifts.
3477 return (VT == MVT::i16) ? MVT::i16 : MVT::i32;
Christian Konig082a14a2013-03-18 11:34:05 +00003478}
3479
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003480// Answering this is somewhat tricky and depends on the specific device which
3481// have different rates for fma or all f64 operations.
3482//
3483// v_fma_f64 and v_mul_f64 always take the same number of cycles as each other
3484// regardless of which device (although the number of cycles differs between
3485// devices), so it is always profitable for f64.
3486//
3487// v_fma_f32 takes 4 or 16 cycles depending on the device, so it is profitable
3488// only on full rate devices. Normally, we should prefer selecting v_mad_f32
3489// which we can always do even without fused FP ops since it returns the same
3490// result as the separate operations and since it is always full
3491// rate. Therefore, we lie and report that it is not faster for f32. v_mad_f32
3492// however does not support denormals, so we do report fma as faster if we have
3493// a fast fma device and require denormals.
3494//
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003495bool SITargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
3496 VT = VT.getScalarType();
3497
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003498 switch (VT.getSimpleVT().SimpleTy) {
Matt Arsenault0084adc2018-04-30 19:08:16 +00003499 case MVT::f32: {
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003500 // This is as fast on some subtargets. However, we always have full rate f32
3501 // mad available which returns the same result as the separate operations
Matt Arsenault8d630032015-02-20 22:10:41 +00003502 // which we should prefer over fma. We can't use this if we want to support
3503 // denormals, so only report this in these cases.
Matt Arsenault0084adc2018-04-30 19:08:16 +00003504 if (Subtarget->hasFP32Denormals())
3505 return Subtarget->hasFastFMAF32() || Subtarget->hasDLInsts();
3506
3507 // If the subtarget has v_fmac_f32, that's just as good as v_mac_f32.
3508 return Subtarget->hasFastFMAF32() && Subtarget->hasDLInsts();
3509 }
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003510 case MVT::f64:
3511 return true;
Matt Arsenault9e22bc22016-12-22 03:21:48 +00003512 case MVT::f16:
3513 return Subtarget->has16BitInsts() && Subtarget->hasFP16Denormals();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003514 default:
3515 break;
3516 }
3517
3518 return false;
3519}
3520
Tom Stellard75aadc22012-12-11 21:25:42 +00003521//===----------------------------------------------------------------------===//
3522// Custom DAG Lowering Operations
3523//===----------------------------------------------------------------------===//
3524
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003525// Work around LegalizeDAG doing the wrong thing and fully scalarizing if the
3526// wider vector type is legal.
3527SDValue SITargetLowering::splitUnaryVectorOp(SDValue Op,
3528 SelectionDAG &DAG) const {
3529 unsigned Opc = Op.getOpcode();
3530 EVT VT = Op.getValueType();
3531 assert(VT == MVT::v4f16);
3532
3533 SDValue Lo, Hi;
3534 std::tie(Lo, Hi) = DAG.SplitVectorOperand(Op.getNode(), 0);
3535
3536 SDLoc SL(Op);
3537 SDValue OpLo = DAG.getNode(Opc, SL, Lo.getValueType(), Lo,
3538 Op->getFlags());
3539 SDValue OpHi = DAG.getNode(Opc, SL, Hi.getValueType(), Hi,
3540 Op->getFlags());
3541
3542 return DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(Op), VT, OpLo, OpHi);
3543}
3544
3545// Work around LegalizeDAG doing the wrong thing and fully scalarizing if the
3546// wider vector type is legal.
3547SDValue SITargetLowering::splitBinaryVectorOp(SDValue Op,
3548 SelectionDAG &DAG) const {
3549 unsigned Opc = Op.getOpcode();
3550 EVT VT = Op.getValueType();
3551 assert(VT == MVT::v4i16 || VT == MVT::v4f16);
3552
3553 SDValue Lo0, Hi0;
3554 std::tie(Lo0, Hi0) = DAG.SplitVectorOperand(Op.getNode(), 0);
3555 SDValue Lo1, Hi1;
3556 std::tie(Lo1, Hi1) = DAG.SplitVectorOperand(Op.getNode(), 1);
3557
3558 SDLoc SL(Op);
3559
3560 SDValue OpLo = DAG.getNode(Opc, SL, Lo0.getValueType(), Lo0, Lo1,
3561 Op->getFlags());
3562 SDValue OpHi = DAG.getNode(Opc, SL, Hi0.getValueType(), Hi0, Hi1,
3563 Op->getFlags());
3564
3565 return DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(Op), VT, OpLo, OpHi);
3566}
3567
Tom Stellard75aadc22012-12-11 21:25:42 +00003568SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
3569 switch (Op.getOpcode()) {
3570 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
Tom Stellardf8794352012-12-19 22:10:31 +00003571 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Tom Stellard35bb18c2013-08-26 15:06:04 +00003572 case ISD::LOAD: {
Tom Stellarde812f2f2014-07-21 15:45:06 +00003573 SDValue Result = LowerLOAD(Op, DAG);
3574 assert((!Result.getNode() ||
3575 Result.getNode()->getNumValues() == 2) &&
3576 "Load should return a value and a chain");
3577 return Result;
Tom Stellard35bb18c2013-08-26 15:06:04 +00003578 }
Tom Stellardaf775432013-10-23 00:44:32 +00003579
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003580 case ISD::FSIN:
3581 case ISD::FCOS:
3582 return LowerTrig(Op, DAG);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003583 case ISD::SELECT: return LowerSELECT(Op, DAG);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003584 case ISD::FDIV: return LowerFDIV(Op, DAG);
Tom Stellard354a43c2016-04-01 18:27:37 +00003585 case ISD::ATOMIC_CMP_SWAP: return LowerATOMIC_CMP_SWAP(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +00003586 case ISD::STORE: return LowerSTORE(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003587 case ISD::GlobalAddress: {
3588 MachineFunction &MF = DAG.getMachineFunction();
3589 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
3590 return LowerGlobalAddress(MFI, Op, DAG);
Tom Stellard94593ee2013-06-03 17:40:18 +00003591 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003592 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003593 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003594 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00003595 case ISD::ADDRSPACECAST: return lowerADDRSPACECAST(Op, DAG);
Matt Arsenault3aef8092017-01-23 23:09:58 +00003596 case ISD::INSERT_VECTOR_ELT:
3597 return lowerINSERT_VECTOR_ELT(Op, DAG);
3598 case ISD::EXTRACT_VECTOR_ELT:
3599 return lowerEXTRACT_VECTOR_ELT(Op, DAG);
Matt Arsenault67a98152018-05-16 11:47:30 +00003600 case ISD::BUILD_VECTOR:
3601 return lowerBUILD_VECTOR(Op, DAG);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003602 case ISD::FP_ROUND:
3603 return lowerFP_ROUND(Op, DAG);
Matt Arsenault3e025382017-04-24 17:49:13 +00003604 case ISD::TRAP:
Matt Arsenault3e025382017-04-24 17:49:13 +00003605 return lowerTRAP(Op, DAG);
Tony Tye43259df2018-05-16 16:19:34 +00003606 case ISD::DEBUGTRAP:
3607 return lowerDEBUGTRAP(Op, DAG);
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003608 case ISD::FABS:
3609 case ISD::FNEG:
Matt Arsenault36cdcfa2018-08-02 13:43:42 +00003610 case ISD::FCANONICALIZE:
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003611 return splitUnaryVectorOp(Op, DAG);
Matt Arsenault687ec752018-10-22 16:27:27 +00003612 case ISD::FMINNUM:
3613 case ISD::FMAXNUM:
3614 return lowerFMINNUM_FMAXNUM(Op, DAG);
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003615 case ISD::SHL:
3616 case ISD::SRA:
3617 case ISD::SRL:
3618 case ISD::ADD:
3619 case ISD::SUB:
3620 case ISD::MUL:
3621 case ISD::SMIN:
3622 case ISD::SMAX:
3623 case ISD::UMIN:
3624 case ISD::UMAX:
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003625 case ISD::FADD:
3626 case ISD::FMUL:
Matt Arsenault687ec752018-10-22 16:27:27 +00003627 case ISD::FMINNUM_IEEE:
3628 case ISD::FMAXNUM_IEEE:
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003629 return splitBinaryVectorOp(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +00003630 }
3631 return SDValue();
3632}
3633
Matt Arsenault1349a042018-05-22 06:32:10 +00003634static SDValue adjustLoadValueTypeImpl(SDValue Result, EVT LoadVT,
3635 const SDLoc &DL,
3636 SelectionDAG &DAG, bool Unpacked) {
3637 if (!LoadVT.isVector())
3638 return Result;
3639
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003640 if (Unpacked) { // From v2i32/v4i32 back to v2f16/v4f16.
3641 // Truncate to v2i16/v4i16.
3642 EVT IntLoadVT = LoadVT.changeTypeToInteger();
Matt Arsenault1349a042018-05-22 06:32:10 +00003643
3644 // Workaround legalizer not scalarizing truncate after vector op
3645 // legalization byt not creating intermediate vector trunc.
3646 SmallVector<SDValue, 4> Elts;
3647 DAG.ExtractVectorElements(Result, Elts);
3648 for (SDValue &Elt : Elts)
3649 Elt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, Elt);
3650
3651 Result = DAG.getBuildVector(IntLoadVT, DL, Elts);
3652
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003653 // Bitcast to original type (v2f16/v4f16).
Matt Arsenault1349a042018-05-22 06:32:10 +00003654 return DAG.getNode(ISD::BITCAST, DL, LoadVT, Result);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003655 }
Matt Arsenault1349a042018-05-22 06:32:10 +00003656
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003657 // Cast back to the original packed type.
3658 return DAG.getNode(ISD::BITCAST, DL, LoadVT, Result);
3659}
3660
Matt Arsenault1349a042018-05-22 06:32:10 +00003661SDValue SITargetLowering::adjustLoadValueType(unsigned Opcode,
3662 MemSDNode *M,
3663 SelectionDAG &DAG,
Tim Renouf366a49d2018-08-02 23:33:01 +00003664 ArrayRef<SDValue> Ops,
Matt Arsenault1349a042018-05-22 06:32:10 +00003665 bool IsIntrinsic) const {
3666 SDLoc DL(M);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003667
3668 bool Unpacked = Subtarget->hasUnpackedD16VMem();
Matt Arsenault1349a042018-05-22 06:32:10 +00003669 EVT LoadVT = M->getValueType(0);
3670
Matt Arsenault1349a042018-05-22 06:32:10 +00003671 EVT EquivLoadVT = LoadVT;
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003672 if (Unpacked && LoadVT.isVector()) {
3673 EquivLoadVT = LoadVT.isVector() ?
3674 EVT::getVectorVT(*DAG.getContext(), MVT::i32,
3675 LoadVT.getVectorNumElements()) : LoadVT;
Matt Arsenault1349a042018-05-22 06:32:10 +00003676 }
3677
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003678 // Change from v4f16/v2f16 to EquivLoadVT.
3679 SDVTList VTList = DAG.getVTList(EquivLoadVT, MVT::Other);
3680
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003681 SDValue Load
3682 = DAG.getMemIntrinsicNode(
3683 IsIntrinsic ? (unsigned)ISD::INTRINSIC_W_CHAIN : Opcode, DL,
3684 VTList, Ops, M->getMemoryVT(),
3685 M->getMemOperand());
3686 if (!Unpacked) // Just adjusted the opcode.
3687 return Load;
Changpeng Fang4737e892018-01-18 22:08:53 +00003688
Matt Arsenault1349a042018-05-22 06:32:10 +00003689 SDValue Adjusted = adjustLoadValueTypeImpl(Load, LoadVT, DL, DAG, Unpacked);
Changpeng Fang4737e892018-01-18 22:08:53 +00003690
Matt Arsenault1349a042018-05-22 06:32:10 +00003691 return DAG.getMergeValues({ Adjusted, Load.getValue(1) }, DL);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003692}
3693
Matt Arsenaultb3a80e52018-08-15 21:25:20 +00003694static SDValue lowerICMPIntrinsic(const SITargetLowering &TLI,
3695 SDNode *N, SelectionDAG &DAG) {
3696 EVT VT = N->getValueType(0);
3697 const auto *CD = dyn_cast<ConstantSDNode>(N->getOperand(3));
3698 if (!CD)
3699 return DAG.getUNDEF(VT);
3700
3701 int CondCode = CD->getSExtValue();
3702 if (CondCode < ICmpInst::Predicate::FIRST_ICMP_PREDICATE ||
3703 CondCode > ICmpInst::Predicate::LAST_ICMP_PREDICATE)
3704 return DAG.getUNDEF(VT);
3705
3706 ICmpInst::Predicate IcInput = static_cast<ICmpInst::Predicate>(CondCode);
3707
3708
3709 SDValue LHS = N->getOperand(1);
3710 SDValue RHS = N->getOperand(2);
3711
3712 SDLoc DL(N);
3713
3714 EVT CmpVT = LHS.getValueType();
3715 if (CmpVT == MVT::i16 && !TLI.isTypeLegal(MVT::i16)) {
3716 unsigned PromoteOp = ICmpInst::isSigned(IcInput) ?
3717 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3718 LHS = DAG.getNode(PromoteOp, DL, MVT::i32, LHS);
3719 RHS = DAG.getNode(PromoteOp, DL, MVT::i32, RHS);
3720 }
3721
3722 ISD::CondCode CCOpcode = getICmpCondCode(IcInput);
3723
3724 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, LHS, RHS,
3725 DAG.getCondCode(CCOpcode));
3726}
3727
3728static SDValue lowerFCMPIntrinsic(const SITargetLowering &TLI,
3729 SDNode *N, SelectionDAG &DAG) {
3730 EVT VT = N->getValueType(0);
3731 const auto *CD = dyn_cast<ConstantSDNode>(N->getOperand(3));
3732 if (!CD)
3733 return DAG.getUNDEF(VT);
3734
3735 int CondCode = CD->getSExtValue();
3736 if (CondCode < FCmpInst::Predicate::FIRST_FCMP_PREDICATE ||
3737 CondCode > FCmpInst::Predicate::LAST_FCMP_PREDICATE) {
3738 return DAG.getUNDEF(VT);
3739 }
3740
3741 SDValue Src0 = N->getOperand(1);
3742 SDValue Src1 = N->getOperand(2);
3743 EVT CmpVT = Src0.getValueType();
3744 SDLoc SL(N);
3745
3746 if (CmpVT == MVT::f16 && !TLI.isTypeLegal(CmpVT)) {
3747 Src0 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src0);
3748 Src1 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src1);
3749 }
3750
3751 FCmpInst::Predicate IcInput = static_cast<FCmpInst::Predicate>(CondCode);
3752 ISD::CondCode CCOpcode = getFCmpCondCode(IcInput);
3753 return DAG.getNode(AMDGPUISD::SETCC, SL, VT, Src0,
3754 Src1, DAG.getCondCode(CCOpcode));
3755}
3756
Matt Arsenault3aef8092017-01-23 23:09:58 +00003757void SITargetLowering::ReplaceNodeResults(SDNode *N,
3758 SmallVectorImpl<SDValue> &Results,
3759 SelectionDAG &DAG) const {
3760 switch (N->getOpcode()) {
3761 case ISD::INSERT_VECTOR_ELT: {
3762 if (SDValue Res = lowerINSERT_VECTOR_ELT(SDValue(N, 0), DAG))
3763 Results.push_back(Res);
3764 return;
3765 }
3766 case ISD::EXTRACT_VECTOR_ELT: {
3767 if (SDValue Res = lowerEXTRACT_VECTOR_ELT(SDValue(N, 0), DAG))
3768 Results.push_back(Res);
3769 return;
3770 }
Matt Arsenault1f17c662017-02-22 00:27:34 +00003771 case ISD::INTRINSIC_WO_CHAIN: {
3772 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Marek Olsak13e47412018-01-31 20:18:04 +00003773 switch (IID) {
3774 case Intrinsic::amdgcn_cvt_pkrtz: {
Matt Arsenault1f17c662017-02-22 00:27:34 +00003775 SDValue Src0 = N->getOperand(1);
3776 SDValue Src1 = N->getOperand(2);
3777 SDLoc SL(N);
3778 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_PKRTZ_F16_F32, SL, MVT::i32,
3779 Src0, Src1);
Matt Arsenault1f17c662017-02-22 00:27:34 +00003780 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2f16, Cvt));
3781 return;
3782 }
Marek Olsak13e47412018-01-31 20:18:04 +00003783 case Intrinsic::amdgcn_cvt_pknorm_i16:
3784 case Intrinsic::amdgcn_cvt_pknorm_u16:
3785 case Intrinsic::amdgcn_cvt_pk_i16:
3786 case Intrinsic::amdgcn_cvt_pk_u16: {
3787 SDValue Src0 = N->getOperand(1);
3788 SDValue Src1 = N->getOperand(2);
3789 SDLoc SL(N);
3790 unsigned Opcode;
3791
3792 if (IID == Intrinsic::amdgcn_cvt_pknorm_i16)
3793 Opcode = AMDGPUISD::CVT_PKNORM_I16_F32;
3794 else if (IID == Intrinsic::amdgcn_cvt_pknorm_u16)
3795 Opcode = AMDGPUISD::CVT_PKNORM_U16_F32;
3796 else if (IID == Intrinsic::amdgcn_cvt_pk_i16)
3797 Opcode = AMDGPUISD::CVT_PK_I16_I32;
3798 else
3799 Opcode = AMDGPUISD::CVT_PK_U16_U32;
3800
Matt Arsenault709374d2018-08-01 20:13:58 +00003801 EVT VT = N->getValueType(0);
3802 if (isTypeLegal(VT))
3803 Results.push_back(DAG.getNode(Opcode, SL, VT, Src0, Src1));
3804 else {
3805 SDValue Cvt = DAG.getNode(Opcode, SL, MVT::i32, Src0, Src1);
3806 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2i16, Cvt));
3807 }
Marek Olsak13e47412018-01-31 20:18:04 +00003808 return;
3809 }
3810 }
Simon Pilgrimd362d272017-07-08 19:50:03 +00003811 break;
Matt Arsenault1f17c662017-02-22 00:27:34 +00003812 }
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003813 case ISD::INTRINSIC_W_CHAIN: {
Matt Arsenault1349a042018-05-22 06:32:10 +00003814 if (SDValue Res = LowerINTRINSIC_W_CHAIN(SDValue(N, 0), DAG)) {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003815 Results.push_back(Res);
Matt Arsenault1349a042018-05-22 06:32:10 +00003816 Results.push_back(Res.getValue(1));
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003817 return;
3818 }
Matt Arsenault1349a042018-05-22 06:32:10 +00003819
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003820 break;
3821 }
Matt Arsenault4a486232017-04-19 20:53:07 +00003822 case ISD::SELECT: {
3823 SDLoc SL(N);
3824 EVT VT = N->getValueType(0);
3825 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
3826 SDValue LHS = DAG.getNode(ISD::BITCAST, SL, NewVT, N->getOperand(1));
3827 SDValue RHS = DAG.getNode(ISD::BITCAST, SL, NewVT, N->getOperand(2));
3828
3829 EVT SelectVT = NewVT;
3830 if (NewVT.bitsLT(MVT::i32)) {
3831 LHS = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, LHS);
3832 RHS = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, RHS);
3833 SelectVT = MVT::i32;
3834 }
3835
3836 SDValue NewSelect = DAG.getNode(ISD::SELECT, SL, SelectVT,
3837 N->getOperand(0), LHS, RHS);
3838
3839 if (NewVT != SelectVT)
3840 NewSelect = DAG.getNode(ISD::TRUNCATE, SL, NewVT, NewSelect);
3841 Results.push_back(DAG.getNode(ISD::BITCAST, SL, VT, NewSelect));
3842 return;
3843 }
Matt Arsenaulte9524f12018-06-06 21:28:11 +00003844 case ISD::FNEG: {
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003845 if (N->getValueType(0) != MVT::v2f16)
3846 break;
3847
Matt Arsenaulte9524f12018-06-06 21:28:11 +00003848 SDLoc SL(N);
Matt Arsenaulte9524f12018-06-06 21:28:11 +00003849 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::i32, N->getOperand(0));
3850
3851 SDValue Op = DAG.getNode(ISD::XOR, SL, MVT::i32,
3852 BC,
3853 DAG.getConstant(0x80008000, SL, MVT::i32));
3854 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2f16, Op));
3855 return;
3856 }
3857 case ISD::FABS: {
Matt Arsenault02dc7e12018-06-15 15:15:46 +00003858 if (N->getValueType(0) != MVT::v2f16)
3859 break;
3860
Matt Arsenaulte9524f12018-06-06 21:28:11 +00003861 SDLoc SL(N);
Matt Arsenaulte9524f12018-06-06 21:28:11 +00003862 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::i32, N->getOperand(0));
3863
3864 SDValue Op = DAG.getNode(ISD::AND, SL, MVT::i32,
3865 BC,
3866 DAG.getConstant(0x7fff7fff, SL, MVT::i32));
3867 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2f16, Op));
3868 return;
3869 }
Matt Arsenault3aef8092017-01-23 23:09:58 +00003870 default:
3871 break;
3872 }
3873}
3874
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00003875/// Helper function for LowerBRCOND
Tom Stellardf8794352012-12-19 22:10:31 +00003876static SDNode *findUser(SDValue Value, unsigned Opcode) {
Tom Stellard75aadc22012-12-11 21:25:42 +00003877
Tom Stellardf8794352012-12-19 22:10:31 +00003878 SDNode *Parent = Value.getNode();
3879 for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
3880 I != E; ++I) {
3881
3882 if (I.getUse().get() != Value)
3883 continue;
3884
3885 if (I->getOpcode() == Opcode)
3886 return *I;
3887 }
Craig Topper062a2ba2014-04-25 05:30:21 +00003888 return nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00003889}
3890
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003891unsigned SITargetLowering::isCFIntrinsic(const SDNode *Intr) const {
Matt Arsenault6408c912016-09-16 22:11:18 +00003892 if (Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
3893 switch (cast<ConstantSDNode>(Intr->getOperand(1))->getZExtValue()) {
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003894 case Intrinsic::amdgcn_if:
3895 return AMDGPUISD::IF;
3896 case Intrinsic::amdgcn_else:
3897 return AMDGPUISD::ELSE;
3898 case Intrinsic::amdgcn_loop:
3899 return AMDGPUISD::LOOP;
3900 case Intrinsic::amdgcn_end_cf:
3901 llvm_unreachable("should not occur");
Matt Arsenault6408c912016-09-16 22:11:18 +00003902 default:
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003903 return 0;
Matt Arsenault6408c912016-09-16 22:11:18 +00003904 }
Tom Stellardbc4497b2016-02-12 23:45:29 +00003905 }
Matt Arsenault6408c912016-09-16 22:11:18 +00003906
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003907 // break, if_break, else_break are all only used as inputs to loop, not
3908 // directly as branch conditions.
3909 return 0;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003910}
3911
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003912void SITargetLowering::createDebuggerPrologueStackObjects(
3913 MachineFunction &MF) const {
3914 // Create stack objects that are used for emitting debugger prologue.
3915 //
3916 // Debugger prologue writes work group IDs and work item IDs to scratch memory
3917 // at fixed location in the following format:
3918 // offset 0: work group ID x
3919 // offset 4: work group ID y
3920 // offset 8: work group ID z
3921 // offset 16: work item ID x
3922 // offset 20: work item ID y
3923 // offset 24: work item ID z
3924 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
3925 int ObjectIdx = 0;
3926
3927 // For each dimension:
3928 for (unsigned i = 0; i < 3; ++i) {
3929 // Create fixed stack object for work group ID.
Matthias Braun941a7052016-07-28 18:40:00 +00003930 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003931 Info->setDebuggerWorkGroupIDStackObjectIndex(i, ObjectIdx);
3932 // Create fixed stack object for work item ID.
Matthias Braun941a7052016-07-28 18:40:00 +00003933 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4 + 16, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003934 Info->setDebuggerWorkItemIDStackObjectIndex(i, ObjectIdx);
3935 }
3936}
3937
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003938bool SITargetLowering::shouldEmitFixup(const GlobalValue *GV) const {
3939 const Triple &TT = getTargetMachine().getTargetTriple();
Matt Arsenault0da63502018-08-31 05:49:54 +00003940 return (GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS ||
3941 GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003942 AMDGPU::shouldEmitConstantsToTextSection(TT);
3943}
3944
3945bool SITargetLowering::shouldEmitGOTReloc(const GlobalValue *GV) const {
Matt Arsenault0da63502018-08-31 05:49:54 +00003946 return (GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS ||
3947 GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS ||
3948 GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003949 !shouldEmitFixup(GV) &&
3950 !getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
3951}
3952
3953bool SITargetLowering::shouldEmitPCReloc(const GlobalValue *GV) const {
3954 return !shouldEmitFixup(GV) && !shouldEmitGOTReloc(GV);
3955}
3956
Tom Stellardf8794352012-12-19 22:10:31 +00003957/// This transforms the control flow intrinsics to get the branch destination as
3958/// last parameter, also switches branch target with BR if the need arise
3959SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
3960 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003961 SDLoc DL(BRCOND);
Tom Stellardf8794352012-12-19 22:10:31 +00003962
3963 SDNode *Intr = BRCOND.getOperand(1).getNode();
3964 SDValue Target = BRCOND.getOperand(2);
Craig Topper062a2ba2014-04-25 05:30:21 +00003965 SDNode *BR = nullptr;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003966 SDNode *SetCC = nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00003967
3968 if (Intr->getOpcode() == ISD::SETCC) {
3969 // As long as we negate the condition everything is fine
Tom Stellardbc4497b2016-02-12 23:45:29 +00003970 SetCC = Intr;
Tom Stellardf8794352012-12-19 22:10:31 +00003971 Intr = SetCC->getOperand(0).getNode();
3972
3973 } else {
3974 // Get the target from BR if we don't negate the condition
3975 BR = findUser(BRCOND, ISD::BR);
3976 Target = BR->getOperand(1);
3977 }
3978
Matt Arsenault6408c912016-09-16 22:11:18 +00003979 // FIXME: This changes the types of the intrinsics instead of introducing new
3980 // nodes with the correct types.
3981 // e.g. llvm.amdgcn.loop
3982
3983 // eg: i1,ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3
3984 // => t9: ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3, BasicBlock:ch<bb1 0x7fee5286d088>
3985
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003986 unsigned CFNode = isCFIntrinsic(Intr);
3987 if (CFNode == 0) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00003988 // This is a uniform branch so we don't need to legalize.
3989 return BRCOND;
3990 }
3991
Matt Arsenault6408c912016-09-16 22:11:18 +00003992 bool HaveChain = Intr->getOpcode() == ISD::INTRINSIC_VOID ||
3993 Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN;
3994
Tom Stellardbc4497b2016-02-12 23:45:29 +00003995 assert(!SetCC ||
3996 (SetCC->getConstantOperandVal(1) == 1 &&
Tom Stellardbc4497b2016-02-12 23:45:29 +00003997 cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
3998 ISD::SETNE));
Tom Stellardf8794352012-12-19 22:10:31 +00003999
Tom Stellardf8794352012-12-19 22:10:31 +00004000 // operands of the new intrinsic call
4001 SmallVector<SDValue, 4> Ops;
Matt Arsenault6408c912016-09-16 22:11:18 +00004002 if (HaveChain)
4003 Ops.push_back(BRCOND.getOperand(0));
4004
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00004005 Ops.append(Intr->op_begin() + (HaveChain ? 2 : 1), Intr->op_end());
Tom Stellardf8794352012-12-19 22:10:31 +00004006 Ops.push_back(Target);
4007
Matt Arsenault6408c912016-09-16 22:11:18 +00004008 ArrayRef<EVT> Res(Intr->value_begin() + 1, Intr->value_end());
4009
Tom Stellardf8794352012-12-19 22:10:31 +00004010 // build the new intrinsic call
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00004011 SDNode *Result = DAG.getNode(CFNode, DL, DAG.getVTList(Res), Ops).getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00004012
Matt Arsenault6408c912016-09-16 22:11:18 +00004013 if (!HaveChain) {
4014 SDValue Ops[] = {
4015 SDValue(Result, 0),
4016 BRCOND.getOperand(0)
4017 };
4018
4019 Result = DAG.getMergeValues(Ops, DL).getNode();
4020 }
4021
Tom Stellardf8794352012-12-19 22:10:31 +00004022 if (BR) {
4023 // Give the branch instruction our target
4024 SDValue Ops[] = {
4025 BR->getOperand(0),
4026 BRCOND.getOperand(2)
4027 };
Chandler Carruth356665a2014-08-01 22:09:43 +00004028 SDValue NewBR = DAG.getNode(ISD::BR, DL, BR->getVTList(), Ops);
4029 DAG.ReplaceAllUsesWith(BR, NewBR.getNode());
4030 BR = NewBR.getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00004031 }
4032
4033 SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
4034
4035 // Copy the intrinsic results to registers
4036 for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
4037 SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
4038 if (!CopyToReg)
4039 continue;
4040
4041 Chain = DAG.getCopyToReg(
4042 Chain, DL,
4043 CopyToReg->getOperand(1),
4044 SDValue(Result, i - 1),
4045 SDValue());
4046
4047 DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
4048 }
4049
4050 // Remove the old intrinsic from the chain
4051 DAG.ReplaceAllUsesOfValueWith(
4052 SDValue(Intr, Intr->getNumValues() - 1),
4053 Intr->getOperand(0));
4054
4055 return Chain;
Tom Stellard75aadc22012-12-11 21:25:42 +00004056}
4057
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00004058SDValue SITargetLowering::getFPExtOrFPTrunc(SelectionDAG &DAG,
4059 SDValue Op,
4060 const SDLoc &DL,
4061 EVT VT) const {
4062 return Op.getValueType().bitsLE(VT) ?
4063 DAG.getNode(ISD::FP_EXTEND, DL, VT, Op) :
4064 DAG.getNode(ISD::FTRUNC, DL, VT, Op);
4065}
4066
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00004067SDValue SITargetLowering::lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultafe614c2016-11-18 18:33:36 +00004068 assert(Op.getValueType() == MVT::f16 &&
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00004069 "Do not know how to custom lower FP_ROUND for non-f16 type");
4070
Matt Arsenaultafe614c2016-11-18 18:33:36 +00004071 SDValue Src = Op.getOperand(0);
4072 EVT SrcVT = Src.getValueType();
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00004073 if (SrcVT != MVT::f64)
4074 return Op;
4075
4076 SDLoc DL(Op);
Matt Arsenaultafe614c2016-11-18 18:33:36 +00004077
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00004078 SDValue FpToFp16 = DAG.getNode(ISD::FP_TO_FP16, DL, MVT::i32, Src);
4079 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, FpToFp16);
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +00004080 return DAG.getNode(ISD::BITCAST, DL, MVT::f16, Trunc);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00004081}
4082
Matt Arsenault687ec752018-10-22 16:27:27 +00004083SDValue SITargetLowering::lowerFMINNUM_FMAXNUM(SDValue Op,
4084 SelectionDAG &DAG) const {
4085 EVT VT = Op.getValueType();
4086 bool IsIEEEMode = Subtarget->enableIEEEBit(DAG.getMachineFunction());
4087
4088 // FIXME: Assert during eslection that this is only selected for
4089 // ieee_mode. Currently a combine can produce the ieee version for non-ieee
4090 // mode functions, but this happens to be OK since it's only done in cases
4091 // where there is known no sNaN.
4092 if (IsIEEEMode)
4093 return expandFMINNUM_FMAXNUM(Op.getNode(), DAG);
4094
4095 if (VT == MVT::v4f16)
4096 return splitBinaryVectorOp(Op, DAG);
4097 return Op;
4098}
4099
Matt Arsenault3e025382017-04-24 17:49:13 +00004100SDValue SITargetLowering::lowerTRAP(SDValue Op, SelectionDAG &DAG) const {
4101 SDLoc SL(Op);
Matt Arsenault3e025382017-04-24 17:49:13 +00004102 SDValue Chain = Op.getOperand(0);
4103
Tom Stellard5bfbae52018-07-11 20:59:01 +00004104 if (Subtarget->getTrapHandlerAbi() != GCNSubtarget::TrapHandlerAbiHsa ||
Tony Tye43259df2018-05-16 16:19:34 +00004105 !Subtarget->isTrapHandlerEnabled())
Matt Arsenault3e025382017-04-24 17:49:13 +00004106 return DAG.getNode(AMDGPUISD::ENDPGM, SL, MVT::Other, Chain);
Tony Tye43259df2018-05-16 16:19:34 +00004107
4108 MachineFunction &MF = DAG.getMachineFunction();
4109 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
4110 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
4111 assert(UserSGPR != AMDGPU::NoRegister);
4112 SDValue QueuePtr = CreateLiveInRegister(
4113 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
4114 SDValue SGPR01 = DAG.getRegister(AMDGPU::SGPR0_SGPR1, MVT::i64);
4115 SDValue ToReg = DAG.getCopyToReg(Chain, SL, SGPR01,
4116 QueuePtr, SDValue());
4117 SDValue Ops[] = {
4118 ToReg,
Tom Stellard5bfbae52018-07-11 20:59:01 +00004119 DAG.getTargetConstant(GCNSubtarget::TrapIDLLVMTrap, SL, MVT::i16),
Tony Tye43259df2018-05-16 16:19:34 +00004120 SGPR01,
4121 ToReg.getValue(1)
4122 };
4123 return DAG.getNode(AMDGPUISD::TRAP, SL, MVT::Other, Ops);
4124}
4125
4126SDValue SITargetLowering::lowerDEBUGTRAP(SDValue Op, SelectionDAG &DAG) const {
4127 SDLoc SL(Op);
4128 SDValue Chain = Op.getOperand(0);
4129 MachineFunction &MF = DAG.getMachineFunction();
4130
Tom Stellard5bfbae52018-07-11 20:59:01 +00004131 if (Subtarget->getTrapHandlerAbi() != GCNSubtarget::TrapHandlerAbiHsa ||
Tony Tye43259df2018-05-16 16:19:34 +00004132 !Subtarget->isTrapHandlerEnabled()) {
Matthias Braunf1caa282017-12-15 22:22:58 +00004133 DiagnosticInfoUnsupported NoTrap(MF.getFunction(),
Matt Arsenault3e025382017-04-24 17:49:13 +00004134 "debugtrap handler not supported",
4135 Op.getDebugLoc(),
4136 DS_Warning);
Matthias Braunf1caa282017-12-15 22:22:58 +00004137 LLVMContext &Ctx = MF.getFunction().getContext();
Matt Arsenault3e025382017-04-24 17:49:13 +00004138 Ctx.diagnose(NoTrap);
4139 return Chain;
4140 }
Matt Arsenault3e025382017-04-24 17:49:13 +00004141
Tony Tye43259df2018-05-16 16:19:34 +00004142 SDValue Ops[] = {
4143 Chain,
Tom Stellard5bfbae52018-07-11 20:59:01 +00004144 DAG.getTargetConstant(GCNSubtarget::TrapIDLLVMDebugTrap, SL, MVT::i16)
Tony Tye43259df2018-05-16 16:19:34 +00004145 };
4146 return DAG.getNode(AMDGPUISD::TRAP, SL, MVT::Other, Ops);
Matt Arsenault3e025382017-04-24 17:49:13 +00004147}
4148
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004149SDValue SITargetLowering::getSegmentAperture(unsigned AS, const SDLoc &DL,
Matt Arsenault99c14522016-04-25 19:27:24 +00004150 SelectionDAG &DAG) const {
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004151 // FIXME: Use inline constants (src_{shared, private}_base) instead.
4152 if (Subtarget->hasApertureRegs()) {
Matt Arsenault0da63502018-08-31 05:49:54 +00004153 unsigned Offset = AS == AMDGPUAS::LOCAL_ADDRESS ?
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004154 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
4155 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
Matt Arsenault0da63502018-08-31 05:49:54 +00004156 unsigned WidthM1 = AS == AMDGPUAS::LOCAL_ADDRESS ?
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004157 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
4158 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
4159 unsigned Encoding =
4160 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
4161 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
4162 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
Matt Arsenaulte823d922017-02-18 18:29:53 +00004163
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004164 SDValue EncodingImm = DAG.getTargetConstant(Encoding, DL, MVT::i16);
4165 SDValue ApertureReg = SDValue(
4166 DAG.getMachineNode(AMDGPU::S_GETREG_B32, DL, MVT::i32, EncodingImm), 0);
4167 SDValue ShiftAmount = DAG.getTargetConstant(WidthM1 + 1, DL, MVT::i32);
4168 return DAG.getNode(ISD::SHL, DL, MVT::i32, ApertureReg, ShiftAmount);
Matt Arsenaulte823d922017-02-18 18:29:53 +00004169 }
4170
Matt Arsenault99c14522016-04-25 19:27:24 +00004171 MachineFunction &MF = DAG.getMachineFunction();
4172 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00004173 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
4174 assert(UserSGPR != AMDGPU::NoRegister);
4175
Matt Arsenault99c14522016-04-25 19:27:24 +00004176 SDValue QueuePtr = CreateLiveInRegister(
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00004177 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
Matt Arsenault99c14522016-04-25 19:27:24 +00004178
4179 // Offset into amd_queue_t for group_segment_aperture_base_hi /
4180 // private_segment_aperture_base_hi.
Matt Arsenault0da63502018-08-31 05:49:54 +00004181 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
Matt Arsenault99c14522016-04-25 19:27:24 +00004182
Matt Arsenaultb655fa92017-11-29 01:25:12 +00004183 SDValue Ptr = DAG.getObjectPtrOffset(DL, QueuePtr, StructOffset);
Matt Arsenault99c14522016-04-25 19:27:24 +00004184
4185 // TODO: Use custom target PseudoSourceValue.
4186 // TODO: We should use the value from the IR intrinsic call, but it might not
4187 // be available and how do we get it?
4188 Value *V = UndefValue::get(PointerType::get(Type::getInt8Ty(*DAG.getContext()),
Matt Arsenault0da63502018-08-31 05:49:54 +00004189 AMDGPUAS::CONSTANT_ADDRESS));
Matt Arsenault99c14522016-04-25 19:27:24 +00004190
4191 MachinePointerInfo PtrInfo(V, StructOffset);
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004192 return DAG.getLoad(MVT::i32, DL, QueuePtr.getValue(1), Ptr, PtrInfo,
Justin Lebar9c375812016-07-15 18:27:10 +00004193 MinAlign(64, StructOffset),
Justin Lebaradbf09e2016-09-11 01:38:58 +00004194 MachineMemOperand::MODereferenceable |
4195 MachineMemOperand::MOInvariant);
Matt Arsenault99c14522016-04-25 19:27:24 +00004196}
4197
4198SDValue SITargetLowering::lowerADDRSPACECAST(SDValue Op,
4199 SelectionDAG &DAG) const {
4200 SDLoc SL(Op);
4201 const AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(Op);
4202
4203 SDValue Src = ASC->getOperand(0);
Matt Arsenault99c14522016-04-25 19:27:24 +00004204 SDValue FlatNullPtr = DAG.getConstant(0, SL, MVT::i64);
4205
Matt Arsenault747bf8a2017-03-13 20:18:14 +00004206 const AMDGPUTargetMachine &TM =
4207 static_cast<const AMDGPUTargetMachine &>(getTargetMachine());
4208
Matt Arsenault99c14522016-04-25 19:27:24 +00004209 // flat -> local/private
Matt Arsenault0da63502018-08-31 05:49:54 +00004210 if (ASC->getSrcAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
Matt Arsenault971c85e2017-03-13 19:47:31 +00004211 unsigned DestAS = ASC->getDestAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004212
Matt Arsenault0da63502018-08-31 05:49:54 +00004213 if (DestAS == AMDGPUAS::LOCAL_ADDRESS ||
4214 DestAS == AMDGPUAS::PRIVATE_ADDRESS) {
Matt Arsenault747bf8a2017-03-13 20:18:14 +00004215 unsigned NullVal = TM.getNullPointerValue(DestAS);
4216 SDValue SegmentNullPtr = DAG.getConstant(NullVal, SL, MVT::i32);
Matt Arsenault99c14522016-04-25 19:27:24 +00004217 SDValue NonNull = DAG.getSetCC(SL, MVT::i1, Src, FlatNullPtr, ISD::SETNE);
4218 SDValue Ptr = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Src);
4219
4220 return DAG.getNode(ISD::SELECT, SL, MVT::i32,
4221 NonNull, Ptr, SegmentNullPtr);
4222 }
4223 }
4224
4225 // local/private -> flat
Matt Arsenault0da63502018-08-31 05:49:54 +00004226 if (ASC->getDestAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
Matt Arsenault971c85e2017-03-13 19:47:31 +00004227 unsigned SrcAS = ASC->getSrcAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004228
Matt Arsenault0da63502018-08-31 05:49:54 +00004229 if (SrcAS == AMDGPUAS::LOCAL_ADDRESS ||
4230 SrcAS == AMDGPUAS::PRIVATE_ADDRESS) {
Matt Arsenault747bf8a2017-03-13 20:18:14 +00004231 unsigned NullVal = TM.getNullPointerValue(SrcAS);
4232 SDValue SegmentNullPtr = DAG.getConstant(NullVal, SL, MVT::i32);
Matt Arsenault971c85e2017-03-13 19:47:31 +00004233
Matt Arsenault99c14522016-04-25 19:27:24 +00004234 SDValue NonNull
4235 = DAG.getSetCC(SL, MVT::i1, Src, SegmentNullPtr, ISD::SETNE);
4236
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004237 SDValue Aperture = getSegmentAperture(ASC->getSrcAddressSpace(), SL, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00004238 SDValue CvtPtr
4239 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Src, Aperture);
4240
4241 return DAG.getNode(ISD::SELECT, SL, MVT::i64, NonNull,
4242 DAG.getNode(ISD::BITCAST, SL, MVT::i64, CvtPtr),
4243 FlatNullPtr);
4244 }
4245 }
4246
4247 // global <-> flat are no-ops and never emitted.
4248
4249 const MachineFunction &MF = DAG.getMachineFunction();
4250 DiagnosticInfoUnsupported InvalidAddrSpaceCast(
Matthias Braunf1caa282017-12-15 22:22:58 +00004251 MF.getFunction(), "invalid addrspacecast", SL.getDebugLoc());
Matt Arsenault99c14522016-04-25 19:27:24 +00004252 DAG.getContext()->diagnose(InvalidAddrSpaceCast);
4253
4254 return DAG.getUNDEF(ASC->getValueType(0));
4255}
4256
Matt Arsenault3aef8092017-01-23 23:09:58 +00004257SDValue SITargetLowering::lowerINSERT_VECTOR_ELT(SDValue Op,
4258 SelectionDAG &DAG) const {
Matt Arsenault67a98152018-05-16 11:47:30 +00004259 SDValue Vec = Op.getOperand(0);
4260 SDValue InsVal = Op.getOperand(1);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004261 SDValue Idx = Op.getOperand(2);
Matt Arsenault67a98152018-05-16 11:47:30 +00004262 EVT VecVT = Vec.getValueType();
Matt Arsenault9224c002018-06-05 19:52:46 +00004263 EVT EltVT = VecVT.getVectorElementType();
4264 unsigned VecSize = VecVT.getSizeInBits();
4265 unsigned EltSize = EltVT.getSizeInBits();
Matt Arsenault67a98152018-05-16 11:47:30 +00004266
Matt Arsenault9224c002018-06-05 19:52:46 +00004267
4268 assert(VecSize <= 64);
Matt Arsenault67a98152018-05-16 11:47:30 +00004269
4270 unsigned NumElts = VecVT.getVectorNumElements();
4271 SDLoc SL(Op);
4272 auto KIdx = dyn_cast<ConstantSDNode>(Idx);
4273
Matt Arsenault9224c002018-06-05 19:52:46 +00004274 if (NumElts == 4 && EltSize == 16 && KIdx) {
Matt Arsenault67a98152018-05-16 11:47:30 +00004275 SDValue BCVec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Vec);
4276
4277 SDValue LoHalf = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BCVec,
4278 DAG.getConstant(0, SL, MVT::i32));
4279 SDValue HiHalf = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BCVec,
4280 DAG.getConstant(1, SL, MVT::i32));
4281
4282 SDValue LoVec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i16, LoHalf);
4283 SDValue HiVec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i16, HiHalf);
4284
4285 unsigned Idx = KIdx->getZExtValue();
4286 bool InsertLo = Idx < 2;
4287 SDValue InsHalf = DAG.getNode(ISD::INSERT_VECTOR_ELT, SL, MVT::v2i16,
4288 InsertLo ? LoVec : HiVec,
4289 DAG.getNode(ISD::BITCAST, SL, MVT::i16, InsVal),
4290 DAG.getConstant(InsertLo ? Idx : (Idx - 2), SL, MVT::i32));
4291
4292 InsHalf = DAG.getNode(ISD::BITCAST, SL, MVT::i32, InsHalf);
4293
4294 SDValue Concat = InsertLo ?
4295 DAG.getBuildVector(MVT::v2i32, SL, { InsHalf, HiHalf }) :
4296 DAG.getBuildVector(MVT::v2i32, SL, { LoHalf, InsHalf });
4297
4298 return DAG.getNode(ISD::BITCAST, SL, VecVT, Concat);
4299 }
4300
Matt Arsenault3aef8092017-01-23 23:09:58 +00004301 if (isa<ConstantSDNode>(Idx))
4302 return SDValue();
4303
Matt Arsenault9224c002018-06-05 19:52:46 +00004304 MVT IntVT = MVT::getIntegerVT(VecSize);
Matt Arsenault67a98152018-05-16 11:47:30 +00004305
Matt Arsenault3aef8092017-01-23 23:09:58 +00004306 // Avoid stack access for dynamic indexing.
Matt Arsenault9224c002018-06-05 19:52:46 +00004307 SDValue Val = InsVal;
4308 if (InsVal.getValueType() == MVT::f16)
4309 Val = DAG.getNode(ISD::BITCAST, SL, MVT::i16, InsVal);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004310
4311 // v_bfi_b32 (v_bfm_b32 16, (shl idx, 16)), val, vec
Matt Arsenault67a98152018-05-16 11:47:30 +00004312 SDValue ExtVal = DAG.getNode(ISD::ZERO_EXTEND, SL, IntVT, Val);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004313
Matt Arsenault9224c002018-06-05 19:52:46 +00004314 assert(isPowerOf2_32(EltSize));
4315 SDValue ScaleFactor = DAG.getConstant(Log2_32(EltSize), SL, MVT::i32);
4316
Matt Arsenault3aef8092017-01-23 23:09:58 +00004317 // Convert vector index to bit-index.
Matt Arsenault9224c002018-06-05 19:52:46 +00004318 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx, ScaleFactor);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004319
Matt Arsenault67a98152018-05-16 11:47:30 +00004320 SDValue BCVec = DAG.getNode(ISD::BITCAST, SL, IntVT, Vec);
4321 SDValue BFM = DAG.getNode(ISD::SHL, SL, IntVT,
4322 DAG.getConstant(0xffff, SL, IntVT),
Matt Arsenault3aef8092017-01-23 23:09:58 +00004323 ScaledIdx);
4324
Matt Arsenault67a98152018-05-16 11:47:30 +00004325 SDValue LHS = DAG.getNode(ISD::AND, SL, IntVT, BFM, ExtVal);
4326 SDValue RHS = DAG.getNode(ISD::AND, SL, IntVT,
4327 DAG.getNOT(SL, BFM, IntVT), BCVec);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004328
Matt Arsenault67a98152018-05-16 11:47:30 +00004329 SDValue BFI = DAG.getNode(ISD::OR, SL, IntVT, LHS, RHS);
4330 return DAG.getNode(ISD::BITCAST, SL, VecVT, BFI);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004331}
4332
4333SDValue SITargetLowering::lowerEXTRACT_VECTOR_ELT(SDValue Op,
4334 SelectionDAG &DAG) const {
4335 SDLoc SL(Op);
4336
4337 EVT ResultVT = Op.getValueType();
4338 SDValue Vec = Op.getOperand(0);
4339 SDValue Idx = Op.getOperand(1);
Matt Arsenault67a98152018-05-16 11:47:30 +00004340 EVT VecVT = Vec.getValueType();
Matt Arsenault9224c002018-06-05 19:52:46 +00004341 unsigned VecSize = VecVT.getSizeInBits();
4342 EVT EltVT = VecVT.getVectorElementType();
4343 assert(VecSize <= 64);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004344
Matt Arsenault98f29462017-05-17 20:30:58 +00004345 DAGCombinerInfo DCI(DAG, AfterLegalizeVectorOps, true, nullptr);
4346
Hiroshi Inoue372ffa12018-04-13 11:37:06 +00004347 // Make sure we do any optimizations that will make it easier to fold
Matt Arsenault98f29462017-05-17 20:30:58 +00004348 // source modifiers before obscuring it with bit operations.
4349
4350 // XXX - Why doesn't this get called when vector_shuffle is expanded?
4351 if (SDValue Combined = performExtractVectorEltCombine(Op.getNode(), DCI))
4352 return Combined;
4353
Matt Arsenault9224c002018-06-05 19:52:46 +00004354 unsigned EltSize = EltVT.getSizeInBits();
4355 assert(isPowerOf2_32(EltSize));
Matt Arsenault3aef8092017-01-23 23:09:58 +00004356
Matt Arsenault9224c002018-06-05 19:52:46 +00004357 MVT IntVT = MVT::getIntegerVT(VecSize);
4358 SDValue ScaleFactor = DAG.getConstant(Log2_32(EltSize), SL, MVT::i32);
4359
4360 // Convert vector index to bit-index (* EltSize)
4361 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx, ScaleFactor);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004362
Matt Arsenault67a98152018-05-16 11:47:30 +00004363 SDValue BC = DAG.getNode(ISD::BITCAST, SL, IntVT, Vec);
4364 SDValue Elt = DAG.getNode(ISD::SRL, SL, IntVT, BC, ScaledIdx);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004365
Matt Arsenault67a98152018-05-16 11:47:30 +00004366 if (ResultVT == MVT::f16) {
4367 SDValue Result = DAG.getNode(ISD::TRUNCATE, SL, MVT::i16, Elt);
4368 return DAG.getNode(ISD::BITCAST, SL, ResultVT, Result);
4369 }
Matt Arsenault3aef8092017-01-23 23:09:58 +00004370
Matt Arsenault67a98152018-05-16 11:47:30 +00004371 return DAG.getAnyExtOrTrunc(Elt, SL, ResultVT);
4372}
4373
4374SDValue SITargetLowering::lowerBUILD_VECTOR(SDValue Op,
4375 SelectionDAG &DAG) const {
4376 SDLoc SL(Op);
4377 EVT VT = Op.getValueType();
Matt Arsenault67a98152018-05-16 11:47:30 +00004378
Matt Arsenault02dc7e12018-06-15 15:15:46 +00004379 if (VT == MVT::v4i16 || VT == MVT::v4f16) {
4380 EVT HalfVT = MVT::getVectorVT(VT.getVectorElementType().getSimpleVT(), 2);
4381
4382 // Turn into pair of packed build_vectors.
4383 // TODO: Special case for constants that can be materialized with s_mov_b64.
4384 SDValue Lo = DAG.getBuildVector(HalfVT, SL,
4385 { Op.getOperand(0), Op.getOperand(1) });
4386 SDValue Hi = DAG.getBuildVector(HalfVT, SL,
4387 { Op.getOperand(2), Op.getOperand(3) });
4388
4389 SDValue CastLo = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Lo);
4390 SDValue CastHi = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Hi);
4391
4392 SDValue Blend = DAG.getBuildVector(MVT::v2i32, SL, { CastLo, CastHi });
4393 return DAG.getNode(ISD::BITCAST, SL, VT, Blend);
4394 }
4395
Matt Arsenault1349a042018-05-22 06:32:10 +00004396 assert(VT == MVT::v2f16 || VT == MVT::v2i16);
Matt Arsenault3ead7d72018-08-12 08:42:46 +00004397 assert(!Subtarget->hasVOP3PInsts() && "this should be legal");
Matt Arsenault67a98152018-05-16 11:47:30 +00004398
Matt Arsenault1349a042018-05-22 06:32:10 +00004399 SDValue Lo = Op.getOperand(0);
4400 SDValue Hi = Op.getOperand(1);
Matt Arsenault67a98152018-05-16 11:47:30 +00004401
Matt Arsenault3ead7d72018-08-12 08:42:46 +00004402 // Avoid adding defined bits with the zero_extend.
4403 if (Hi.isUndef()) {
4404 Lo = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Lo);
4405 SDValue ExtLo = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, Lo);
4406 return DAG.getNode(ISD::BITCAST, SL, VT, ExtLo);
4407 }
Matt Arsenault67a98152018-05-16 11:47:30 +00004408
Matt Arsenault3ead7d72018-08-12 08:42:46 +00004409 Hi = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Hi);
Matt Arsenault1349a042018-05-22 06:32:10 +00004410 Hi = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Hi);
4411
4412 SDValue ShlHi = DAG.getNode(ISD::SHL, SL, MVT::i32, Hi,
4413 DAG.getConstant(16, SL, MVT::i32));
Matt Arsenault3ead7d72018-08-12 08:42:46 +00004414 if (Lo.isUndef())
4415 return DAG.getNode(ISD::BITCAST, SL, VT, ShlHi);
4416
4417 Lo = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Lo);
4418 Lo = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Lo);
Matt Arsenault1349a042018-05-22 06:32:10 +00004419
4420 SDValue Or = DAG.getNode(ISD::OR, SL, MVT::i32, Lo, ShlHi);
Matt Arsenault1349a042018-05-22 06:32:10 +00004421 return DAG.getNode(ISD::BITCAST, SL, VT, Or);
Matt Arsenault3aef8092017-01-23 23:09:58 +00004422}
4423
Tom Stellard418beb72016-07-13 14:23:33 +00004424bool
4425SITargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4426 // We can fold offsets for anything that doesn't require a GOT relocation.
Matt Arsenault0da63502018-08-31 05:49:54 +00004427 return (GA->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS ||
4428 GA->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS ||
4429 GA->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00004430 !shouldEmitGOTReloc(GA->getGlobal());
Tom Stellard418beb72016-07-13 14:23:33 +00004431}
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004432
Benjamin Kramer061f4a52017-01-13 14:39:03 +00004433static SDValue
4434buildPCRelGlobalAddress(SelectionDAG &DAG, const GlobalValue *GV,
4435 const SDLoc &DL, unsigned Offset, EVT PtrVT,
4436 unsigned GAFlags = SIInstrInfo::MO_NONE) {
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004437 // In order to support pc-relative addressing, the PC_ADD_REL_OFFSET SDNode is
4438 // lowered to the following code sequence:
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004439 //
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004440 // For constant address space:
4441 // s_getpc_b64 s[0:1]
4442 // s_add_u32 s0, s0, $symbol
4443 // s_addc_u32 s1, s1, 0
4444 //
4445 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
4446 // a fixup or relocation is emitted to replace $symbol with a literal
4447 // constant, which is a pc-relative offset from the encoding of the $symbol
4448 // operand to the global variable.
4449 //
4450 // For global address space:
4451 // s_getpc_b64 s[0:1]
4452 // s_add_u32 s0, s0, $symbol@{gotpc}rel32@lo
4453 // s_addc_u32 s1, s1, $symbol@{gotpc}rel32@hi
4454 //
4455 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
4456 // fixups or relocations are emitted to replace $symbol@*@lo and
4457 // $symbol@*@hi with lower 32 bits and higher 32 bits of a literal constant,
4458 // which is a 64-bit pc-relative offset from the encoding of the $symbol
4459 // operand to the global variable.
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004460 //
4461 // What we want here is an offset from the value returned by s_getpc
4462 // (which is the address of the s_add_u32 instruction) to the global
4463 // variable, but since the encoding of $symbol starts 4 bytes after the start
4464 // of the s_add_u32 instruction, we end up with an offset that is 4 bytes too
4465 // small. This requires us to add 4 to the global variable offset in order to
4466 // compute the correct address.
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004467 SDValue PtrLo = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
4468 GAFlags);
4469 SDValue PtrHi = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
4470 GAFlags == SIInstrInfo::MO_NONE ?
4471 GAFlags : GAFlags + 1);
4472 return DAG.getNode(AMDGPUISD::PC_ADD_REL_OFFSET, DL, PtrVT, PtrLo, PtrHi);
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004473}
4474
Tom Stellard418beb72016-07-13 14:23:33 +00004475SDValue SITargetLowering::LowerGlobalAddress(AMDGPUMachineFunction *MFI,
4476 SDValue Op,
4477 SelectionDAG &DAG) const {
4478 GlobalAddressSDNode *GSD = cast<GlobalAddressSDNode>(Op);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00004479 const GlobalValue *GV = GSD->getGlobal();
Matt Arsenaultd1f45712018-09-10 12:16:11 +00004480 if (GSD->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
4481 GSD->getAddressSpace() == AMDGPUAS::REGION_ADDRESS ||
4482 GSD->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS)
Tom Stellard418beb72016-07-13 14:23:33 +00004483 return AMDGPUTargetLowering::LowerGlobalAddress(MFI, Op, DAG);
4484
4485 SDLoc DL(GSD);
Tom Stellard418beb72016-07-13 14:23:33 +00004486 EVT PtrVT = Op.getValueType();
4487
Matt Arsenaultd1f45712018-09-10 12:16:11 +00004488 // FIXME: Should not make address space based decisions here.
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00004489 if (shouldEmitFixup(GV))
Tom Stellard418beb72016-07-13 14:23:33 +00004490 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT);
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00004491 else if (shouldEmitPCReloc(GV))
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004492 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT,
4493 SIInstrInfo::MO_REL32);
Tom Stellard418beb72016-07-13 14:23:33 +00004494
4495 SDValue GOTAddr = buildPCRelGlobalAddress(DAG, GV, DL, 0, PtrVT,
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004496 SIInstrInfo::MO_GOTPCREL32);
Tom Stellard418beb72016-07-13 14:23:33 +00004497
4498 Type *Ty = PtrVT.getTypeForEVT(*DAG.getContext());
Matt Arsenault0da63502018-08-31 05:49:54 +00004499 PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
Tom Stellard418beb72016-07-13 14:23:33 +00004500 const DataLayout &DataLayout = DAG.getDataLayout();
4501 unsigned Align = DataLayout.getABITypeAlignment(PtrTy);
Matt Arsenaultd77fcc22018-09-10 02:23:39 +00004502 MachinePointerInfo PtrInfo
4503 = MachinePointerInfo::getGOT(DAG.getMachineFunction());
Tom Stellard418beb72016-07-13 14:23:33 +00004504
Justin Lebar9c375812016-07-15 18:27:10 +00004505 return DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), GOTAddr, PtrInfo, Align,
Justin Lebaradbf09e2016-09-11 01:38:58 +00004506 MachineMemOperand::MODereferenceable |
4507 MachineMemOperand::MOInvariant);
Tom Stellard418beb72016-07-13 14:23:33 +00004508}
4509
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004510SDValue SITargetLowering::copyToM0(SelectionDAG &DAG, SDValue Chain,
4511 const SDLoc &DL, SDValue V) const {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00004512 // We can't use S_MOV_B32 directly, because there is no way to specify m0 as
4513 // the destination register.
4514 //
Tom Stellardfc92e772015-05-12 14:18:14 +00004515 // We can't use CopyToReg, because MachineCSE won't combine COPY instructions,
4516 // so we will end up with redundant moves to m0.
4517 //
Matt Arsenault4ac341c2016-04-14 21:58:15 +00004518 // We use a pseudo to ensure we emit s_mov_b32 with m0 as the direct result.
4519
4520 // A Null SDValue creates a glue result.
4521 SDNode *M0 = DAG.getMachineNode(AMDGPU::SI_INIT_M0, DL, MVT::Other, MVT::Glue,
4522 V, Chain);
4523 return SDValue(M0, 0);
Tom Stellardfc92e772015-05-12 14:18:14 +00004524}
4525
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004526SDValue SITargetLowering::lowerImplicitZextParam(SelectionDAG &DAG,
4527 SDValue Op,
4528 MVT VT,
4529 unsigned Offset) const {
4530 SDLoc SL(Op);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004531 SDValue Param = lowerKernargMemParameter(DAG, MVT::i32, MVT::i32, SL,
Matt Arsenault7b4826e2018-05-30 16:17:51 +00004532 DAG.getEntryNode(), Offset, 4, false);
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004533 // The local size values will have the hi 16-bits as zero.
4534 return DAG.getNode(ISD::AssertZext, SL, MVT::i32, Param,
4535 DAG.getValueType(VT));
4536}
4537
Benjamin Kramer061f4a52017-01-13 14:39:03 +00004538static SDValue emitNonHSAIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
4539 EVT VT) {
Matthias Braunf1caa282017-12-15 22:22:58 +00004540 DiagnosticInfoUnsupported BadIntrin(DAG.getMachineFunction().getFunction(),
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004541 "non-hsa intrinsic with hsa target",
4542 DL.getDebugLoc());
4543 DAG.getContext()->diagnose(BadIntrin);
4544 return DAG.getUNDEF(VT);
4545}
4546
Benjamin Kramer061f4a52017-01-13 14:39:03 +00004547static SDValue emitRemovedIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
4548 EVT VT) {
Matthias Braunf1caa282017-12-15 22:22:58 +00004549 DiagnosticInfoUnsupported BadIntrin(DAG.getMachineFunction().getFunction(),
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004550 "intrinsic not supported on subtarget",
4551 DL.getDebugLoc());
Matt Arsenaulte0132462016-01-30 05:19:45 +00004552 DAG.getContext()->diagnose(BadIntrin);
4553 return DAG.getUNDEF(VT);
4554}
4555
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004556static SDValue getBuildDwordsVector(SelectionDAG &DAG, SDLoc DL,
4557 ArrayRef<SDValue> Elts) {
4558 assert(!Elts.empty());
4559 MVT Type;
4560 unsigned NumElts;
4561
4562 if (Elts.size() == 1) {
4563 Type = MVT::f32;
4564 NumElts = 1;
4565 } else if (Elts.size() == 2) {
4566 Type = MVT::v2f32;
4567 NumElts = 2;
4568 } else if (Elts.size() <= 4) {
4569 Type = MVT::v4f32;
4570 NumElts = 4;
4571 } else if (Elts.size() <= 8) {
4572 Type = MVT::v8f32;
4573 NumElts = 8;
4574 } else {
4575 assert(Elts.size() <= 16);
4576 Type = MVT::v16f32;
4577 NumElts = 16;
4578 }
4579
4580 SmallVector<SDValue, 16> VecElts(NumElts);
4581 for (unsigned i = 0; i < Elts.size(); ++i) {
4582 SDValue Elt = Elts[i];
4583 if (Elt.getValueType() != MVT::f32)
4584 Elt = DAG.getBitcast(MVT::f32, Elt);
4585 VecElts[i] = Elt;
4586 }
4587 for (unsigned i = Elts.size(); i < NumElts; ++i)
4588 VecElts[i] = DAG.getUNDEF(MVT::f32);
4589
4590 if (NumElts == 1)
4591 return VecElts[0];
4592 return DAG.getBuildVector(Type, DL, VecElts);
4593}
4594
4595static bool parseCachePolicy(SDValue CachePolicy, SelectionDAG &DAG,
4596 SDValue *GLC, SDValue *SLC) {
4597 auto CachePolicyConst = dyn_cast<ConstantSDNode>(CachePolicy.getNode());
4598 if (!CachePolicyConst)
4599 return false;
4600
4601 uint64_t Value = CachePolicyConst->getZExtValue();
4602 SDLoc DL(CachePolicy);
4603 if (GLC) {
4604 *GLC = DAG.getTargetConstant((Value & 0x1) ? 1 : 0, DL, MVT::i32);
4605 Value &= ~(uint64_t)0x1;
4606 }
4607 if (SLC) {
4608 *SLC = DAG.getTargetConstant((Value & 0x2) ? 1 : 0, DL, MVT::i32);
4609 Value &= ~(uint64_t)0x2;
4610 }
4611
4612 return Value == 0;
4613}
4614
4615SDValue SITargetLowering::lowerImage(SDValue Op,
4616 const AMDGPU::ImageDimIntrinsicInfo *Intr,
4617 SelectionDAG &DAG) const {
4618 SDLoc DL(Op);
Ryan Taylor1f334d02018-08-28 15:07:30 +00004619 MachineFunction &MF = DAG.getMachineFunction();
4620 const GCNSubtarget* ST = &MF.getSubtarget<GCNSubtarget>();
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004621 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
4622 AMDGPU::getMIMGBaseOpcodeInfo(Intr->BaseOpcode);
4623 const AMDGPU::MIMGDimInfo *DimInfo = AMDGPU::getMIMGDimInfo(Intr->Dim);
Ryan Taylor894c8fd2018-08-01 12:12:01 +00004624 const AMDGPU::MIMGLZMappingInfo *LZMappingInfo =
4625 AMDGPU::getMIMGLZMappingInfo(Intr->BaseOpcode);
4626 unsigned IntrOpcode = Intr->BaseOpcode;
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004627
4628 SmallVector<EVT, 2> ResultTypes(Op->value_begin(), Op->value_end());
4629 bool IsD16 = false;
Ryan Taylor1f334d02018-08-28 15:07:30 +00004630 bool IsA16 = false;
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004631 SDValue VData;
4632 int NumVDataDwords;
4633 unsigned AddrIdx; // Index of first address argument
4634 unsigned DMask;
4635
4636 if (BaseOpcode->Atomic) {
4637 VData = Op.getOperand(2);
4638
4639 bool Is64Bit = VData.getValueType() == MVT::i64;
4640 if (BaseOpcode->AtomicX2) {
4641 SDValue VData2 = Op.getOperand(3);
4642 VData = DAG.getBuildVector(Is64Bit ? MVT::v2i64 : MVT::v2i32, DL,
4643 {VData, VData2});
4644 if (Is64Bit)
4645 VData = DAG.getBitcast(MVT::v4i32, VData);
4646
4647 ResultTypes[0] = Is64Bit ? MVT::v2i64 : MVT::v2i32;
4648 DMask = Is64Bit ? 0xf : 0x3;
4649 NumVDataDwords = Is64Bit ? 4 : 2;
4650 AddrIdx = 4;
4651 } else {
4652 DMask = Is64Bit ? 0x3 : 0x1;
4653 NumVDataDwords = Is64Bit ? 2 : 1;
4654 AddrIdx = 3;
4655 }
4656 } else {
4657 unsigned DMaskIdx;
4658
4659 if (BaseOpcode->Store) {
4660 VData = Op.getOperand(2);
4661
4662 MVT StoreVT = VData.getSimpleValueType();
4663 if (StoreVT.getScalarType() == MVT::f16) {
Tom Stellard5bfbae52018-07-11 20:59:01 +00004664 if (Subtarget->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ||
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004665 !BaseOpcode->HasD16)
4666 return Op; // D16 is unsupported for this instruction
4667
4668 IsD16 = true;
4669 VData = handleD16VData(VData, DAG);
4670 }
4671
4672 NumVDataDwords = (VData.getValueType().getSizeInBits() + 31) / 32;
4673 DMaskIdx = 3;
4674 } else {
4675 MVT LoadVT = Op.getSimpleValueType();
4676 if (LoadVT.getScalarType() == MVT::f16) {
Tom Stellard5bfbae52018-07-11 20:59:01 +00004677 if (Subtarget->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ||
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004678 !BaseOpcode->HasD16)
4679 return Op; // D16 is unsupported for this instruction
4680
4681 IsD16 = true;
4682 if (LoadVT.isVector() && Subtarget->hasUnpackedD16VMem())
4683 ResultTypes[0] = (LoadVT == MVT::v2f16) ? MVT::v2i32 : MVT::v4i32;
4684 }
4685
4686 NumVDataDwords = (ResultTypes[0].getSizeInBits() + 31) / 32;
4687 DMaskIdx = isa<MemSDNode>(Op) ? 2 : 1;
4688 }
4689
4690 auto DMaskConst = dyn_cast<ConstantSDNode>(Op.getOperand(DMaskIdx));
4691 if (!DMaskConst)
4692 return Op;
4693
4694 AddrIdx = DMaskIdx + 1;
4695 DMask = DMaskConst->getZExtValue();
4696 if (!DMask && !BaseOpcode->Store) {
4697 // Eliminate no-op loads. Stores with dmask == 0 are *not* no-op: they
4698 // store the channels' default values.
4699 SDValue Undef = DAG.getUNDEF(Op.getValueType());
4700 if (isa<MemSDNode>(Op))
4701 return DAG.getMergeValues({Undef, Op.getOperand(0)}, DL);
4702 return Undef;
4703 }
4704 }
4705
Ryan Taylor1f334d02018-08-28 15:07:30 +00004706 unsigned NumGradients = BaseOpcode->Gradients ? DimInfo->NumGradients : 0;
4707 unsigned NumCoords = BaseOpcode->Coordinates ? DimInfo->NumCoords : 0;
4708 unsigned NumLCM = BaseOpcode->LodOrClampOrMip ? 1 : 0;
4709 unsigned NumVAddrs = BaseOpcode->NumExtraArgs + NumGradients +
4710 NumCoords + NumLCM;
4711 unsigned NumMIVAddrs = NumVAddrs;
4712
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004713 SmallVector<SDValue, 4> VAddrs;
Ryan Taylor894c8fd2018-08-01 12:12:01 +00004714
4715 // Optimize _L to _LZ when _L is zero
4716 if (LZMappingInfo) {
4717 if (auto ConstantLod =
Ryan Taylor1f334d02018-08-28 15:07:30 +00004718 dyn_cast<ConstantFPSDNode>(Op.getOperand(AddrIdx+NumVAddrs-1))) {
Ryan Taylor894c8fd2018-08-01 12:12:01 +00004719 if (ConstantLod->isZero() || ConstantLod->isNegative()) {
4720 IntrOpcode = LZMappingInfo->LZ; // set new opcode to _lz variant of _l
Ryan Taylor1f334d02018-08-28 15:07:30 +00004721 NumMIVAddrs--; // remove 'lod'
Ryan Taylor894c8fd2018-08-01 12:12:01 +00004722 }
4723 }
4724 }
4725
Ryan Taylor1f334d02018-08-28 15:07:30 +00004726 // Check for 16 bit addresses and pack if true.
4727 unsigned DimIdx = AddrIdx + BaseOpcode->NumExtraArgs;
4728 MVT VAddrVT = Op.getOperand(DimIdx).getSimpleValueType();
Neil Henning63718b22018-10-31 10:34:48 +00004729 const MVT VAddrScalarVT = VAddrVT.getScalarType();
4730 if (((VAddrScalarVT == MVT::f16) || (VAddrScalarVT == MVT::i16)) &&
Ryan Taylor1f334d02018-08-28 15:07:30 +00004731 ST->hasFeature(AMDGPU::FeatureR128A16)) {
4732 IsA16 = true;
Neil Henning63718b22018-10-31 10:34:48 +00004733 const MVT VectorVT = VAddrScalarVT == MVT::f16 ? MVT::v2f16 : MVT::v2i16;
Ryan Taylor1f334d02018-08-28 15:07:30 +00004734 for (unsigned i = AddrIdx; i < (AddrIdx + NumMIVAddrs); ++i) {
4735 SDValue AddrLo, AddrHi;
4736 // Push back extra arguments.
4737 if (i < DimIdx) {
4738 AddrLo = Op.getOperand(i);
4739 } else {
4740 AddrLo = Op.getOperand(i);
4741 // Dz/dh, dz/dv and the last odd coord are packed with undef. Also,
4742 // in 1D, derivatives dx/dh and dx/dv are packed with undef.
4743 if (((i + 1) >= (AddrIdx + NumMIVAddrs)) ||
Matt Arsenault0da63502018-08-31 05:49:54 +00004744 ((NumGradients / 2) % 2 == 1 &&
4745 (i == DimIdx + (NumGradients / 2) - 1 ||
Ryan Taylor1f334d02018-08-28 15:07:30 +00004746 i == DimIdx + NumGradients - 1))) {
4747 AddrHi = DAG.getUNDEF(MVT::f16);
4748 } else {
4749 AddrHi = Op.getOperand(i + 1);
4750 i++;
4751 }
Neil Henning63718b22018-10-31 10:34:48 +00004752 AddrLo = DAG.getNode(ISD::SCALAR_TO_VECTOR, DL, VectorVT,
Ryan Taylor1f334d02018-08-28 15:07:30 +00004753 {AddrLo, AddrHi});
4754 AddrLo = DAG.getBitcast(MVT::i32, AddrLo);
4755 }
4756 VAddrs.push_back(AddrLo);
4757 }
4758 } else {
4759 for (unsigned i = 0; i < NumMIVAddrs; ++i)
4760 VAddrs.push_back(Op.getOperand(AddrIdx + i));
4761 }
4762
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004763 SDValue VAddr = getBuildDwordsVector(DAG, DL, VAddrs);
4764
4765 SDValue True = DAG.getTargetConstant(1, DL, MVT::i1);
4766 SDValue False = DAG.getTargetConstant(0, DL, MVT::i1);
4767 unsigned CtrlIdx; // Index of texfailctrl argument
4768 SDValue Unorm;
4769 if (!BaseOpcode->Sampler) {
4770 Unorm = True;
4771 CtrlIdx = AddrIdx + NumVAddrs + 1;
4772 } else {
4773 auto UnormConst =
4774 dyn_cast<ConstantSDNode>(Op.getOperand(AddrIdx + NumVAddrs + 2));
4775 if (!UnormConst)
4776 return Op;
4777
4778 Unorm = UnormConst->getZExtValue() ? True : False;
4779 CtrlIdx = AddrIdx + NumVAddrs + 3;
4780 }
4781
4782 SDValue TexFail = Op.getOperand(CtrlIdx);
4783 auto TexFailConst = dyn_cast<ConstantSDNode>(TexFail.getNode());
4784 if (!TexFailConst || TexFailConst->getZExtValue() != 0)
4785 return Op;
4786
4787 SDValue GLC;
4788 SDValue SLC;
4789 if (BaseOpcode->Atomic) {
4790 GLC = True; // TODO no-return optimization
4791 if (!parseCachePolicy(Op.getOperand(CtrlIdx + 1), DAG, nullptr, &SLC))
4792 return Op;
4793 } else {
4794 if (!parseCachePolicy(Op.getOperand(CtrlIdx + 1), DAG, &GLC, &SLC))
4795 return Op;
4796 }
4797
4798 SmallVector<SDValue, 14> Ops;
4799 if (BaseOpcode->Store || BaseOpcode->Atomic)
4800 Ops.push_back(VData); // vdata
4801 Ops.push_back(VAddr);
4802 Ops.push_back(Op.getOperand(AddrIdx + NumVAddrs)); // rsrc
4803 if (BaseOpcode->Sampler)
4804 Ops.push_back(Op.getOperand(AddrIdx + NumVAddrs + 1)); // sampler
4805 Ops.push_back(DAG.getTargetConstant(DMask, DL, MVT::i32));
4806 Ops.push_back(Unorm);
4807 Ops.push_back(GLC);
4808 Ops.push_back(SLC);
Ryan Taylor1f334d02018-08-28 15:07:30 +00004809 Ops.push_back(IsA16 && // a16 or r128
4810 ST->hasFeature(AMDGPU::FeatureR128A16) ? True : False);
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004811 Ops.push_back(False); // tfe
4812 Ops.push_back(False); // lwe
4813 Ops.push_back(DimInfo->DA ? True : False);
4814 if (BaseOpcode->HasD16)
4815 Ops.push_back(IsD16 ? True : False);
4816 if (isa<MemSDNode>(Op))
4817 Ops.push_back(Op.getOperand(0)); // chain
4818
4819 int NumVAddrDwords = VAddr.getValueType().getSizeInBits() / 32;
4820 int Opcode = -1;
4821
Tom Stellard5bfbae52018-07-11 20:59:01 +00004822 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
Ryan Taylor894c8fd2018-08-01 12:12:01 +00004823 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx8,
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004824 NumVDataDwords, NumVAddrDwords);
4825 if (Opcode == -1)
Ryan Taylor894c8fd2018-08-01 12:12:01 +00004826 Opcode = AMDGPU::getMIMGOpcode(IntrOpcode, AMDGPU::MIMGEncGfx6,
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004827 NumVDataDwords, NumVAddrDwords);
4828 assert(Opcode != -1);
4829
4830 MachineSDNode *NewNode = DAG.getMachineNode(Opcode, DL, ResultTypes, Ops);
4831 if (auto MemOp = dyn_cast<MemSDNode>(Op)) {
Chandler Carruth66654b72018-08-14 23:30:32 +00004832 MachineMemOperand *MemRef = MemOp->getMemOperand();
4833 DAG.setNodeMemRefs(NewNode, {MemRef});
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00004834 }
4835
4836 if (BaseOpcode->AtomicX2) {
4837 SmallVector<SDValue, 1> Elt;
4838 DAG.ExtractVectorElements(SDValue(NewNode, 0), Elt, 0, 1);
4839 return DAG.getMergeValues({Elt[0], SDValue(NewNode, 1)}, DL);
4840 } else if (IsD16 && !BaseOpcode->Store) {
4841 MVT LoadVT = Op.getSimpleValueType();
4842 SDValue Adjusted = adjustLoadValueTypeImpl(
4843 SDValue(NewNode, 0), LoadVT, DL, DAG, Subtarget->hasUnpackedD16VMem());
4844 return DAG.getMergeValues({Adjusted, SDValue(NewNode, 1)}, DL);
4845 }
4846
4847 return SDValue(NewNode, 0);
4848}
4849
Nicolai Haehnlec4a2ff02018-10-17 15:37:30 +00004850SDValue SITargetLowering::lowerSBuffer(EVT VT, SDLoc DL, SDValue Rsrc,
4851 SDValue Offset, SDValue GLC,
4852 SelectionDAG &DAG) const {
4853 MachineFunction &MF = DAG.getMachineFunction();
4854 MachineMemOperand *MMO = MF.getMachineMemOperand(
4855 MachinePointerInfo(),
4856 MachineMemOperand::MOLoad | MachineMemOperand::MODereferenceable |
4857 MachineMemOperand::MOInvariant,
4858 VT.getStoreSize(), VT.getStoreSize());
4859
4860 if (!Offset->isDivergent()) {
4861 SDValue Ops[] = {
4862 Rsrc,
4863 Offset, // Offset
4864 GLC // glc
4865 };
4866 return DAG.getMemIntrinsicNode(AMDGPUISD::SBUFFER_LOAD, DL,
4867 DAG.getVTList(VT), Ops, VT, MMO);
4868 }
4869
4870 // We have a divergent offset. Emit a MUBUF buffer load instead. We can
4871 // assume that the buffer is unswizzled.
4872 SmallVector<SDValue, 4> Loads;
4873 unsigned NumLoads = 1;
4874 MVT LoadVT = VT.getSimpleVT();
4875
4876 assert(LoadVT == MVT::i32 || LoadVT == MVT::v2i32 || LoadVT == MVT::v4i32 ||
4877 LoadVT == MVT::v8i32 || LoadVT == MVT::v16i32);
4878
4879 if (VT == MVT::v8i32 || VT == MVT::v16i32) {
4880 NumLoads = VT == MVT::v16i32 ? 4 : 2;
4881 LoadVT = MVT::v4i32;
4882 }
4883
4884 SDVTList VTList = DAG.getVTList({LoadVT, MVT::Glue});
4885 unsigned CachePolicy = cast<ConstantSDNode>(GLC)->getZExtValue();
4886 SDValue Ops[] = {
4887 DAG.getEntryNode(), // Chain
4888 Rsrc, // rsrc
4889 DAG.getConstant(0, DL, MVT::i32), // vindex
4890 {}, // voffset
4891 {}, // soffset
4892 {}, // offset
4893 DAG.getConstant(CachePolicy, DL, MVT::i32), // cachepolicy
4894 DAG.getConstant(0, DL, MVT::i1), // idxen
4895 };
4896
4897 // Use the alignment to ensure that the required offsets will fit into the
4898 // immediate offsets.
4899 setBufferOffsets(Offset, DAG, &Ops[3], NumLoads > 1 ? 16 * NumLoads : 4);
4900
4901 uint64_t InstOffset = cast<ConstantSDNode>(Ops[5])->getZExtValue();
4902 for (unsigned i = 0; i < NumLoads; ++i) {
4903 Ops[5] = DAG.getConstant(InstOffset + 16 * i, DL, MVT::i32);
4904 Loads.push_back(DAG.getMemIntrinsicNode(AMDGPUISD::BUFFER_LOAD, DL, VTList,
4905 Ops, LoadVT, MMO));
4906 }
4907
4908 if (VT == MVT::v8i32 || VT == MVT::v16i32)
4909 return DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, Loads);
4910
4911 return Loads[0];
4912}
4913
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004914SDValue SITargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
4915 SelectionDAG &DAG) const {
4916 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellarddcb9f092015-07-09 21:20:37 +00004917 auto MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004918
4919 EVT VT = Op.getValueType();
4920 SDLoc DL(Op);
4921 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4922
Sanjay Patela2607012015-09-16 16:31:21 +00004923 // TODO: Should this propagate fast-math-flags?
4924
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004925 switch (IntrinsicID) {
Tom Stellard2f3f9852017-01-25 01:25:13 +00004926 case Intrinsic::amdgcn_implicit_buffer_ptr: {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +00004927 if (getSubtarget()->isAmdHsaOrMesa(MF.getFunction()))
Matt Arsenault10fc0622017-06-26 03:01:31 +00004928 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004929 return getPreloadedValue(DAG, *MFI, VT,
4930 AMDGPUFunctionArgInfo::IMPLICIT_BUFFER_PTR);
Tom Stellard2f3f9852017-01-25 01:25:13 +00004931 }
Tom Stellard48f29f22015-11-26 00:43:29 +00004932 case Intrinsic::amdgcn_dispatch_ptr:
Matt Arsenault48ab5262016-04-25 19:27:18 +00004933 case Intrinsic::amdgcn_queue_ptr: {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +00004934 if (!Subtarget->isAmdHsaOrMesa(MF.getFunction())) {
Oliver Stannard7e7d9832016-02-02 13:52:43 +00004935 DiagnosticInfoUnsupported BadIntrin(
Matthias Braunf1caa282017-12-15 22:22:58 +00004936 MF.getFunction(), "unsupported hsa intrinsic without hsa target",
Oliver Stannard7e7d9832016-02-02 13:52:43 +00004937 DL.getDebugLoc());
Matt Arsenault800fecf2016-01-11 21:18:33 +00004938 DAG.getContext()->diagnose(BadIntrin);
4939 return DAG.getUNDEF(VT);
4940 }
4941
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004942 auto RegID = IntrinsicID == Intrinsic::amdgcn_dispatch_ptr ?
4943 AMDGPUFunctionArgInfo::DISPATCH_PTR : AMDGPUFunctionArgInfo::QUEUE_PTR;
4944 return getPreloadedValue(DAG, *MFI, VT, RegID);
Matt Arsenault48ab5262016-04-25 19:27:18 +00004945 }
Jan Veselyfea814d2016-06-21 20:46:20 +00004946 case Intrinsic::amdgcn_implicitarg_ptr: {
Matt Arsenault9166ce82017-07-28 15:52:08 +00004947 if (MFI->isEntryFunction())
4948 return getImplicitArgPtr(DAG, DL);
Matt Arsenault817c2532017-08-03 23:12:44 +00004949 return getPreloadedValue(DAG, *MFI, VT,
4950 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
Jan Veselyfea814d2016-06-21 20:46:20 +00004951 }
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00004952 case Intrinsic::amdgcn_kernarg_segment_ptr: {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004953 return getPreloadedValue(DAG, *MFI, VT,
4954 AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00004955 }
Matt Arsenault8d718dc2016-07-22 17:01:30 +00004956 case Intrinsic::amdgcn_dispatch_id: {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004957 return getPreloadedValue(DAG, *MFI, VT, AMDGPUFunctionArgInfo::DISPATCH_ID);
Matt Arsenault8d718dc2016-07-22 17:01:30 +00004958 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004959 case Intrinsic::amdgcn_rcp:
4960 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
4961 case Intrinsic::amdgcn_rsq:
4962 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00004963 case Intrinsic::amdgcn_rsq_legacy:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004964 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004965 return emitRemovedIntrinsicError(DAG, DL, VT);
4966
4967 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00004968 case Intrinsic::amdgcn_rcp_legacy:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004969 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
Matt Arsenault32fc5272016-07-26 16:45:45 +00004970 return emitRemovedIntrinsicError(DAG, DL, VT);
4971 return DAG.getNode(AMDGPUISD::RCP_LEGACY, DL, VT, Op.getOperand(1));
Matt Arsenault09b2c4a2016-07-15 21:26:52 +00004972 case Intrinsic::amdgcn_rsq_clamp: {
Tom Stellard5bfbae52018-07-11 20:59:01 +00004973 if (Subtarget->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS)
Matt Arsenault79963e82016-02-13 01:03:00 +00004974 return DAG.getNode(AMDGPUISD::RSQ_CLAMP, DL, VT, Op.getOperand(1));
Tom Stellard48f29f22015-11-26 00:43:29 +00004975
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004976 Type *Type = VT.getTypeForEVT(*DAG.getContext());
4977 APFloat Max = APFloat::getLargest(Type->getFltSemantics());
4978 APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
4979
4980 SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
4981 SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
4982 DAG.getConstantFP(Max, DL, VT));
4983 return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
4984 DAG.getConstantFP(Min, DL, VT));
4985 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004986 case Intrinsic::r600_read_ngroups_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004987 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004988 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004989
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004990 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
Matt Arsenault7b4826e2018-05-30 16:17:51 +00004991 SI::KernelInputOffsets::NGROUPS_X, 4, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004992 case Intrinsic::r600_read_ngroups_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004993 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004994 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004995
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004996 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
Matt Arsenault7b4826e2018-05-30 16:17:51 +00004997 SI::KernelInputOffsets::NGROUPS_Y, 4, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004998 case Intrinsic::r600_read_ngroups_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004999 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005000 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00005001
Matt Arsenaulte622dc32017-04-11 22:29:24 +00005002 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
Matt Arsenault7b4826e2018-05-30 16:17:51 +00005003 SI::KernelInputOffsets::NGROUPS_Z, 4, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005004 case Intrinsic::r600_read_global_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00005005 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005006 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00005007
Matt Arsenaulte622dc32017-04-11 22:29:24 +00005008 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
Matt Arsenault7b4826e2018-05-30 16:17:51 +00005009 SI::KernelInputOffsets::GLOBAL_SIZE_X, 4, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005010 case Intrinsic::r600_read_global_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00005011 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005012 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00005013
Matt Arsenaulte622dc32017-04-11 22:29:24 +00005014 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
Matt Arsenault7b4826e2018-05-30 16:17:51 +00005015 SI::KernelInputOffsets::GLOBAL_SIZE_Y, 4, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005016 case Intrinsic::r600_read_global_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00005017 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005018 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00005019
Matt Arsenaulte622dc32017-04-11 22:29:24 +00005020 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
Matt Arsenault7b4826e2018-05-30 16:17:51 +00005021 SI::KernelInputOffsets::GLOBAL_SIZE_Z, 4, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005022 case Intrinsic::r600_read_local_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00005023 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005024 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00005025
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00005026 return lowerImplicitZextParam(DAG, Op, MVT::i16,
5027 SI::KernelInputOffsets::LOCAL_SIZE_X);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005028 case Intrinsic::r600_read_local_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00005029 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005030 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00005031
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00005032 return lowerImplicitZextParam(DAG, Op, MVT::i16,
5033 SI::KernelInputOffsets::LOCAL_SIZE_Y);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005034 case Intrinsic::r600_read_local_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00005035 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005036 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00005037
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00005038 return lowerImplicitZextParam(DAG, Op, MVT::i16,
5039 SI::KernelInputOffsets::LOCAL_SIZE_Z);
Matt Arsenault43976df2016-01-30 04:25:19 +00005040 case Intrinsic::amdgcn_workgroup_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005041 case Intrinsic::r600_read_tgid_x:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00005042 return getPreloadedValue(DAG, *MFI, VT,
5043 AMDGPUFunctionArgInfo::WORKGROUP_ID_X);
Matt Arsenault43976df2016-01-30 04:25:19 +00005044 case Intrinsic::amdgcn_workgroup_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005045 case Intrinsic::r600_read_tgid_y:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00005046 return getPreloadedValue(DAG, *MFI, VT,
5047 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y);
Matt Arsenault43976df2016-01-30 04:25:19 +00005048 case Intrinsic::amdgcn_workgroup_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005049 case Intrinsic::r600_read_tgid_z:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00005050 return getPreloadedValue(DAG, *MFI, VT,
5051 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z);
Reid Kleckner4dc0b1a2018-11-01 19:54:45 +00005052 case Intrinsic::amdgcn_workitem_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005053 case Intrinsic::r600_read_tidig_x:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00005054 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
5055 SDLoc(DAG.getEntryNode()),
5056 MFI->getArgInfo().WorkItemIDX);
Matt Arsenault43976df2016-01-30 04:25:19 +00005057 case Intrinsic::amdgcn_workitem_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005058 case Intrinsic::r600_read_tidig_y:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00005059 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
5060 SDLoc(DAG.getEntryNode()),
5061 MFI->getArgInfo().WorkItemIDY);
Matt Arsenault43976df2016-01-30 04:25:19 +00005062 case Intrinsic::amdgcn_workitem_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005063 case Intrinsic::r600_read_tidig_z:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00005064 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
5065 SDLoc(DAG.getEntryNode()),
5066 MFI->getArgInfo().WorkItemIDZ);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005067 case AMDGPUIntrinsic::SI_load_const: {
Nicolai Haehnlec4a2ff02018-10-17 15:37:30 +00005068 SDValue Load =
5069 lowerSBuffer(MVT::i32, DL, Op.getOperand(1), Op.getOperand(2),
5070 DAG.getTargetConstant(0, DL, MVT::i1), DAG);
Tim Renouf904343f2018-08-25 14:53:17 +00005071 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Load);
5072 }
5073 case Intrinsic::amdgcn_s_buffer_load: {
5074 unsigned Cache = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
Nicolai Haehnlec4a2ff02018-10-17 15:37:30 +00005075 return lowerSBuffer(VT, DL, Op.getOperand(1), Op.getOperand(2),
5076 DAG.getTargetConstant(Cache & 1, DL, MVT::i1), DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005077 }
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00005078 case Intrinsic::amdgcn_fdiv_fast:
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00005079 return lowerFDIV_FAST(Op, DAG);
Tom Stellard2187bb82016-12-06 23:52:13 +00005080 case Intrinsic::amdgcn_interp_mov: {
5081 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
5082 SDValue Glue = M0.getValue(1);
5083 return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32, Op.getOperand(1),
5084 Op.getOperand(2), Op.getOperand(3), Glue);
5085 }
Tom Stellardad7d03d2015-12-15 17:02:49 +00005086 case Intrinsic::amdgcn_interp_p1: {
5087 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
5088 SDValue Glue = M0.getValue(1);
5089 return DAG.getNode(AMDGPUISD::INTERP_P1, DL, MVT::f32, Op.getOperand(1),
5090 Op.getOperand(2), Op.getOperand(3), Glue);
5091 }
5092 case Intrinsic::amdgcn_interp_p2: {
5093 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(5));
5094 SDValue Glue = SDValue(M0.getNode(), 1);
5095 return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, Op.getOperand(1),
5096 Op.getOperand(2), Op.getOperand(3), Op.getOperand(4),
5097 Glue);
5098 }
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00005099 case Intrinsic::amdgcn_sin:
5100 return DAG.getNode(AMDGPUISD::SIN_HW, DL, VT, Op.getOperand(1));
5101
5102 case Intrinsic::amdgcn_cos:
5103 return DAG.getNode(AMDGPUISD::COS_HW, DL, VT, Op.getOperand(1));
5104
5105 case Intrinsic::amdgcn_log_clamp: {
Tom Stellard5bfbae52018-07-11 20:59:01 +00005106 if (Subtarget->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00005107 return SDValue();
5108
5109 DiagnosticInfoUnsupported BadIntrin(
Matthias Braunf1caa282017-12-15 22:22:58 +00005110 MF.getFunction(), "intrinsic not supported on subtarget",
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00005111 DL.getDebugLoc());
5112 DAG.getContext()->diagnose(BadIntrin);
5113 return DAG.getUNDEF(VT);
5114 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00005115 case Intrinsic::amdgcn_ldexp:
5116 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT,
5117 Op.getOperand(1), Op.getOperand(2));
Matt Arsenault74015162016-05-28 00:19:52 +00005118
5119 case Intrinsic::amdgcn_fract:
5120 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
5121
Matt Arsenaultf75257a2016-01-23 05:32:20 +00005122 case Intrinsic::amdgcn_class:
5123 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
5124 Op.getOperand(1), Op.getOperand(2));
5125 case Intrinsic::amdgcn_div_fmas:
5126 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
5127 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
5128 Op.getOperand(4));
5129
5130 case Intrinsic::amdgcn_div_fixup:
5131 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
5132 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
5133
5134 case Intrinsic::amdgcn_trig_preop:
5135 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
5136 Op.getOperand(1), Op.getOperand(2));
5137 case Intrinsic::amdgcn_div_scale: {
5138 // 3rd parameter required to be a constant.
5139 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
5140 if (!Param)
Matt Arsenault206f8262017-08-01 20:49:41 +00005141 return DAG.getMergeValues({ DAG.getUNDEF(VT), DAG.getUNDEF(MVT::i1) }, DL);
Matt Arsenaultf75257a2016-01-23 05:32:20 +00005142
5143 // Translate to the operands expected by the machine instruction. The
5144 // first parameter must be the same as the first instruction.
5145 SDValue Numerator = Op.getOperand(1);
5146 SDValue Denominator = Op.getOperand(2);
5147
5148 // Note this order is opposite of the machine instruction's operations,
5149 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
5150 // intrinsic has the numerator as the first operand to match a normal
5151 // division operation.
5152
5153 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
5154
5155 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
5156 Denominator, Numerator);
5157 }
Wei Ding07e03712016-07-28 16:42:13 +00005158 case Intrinsic::amdgcn_icmp: {
Matt Arsenaultb3a80e52018-08-15 21:25:20 +00005159 return lowerICMPIntrinsic(*this, Op.getNode(), DAG);
Wei Ding07e03712016-07-28 16:42:13 +00005160 }
5161 case Intrinsic::amdgcn_fcmp: {
Matt Arsenaultb3a80e52018-08-15 21:25:20 +00005162 return lowerFCMPIntrinsic(*this, Op.getNode(), DAG);
Wei Ding07e03712016-07-28 16:42:13 +00005163 }
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00005164 case Intrinsic::amdgcn_fmed3:
5165 return DAG.getNode(AMDGPUISD::FMED3, DL, VT,
5166 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Farhana Aleenc370d7b2018-07-16 18:19:59 +00005167 case Intrinsic::amdgcn_fdot2:
5168 return DAG.getNode(AMDGPUISD::FDOT2, DL, VT,
Konstantin Zhuravlyovbb30ef72018-08-01 01:31:30 +00005169 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
5170 Op.getOperand(4));
Matt Arsenault32fc5272016-07-26 16:45:45 +00005171 case Intrinsic::amdgcn_fmul_legacy:
5172 return DAG.getNode(AMDGPUISD::FMUL_LEGACY, DL, VT,
5173 Op.getOperand(1), Op.getOperand(2));
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00005174 case Intrinsic::amdgcn_sffbh:
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00005175 return DAG.getNode(AMDGPUISD::FFBH_I32, DL, VT, Op.getOperand(1));
Matt Arsenaultf5262252017-02-22 23:04:58 +00005176 case Intrinsic::amdgcn_sbfe:
5177 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
5178 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
5179 case Intrinsic::amdgcn_ubfe:
5180 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
5181 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Marek Olsak13e47412018-01-31 20:18:04 +00005182 case Intrinsic::amdgcn_cvt_pkrtz:
5183 case Intrinsic::amdgcn_cvt_pknorm_i16:
5184 case Intrinsic::amdgcn_cvt_pknorm_u16:
5185 case Intrinsic::amdgcn_cvt_pk_i16:
5186 case Intrinsic::amdgcn_cvt_pk_u16: {
5187 // FIXME: Stop adding cast if v2f16/v2i16 are legal.
Matt Arsenault1f17c662017-02-22 00:27:34 +00005188 EVT VT = Op.getValueType();
Marek Olsak13e47412018-01-31 20:18:04 +00005189 unsigned Opcode;
5190
5191 if (IntrinsicID == Intrinsic::amdgcn_cvt_pkrtz)
5192 Opcode = AMDGPUISD::CVT_PKRTZ_F16_F32;
5193 else if (IntrinsicID == Intrinsic::amdgcn_cvt_pknorm_i16)
5194 Opcode = AMDGPUISD::CVT_PKNORM_I16_F32;
5195 else if (IntrinsicID == Intrinsic::amdgcn_cvt_pknorm_u16)
5196 Opcode = AMDGPUISD::CVT_PKNORM_U16_F32;
5197 else if (IntrinsicID == Intrinsic::amdgcn_cvt_pk_i16)
5198 Opcode = AMDGPUISD::CVT_PK_I16_I32;
5199 else
5200 Opcode = AMDGPUISD::CVT_PK_U16_U32;
5201
Matt Arsenault709374d2018-08-01 20:13:58 +00005202 if (isTypeLegal(VT))
5203 return DAG.getNode(Opcode, DL, VT, Op.getOperand(1), Op.getOperand(2));
5204
Marek Olsak13e47412018-01-31 20:18:04 +00005205 SDValue Node = DAG.getNode(Opcode, DL, MVT::i32,
Matt Arsenault1f17c662017-02-22 00:27:34 +00005206 Op.getOperand(1), Op.getOperand(2));
5207 return DAG.getNode(ISD::BITCAST, DL, VT, Node);
5208 }
Connor Abbott8c217d02017-08-04 18:36:49 +00005209 case Intrinsic::amdgcn_wqm: {
5210 SDValue Src = Op.getOperand(1);
5211 return SDValue(DAG.getMachineNode(AMDGPU::WQM, DL, Src.getValueType(), Src),
5212 0);
5213 }
Connor Abbott92638ab2017-08-04 18:36:52 +00005214 case Intrinsic::amdgcn_wwm: {
5215 SDValue Src = Op.getOperand(1);
5216 return SDValue(DAG.getMachineNode(AMDGPU::WWM, DL, Src.getValueType(), Src),
5217 0);
5218 }
Stanislav Mekhanoshindacda792018-06-26 20:04:19 +00005219 case Intrinsic::amdgcn_fmad_ftz:
5220 return DAG.getNode(AMDGPUISD::FMAD_FTZ, DL, VT, Op.getOperand(1),
5221 Op.getOperand(2), Op.getOperand(3));
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005222 default:
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00005223 if (const AMDGPU::ImageDimIntrinsicInfo *ImageDimIntr =
5224 AMDGPU::getImageDimIntrinsicInfo(IntrinsicID))
5225 return lowerImage(Op, ImageDimIntr, DAG);
5226
Matt Arsenault754dd3e2017-04-03 18:08:08 +00005227 return Op;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005228 }
5229}
5230
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00005231SDValue SITargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
5232 SelectionDAG &DAG) const {
5233 unsigned IntrID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Tom Stellard6f9ef142016-12-20 17:19:44 +00005234 SDLoc DL(Op);
David Stuttard70e8bc12017-06-22 16:29:22 +00005235
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00005236 switch (IntrID) {
5237 case Intrinsic::amdgcn_atomic_inc:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00005238 case Intrinsic::amdgcn_atomic_dec:
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00005239 case Intrinsic::amdgcn_ds_fadd:
5240 case Intrinsic::amdgcn_ds_fmin:
5241 case Intrinsic::amdgcn_ds_fmax: {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00005242 MemSDNode *M = cast<MemSDNode>(Op);
Daniil Fukalovd5fca552018-01-17 14:05:05 +00005243 unsigned Opc;
5244 switch (IntrID) {
5245 case Intrinsic::amdgcn_atomic_inc:
5246 Opc = AMDGPUISD::ATOMIC_INC;
5247 break;
5248 case Intrinsic::amdgcn_atomic_dec:
5249 Opc = AMDGPUISD::ATOMIC_DEC;
5250 break;
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00005251 case Intrinsic::amdgcn_ds_fadd:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00005252 Opc = AMDGPUISD::ATOMIC_LOAD_FADD;
5253 break;
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00005254 case Intrinsic::amdgcn_ds_fmin:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00005255 Opc = AMDGPUISD::ATOMIC_LOAD_FMIN;
5256 break;
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00005257 case Intrinsic::amdgcn_ds_fmax:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00005258 Opc = AMDGPUISD::ATOMIC_LOAD_FMAX;
5259 break;
5260 default:
5261 llvm_unreachable("Unknown intrinsic!");
5262 }
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00005263 SDValue Ops[] = {
5264 M->getOperand(0), // Chain
5265 M->getOperand(2), // Ptr
5266 M->getOperand(3) // Value
5267 };
5268
5269 return DAG.getMemIntrinsicNode(Opc, SDLoc(Op), M->getVTList(), Ops,
5270 M->getMemoryVT(), M->getMemOperand());
5271 }
Tom Stellard6f9ef142016-12-20 17:19:44 +00005272 case Intrinsic::amdgcn_buffer_load:
5273 case Intrinsic::amdgcn_buffer_load_format: {
Tim Renouf4f703f52018-08-21 11:07:10 +00005274 unsigned Glc = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
5275 unsigned Slc = cast<ConstantSDNode>(Op.getOperand(6))->getZExtValue();
5276 unsigned IdxEn = 1;
5277 if (auto Idx = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
5278 IdxEn = Idx->getZExtValue() != 0;
Tom Stellard6f9ef142016-12-20 17:19:44 +00005279 SDValue Ops[] = {
5280 Op.getOperand(0), // Chain
5281 Op.getOperand(2), // rsrc
5282 Op.getOperand(3), // vindex
Tim Renouf4f703f52018-08-21 11:07:10 +00005283 SDValue(), // voffset -- will be set by setBufferOffsets
5284 SDValue(), // soffset -- will be set by setBufferOffsets
5285 SDValue(), // offset -- will be set by setBufferOffsets
5286 DAG.getConstant(Glc | (Slc << 1), DL, MVT::i32), // cachepolicy
5287 DAG.getConstant(IdxEn, DL, MVT::i1), // idxen
Tom Stellard6f9ef142016-12-20 17:19:44 +00005288 };
Tom Stellard6f9ef142016-12-20 17:19:44 +00005289
Tim Renouf4f703f52018-08-21 11:07:10 +00005290 setBufferOffsets(Op.getOperand(4), DAG, &Ops[3]);
Tom Stellard6f9ef142016-12-20 17:19:44 +00005291 unsigned Opc = (IntrID == Intrinsic::amdgcn_buffer_load) ?
5292 AMDGPUISD::BUFFER_LOAD : AMDGPUISD::BUFFER_LOAD_FORMAT;
Tim Renouf4f703f52018-08-21 11:07:10 +00005293
5294 EVT VT = Op.getValueType();
5295 EVT IntVT = VT.changeTypeToInteger();
5296 auto *M = cast<MemSDNode>(Op);
5297 EVT LoadVT = Op.getValueType();
5298
5299 if (LoadVT.getScalarType() == MVT::f16)
5300 return adjustLoadValueType(AMDGPUISD::BUFFER_LOAD_FORMAT_D16,
5301 M, DAG, Ops);
5302 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops, IntVT,
5303 M->getMemOperand());
5304 }
5305 case Intrinsic::amdgcn_raw_buffer_load:
5306 case Intrinsic::amdgcn_raw_buffer_load_format: {
5307 auto Offsets = splitBufferOffsets(Op.getOperand(3), DAG);
5308 SDValue Ops[] = {
5309 Op.getOperand(0), // Chain
5310 Op.getOperand(2), // rsrc
5311 DAG.getConstant(0, DL, MVT::i32), // vindex
5312 Offsets.first, // voffset
5313 Op.getOperand(4), // soffset
5314 Offsets.second, // offset
5315 Op.getOperand(5), // cachepolicy
5316 DAG.getConstant(0, DL, MVT::i1), // idxen
5317 };
5318
5319 unsigned Opc = (IntrID == Intrinsic::amdgcn_raw_buffer_load) ?
5320 AMDGPUISD::BUFFER_LOAD : AMDGPUISD::BUFFER_LOAD_FORMAT;
5321
5322 EVT VT = Op.getValueType();
5323 EVT IntVT = VT.changeTypeToInteger();
5324 auto *M = cast<MemSDNode>(Op);
5325 EVT LoadVT = Op.getValueType();
5326
5327 if (LoadVT.getScalarType() == MVT::f16)
5328 return adjustLoadValueType(AMDGPUISD::BUFFER_LOAD_FORMAT_D16,
5329 M, DAG, Ops);
5330 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops, IntVT,
5331 M->getMemOperand());
5332 }
5333 case Intrinsic::amdgcn_struct_buffer_load:
5334 case Intrinsic::amdgcn_struct_buffer_load_format: {
5335 auto Offsets = splitBufferOffsets(Op.getOperand(4), DAG);
5336 SDValue Ops[] = {
5337 Op.getOperand(0), // Chain
5338 Op.getOperand(2), // rsrc
5339 Op.getOperand(3), // vindex
5340 Offsets.first, // voffset
5341 Op.getOperand(5), // soffset
5342 Offsets.second, // offset
5343 Op.getOperand(6), // cachepolicy
5344 DAG.getConstant(1, DL, MVT::i1), // idxen
5345 };
5346
5347 unsigned Opc = (IntrID == Intrinsic::amdgcn_struct_buffer_load) ?
5348 AMDGPUISD::BUFFER_LOAD : AMDGPUISD::BUFFER_LOAD_FORMAT;
5349
Tom Stellard6f9ef142016-12-20 17:19:44 +00005350 EVT VT = Op.getValueType();
5351 EVT IntVT = VT.changeTypeToInteger();
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00005352 auto *M = cast<MemSDNode>(Op);
Matt Arsenault1349a042018-05-22 06:32:10 +00005353 EVT LoadVT = Op.getValueType();
Matt Arsenault1349a042018-05-22 06:32:10 +00005354
Tim Renouf366a49d2018-08-02 23:33:01 +00005355 if (LoadVT.getScalarType() == MVT::f16)
5356 return adjustLoadValueType(AMDGPUISD::BUFFER_LOAD_FORMAT_D16,
5357 M, DAG, Ops);
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00005358 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops, IntVT,
5359 M->getMemOperand());
Tom Stellard6f9ef142016-12-20 17:19:44 +00005360 }
David Stuttard70e8bc12017-06-22 16:29:22 +00005361 case Intrinsic::amdgcn_tbuffer_load: {
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00005362 MemSDNode *M = cast<MemSDNode>(Op);
Matt Arsenault1349a042018-05-22 06:32:10 +00005363 EVT LoadVT = Op.getValueType();
Matt Arsenault1349a042018-05-22 06:32:10 +00005364
Tim Renouf35484c92018-08-21 11:06:05 +00005365 unsigned Dfmt = cast<ConstantSDNode>(Op.getOperand(7))->getZExtValue();
5366 unsigned Nfmt = cast<ConstantSDNode>(Op.getOperand(8))->getZExtValue();
5367 unsigned Glc = cast<ConstantSDNode>(Op.getOperand(9))->getZExtValue();
5368 unsigned Slc = cast<ConstantSDNode>(Op.getOperand(10))->getZExtValue();
5369 unsigned IdxEn = 1;
5370 if (auto Idx = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
5371 IdxEn = Idx->getZExtValue() != 0;
David Stuttard70e8bc12017-06-22 16:29:22 +00005372 SDValue Ops[] = {
5373 Op.getOperand(0), // Chain
5374 Op.getOperand(2), // rsrc
5375 Op.getOperand(3), // vindex
5376 Op.getOperand(4), // voffset
5377 Op.getOperand(5), // soffset
5378 Op.getOperand(6), // offset
Tim Renouf35484c92018-08-21 11:06:05 +00005379 DAG.getConstant(Dfmt | (Nfmt << 4), DL, MVT::i32), // format
5380 DAG.getConstant(Glc | (Slc << 1), DL, MVT::i32), // cachepolicy
5381 DAG.getConstant(IdxEn, DL, MVT::i1), // idxen
5382 };
5383
5384 if (LoadVT.getScalarType() == MVT::f16)
5385 return adjustLoadValueType(AMDGPUISD::TBUFFER_LOAD_FORMAT_D16,
5386 M, DAG, Ops);
5387 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_LOAD_FORMAT, DL,
5388 Op->getVTList(), Ops, LoadVT,
5389 M->getMemOperand());
5390 }
5391 case Intrinsic::amdgcn_raw_tbuffer_load: {
5392 MemSDNode *M = cast<MemSDNode>(Op);
5393 EVT LoadVT = Op.getValueType();
5394 auto Offsets = splitBufferOffsets(Op.getOperand(3), DAG);
5395
5396 SDValue Ops[] = {
5397 Op.getOperand(0), // Chain
5398 Op.getOperand(2), // rsrc
5399 DAG.getConstant(0, DL, MVT::i32), // vindex
5400 Offsets.first, // voffset
5401 Op.getOperand(4), // soffset
5402 Offsets.second, // offset
5403 Op.getOperand(5), // format
5404 Op.getOperand(6), // cachepolicy
5405 DAG.getConstant(0, DL, MVT::i1), // idxen
5406 };
5407
5408 if (LoadVT.getScalarType() == MVT::f16)
5409 return adjustLoadValueType(AMDGPUISD::TBUFFER_LOAD_FORMAT_D16,
5410 M, DAG, Ops);
5411 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_LOAD_FORMAT, DL,
5412 Op->getVTList(), Ops, LoadVT,
5413 M->getMemOperand());
5414 }
5415 case Intrinsic::amdgcn_struct_tbuffer_load: {
5416 MemSDNode *M = cast<MemSDNode>(Op);
5417 EVT LoadVT = Op.getValueType();
5418 auto Offsets = splitBufferOffsets(Op.getOperand(4), DAG);
5419
5420 SDValue Ops[] = {
5421 Op.getOperand(0), // Chain
5422 Op.getOperand(2), // rsrc
5423 Op.getOperand(3), // vindex
5424 Offsets.first, // voffset
5425 Op.getOperand(5), // soffset
5426 Offsets.second, // offset
5427 Op.getOperand(6), // format
5428 Op.getOperand(7), // cachepolicy
5429 DAG.getConstant(1, DL, MVT::i1), // idxen
David Stuttard70e8bc12017-06-22 16:29:22 +00005430 };
5431
Tim Renouf366a49d2018-08-02 23:33:01 +00005432 if (LoadVT.getScalarType() == MVT::f16)
5433 return adjustLoadValueType(AMDGPUISD::TBUFFER_LOAD_FORMAT_D16,
5434 M, DAG, Ops);
David Stuttard70e8bc12017-06-22 16:29:22 +00005435 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_LOAD_FORMAT, DL,
Matt Arsenault1349a042018-05-22 06:32:10 +00005436 Op->getVTList(), Ops, LoadVT,
5437 M->getMemOperand());
David Stuttard70e8bc12017-06-22 16:29:22 +00005438 }
Marek Olsak5cec6412017-11-09 01:52:48 +00005439 case Intrinsic::amdgcn_buffer_atomic_swap:
5440 case Intrinsic::amdgcn_buffer_atomic_add:
5441 case Intrinsic::amdgcn_buffer_atomic_sub:
5442 case Intrinsic::amdgcn_buffer_atomic_smin:
5443 case Intrinsic::amdgcn_buffer_atomic_umin:
5444 case Intrinsic::amdgcn_buffer_atomic_smax:
5445 case Intrinsic::amdgcn_buffer_atomic_umax:
5446 case Intrinsic::amdgcn_buffer_atomic_and:
5447 case Intrinsic::amdgcn_buffer_atomic_or:
5448 case Intrinsic::amdgcn_buffer_atomic_xor: {
Tim Renouf4f703f52018-08-21 11:07:10 +00005449 unsigned Slc = cast<ConstantSDNode>(Op.getOperand(6))->getZExtValue();
5450 unsigned IdxEn = 1;
5451 if (auto Idx = dyn_cast<ConstantSDNode>(Op.getOperand(4)))
5452 IdxEn = Idx->getZExtValue() != 0;
Marek Olsak5cec6412017-11-09 01:52:48 +00005453 SDValue Ops[] = {
5454 Op.getOperand(0), // Chain
5455 Op.getOperand(2), // vdata
5456 Op.getOperand(3), // rsrc
5457 Op.getOperand(4), // vindex
Tim Renouf4f703f52018-08-21 11:07:10 +00005458 SDValue(), // voffset -- will be set by setBufferOffsets
5459 SDValue(), // soffset -- will be set by setBufferOffsets
5460 SDValue(), // offset -- will be set by setBufferOffsets
5461 DAG.getConstant(Slc << 1, DL, MVT::i32), // cachepolicy
5462 DAG.getConstant(IdxEn, DL, MVT::i1), // idxen
Marek Olsak5cec6412017-11-09 01:52:48 +00005463 };
Tim Renouf4f703f52018-08-21 11:07:10 +00005464 setBufferOffsets(Op.getOperand(5), DAG, &Ops[4]);
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00005465 EVT VT = Op.getValueType();
5466
5467 auto *M = cast<MemSDNode>(Op);
Marek Olsak5cec6412017-11-09 01:52:48 +00005468 unsigned Opcode = 0;
5469
5470 switch (IntrID) {
5471 case Intrinsic::amdgcn_buffer_atomic_swap:
5472 Opcode = AMDGPUISD::BUFFER_ATOMIC_SWAP;
5473 break;
5474 case Intrinsic::amdgcn_buffer_atomic_add:
5475 Opcode = AMDGPUISD::BUFFER_ATOMIC_ADD;
5476 break;
5477 case Intrinsic::amdgcn_buffer_atomic_sub:
5478 Opcode = AMDGPUISD::BUFFER_ATOMIC_SUB;
5479 break;
5480 case Intrinsic::amdgcn_buffer_atomic_smin:
5481 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMIN;
5482 break;
5483 case Intrinsic::amdgcn_buffer_atomic_umin:
5484 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMIN;
5485 break;
5486 case Intrinsic::amdgcn_buffer_atomic_smax:
5487 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMAX;
5488 break;
5489 case Intrinsic::amdgcn_buffer_atomic_umax:
5490 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMAX;
5491 break;
5492 case Intrinsic::amdgcn_buffer_atomic_and:
5493 Opcode = AMDGPUISD::BUFFER_ATOMIC_AND;
5494 break;
5495 case Intrinsic::amdgcn_buffer_atomic_or:
5496 Opcode = AMDGPUISD::BUFFER_ATOMIC_OR;
5497 break;
5498 case Intrinsic::amdgcn_buffer_atomic_xor:
5499 Opcode = AMDGPUISD::BUFFER_ATOMIC_XOR;
5500 break;
5501 default:
5502 llvm_unreachable("unhandled atomic opcode");
5503 }
5504
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00005505 return DAG.getMemIntrinsicNode(Opcode, DL, Op->getVTList(), Ops, VT,
5506 M->getMemOperand());
Marek Olsak5cec6412017-11-09 01:52:48 +00005507 }
Tim Renouf4f703f52018-08-21 11:07:10 +00005508 case Intrinsic::amdgcn_raw_buffer_atomic_swap:
5509 case Intrinsic::amdgcn_raw_buffer_atomic_add:
5510 case Intrinsic::amdgcn_raw_buffer_atomic_sub:
5511 case Intrinsic::amdgcn_raw_buffer_atomic_smin:
5512 case Intrinsic::amdgcn_raw_buffer_atomic_umin:
5513 case Intrinsic::amdgcn_raw_buffer_atomic_smax:
5514 case Intrinsic::amdgcn_raw_buffer_atomic_umax:
5515 case Intrinsic::amdgcn_raw_buffer_atomic_and:
5516 case Intrinsic::amdgcn_raw_buffer_atomic_or:
5517 case Intrinsic::amdgcn_raw_buffer_atomic_xor: {
5518 auto Offsets = splitBufferOffsets(Op.getOperand(4), DAG);
5519 SDValue Ops[] = {
5520 Op.getOperand(0), // Chain
5521 Op.getOperand(2), // vdata
5522 Op.getOperand(3), // rsrc
5523 DAG.getConstant(0, DL, MVT::i32), // vindex
5524 Offsets.first, // voffset
5525 Op.getOperand(5), // soffset
5526 Offsets.second, // offset
5527 Op.getOperand(6), // cachepolicy
5528 DAG.getConstant(0, DL, MVT::i1), // idxen
5529 };
5530 EVT VT = Op.getValueType();
Marek Olsak5cec6412017-11-09 01:52:48 +00005531
Tim Renouf4f703f52018-08-21 11:07:10 +00005532 auto *M = cast<MemSDNode>(Op);
5533 unsigned Opcode = 0;
5534
5535 switch (IntrID) {
5536 case Intrinsic::amdgcn_raw_buffer_atomic_swap:
5537 Opcode = AMDGPUISD::BUFFER_ATOMIC_SWAP;
5538 break;
5539 case Intrinsic::amdgcn_raw_buffer_atomic_add:
5540 Opcode = AMDGPUISD::BUFFER_ATOMIC_ADD;
5541 break;
5542 case Intrinsic::amdgcn_raw_buffer_atomic_sub:
5543 Opcode = AMDGPUISD::BUFFER_ATOMIC_SUB;
5544 break;
5545 case Intrinsic::amdgcn_raw_buffer_atomic_smin:
5546 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMIN;
5547 break;
5548 case Intrinsic::amdgcn_raw_buffer_atomic_umin:
5549 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMIN;
5550 break;
5551 case Intrinsic::amdgcn_raw_buffer_atomic_smax:
5552 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMAX;
5553 break;
5554 case Intrinsic::amdgcn_raw_buffer_atomic_umax:
5555 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMAX;
5556 break;
5557 case Intrinsic::amdgcn_raw_buffer_atomic_and:
5558 Opcode = AMDGPUISD::BUFFER_ATOMIC_AND;
5559 break;
5560 case Intrinsic::amdgcn_raw_buffer_atomic_or:
5561 Opcode = AMDGPUISD::BUFFER_ATOMIC_OR;
5562 break;
5563 case Intrinsic::amdgcn_raw_buffer_atomic_xor:
5564 Opcode = AMDGPUISD::BUFFER_ATOMIC_XOR;
5565 break;
5566 default:
5567 llvm_unreachable("unhandled atomic opcode");
5568 }
5569
5570 return DAG.getMemIntrinsicNode(Opcode, DL, Op->getVTList(), Ops, VT,
5571 M->getMemOperand());
5572 }
5573 case Intrinsic::amdgcn_struct_buffer_atomic_swap:
5574 case Intrinsic::amdgcn_struct_buffer_atomic_add:
5575 case Intrinsic::amdgcn_struct_buffer_atomic_sub:
5576 case Intrinsic::amdgcn_struct_buffer_atomic_smin:
5577 case Intrinsic::amdgcn_struct_buffer_atomic_umin:
5578 case Intrinsic::amdgcn_struct_buffer_atomic_smax:
5579 case Intrinsic::amdgcn_struct_buffer_atomic_umax:
5580 case Intrinsic::amdgcn_struct_buffer_atomic_and:
5581 case Intrinsic::amdgcn_struct_buffer_atomic_or:
5582 case Intrinsic::amdgcn_struct_buffer_atomic_xor: {
5583 auto Offsets = splitBufferOffsets(Op.getOperand(5), DAG);
5584 SDValue Ops[] = {
5585 Op.getOperand(0), // Chain
5586 Op.getOperand(2), // vdata
5587 Op.getOperand(3), // rsrc
5588 Op.getOperand(4), // vindex
5589 Offsets.first, // voffset
5590 Op.getOperand(6), // soffset
5591 Offsets.second, // offset
5592 Op.getOperand(7), // cachepolicy
5593 DAG.getConstant(1, DL, MVT::i1), // idxen
5594 };
5595 EVT VT = Op.getValueType();
5596
5597 auto *M = cast<MemSDNode>(Op);
5598 unsigned Opcode = 0;
5599
5600 switch (IntrID) {
5601 case Intrinsic::amdgcn_struct_buffer_atomic_swap:
5602 Opcode = AMDGPUISD::BUFFER_ATOMIC_SWAP;
5603 break;
5604 case Intrinsic::amdgcn_struct_buffer_atomic_add:
5605 Opcode = AMDGPUISD::BUFFER_ATOMIC_ADD;
5606 break;
5607 case Intrinsic::amdgcn_struct_buffer_atomic_sub:
5608 Opcode = AMDGPUISD::BUFFER_ATOMIC_SUB;
5609 break;
5610 case Intrinsic::amdgcn_struct_buffer_atomic_smin:
5611 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMIN;
5612 break;
5613 case Intrinsic::amdgcn_struct_buffer_atomic_umin:
5614 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMIN;
5615 break;
5616 case Intrinsic::amdgcn_struct_buffer_atomic_smax:
5617 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMAX;
5618 break;
5619 case Intrinsic::amdgcn_struct_buffer_atomic_umax:
5620 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMAX;
5621 break;
5622 case Intrinsic::amdgcn_struct_buffer_atomic_and:
5623 Opcode = AMDGPUISD::BUFFER_ATOMIC_AND;
5624 break;
5625 case Intrinsic::amdgcn_struct_buffer_atomic_or:
5626 Opcode = AMDGPUISD::BUFFER_ATOMIC_OR;
5627 break;
5628 case Intrinsic::amdgcn_struct_buffer_atomic_xor:
5629 Opcode = AMDGPUISD::BUFFER_ATOMIC_XOR;
5630 break;
5631 default:
5632 llvm_unreachable("unhandled atomic opcode");
5633 }
5634
5635 return DAG.getMemIntrinsicNode(Opcode, DL, Op->getVTList(), Ops, VT,
5636 M->getMemOperand());
5637 }
Marek Olsak5cec6412017-11-09 01:52:48 +00005638 case Intrinsic::amdgcn_buffer_atomic_cmpswap: {
Tim Renouf4f703f52018-08-21 11:07:10 +00005639 unsigned Slc = cast<ConstantSDNode>(Op.getOperand(7))->getZExtValue();
5640 unsigned IdxEn = 1;
5641 if (auto Idx = dyn_cast<ConstantSDNode>(Op.getOperand(5)))
5642 IdxEn = Idx->getZExtValue() != 0;
Marek Olsak5cec6412017-11-09 01:52:48 +00005643 SDValue Ops[] = {
5644 Op.getOperand(0), // Chain
5645 Op.getOperand(2), // src
5646 Op.getOperand(3), // cmp
5647 Op.getOperand(4), // rsrc
5648 Op.getOperand(5), // vindex
Tim Renouf4f703f52018-08-21 11:07:10 +00005649 SDValue(), // voffset -- will be set by setBufferOffsets
5650 SDValue(), // soffset -- will be set by setBufferOffsets
5651 SDValue(), // offset -- will be set by setBufferOffsets
5652 DAG.getConstant(Slc << 1, DL, MVT::i32), // cachepolicy
5653 DAG.getConstant(IdxEn, DL, MVT::i1), // idxen
5654 };
5655 setBufferOffsets(Op.getOperand(6), DAG, &Ops[5]);
5656 EVT VT = Op.getValueType();
5657 auto *M = cast<MemSDNode>(Op);
5658
5659 return DAG.getMemIntrinsicNode(AMDGPUISD::BUFFER_ATOMIC_CMPSWAP, DL,
5660 Op->getVTList(), Ops, VT, M->getMemOperand());
5661 }
5662 case Intrinsic::amdgcn_raw_buffer_atomic_cmpswap: {
5663 auto Offsets = splitBufferOffsets(Op.getOperand(5), DAG);
5664 SDValue Ops[] = {
5665 Op.getOperand(0), // Chain
5666 Op.getOperand(2), // src
5667 Op.getOperand(3), // cmp
5668 Op.getOperand(4), // rsrc
5669 DAG.getConstant(0, DL, MVT::i32), // vindex
5670 Offsets.first, // voffset
5671 Op.getOperand(6), // soffset
5672 Offsets.second, // offset
5673 Op.getOperand(7), // cachepolicy
5674 DAG.getConstant(0, DL, MVT::i1), // idxen
5675 };
5676 EVT VT = Op.getValueType();
5677 auto *M = cast<MemSDNode>(Op);
5678
5679 return DAG.getMemIntrinsicNode(AMDGPUISD::BUFFER_ATOMIC_CMPSWAP, DL,
5680 Op->getVTList(), Ops, VT, M->getMemOperand());
5681 }
5682 case Intrinsic::amdgcn_struct_buffer_atomic_cmpswap: {
5683 auto Offsets = splitBufferOffsets(Op.getOperand(6), DAG);
5684 SDValue Ops[] = {
5685 Op.getOperand(0), // Chain
5686 Op.getOperand(2), // src
5687 Op.getOperand(3), // cmp
5688 Op.getOperand(4), // rsrc
5689 Op.getOperand(5), // vindex
5690 Offsets.first, // voffset
5691 Op.getOperand(7), // soffset
5692 Offsets.second, // offset
5693 Op.getOperand(8), // cachepolicy
5694 DAG.getConstant(1, DL, MVT::i1), // idxen
Marek Olsak5cec6412017-11-09 01:52:48 +00005695 };
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00005696 EVT VT = Op.getValueType();
5697 auto *M = cast<MemSDNode>(Op);
Marek Olsak5cec6412017-11-09 01:52:48 +00005698
5699 return DAG.getMemIntrinsicNode(AMDGPUISD::BUFFER_ATOMIC_CMPSWAP, DL,
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00005700 Op->getVTList(), Ops, VT, M->getMemOperand());
Marek Olsak5cec6412017-11-09 01:52:48 +00005701 }
5702
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00005703 default:
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00005704 if (const AMDGPU::ImageDimIntrinsicInfo *ImageDimIntr =
5705 AMDGPU::getImageDimIntrinsicInfo(IntrID))
5706 return lowerImage(Op, ImageDimIntr, DAG);
Matt Arsenault1349a042018-05-22 06:32:10 +00005707
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00005708 return SDValue();
5709 }
5710}
5711
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005712SDValue SITargetLowering::handleD16VData(SDValue VData,
5713 SelectionDAG &DAG) const {
5714 EVT StoreVT = VData.getValueType();
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005715
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005716 // No change for f16 and legal vector D16 types.
Matt Arsenault1349a042018-05-22 06:32:10 +00005717 if (!StoreVT.isVector())
5718 return VData;
5719
5720 SDLoc DL(VData);
5721 assert((StoreVT.getVectorNumElements() != 3) && "Handle v3f16");
5722
5723 if (Subtarget->hasUnpackedD16VMem()) {
5724 // We need to unpack the packed data to store.
5725 EVT IntStoreVT = StoreVT.changeTypeToInteger();
5726 SDValue IntVData = DAG.getNode(ISD::BITCAST, DL, IntStoreVT, VData);
5727
5728 EVT EquivStoreVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
5729 StoreVT.getVectorNumElements());
5730 SDValue ZExt = DAG.getNode(ISD::ZERO_EXTEND, DL, EquivStoreVT, IntVData);
5731 return DAG.UnrollVectorOp(ZExt.getNode());
5732 }
5733
Matt Arsenault02dc7e12018-06-15 15:15:46 +00005734 assert(isTypeLegal(StoreVT));
5735 return VData;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005736}
5737
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005738SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op,
5739 SelectionDAG &DAG) const {
Tom Stellardfc92e772015-05-12 14:18:14 +00005740 SDLoc DL(Op);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005741 SDValue Chain = Op.getOperand(0);
5742 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
David Stuttard70e8bc12017-06-22 16:29:22 +00005743 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005744
5745 switch (IntrinsicID) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00005746 case Intrinsic::amdgcn_exp: {
Matt Arsenault4165efd2017-01-17 07:26:53 +00005747 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
5748 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
5749 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(8));
5750 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(9));
5751
5752 const SDValue Ops[] = {
5753 Chain,
5754 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
5755 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
5756 Op.getOperand(4), // src0
5757 Op.getOperand(5), // src1
5758 Op.getOperand(6), // src2
5759 Op.getOperand(7), // src3
5760 DAG.getTargetConstant(0, DL, MVT::i1), // compr
5761 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
5762 };
5763
5764 unsigned Opc = Done->isNullValue() ?
5765 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
5766 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
5767 }
5768 case Intrinsic::amdgcn_exp_compr: {
5769 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
5770 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
5771 SDValue Src0 = Op.getOperand(4);
5772 SDValue Src1 = Op.getOperand(5);
5773 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(6));
5774 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(7));
5775
5776 SDValue Undef = DAG.getUNDEF(MVT::f32);
5777 const SDValue Ops[] = {
5778 Chain,
5779 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
5780 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
5781 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src0),
5782 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src1),
5783 Undef, // src2
5784 Undef, // src3
5785 DAG.getTargetConstant(1, DL, MVT::i1), // compr
5786 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
5787 };
5788
5789 unsigned Opc = Done->isNullValue() ?
5790 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
5791 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
5792 }
5793 case Intrinsic::amdgcn_s_sendmsg:
Matt Arsenaultd3e5cb72017-02-16 02:01:17 +00005794 case Intrinsic::amdgcn_s_sendmsghalt: {
5795 unsigned NodeOp = (IntrinsicID == Intrinsic::amdgcn_s_sendmsg) ?
5796 AMDGPUISD::SENDMSG : AMDGPUISD::SENDMSGHALT;
Tom Stellardfc92e772015-05-12 14:18:14 +00005797 Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
5798 SDValue Glue = Chain.getValue(1);
Matt Arsenaulta78ca622017-02-15 22:17:09 +00005799 return DAG.getNode(NodeOp, DL, MVT::Other, Chain,
Jan Veselyd48445d2017-01-04 18:06:55 +00005800 Op.getOperand(2), Glue);
5801 }
Marek Olsak2d825902017-04-28 20:21:58 +00005802 case Intrinsic::amdgcn_init_exec: {
5803 return DAG.getNode(AMDGPUISD::INIT_EXEC, DL, MVT::Other, Chain,
5804 Op.getOperand(2));
5805 }
5806 case Intrinsic::amdgcn_init_exec_from_input: {
5807 return DAG.getNode(AMDGPUISD::INIT_EXEC_FROM_INPUT, DL, MVT::Other, Chain,
5808 Op.getOperand(2), Op.getOperand(3));
5809 }
Matt Arsenault00568682016-07-13 06:04:22 +00005810 case AMDGPUIntrinsic::AMDGPU_kill: {
Matt Arsenault03006fd2016-07-19 16:27:56 +00005811 SDValue Src = Op.getOperand(2);
5812 if (const ConstantFPSDNode *K = dyn_cast<ConstantFPSDNode>(Src)) {
Matt Arsenault00568682016-07-13 06:04:22 +00005813 if (!K->isNegative())
5814 return Chain;
Matt Arsenault03006fd2016-07-19 16:27:56 +00005815
5816 SDValue NegOne = DAG.getTargetConstant(FloatToBits(-1.0f), DL, MVT::i32);
5817 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, NegOne);
Matt Arsenault00568682016-07-13 06:04:22 +00005818 }
5819
Matt Arsenault03006fd2016-07-19 16:27:56 +00005820 SDValue Cast = DAG.getNode(ISD::BITCAST, DL, MVT::i32, Src);
5821 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, Cast);
Matt Arsenault00568682016-07-13 06:04:22 +00005822 }
Stanislav Mekhanoshinea57c382017-04-06 16:48:30 +00005823 case Intrinsic::amdgcn_s_barrier: {
5824 if (getTargetMachine().getOptLevel() > CodeGenOpt::None) {
Tom Stellard5bfbae52018-07-11 20:59:01 +00005825 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matthias Braunf1caa282017-12-15 22:22:58 +00005826 unsigned WGSize = ST.getFlatWorkGroupSizes(MF.getFunction()).second;
Stanislav Mekhanoshinea57c382017-04-06 16:48:30 +00005827 if (WGSize <= ST.getWavefrontSize())
5828 return SDValue(DAG.getMachineNode(AMDGPU::WAVE_BARRIER, DL, MVT::Other,
5829 Op.getOperand(0)), 0);
5830 }
5831 return SDValue();
5832 };
David Stuttard70e8bc12017-06-22 16:29:22 +00005833 case AMDGPUIntrinsic::SI_tbuffer_store: {
5834
5835 // Extract vindex and voffset from vaddr as appropriate
5836 const ConstantSDNode *OffEn = cast<ConstantSDNode>(Op.getOperand(10));
5837 const ConstantSDNode *IdxEn = cast<ConstantSDNode>(Op.getOperand(11));
5838 SDValue VAddr = Op.getOperand(5);
5839
5840 SDValue Zero = DAG.getTargetConstant(0, DL, MVT::i32);
5841
5842 assert(!(OffEn->isOne() && IdxEn->isOne()) &&
5843 "Legacy intrinsic doesn't support both offset and index - use new version");
5844
5845 SDValue VIndex = IdxEn->isOne() ? VAddr : Zero;
5846 SDValue VOffset = OffEn->isOne() ? VAddr : Zero;
5847
5848 // Deal with the vec-3 case
5849 const ConstantSDNode *NumChannels = cast<ConstantSDNode>(Op.getOperand(4));
5850 auto Opcode = NumChannels->getZExtValue() == 3 ?
5851 AMDGPUISD::TBUFFER_STORE_FORMAT_X3 : AMDGPUISD::TBUFFER_STORE_FORMAT;
5852
Tim Renouf35484c92018-08-21 11:06:05 +00005853 unsigned Dfmt = cast<ConstantSDNode>(Op.getOperand(8))->getZExtValue();
5854 unsigned Nfmt = cast<ConstantSDNode>(Op.getOperand(9))->getZExtValue();
5855 unsigned Glc = cast<ConstantSDNode>(Op.getOperand(12))->getZExtValue();
5856 unsigned Slc = cast<ConstantSDNode>(Op.getOperand(13))->getZExtValue();
David Stuttard70e8bc12017-06-22 16:29:22 +00005857 SDValue Ops[] = {
5858 Chain,
5859 Op.getOperand(3), // vdata
5860 Op.getOperand(2), // rsrc
5861 VIndex,
5862 VOffset,
5863 Op.getOperand(6), // soffset
5864 Op.getOperand(7), // inst_offset
Tim Renouf35484c92018-08-21 11:06:05 +00005865 DAG.getConstant(Dfmt | (Nfmt << 4), DL, MVT::i32), // format
5866 DAG.getConstant(Glc | (Slc << 1), DL, MVT::i32), // cachepolicy
5867 DAG.getConstant(IdxEn->isOne(), DL, MVT::i1), // idxen
David Stuttard70e8bc12017-06-22 16:29:22 +00005868 };
5869
David Stuttardf6779662017-06-22 17:15:49 +00005870 assert((cast<ConstantSDNode>(Op.getOperand(14)))->getZExtValue() == 0 &&
David Stuttard70e8bc12017-06-22 16:29:22 +00005871 "Value of tfe other than zero is unsupported");
5872
5873 EVT VT = Op.getOperand(3).getValueType();
5874 MachineMemOperand *MMO = MF.getMachineMemOperand(
5875 MachinePointerInfo(),
5876 MachineMemOperand::MOStore,
5877 VT.getStoreSize(), 4);
5878 return DAG.getMemIntrinsicNode(Opcode, DL,
5879 Op->getVTList(), Ops, VT, MMO);
5880 }
5881
5882 case Intrinsic::amdgcn_tbuffer_store: {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005883 SDValue VData = Op.getOperand(2);
5884 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5885 if (IsD16)
5886 VData = handleD16VData(VData, DAG);
Tim Renouf35484c92018-08-21 11:06:05 +00005887 unsigned Dfmt = cast<ConstantSDNode>(Op.getOperand(8))->getZExtValue();
5888 unsigned Nfmt = cast<ConstantSDNode>(Op.getOperand(9))->getZExtValue();
5889 unsigned Glc = cast<ConstantSDNode>(Op.getOperand(10))->getZExtValue();
5890 unsigned Slc = cast<ConstantSDNode>(Op.getOperand(11))->getZExtValue();
5891 unsigned IdxEn = 1;
5892 if (auto Idx = dyn_cast<ConstantSDNode>(Op.getOperand(4)))
5893 IdxEn = Idx->getZExtValue() != 0;
David Stuttard70e8bc12017-06-22 16:29:22 +00005894 SDValue Ops[] = {
5895 Chain,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005896 VData, // vdata
David Stuttard70e8bc12017-06-22 16:29:22 +00005897 Op.getOperand(3), // rsrc
5898 Op.getOperand(4), // vindex
5899 Op.getOperand(5), // voffset
5900 Op.getOperand(6), // soffset
5901 Op.getOperand(7), // offset
Tim Renouf35484c92018-08-21 11:06:05 +00005902 DAG.getConstant(Dfmt | (Nfmt << 4), DL, MVT::i32), // format
5903 DAG.getConstant(Glc | (Slc << 1), DL, MVT::i32), // cachepolicy
5904 DAG.getConstant(IdxEn, DL, MVT::i1), // idexen
5905 };
5906 unsigned Opc = IsD16 ? AMDGPUISD::TBUFFER_STORE_FORMAT_D16 :
5907 AMDGPUISD::TBUFFER_STORE_FORMAT;
5908 MemSDNode *M = cast<MemSDNode>(Op);
5909 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
5910 M->getMemoryVT(), M->getMemOperand());
5911 }
5912
5913 case Intrinsic::amdgcn_struct_tbuffer_store: {
5914 SDValue VData = Op.getOperand(2);
5915 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5916 if (IsD16)
5917 VData = handleD16VData(VData, DAG);
5918 auto Offsets = splitBufferOffsets(Op.getOperand(5), DAG);
5919 SDValue Ops[] = {
5920 Chain,
5921 VData, // vdata
5922 Op.getOperand(3), // rsrc
5923 Op.getOperand(4), // vindex
5924 Offsets.first, // voffset
5925 Op.getOperand(6), // soffset
5926 Offsets.second, // offset
5927 Op.getOperand(7), // format
5928 Op.getOperand(8), // cachepolicy
5929 DAG.getConstant(1, DL, MVT::i1), // idexen
5930 };
5931 unsigned Opc = IsD16 ? AMDGPUISD::TBUFFER_STORE_FORMAT_D16 :
5932 AMDGPUISD::TBUFFER_STORE_FORMAT;
5933 MemSDNode *M = cast<MemSDNode>(Op);
5934 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
5935 M->getMemoryVT(), M->getMemOperand());
5936 }
5937
5938 case Intrinsic::amdgcn_raw_tbuffer_store: {
5939 SDValue VData = Op.getOperand(2);
5940 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5941 if (IsD16)
5942 VData = handleD16VData(VData, DAG);
5943 auto Offsets = splitBufferOffsets(Op.getOperand(4), DAG);
5944 SDValue Ops[] = {
5945 Chain,
5946 VData, // vdata
5947 Op.getOperand(3), // rsrc
5948 DAG.getConstant(0, DL, MVT::i32), // vindex
5949 Offsets.first, // voffset
5950 Op.getOperand(5), // soffset
5951 Offsets.second, // offset
5952 Op.getOperand(6), // format
5953 Op.getOperand(7), // cachepolicy
5954 DAG.getConstant(0, DL, MVT::i1), // idexen
David Stuttard70e8bc12017-06-22 16:29:22 +00005955 };
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005956 unsigned Opc = IsD16 ? AMDGPUISD::TBUFFER_STORE_FORMAT_D16 :
5957 AMDGPUISD::TBUFFER_STORE_FORMAT;
5958 MemSDNode *M = cast<MemSDNode>(Op);
5959 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
5960 M->getMemoryVT(), M->getMemOperand());
David Stuttard70e8bc12017-06-22 16:29:22 +00005961 }
5962
Marek Olsak5cec6412017-11-09 01:52:48 +00005963 case Intrinsic::amdgcn_buffer_store:
5964 case Intrinsic::amdgcn_buffer_store_format: {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005965 SDValue VData = Op.getOperand(2);
5966 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5967 if (IsD16)
5968 VData = handleD16VData(VData, DAG);
Tim Renouf4f703f52018-08-21 11:07:10 +00005969 unsigned Glc = cast<ConstantSDNode>(Op.getOperand(6))->getZExtValue();
5970 unsigned Slc = cast<ConstantSDNode>(Op.getOperand(7))->getZExtValue();
5971 unsigned IdxEn = 1;
5972 if (auto Idx = dyn_cast<ConstantSDNode>(Op.getOperand(4)))
5973 IdxEn = Idx->getZExtValue() != 0;
Marek Olsak5cec6412017-11-09 01:52:48 +00005974 SDValue Ops[] = {
5975 Chain,
Tim Renouf4f703f52018-08-21 11:07:10 +00005976 VData,
Marek Olsak5cec6412017-11-09 01:52:48 +00005977 Op.getOperand(3), // rsrc
5978 Op.getOperand(4), // vindex
Tim Renouf4f703f52018-08-21 11:07:10 +00005979 SDValue(), // voffset -- will be set by setBufferOffsets
5980 SDValue(), // soffset -- will be set by setBufferOffsets
5981 SDValue(), // offset -- will be set by setBufferOffsets
5982 DAG.getConstant(Glc | (Slc << 1), DL, MVT::i32), // cachepolicy
5983 DAG.getConstant(IdxEn, DL, MVT::i1), // idxen
Marek Olsak5cec6412017-11-09 01:52:48 +00005984 };
Tim Renouf4f703f52018-08-21 11:07:10 +00005985 setBufferOffsets(Op.getOperand(5), DAG, &Ops[4]);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005986 unsigned Opc = IntrinsicID == Intrinsic::amdgcn_buffer_store ?
5987 AMDGPUISD::BUFFER_STORE : AMDGPUISD::BUFFER_STORE_FORMAT;
5988 Opc = IsD16 ? AMDGPUISD::BUFFER_STORE_FORMAT_D16 : Opc;
5989 MemSDNode *M = cast<MemSDNode>(Op);
5990 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
5991 M->getMemoryVT(), M->getMemOperand());
Marek Olsak5cec6412017-11-09 01:52:48 +00005992 }
Tim Renouf4f703f52018-08-21 11:07:10 +00005993
5994 case Intrinsic::amdgcn_raw_buffer_store:
5995 case Intrinsic::amdgcn_raw_buffer_store_format: {
5996 SDValue VData = Op.getOperand(2);
5997 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5998 if (IsD16)
5999 VData = handleD16VData(VData, DAG);
6000 auto Offsets = splitBufferOffsets(Op.getOperand(4), DAG);
6001 SDValue Ops[] = {
6002 Chain,
6003 VData,
6004 Op.getOperand(3), // rsrc
6005 DAG.getConstant(0, DL, MVT::i32), // vindex
6006 Offsets.first, // voffset
6007 Op.getOperand(5), // soffset
6008 Offsets.second, // offset
6009 Op.getOperand(6), // cachepolicy
6010 DAG.getConstant(0, DL, MVT::i1), // idxen
6011 };
6012 unsigned Opc = IntrinsicID == Intrinsic::amdgcn_raw_buffer_store ?
6013 AMDGPUISD::BUFFER_STORE : AMDGPUISD::BUFFER_STORE_FORMAT;
6014 Opc = IsD16 ? AMDGPUISD::BUFFER_STORE_FORMAT_D16 : Opc;
6015 MemSDNode *M = cast<MemSDNode>(Op);
6016 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
6017 M->getMemoryVT(), M->getMemOperand());
6018 }
6019
6020 case Intrinsic::amdgcn_struct_buffer_store:
6021 case Intrinsic::amdgcn_struct_buffer_store_format: {
6022 SDValue VData = Op.getOperand(2);
6023 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
6024 if (IsD16)
6025 VData = handleD16VData(VData, DAG);
6026 auto Offsets = splitBufferOffsets(Op.getOperand(5), DAG);
6027 SDValue Ops[] = {
6028 Chain,
6029 VData,
6030 Op.getOperand(3), // rsrc
6031 Op.getOperand(4), // vindex
6032 Offsets.first, // voffset
6033 Op.getOperand(6), // soffset
6034 Offsets.second, // offset
6035 Op.getOperand(7), // cachepolicy
6036 DAG.getConstant(1, DL, MVT::i1), // idxen
6037 };
6038 unsigned Opc = IntrinsicID == Intrinsic::amdgcn_struct_buffer_store ?
6039 AMDGPUISD::BUFFER_STORE : AMDGPUISD::BUFFER_STORE_FORMAT;
6040 Opc = IsD16 ? AMDGPUISD::BUFFER_STORE_FORMAT_D16 : Opc;
6041 MemSDNode *M = cast<MemSDNode>(Op);
6042 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
6043 M->getMemoryVT(), M->getMemOperand());
6044 }
6045
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +00006046 default: {
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +00006047 if (const AMDGPU::ImageDimIntrinsicInfo *ImageDimIntr =
6048 AMDGPU::getImageDimIntrinsicInfo(IntrinsicID))
6049 return lowerImage(Op, ImageDimIntr, DAG);
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +00006050
Matt Arsenault754dd3e2017-04-03 18:08:08 +00006051 return Op;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00006052 }
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +00006053 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00006054}
6055
Tim Renouf4f703f52018-08-21 11:07:10 +00006056// The raw.(t)buffer and struct.(t)buffer intrinsics have two offset args:
6057// offset (the offset that is included in bounds checking and swizzling, to be
6058// split between the instruction's voffset and immoffset fields) and soffset
6059// (the offset that is excluded from bounds checking and swizzling, to go in
6060// the instruction's soffset field). This function takes the first kind of
6061// offset and figures out how to split it between voffset and immoffset.
Tim Renouf35484c92018-08-21 11:06:05 +00006062std::pair<SDValue, SDValue> SITargetLowering::splitBufferOffsets(
6063 SDValue Offset, SelectionDAG &DAG) const {
6064 SDLoc DL(Offset);
6065 const unsigned MaxImm = 4095;
6066 SDValue N0 = Offset;
6067 ConstantSDNode *C1 = nullptr;
6068 if (N0.getOpcode() == ISD::ADD) {
6069 if ((C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))))
6070 N0 = N0.getOperand(0);
6071 } else if ((C1 = dyn_cast<ConstantSDNode>(N0)))
6072 N0 = SDValue();
6073
6074 if (C1) {
6075 unsigned ImmOffset = C1->getZExtValue();
6076 // If the immediate value is too big for the immoffset field, put the value
Tim Renoufa37679d2018-10-03 10:29:43 +00006077 // and -4096 into the immoffset field so that the value that is copied/added
Tim Renouf35484c92018-08-21 11:06:05 +00006078 // for the voffset field is a multiple of 4096, and it stands more chance
6079 // of being CSEd with the copy/add for another similar load/store.
Tim Renoufa37679d2018-10-03 10:29:43 +00006080 // However, do not do that rounding down to a multiple of 4096 if that is a
6081 // negative number, as it appears to be illegal to have a negative offset
6082 // in the vgpr, even if adding the immediate offset makes it positive.
Tim Renouf35484c92018-08-21 11:06:05 +00006083 unsigned Overflow = ImmOffset & ~MaxImm;
6084 ImmOffset -= Overflow;
Tim Renoufa37679d2018-10-03 10:29:43 +00006085 if ((int32_t)Overflow < 0) {
6086 Overflow += ImmOffset;
6087 ImmOffset = 0;
6088 }
Tim Renouf35484c92018-08-21 11:06:05 +00006089 C1 = cast<ConstantSDNode>(DAG.getConstant(ImmOffset, DL, MVT::i32));
6090 if (Overflow) {
6091 auto OverflowVal = DAG.getConstant(Overflow, DL, MVT::i32);
6092 if (!N0)
6093 N0 = OverflowVal;
6094 else {
6095 SDValue Ops[] = { N0, OverflowVal };
6096 N0 = DAG.getNode(ISD::ADD, DL, MVT::i32, Ops);
6097 }
6098 }
6099 }
6100 if (!N0)
6101 N0 = DAG.getConstant(0, DL, MVT::i32);
6102 if (!C1)
6103 C1 = cast<ConstantSDNode>(DAG.getConstant(0, DL, MVT::i32));
6104 return {N0, SDValue(C1, 0)};
6105}
6106
Tim Renouf4f703f52018-08-21 11:07:10 +00006107// Analyze a combined offset from an amdgcn_buffer_ intrinsic and store the
6108// three offsets (voffset, soffset and instoffset) into the SDValue[3] array
6109// pointed to by Offsets.
6110void SITargetLowering::setBufferOffsets(SDValue CombinedOffset,
Nicolai Haehnlec4a2ff02018-10-17 15:37:30 +00006111 SelectionDAG &DAG, SDValue *Offsets,
6112 unsigned Align) const {
Tim Renouf4f703f52018-08-21 11:07:10 +00006113 SDLoc DL(CombinedOffset);
6114 if (auto C = dyn_cast<ConstantSDNode>(CombinedOffset)) {
6115 uint32_t Imm = C->getZExtValue();
6116 uint32_t SOffset, ImmOffset;
Nicolai Haehnlec4a2ff02018-10-17 15:37:30 +00006117 if (AMDGPU::splitMUBUFOffset(Imm, SOffset, ImmOffset, Subtarget, Align)) {
Tim Renouf4f703f52018-08-21 11:07:10 +00006118 Offsets[0] = DAG.getConstant(0, DL, MVT::i32);
6119 Offsets[1] = DAG.getConstant(SOffset, DL, MVT::i32);
6120 Offsets[2] = DAG.getConstant(ImmOffset, DL, MVT::i32);
6121 return;
6122 }
6123 }
6124 if (DAG.isBaseWithConstantOffset(CombinedOffset)) {
6125 SDValue N0 = CombinedOffset.getOperand(0);
6126 SDValue N1 = CombinedOffset.getOperand(1);
6127 uint32_t SOffset, ImmOffset;
6128 int Offset = cast<ConstantSDNode>(N1)->getSExtValue();
Nicolai Haehnlec4a2ff02018-10-17 15:37:30 +00006129 if (Offset >= 0 && AMDGPU::splitMUBUFOffset(Offset, SOffset, ImmOffset,
6130 Subtarget, Align)) {
Tim Renouf4f703f52018-08-21 11:07:10 +00006131 Offsets[0] = N0;
6132 Offsets[1] = DAG.getConstant(SOffset, DL, MVT::i32);
6133 Offsets[2] = DAG.getConstant(ImmOffset, DL, MVT::i32);
6134 return;
6135 }
6136 }
6137 Offsets[0] = CombinedOffset;
6138 Offsets[1] = DAG.getConstant(0, DL, MVT::i32);
6139 Offsets[2] = DAG.getConstant(0, DL, MVT::i32);
6140}
6141
Matt Arsenault90083d32018-06-07 09:54:49 +00006142static SDValue getLoadExtOrTrunc(SelectionDAG &DAG,
6143 ISD::LoadExtType ExtType, SDValue Op,
6144 const SDLoc &SL, EVT VT) {
6145 if (VT.bitsLT(Op.getValueType()))
6146 return DAG.getNode(ISD::TRUNCATE, SL, VT, Op);
6147
6148 switch (ExtType) {
6149 case ISD::SEXTLOAD:
6150 return DAG.getNode(ISD::SIGN_EXTEND, SL, VT, Op);
6151 case ISD::ZEXTLOAD:
6152 return DAG.getNode(ISD::ZERO_EXTEND, SL, VT, Op);
6153 case ISD::EXTLOAD:
6154 return DAG.getNode(ISD::ANY_EXTEND, SL, VT, Op);
6155 case ISD::NON_EXTLOAD:
6156 return Op;
6157 }
6158
6159 llvm_unreachable("invalid ext type");
6160}
6161
6162SDValue SITargetLowering::widenLoad(LoadSDNode *Ld, DAGCombinerInfo &DCI) const {
6163 SelectionDAG &DAG = DCI.DAG;
6164 if (Ld->getAlignment() < 4 || Ld->isDivergent())
6165 return SDValue();
6166
6167 // FIXME: Constant loads should all be marked invariant.
6168 unsigned AS = Ld->getAddressSpace();
Matt Arsenault0da63502018-08-31 05:49:54 +00006169 if (AS != AMDGPUAS::CONSTANT_ADDRESS &&
6170 AS != AMDGPUAS::CONSTANT_ADDRESS_32BIT &&
Matt Arsenault90083d32018-06-07 09:54:49 +00006171 (AS != AMDGPUAS::GLOBAL_ADDRESS || !Ld->isInvariant()))
6172 return SDValue();
6173
6174 // Don't do this early, since it may interfere with adjacent load merging for
6175 // illegal types. We can avoid losing alignment information for exotic types
6176 // pre-legalize.
6177 EVT MemVT = Ld->getMemoryVT();
6178 if ((MemVT.isSimple() && !DCI.isAfterLegalizeDAG()) ||
6179 MemVT.getSizeInBits() >= 32)
6180 return SDValue();
6181
6182 SDLoc SL(Ld);
6183
6184 assert((!MemVT.isVector() || Ld->getExtensionType() == ISD::NON_EXTLOAD) &&
6185 "unexpected vector extload");
6186
6187 // TODO: Drop only high part of range.
6188 SDValue Ptr = Ld->getBasePtr();
6189 SDValue NewLoad = DAG.getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD,
6190 MVT::i32, SL, Ld->getChain(), Ptr,
6191 Ld->getOffset(),
6192 Ld->getPointerInfo(), MVT::i32,
6193 Ld->getAlignment(),
6194 Ld->getMemOperand()->getFlags(),
6195 Ld->getAAInfo(),
6196 nullptr); // Drop ranges
6197
6198 EVT TruncVT = EVT::getIntegerVT(*DAG.getContext(), MemVT.getSizeInBits());
6199 if (MemVT.isFloatingPoint()) {
6200 assert(Ld->getExtensionType() == ISD::NON_EXTLOAD &&
6201 "unexpected fp extload");
6202 TruncVT = MemVT.changeTypeToInteger();
6203 }
6204
6205 SDValue Cvt = NewLoad;
6206 if (Ld->getExtensionType() == ISD::SEXTLOAD) {
6207 Cvt = DAG.getNode(ISD::SIGN_EXTEND_INREG, SL, MVT::i32, NewLoad,
6208 DAG.getValueType(TruncVT));
6209 } else if (Ld->getExtensionType() == ISD::ZEXTLOAD ||
6210 Ld->getExtensionType() == ISD::NON_EXTLOAD) {
6211 Cvt = DAG.getZeroExtendInReg(NewLoad, SL, TruncVT);
6212 } else {
6213 assert(Ld->getExtensionType() == ISD::EXTLOAD);
6214 }
6215
6216 EVT VT = Ld->getValueType(0);
6217 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits());
6218
6219 DCI.AddToWorklist(Cvt.getNode());
6220
6221 // We may need to handle exotic cases, such as i16->i64 extloads, so insert
6222 // the appropriate extension from the 32-bit load.
6223 Cvt = getLoadExtOrTrunc(DAG, Ld->getExtensionType(), Cvt, SL, IntVT);
6224 DCI.AddToWorklist(Cvt.getNode());
6225
6226 // Handle conversion back to floating point if necessary.
6227 Cvt = DAG.getNode(ISD::BITCAST, SL, VT, Cvt);
6228
6229 return DAG.getMergeValues({ Cvt, NewLoad.getValue(1) }, SL);
6230}
6231
Tom Stellard81d871d2013-11-13 23:36:50 +00006232SDValue SITargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
6233 SDLoc DL(Op);
6234 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault6dfda962016-02-10 18:21:39 +00006235 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaulta1436412016-02-10 18:21:45 +00006236 EVT MemVT = Load->getMemoryVT();
Matt Arsenault6dfda962016-02-10 18:21:39 +00006237
Matt Arsenaulta1436412016-02-10 18:21:45 +00006238 if (ExtType == ISD::NON_EXTLOAD && MemVT.getSizeInBits() < 32) {
Matt Arsenault65ca292a2017-09-07 05:37:34 +00006239 if (MemVT == MVT::i16 && isTypeLegal(MVT::i16))
6240 return SDValue();
6241
Matt Arsenault6dfda962016-02-10 18:21:39 +00006242 // FIXME: Copied from PPC
6243 // First, load into 32 bits, then truncate to 1 bit.
6244
6245 SDValue Chain = Load->getChain();
6246 SDValue BasePtr = Load->getBasePtr();
6247 MachineMemOperand *MMO = Load->getMemOperand();
6248
Tom Stellard115a6152016-11-10 16:02:37 +00006249 EVT RealMemVT = (MemVT == MVT::i1) ? MVT::i8 : MVT::i16;
6250
Matt Arsenault6dfda962016-02-10 18:21:39 +00006251 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
Tom Stellard115a6152016-11-10 16:02:37 +00006252 BasePtr, RealMemVT, MMO);
Matt Arsenault6dfda962016-02-10 18:21:39 +00006253
6254 SDValue Ops[] = {
Matt Arsenaulta1436412016-02-10 18:21:45 +00006255 DAG.getNode(ISD::TRUNCATE, DL, MemVT, NewLD),
Matt Arsenault6dfda962016-02-10 18:21:39 +00006256 NewLD.getValue(1)
6257 };
6258
6259 return DAG.getMergeValues(Ops, DL);
6260 }
Tom Stellard81d871d2013-11-13 23:36:50 +00006261
Matt Arsenaulta1436412016-02-10 18:21:45 +00006262 if (!MemVT.isVector())
6263 return SDValue();
Matt Arsenault4d801cd2015-11-24 12:05:03 +00006264
Matt Arsenaulta1436412016-02-10 18:21:45 +00006265 assert(Op.getValueType().getVectorElementType() == MVT::i32 &&
6266 "Custom lowering for non-i32 vectors hasn't been implemented.");
Matt Arsenault4d801cd2015-11-24 12:05:03 +00006267
Farhana Aleen89196642018-03-07 17:09:18 +00006268 unsigned Alignment = Load->getAlignment();
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00006269 unsigned AS = Load->getAddressSpace();
6270 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
Farhana Aleen89196642018-03-07 17:09:18 +00006271 AS, Alignment)) {
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00006272 SDValue Ops[2];
6273 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(Load, DAG);
6274 return DAG.getMergeValues(Ops, DL);
6275 }
6276
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00006277 MachineFunction &MF = DAG.getMachineFunction();
6278 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
6279 // If there is a possibilty that flat instruction access scratch memory
6280 // then we need to use the same legalization rules we use for private.
Matt Arsenault0da63502018-08-31 05:49:54 +00006281 if (AS == AMDGPUAS::FLAT_ADDRESS)
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00006282 AS = MFI->hasFlatScratchInit() ?
Matt Arsenault0da63502018-08-31 05:49:54 +00006283 AMDGPUAS::PRIVATE_ADDRESS : AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00006284
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00006285 unsigned NumElements = MemVT.getVectorNumElements();
Matt Arsenault6c041a32018-03-29 19:59:28 +00006286
Matt Arsenault0da63502018-08-31 05:49:54 +00006287 if (AS == AMDGPUAS::CONSTANT_ADDRESS ||
6288 AS == AMDGPUAS::CONSTANT_ADDRESS_32BIT) {
Stanislav Mekhanoshin44451b32018-08-31 22:43:36 +00006289 if (!Op->isDivergent() && Alignment >= 4 && NumElements < 32)
Matt Arsenaulta1436412016-02-10 18:21:45 +00006290 return SDValue();
6291 // Non-uniform loads will be selected to MUBUF instructions, so they
Alexander Timofeev18009562016-12-08 17:28:47 +00006292 // have the same legalization requirements as global and private
Matt Arsenaulta1436412016-02-10 18:21:45 +00006293 // loads.
6294 //
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00006295 }
Matt Arsenault6c041a32018-03-29 19:59:28 +00006296
Matt Arsenault0da63502018-08-31 05:49:54 +00006297 if (AS == AMDGPUAS::CONSTANT_ADDRESS ||
6298 AS == AMDGPUAS::CONSTANT_ADDRESS_32BIT ||
6299 AS == AMDGPUAS::GLOBAL_ADDRESS) {
Alexander Timofeev2e5eece2018-03-05 15:12:21 +00006300 if (Subtarget->getScalarizeGlobalBehavior() && !Op->isDivergent() &&
Farhana Aleen89196642018-03-07 17:09:18 +00006301 !Load->isVolatile() && isMemOpHasNoClobberedMemOperand(Load) &&
Stanislav Mekhanoshin44451b32018-08-31 22:43:36 +00006302 Alignment >= 4 && NumElements < 32)
Alexander Timofeev18009562016-12-08 17:28:47 +00006303 return SDValue();
6304 // Non-uniform loads will be selected to MUBUF instructions, so they
6305 // have the same legalization requirements as global and private
6306 // loads.
6307 //
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00006308 }
Matt Arsenault0da63502018-08-31 05:49:54 +00006309 if (AS == AMDGPUAS::CONSTANT_ADDRESS ||
6310 AS == AMDGPUAS::CONSTANT_ADDRESS_32BIT ||
6311 AS == AMDGPUAS::GLOBAL_ADDRESS ||
6312 AS == AMDGPUAS::FLAT_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006313 if (NumElements > 4)
Matt Arsenaulta1436412016-02-10 18:21:45 +00006314 return SplitVectorLoad(Op, DAG);
6315 // v4 loads are supported for private and global memory.
6316 return SDValue();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00006317 }
Matt Arsenault0da63502018-08-31 05:49:54 +00006318 if (AS == AMDGPUAS::PRIVATE_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006319 // Depending on the setting of the private_element_size field in the
6320 // resource descriptor, we can only make private accesses up to a certain
6321 // size.
6322 switch (Subtarget->getMaxPrivateElementSize()) {
6323 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00006324 return scalarizeVectorLoad(Load, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006325 case 8:
6326 if (NumElements > 2)
6327 return SplitVectorLoad(Op, DAG);
6328 return SDValue();
6329 case 16:
6330 // Same as global/flat
6331 if (NumElements > 4)
6332 return SplitVectorLoad(Op, DAG);
6333 return SDValue();
6334 default:
6335 llvm_unreachable("unsupported private_element_size");
6336 }
Matt Arsenault0da63502018-08-31 05:49:54 +00006337 } else if (AS == AMDGPUAS::LOCAL_ADDRESS) {
Farhana Aleena7cb3112018-03-09 17:41:39 +00006338 // Use ds_read_b128 if possible.
Marek Olsaka9a58fa2018-04-10 22:48:23 +00006339 if (Subtarget->useDS128() && Load->getAlignment() >= 16 &&
Farhana Aleena7cb3112018-03-09 17:41:39 +00006340 MemVT.getStoreSize() == 16)
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00006341 return SDValue();
6342
Farhana Aleena7cb3112018-03-09 17:41:39 +00006343 if (NumElements > 2)
6344 return SplitVectorLoad(Op, DAG);
Nicolai Haehnle48219372018-10-17 15:37:48 +00006345
6346 // SI has a hardware bug in the LDS / GDS boounds checking: if the base
6347 // address is negative, then the instruction is incorrectly treated as
6348 // out-of-bounds even if base + offsets is in bounds. Split vectorized
6349 // loads here to avoid emitting ds_read2_b32. We may re-combine the
6350 // load later in the SILoadStoreOptimizer.
6351 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS &&
6352 NumElements == 2 && MemVT.getStoreSize() == 8 &&
6353 Load->getAlignment() < 8) {
6354 return SplitVectorLoad(Op, DAG);
6355 }
Tom Stellarde9373602014-01-22 19:24:14 +00006356 }
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00006357 return SDValue();
Tom Stellard81d871d2013-11-13 23:36:50 +00006358}
6359
Tom Stellard0ec134f2014-02-04 17:18:40 +00006360SDValue SITargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault02dc7e12018-06-15 15:15:46 +00006361 EVT VT = Op.getValueType();
6362 assert(VT.getSizeInBits() == 64);
Tom Stellard0ec134f2014-02-04 17:18:40 +00006363
6364 SDLoc DL(Op);
6365 SDValue Cond = Op.getOperand(0);
Tom Stellard0ec134f2014-02-04 17:18:40 +00006366
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006367 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
6368 SDValue One = DAG.getConstant(1, DL, MVT::i32);
Tom Stellard0ec134f2014-02-04 17:18:40 +00006369
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00006370 SDValue LHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(1));
6371 SDValue RHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(2));
6372
6373 SDValue Lo0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, Zero);
6374 SDValue Lo1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, Zero);
Tom Stellard0ec134f2014-02-04 17:18:40 +00006375
6376 SDValue Lo = DAG.getSelect(DL, MVT::i32, Cond, Lo0, Lo1);
6377
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00006378 SDValue Hi0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, One);
6379 SDValue Hi1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, One);
Tom Stellard0ec134f2014-02-04 17:18:40 +00006380
6381 SDValue Hi = DAG.getSelect(DL, MVT::i32, Cond, Hi0, Hi1);
6382
Ahmed Bougacha128f8732016-04-26 21:15:30 +00006383 SDValue Res = DAG.getBuildVector(MVT::v2i32, DL, {Lo, Hi});
Matt Arsenault02dc7e12018-06-15 15:15:46 +00006384 return DAG.getNode(ISD::BITCAST, DL, VT, Res);
Tom Stellard0ec134f2014-02-04 17:18:40 +00006385}
6386
Matt Arsenault22ca3f82014-07-15 23:50:10 +00006387// Catch division cases where we can use shortcuts with rcp and rsq
6388// instructions.
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00006389SDValue SITargetLowering::lowerFastUnsafeFDIV(SDValue Op,
6390 SelectionDAG &DAG) const {
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006391 SDLoc SL(Op);
6392 SDValue LHS = Op.getOperand(0);
6393 SDValue RHS = Op.getOperand(1);
6394 EVT VT = Op.getValueType();
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00006395 const SDNodeFlags Flags = Op->getFlags();
Michael Berg7acc81b2018-05-04 18:48:20 +00006396 bool Unsafe = DAG.getTarget().Options.UnsafeFPMath || Flags.hasAllowReciprocal();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006397
Konstantin Zhuravlyovc4b18e72017-04-21 19:25:33 +00006398 if (!Unsafe && VT == MVT::f32 && Subtarget->hasFP32Denormals())
6399 return SDValue();
6400
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006401 if (const ConstantFPSDNode *CLHS = dyn_cast<ConstantFPSDNode>(LHS)) {
Konstantin Zhuravlyovc4b18e72017-04-21 19:25:33 +00006402 if (Unsafe || VT == MVT::f32 || VT == MVT::f16) {
Matt Arsenault979902b2016-08-02 22:25:04 +00006403 if (CLHS->isExactlyValue(1.0)) {
6404 // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
6405 // the CI documentation has a worst case error of 1 ulp.
6406 // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
6407 // use it as long as we aren't trying to use denormals.
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00006408 //
6409 // v_rcp_f16 and v_rsq_f16 DO support denormals.
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006410
Matt Arsenault979902b2016-08-02 22:25:04 +00006411 // 1.0 / sqrt(x) -> rsq(x)
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00006412
Matt Arsenault979902b2016-08-02 22:25:04 +00006413 // XXX - Is UnsafeFPMath sufficient to do this for f64? The maximum ULP
6414 // error seems really high at 2^29 ULP.
6415 if (RHS.getOpcode() == ISD::FSQRT)
6416 return DAG.getNode(AMDGPUISD::RSQ, SL, VT, RHS.getOperand(0));
6417
6418 // 1.0 / x -> rcp(x)
6419 return DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
6420 }
6421
6422 // Same as for 1.0, but expand the sign out of the constant.
6423 if (CLHS->isExactlyValue(-1.0)) {
6424 // -1.0 / x -> rcp (fneg x)
6425 SDValue FNegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
6426 return DAG.getNode(AMDGPUISD::RCP, SL, VT, FNegRHS);
6427 }
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006428 }
6429 }
6430
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00006431 if (Unsafe) {
Matt Arsenault22ca3f82014-07-15 23:50:10 +00006432 // Turn into multiply by the reciprocal.
6433 // x / y -> x * (1.0 / y)
6434 SDValue Recip = DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00006435 return DAG.getNode(ISD::FMUL, SL, VT, LHS, Recip, Flags);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00006436 }
6437
6438 return SDValue();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006439}
6440
Tom Stellard8485fa02016-12-07 02:42:15 +00006441static SDValue getFPBinOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
6442 EVT VT, SDValue A, SDValue B, SDValue GlueChain) {
6443 if (GlueChain->getNumValues() <= 1) {
6444 return DAG.getNode(Opcode, SL, VT, A, B);
6445 }
6446
6447 assert(GlueChain->getNumValues() == 3);
6448
6449 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
6450 switch (Opcode) {
6451 default: llvm_unreachable("no chain equivalent for opcode");
6452 case ISD::FMUL:
6453 Opcode = AMDGPUISD::FMUL_W_CHAIN;
6454 break;
6455 }
6456
6457 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B,
6458 GlueChain.getValue(2));
6459}
6460
6461static SDValue getFPTernOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
6462 EVT VT, SDValue A, SDValue B, SDValue C,
6463 SDValue GlueChain) {
6464 if (GlueChain->getNumValues() <= 1) {
6465 return DAG.getNode(Opcode, SL, VT, A, B, C);
6466 }
6467
6468 assert(GlueChain->getNumValues() == 3);
6469
6470 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
6471 switch (Opcode) {
6472 default: llvm_unreachable("no chain equivalent for opcode");
6473 case ISD::FMA:
6474 Opcode = AMDGPUISD::FMA_W_CHAIN;
6475 break;
6476 }
6477
6478 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B, C,
6479 GlueChain.getValue(2));
6480}
6481
Matt Arsenault4052a572016-12-22 03:05:41 +00006482SDValue SITargetLowering::LowerFDIV16(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00006483 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
6484 return FastLowered;
6485
Matt Arsenault4052a572016-12-22 03:05:41 +00006486 SDLoc SL(Op);
6487 SDValue Src0 = Op.getOperand(0);
6488 SDValue Src1 = Op.getOperand(1);
6489
6490 SDValue CvtSrc0 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src0);
6491 SDValue CvtSrc1 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src1);
6492
6493 SDValue RcpSrc1 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, CvtSrc1);
6494 SDValue Quot = DAG.getNode(ISD::FMUL, SL, MVT::f32, CvtSrc0, RcpSrc1);
6495
6496 SDValue FPRoundFlag = DAG.getTargetConstant(0, SL, MVT::i32);
6497 SDValue BestQuot = DAG.getNode(ISD::FP_ROUND, SL, MVT::f16, Quot, FPRoundFlag);
6498
6499 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f16, BestQuot, Src1, Src0);
6500}
6501
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00006502// Faster 2.5 ULP division that does not support denormals.
6503SDValue SITargetLowering::lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const {
6504 SDLoc SL(Op);
6505 SDValue LHS = Op.getOperand(1);
6506 SDValue RHS = Op.getOperand(2);
6507
6508 SDValue r1 = DAG.getNode(ISD::FABS, SL, MVT::f32, RHS);
6509
6510 const APFloat K0Val(BitsToFloat(0x6f800000));
6511 const SDValue K0 = DAG.getConstantFP(K0Val, SL, MVT::f32);
6512
6513 const APFloat K1Val(BitsToFloat(0x2f800000));
6514 const SDValue K1 = DAG.getConstantFP(K1Val, SL, MVT::f32);
6515
6516 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
6517
6518 EVT SetCCVT =
6519 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
6520
6521 SDValue r2 = DAG.getSetCC(SL, SetCCVT, r1, K0, ISD::SETOGT);
6522
6523 SDValue r3 = DAG.getNode(ISD::SELECT, SL, MVT::f32, r2, K1, One);
6524
6525 // TODO: Should this propagate fast-math-flags?
6526 r1 = DAG.getNode(ISD::FMUL, SL, MVT::f32, RHS, r3);
6527
6528 // rcp does not support denormals.
6529 SDValue r0 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, r1);
6530
6531 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, LHS, r0);
6532
6533 return DAG.getNode(ISD::FMUL, SL, MVT::f32, r3, Mul);
6534}
6535
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006536SDValue SITargetLowering::LowerFDIV32(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00006537 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
Eric Christopher538d09d02016-06-07 20:27:12 +00006538 return FastLowered;
Matt Arsenault22ca3f82014-07-15 23:50:10 +00006539
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006540 SDLoc SL(Op);
6541 SDValue LHS = Op.getOperand(0);
6542 SDValue RHS = Op.getOperand(1);
6543
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006544 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
Matt Arsenault37fefd62016-06-10 02:18:02 +00006545
Wei Dinged0f97f2016-06-09 19:17:15 +00006546 SDVTList ScaleVT = DAG.getVTList(MVT::f32, MVT::i1);
Matt Arsenault37fefd62016-06-10 02:18:02 +00006547
Tom Stellard8485fa02016-12-07 02:42:15 +00006548 SDValue DenominatorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
6549 RHS, RHS, LHS);
6550 SDValue NumeratorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
6551 LHS, RHS, LHS);
Matt Arsenault37fefd62016-06-10 02:18:02 +00006552
Matt Arsenaultdfec5ce2016-07-09 07:48:11 +00006553 // Denominator is scaled to not be denormal, so using rcp is ok.
Tom Stellard8485fa02016-12-07 02:42:15 +00006554 SDValue ApproxRcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32,
6555 DenominatorScaled);
6556 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f32,
6557 DenominatorScaled);
Matt Arsenault37fefd62016-06-10 02:18:02 +00006558
Tom Stellard8485fa02016-12-07 02:42:15 +00006559 const unsigned Denorm32Reg = AMDGPU::Hwreg::ID_MODE |
6560 (4 << AMDGPU::Hwreg::OFFSET_SHIFT_) |
6561 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_);
Matt Arsenault37fefd62016-06-10 02:18:02 +00006562
Tom Stellard8485fa02016-12-07 02:42:15 +00006563 const SDValue BitField = DAG.getTargetConstant(Denorm32Reg, SL, MVT::i16);
Matt Arsenault37fefd62016-06-10 02:18:02 +00006564
Tom Stellard8485fa02016-12-07 02:42:15 +00006565 if (!Subtarget->hasFP32Denormals()) {
6566 SDVTList BindParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
6567 const SDValue EnableDenormValue = DAG.getConstant(FP_DENORM_FLUSH_NONE,
6568 SL, MVT::i32);
6569 SDValue EnableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, BindParamVTs,
6570 DAG.getEntryNode(),
6571 EnableDenormValue, BitField);
6572 SDValue Ops[3] = {
6573 NegDivScale0,
6574 EnableDenorm.getValue(0),
6575 EnableDenorm.getValue(1)
6576 };
Matt Arsenault37fefd62016-06-10 02:18:02 +00006577
Tom Stellard8485fa02016-12-07 02:42:15 +00006578 NegDivScale0 = DAG.getMergeValues(Ops, SL);
6579 }
6580
6581 SDValue Fma0 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0,
6582 ApproxRcp, One, NegDivScale0);
6583
6584 SDValue Fma1 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, Fma0, ApproxRcp,
6585 ApproxRcp, Fma0);
6586
6587 SDValue Mul = getFPBinOp(DAG, ISD::FMUL, SL, MVT::f32, NumeratorScaled,
6588 Fma1, Fma1);
6589
6590 SDValue Fma2 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Mul,
6591 NumeratorScaled, Mul);
6592
6593 SDValue Fma3 = getFPTernOp(DAG, ISD::FMA,SL, MVT::f32, Fma2, Fma1, Mul, Fma2);
6594
6595 SDValue Fma4 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Fma3,
6596 NumeratorScaled, Fma3);
6597
6598 if (!Subtarget->hasFP32Denormals()) {
6599 const SDValue DisableDenormValue =
6600 DAG.getConstant(FP_DENORM_FLUSH_IN_FLUSH_OUT, SL, MVT::i32);
6601 SDValue DisableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, MVT::Other,
6602 Fma4.getValue(1),
6603 DisableDenormValue,
6604 BitField,
6605 Fma4.getValue(2));
6606
6607 SDValue OutputChain = DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
6608 DisableDenorm, DAG.getRoot());
6609 DAG.setRoot(OutputChain);
6610 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00006611
Wei Dinged0f97f2016-06-09 19:17:15 +00006612 SDValue Scale = NumeratorScaled.getValue(1);
Tom Stellard8485fa02016-12-07 02:42:15 +00006613 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f32,
6614 Fma4, Fma1, Fma3, Scale);
Matt Arsenault37fefd62016-06-10 02:18:02 +00006615
Wei Dinged0f97f2016-06-09 19:17:15 +00006616 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f32, Fmas, RHS, LHS);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006617}
6618
6619SDValue SITargetLowering::LowerFDIV64(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00006620 if (DAG.getTarget().Options.UnsafeFPMath)
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00006621 return lowerFastUnsafeFDIV(Op, DAG);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00006622
6623 SDLoc SL(Op);
6624 SDValue X = Op.getOperand(0);
6625 SDValue Y = Op.getOperand(1);
6626
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006627 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00006628
6629 SDVTList ScaleVT = DAG.getVTList(MVT::f64, MVT::i1);
6630
6631 SDValue DivScale0 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, Y, Y, X);
6632
6633 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f64, DivScale0);
6634
6635 SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f64, DivScale0);
6636
6637 SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Rcp, One);
6638
6639 SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f64, Rcp, Fma0, Rcp);
6640
6641 SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Fma1, One);
6642
6643 SDValue DivScale1 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, X, Y, X);
6644
6645 SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f64, Fma1, Fma2, Fma1);
6646 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, DivScale1, Fma3);
6647
6648 SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f64,
6649 NegDivScale0, Mul, DivScale1);
6650
6651 SDValue Scale;
6652
Tom Stellard5bfbae52018-07-11 20:59:01 +00006653 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00006654 // Workaround a hardware bug on SI where the condition output from div_scale
6655 // is not usable.
6656
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006657 const SDValue Hi = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00006658
6659 // Figure out if the scale to use for div_fmas.
6660 SDValue NumBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
6661 SDValue DenBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Y);
6662 SDValue Scale0BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale0);
6663 SDValue Scale1BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale1);
6664
6665 SDValue NumHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, NumBC, Hi);
6666 SDValue DenHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, DenBC, Hi);
6667
6668 SDValue Scale0Hi
6669 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale0BC, Hi);
6670 SDValue Scale1Hi
6671 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale1BC, Hi);
6672
6673 SDValue CmpDen = DAG.getSetCC(SL, MVT::i1, DenHi, Scale0Hi, ISD::SETEQ);
6674 SDValue CmpNum = DAG.getSetCC(SL, MVT::i1, NumHi, Scale1Hi, ISD::SETEQ);
6675 Scale = DAG.getNode(ISD::XOR, SL, MVT::i1, CmpNum, CmpDen);
6676 } else {
6677 Scale = DivScale1.getValue(1);
6678 }
6679
6680 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f64,
6681 Fma4, Fma3, Mul, Scale);
6682
6683 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f64, Fmas, Y, X);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006684}
6685
6686SDValue SITargetLowering::LowerFDIV(SDValue Op, SelectionDAG &DAG) const {
6687 EVT VT = Op.getValueType();
6688
6689 if (VT == MVT::f32)
6690 return LowerFDIV32(Op, DAG);
6691
6692 if (VT == MVT::f64)
6693 return LowerFDIV64(Op, DAG);
6694
Matt Arsenault4052a572016-12-22 03:05:41 +00006695 if (VT == MVT::f16)
6696 return LowerFDIV16(Op, DAG);
6697
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00006698 llvm_unreachable("Unexpected type for fdiv");
6699}
6700
Tom Stellard81d871d2013-11-13 23:36:50 +00006701SDValue SITargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
6702 SDLoc DL(Op);
6703 StoreSDNode *Store = cast<StoreSDNode>(Op);
6704 EVT VT = Store->getMemoryVT();
6705
Matt Arsenault95245662016-02-11 05:32:46 +00006706 if (VT == MVT::i1) {
6707 return DAG.getTruncStore(Store->getChain(), DL,
6708 DAG.getSExtOrTrunc(Store->getValue(), DL, MVT::i32),
6709 Store->getBasePtr(), MVT::i1, Store->getMemOperand());
Tom Stellardb02094e2014-07-21 15:45:01 +00006710 }
6711
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00006712 assert(VT.isVector() &&
6713 Store->getValue().getValueType().getScalarType() == MVT::i32);
6714
6715 unsigned AS = Store->getAddressSpace();
6716 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
6717 AS, Store->getAlignment())) {
6718 return expandUnalignedStore(Store, DAG);
6719 }
Tom Stellard81d871d2013-11-13 23:36:50 +00006720
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00006721 MachineFunction &MF = DAG.getMachineFunction();
6722 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
6723 // If there is a possibilty that flat instruction access scratch memory
6724 // then we need to use the same legalization rules we use for private.
Matt Arsenault0da63502018-08-31 05:49:54 +00006725 if (AS == AMDGPUAS::FLAT_ADDRESS)
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00006726 AS = MFI->hasFlatScratchInit() ?
Matt Arsenault0da63502018-08-31 05:49:54 +00006727 AMDGPUAS::PRIVATE_ADDRESS : AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00006728
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006729 unsigned NumElements = VT.getVectorNumElements();
Matt Arsenault0da63502018-08-31 05:49:54 +00006730 if (AS == AMDGPUAS::GLOBAL_ADDRESS ||
6731 AS == AMDGPUAS::FLAT_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006732 if (NumElements > 4)
6733 return SplitVectorStore(Op, DAG);
6734 return SDValue();
Matt Arsenault0da63502018-08-31 05:49:54 +00006735 } else if (AS == AMDGPUAS::PRIVATE_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006736 switch (Subtarget->getMaxPrivateElementSize()) {
6737 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00006738 return scalarizeVectorStore(Store, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006739 case 8:
6740 if (NumElements > 2)
6741 return SplitVectorStore(Op, DAG);
6742 return SDValue();
6743 case 16:
6744 if (NumElements > 4)
6745 return SplitVectorStore(Op, DAG);
6746 return SDValue();
6747 default:
6748 llvm_unreachable("unsupported private_element_size");
6749 }
Matt Arsenault0da63502018-08-31 05:49:54 +00006750 } else if (AS == AMDGPUAS::LOCAL_ADDRESS) {
Farhana Aleenc6c9dc82018-03-16 18:12:00 +00006751 // Use ds_write_b128 if possible.
Marek Olsaka9a58fa2018-04-10 22:48:23 +00006752 if (Subtarget->useDS128() && Store->getAlignment() >= 16 &&
Farhana Aleenc6c9dc82018-03-16 18:12:00 +00006753 VT.getStoreSize() == 16)
6754 return SDValue();
6755
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00006756 if (NumElements > 2)
6757 return SplitVectorStore(Op, DAG);
Nicolai Haehnle48219372018-10-17 15:37:48 +00006758
6759 // SI has a hardware bug in the LDS / GDS boounds checking: if the base
6760 // address is negative, then the instruction is incorrectly treated as
6761 // out-of-bounds even if base + offsets is in bounds. Split vectorized
6762 // stores here to avoid emitting ds_write2_b32. We may re-combine the
6763 // store later in the SILoadStoreOptimizer.
6764 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS &&
6765 NumElements == 2 && VT.getStoreSize() == 8 &&
6766 Store->getAlignment() < 8) {
6767 return SplitVectorStore(Op, DAG);
6768 }
6769
Farhana Aleenc6c9dc82018-03-16 18:12:00 +00006770 return SDValue();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00006771 } else {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00006772 llvm_unreachable("unhandled address space");
Matt Arsenault95245662016-02-11 05:32:46 +00006773 }
Tom Stellard81d871d2013-11-13 23:36:50 +00006774}
6775
Matt Arsenaultad14ce82014-07-19 18:44:39 +00006776SDValue SITargetLowering::LowerTrig(SDValue Op, SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006777 SDLoc DL(Op);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00006778 EVT VT = Op.getValueType();
6779 SDValue Arg = Op.getOperand(0);
David Stuttard20de3e92018-09-14 10:27:19 +00006780 SDValue TrigVal;
6781
Sanjay Patela2607012015-09-16 16:31:21 +00006782 // TODO: Should this propagate fast-math-flags?
David Stuttard20de3e92018-09-14 10:27:19 +00006783
6784 SDValue OneOver2Pi = DAG.getConstantFP(0.5 / M_PI, DL, VT);
6785
6786 if (Subtarget->hasTrigReducedRange()) {
6787 SDValue MulVal = DAG.getNode(ISD::FMUL, DL, VT, Arg, OneOver2Pi);
6788 TrigVal = DAG.getNode(AMDGPUISD::FRACT, DL, VT, MulVal);
6789 } else {
6790 TrigVal = DAG.getNode(ISD::FMUL, DL, VT, Arg, OneOver2Pi);
6791 }
Matt Arsenaultad14ce82014-07-19 18:44:39 +00006792
6793 switch (Op.getOpcode()) {
6794 case ISD::FCOS:
David Stuttard20de3e92018-09-14 10:27:19 +00006795 return DAG.getNode(AMDGPUISD::COS_HW, SDLoc(Op), VT, TrigVal);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00006796 case ISD::FSIN:
David Stuttard20de3e92018-09-14 10:27:19 +00006797 return DAG.getNode(AMDGPUISD::SIN_HW, SDLoc(Op), VT, TrigVal);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00006798 default:
6799 llvm_unreachable("Wrong trig opcode");
6800 }
6801}
6802
Tom Stellard354a43c2016-04-01 18:27:37 +00006803SDValue SITargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
6804 AtomicSDNode *AtomicNode = cast<AtomicSDNode>(Op);
6805 assert(AtomicNode->isCompareAndSwap());
6806 unsigned AS = AtomicNode->getAddressSpace();
6807
6808 // No custom lowering required for local address space
Matt Arsenault0da63502018-08-31 05:49:54 +00006809 if (!isFlatGlobalAddrSpace(AS))
Tom Stellard354a43c2016-04-01 18:27:37 +00006810 return Op;
6811
6812 // Non-local address space requires custom lowering for atomic compare
6813 // and swap; cmp and swap should be in a v2i32 or v2i64 in case of _X2
6814 SDLoc DL(Op);
6815 SDValue ChainIn = Op.getOperand(0);
6816 SDValue Addr = Op.getOperand(1);
6817 SDValue Old = Op.getOperand(2);
6818 SDValue New = Op.getOperand(3);
6819 EVT VT = Op.getValueType();
6820 MVT SimpleVT = VT.getSimpleVT();
6821 MVT VecType = MVT::getVectorVT(SimpleVT, 2);
6822
Ahmed Bougacha128f8732016-04-26 21:15:30 +00006823 SDValue NewOld = DAG.getBuildVector(VecType, DL, {New, Old});
Tom Stellard354a43c2016-04-01 18:27:37 +00006824 SDValue Ops[] = { ChainIn, Addr, NewOld };
Matt Arsenault88701812016-06-09 23:42:48 +00006825
6826 return DAG.getMemIntrinsicNode(AMDGPUISD::ATOMIC_CMP_SWAP, DL, Op->getVTList(),
6827 Ops, VT, AtomicNode->getMemOperand());
Tom Stellard354a43c2016-04-01 18:27:37 +00006828}
6829
Tom Stellard75aadc22012-12-11 21:25:42 +00006830//===----------------------------------------------------------------------===//
6831// Custom DAG optimizations
6832//===----------------------------------------------------------------------===//
6833
Matt Arsenault364a6742014-06-11 17:50:44 +00006834SDValue SITargetLowering::performUCharToFloatCombine(SDNode *N,
Matt Arsenaulte6986632015-01-14 01:35:22 +00006835 DAGCombinerInfo &DCI) const {
Matt Arsenault364a6742014-06-11 17:50:44 +00006836 EVT VT = N->getValueType(0);
6837 EVT ScalarVT = VT.getScalarType();
6838 if (ScalarVT != MVT::f32)
6839 return SDValue();
6840
6841 SelectionDAG &DAG = DCI.DAG;
6842 SDLoc DL(N);
6843
6844 SDValue Src = N->getOperand(0);
6845 EVT SrcVT = Src.getValueType();
6846
6847 // TODO: We could try to match extracting the higher bytes, which would be
6848 // easier if i8 vectors weren't promoted to i32 vectors, particularly after
6849 // types are legalized. v4i8 -> v4f32 is probably the only case to worry
6850 // about in practice.
Craig Topper80d3bb32018-03-06 19:44:52 +00006851 if (DCI.isAfterLegalizeDAG() && SrcVT == MVT::i32) {
Matt Arsenault364a6742014-06-11 17:50:44 +00006852 if (DAG.MaskedValueIsZero(Src, APInt::getHighBitsSet(32, 24))) {
6853 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Src);
6854 DCI.AddToWorklist(Cvt.getNode());
6855 return Cvt;
6856 }
6857 }
6858
Matt Arsenault364a6742014-06-11 17:50:44 +00006859 return SDValue();
6860}
6861
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006862// (shl (add x, c1), c2) -> add (shl x, c2), (shl c1, c2)
6863
6864// This is a variant of
6865// (mul (add x, c1), c2) -> add (mul x, c2), (mul c1, c2),
6866//
6867// The normal DAG combiner will do this, but only if the add has one use since
6868// that would increase the number of instructions.
6869//
6870// This prevents us from seeing a constant offset that can be folded into a
6871// memory instruction's addressing mode. If we know the resulting add offset of
6872// a pointer can be folded into an addressing offset, we can replace the pointer
6873// operand with the add of new constant offset. This eliminates one of the uses,
6874// and may allow the remaining use to also be simplified.
6875//
6876SDValue SITargetLowering::performSHLPtrCombine(SDNode *N,
6877 unsigned AddrSpace,
Matt Arsenaultfbe95332017-11-13 05:11:54 +00006878 EVT MemVT,
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006879 DAGCombinerInfo &DCI) const {
6880 SDValue N0 = N->getOperand(0);
6881 SDValue N1 = N->getOperand(1);
6882
Matt Arsenaultfbe95332017-11-13 05:11:54 +00006883 // We only do this to handle cases where it's profitable when there are
6884 // multiple uses of the add, so defer to the standard combine.
Matt Arsenaultc8903122017-11-14 23:46:42 +00006885 if ((N0.getOpcode() != ISD::ADD && N0.getOpcode() != ISD::OR) ||
6886 N0->hasOneUse())
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006887 return SDValue();
6888
6889 const ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N1);
6890 if (!CN1)
6891 return SDValue();
6892
6893 const ConstantSDNode *CAdd = dyn_cast<ConstantSDNode>(N0.getOperand(1));
6894 if (!CAdd)
6895 return SDValue();
6896
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006897 // If the resulting offset is too large, we can't fold it into the addressing
6898 // mode offset.
6899 APInt Offset = CAdd->getAPIntValue() << CN1->getAPIntValue();
Matt Arsenaultfbe95332017-11-13 05:11:54 +00006900 Type *Ty = MemVT.getTypeForEVT(*DCI.DAG.getContext());
6901
6902 AddrMode AM;
6903 AM.HasBaseReg = true;
6904 AM.BaseOffs = Offset.getSExtValue();
6905 if (!isLegalAddressingMode(DCI.DAG.getDataLayout(), AM, Ty, AddrSpace))
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006906 return SDValue();
6907
6908 SelectionDAG &DAG = DCI.DAG;
6909 SDLoc SL(N);
6910 EVT VT = N->getValueType(0);
6911
6912 SDValue ShlX = DAG.getNode(ISD::SHL, SL, VT, N0.getOperand(0), N1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006913 SDValue COffset = DAG.getConstant(Offset, SL, MVT::i32);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006914
Matt Arsenaulte5e0c742017-11-13 05:33:35 +00006915 SDNodeFlags Flags;
6916 Flags.setNoUnsignedWrap(N->getFlags().hasNoUnsignedWrap() &&
6917 (N0.getOpcode() == ISD::OR ||
6918 N0->getFlags().hasNoUnsignedWrap()));
6919
6920 return DAG.getNode(ISD::ADD, SL, VT, ShlX, COffset, Flags);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006921}
6922
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006923SDValue SITargetLowering::performMemSDNodeCombine(MemSDNode *N,
6924 DAGCombinerInfo &DCI) const {
6925 SDValue Ptr = N->getBasePtr();
6926 SelectionDAG &DAG = DCI.DAG;
6927 SDLoc SL(N);
6928
6929 // TODO: We could also do this for multiplies.
Matt Arsenaultfbe95332017-11-13 05:11:54 +00006930 if (Ptr.getOpcode() == ISD::SHL) {
6931 SDValue NewPtr = performSHLPtrCombine(Ptr.getNode(), N->getAddressSpace(),
6932 N->getMemoryVT(), DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006933 if (NewPtr) {
6934 SmallVector<SDValue, 8> NewOps(N->op_begin(), N->op_end());
6935
6936 NewOps[N->getOpcode() == ISD::STORE ? 2 : 1] = NewPtr;
6937 return SDValue(DAG.UpdateNodeOperands(N, NewOps), 0);
6938 }
6939 }
6940
6941 return SDValue();
6942}
6943
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006944static bool bitOpWithConstantIsReducible(unsigned Opc, uint32_t Val) {
6945 return (Opc == ISD::AND && (Val == 0 || Val == 0xffffffff)) ||
6946 (Opc == ISD::OR && (Val == 0xffffffff || Val == 0)) ||
6947 (Opc == ISD::XOR && Val == 0);
6948}
6949
6950// Break up 64-bit bit operation of a constant into two 32-bit and/or/xor. This
6951// will typically happen anyway for a VALU 64-bit and. This exposes other 32-bit
6952// integer combine opportunities since most 64-bit operations are decomposed
6953// this way. TODO: We won't want this for SALU especially if it is an inline
6954// immediate.
6955SDValue SITargetLowering::splitBinaryBitConstantOp(
6956 DAGCombinerInfo &DCI,
6957 const SDLoc &SL,
6958 unsigned Opc, SDValue LHS,
6959 const ConstantSDNode *CRHS) const {
6960 uint64_t Val = CRHS->getZExtValue();
6961 uint32_t ValLo = Lo_32(Val);
6962 uint32_t ValHi = Hi_32(Val);
6963 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
6964
6965 if ((bitOpWithConstantIsReducible(Opc, ValLo) ||
6966 bitOpWithConstantIsReducible(Opc, ValHi)) ||
6967 (CRHS->hasOneUse() && !TII->isInlineConstant(CRHS->getAPIntValue()))) {
6968 // If we need to materialize a 64-bit immediate, it will be split up later
6969 // anyway. Avoid creating the harder to understand 64-bit immediate
6970 // materialization.
6971 return splitBinaryBitConstantOpImpl(DCI, SL, Opc, LHS, ValLo, ValHi);
6972 }
6973
6974 return SDValue();
6975}
6976
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00006977// Returns true if argument is a boolean value which is not serialized into
6978// memory or argument and does not require v_cmdmask_b32 to be deserialized.
6979static bool isBoolSGPR(SDValue V) {
6980 if (V.getValueType() != MVT::i1)
6981 return false;
6982 switch (V.getOpcode()) {
6983 default: break;
6984 case ISD::SETCC:
6985 case ISD::AND:
6986 case ISD::OR:
6987 case ISD::XOR:
6988 case AMDGPUISD::FP_CLASS:
6989 return true;
6990 }
6991 return false;
6992}
6993
Stanislav Mekhanoshin8fd3c4e2018-06-12 23:50:37 +00006994// If a constant has all zeroes or all ones within each byte return it.
6995// Otherwise return 0.
6996static uint32_t getConstantPermuteMask(uint32_t C) {
6997 // 0xff for any zero byte in the mask
6998 uint32_t ZeroByteMask = 0;
6999 if (!(C & 0x000000ff)) ZeroByteMask |= 0x000000ff;
7000 if (!(C & 0x0000ff00)) ZeroByteMask |= 0x0000ff00;
7001 if (!(C & 0x00ff0000)) ZeroByteMask |= 0x00ff0000;
7002 if (!(C & 0xff000000)) ZeroByteMask |= 0xff000000;
7003 uint32_t NonZeroByteMask = ~ZeroByteMask; // 0xff for any non-zero byte
7004 if ((NonZeroByteMask & C) != NonZeroByteMask)
7005 return 0; // Partial bytes selected.
7006 return C;
7007}
7008
7009// Check if a node selects whole bytes from its operand 0 starting at a byte
7010// boundary while masking the rest. Returns select mask as in the v_perm_b32
7011// or -1 if not succeeded.
7012// Note byte select encoding:
7013// value 0-3 selects corresponding source byte;
7014// value 0xc selects zero;
7015// value 0xff selects 0xff.
7016static uint32_t getPermuteMask(SelectionDAG &DAG, SDValue V) {
7017 assert(V.getValueSizeInBits() == 32);
7018
7019 if (V.getNumOperands() != 2)
7020 return ~0;
7021
7022 ConstantSDNode *N1 = dyn_cast<ConstantSDNode>(V.getOperand(1));
7023 if (!N1)
7024 return ~0;
7025
7026 uint32_t C = N1->getZExtValue();
7027
7028 switch (V.getOpcode()) {
7029 default:
7030 break;
7031 case ISD::AND:
7032 if (uint32_t ConstMask = getConstantPermuteMask(C)) {
7033 return (0x03020100 & ConstMask) | (0x0c0c0c0c & ~ConstMask);
7034 }
7035 break;
7036
7037 case ISD::OR:
7038 if (uint32_t ConstMask = getConstantPermuteMask(C)) {
7039 return (0x03020100 & ~ConstMask) | ConstMask;
7040 }
7041 break;
7042
7043 case ISD::SHL:
7044 if (C % 8)
7045 return ~0;
7046
7047 return uint32_t((0x030201000c0c0c0cull << C) >> 32);
7048
7049 case ISD::SRL:
7050 if (C % 8)
7051 return ~0;
7052
7053 return uint32_t(0x0c0c0c0c03020100ull >> C);
7054 }
7055
7056 return ~0;
7057}
7058
Matt Arsenaultd0101a22015-01-06 23:00:46 +00007059SDValue SITargetLowering::performAndCombine(SDNode *N,
7060 DAGCombinerInfo &DCI) const {
7061 if (DCI.isBeforeLegalize())
7062 return SDValue();
7063
7064 SelectionDAG &DAG = DCI.DAG;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007065 EVT VT = N->getValueType(0);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00007066 SDValue LHS = N->getOperand(0);
7067 SDValue RHS = N->getOperand(1);
7068
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007069
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +00007070 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
7071 if (VT == MVT::i64 && CRHS) {
7072 if (SDValue Split
7073 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::AND, LHS, CRHS))
7074 return Split;
7075 }
7076
7077 if (CRHS && VT == MVT::i32) {
7078 // and (srl x, c), mask => shl (bfe x, nb + c, mask >> nb), nb
7079 // nb = number of trailing zeroes in mask
7080 // It can be optimized out using SDWA for GFX8+ in the SDWA peephole pass,
7081 // given that we are selecting 8 or 16 bit fields starting at byte boundary.
7082 uint64_t Mask = CRHS->getZExtValue();
7083 unsigned Bits = countPopulation(Mask);
7084 if (getSubtarget()->hasSDWA() && LHS->getOpcode() == ISD::SRL &&
7085 (Bits == 8 || Bits == 16) && isShiftedMask_64(Mask) && !(Mask & 1)) {
7086 if (auto *CShift = dyn_cast<ConstantSDNode>(LHS->getOperand(1))) {
7087 unsigned Shift = CShift->getZExtValue();
7088 unsigned NB = CRHS->getAPIntValue().countTrailingZeros();
7089 unsigned Offset = NB + Shift;
7090 if ((Offset & (Bits - 1)) == 0) { // Starts at a byte or word boundary.
7091 SDLoc SL(N);
7092 SDValue BFE = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
7093 LHS->getOperand(0),
7094 DAG.getConstant(Offset, SL, MVT::i32),
7095 DAG.getConstant(Bits, SL, MVT::i32));
7096 EVT NarrowVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
7097 SDValue Ext = DAG.getNode(ISD::AssertZext, SL, VT, BFE,
7098 DAG.getValueType(NarrowVT));
7099 SDValue Shl = DAG.getNode(ISD::SHL, SDLoc(LHS), VT, Ext,
7100 DAG.getConstant(NB, SDLoc(CRHS), MVT::i32));
7101 return Shl;
7102 }
7103 }
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007104 }
Stanislav Mekhanoshin8fd3c4e2018-06-12 23:50:37 +00007105
7106 // and (perm x, y, c1), c2 -> perm x, y, permute_mask(c1, c2)
7107 if (LHS.hasOneUse() && LHS.getOpcode() == AMDGPUISD::PERM &&
7108 isa<ConstantSDNode>(LHS.getOperand(2))) {
7109 uint32_t Sel = getConstantPermuteMask(Mask);
7110 if (!Sel)
7111 return SDValue();
7112
7113 // Select 0xc for all zero bytes
7114 Sel = (LHS.getConstantOperandVal(2) & Sel) | (~Sel & 0x0c0c0c0c);
7115 SDLoc DL(N);
7116 return DAG.getNode(AMDGPUISD::PERM, DL, MVT::i32, LHS.getOperand(0),
7117 LHS.getOperand(1), DAG.getConstant(Sel, DL, MVT::i32));
7118 }
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007119 }
7120
7121 // (and (fcmp ord x, x), (fcmp une (fabs x), inf)) ->
7122 // fp_class x, ~(s_nan | q_nan | n_infinity | p_infinity)
7123 if (LHS.getOpcode() == ISD::SETCC && RHS.getOpcode() == ISD::SETCC) {
Matt Arsenaultd0101a22015-01-06 23:00:46 +00007124 ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
7125 ISD::CondCode RCC = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
7126
7127 SDValue X = LHS.getOperand(0);
7128 SDValue Y = RHS.getOperand(0);
7129 if (Y.getOpcode() != ISD::FABS || Y.getOperand(0) != X)
7130 return SDValue();
7131
7132 if (LCC == ISD::SETO) {
7133 if (X != LHS.getOperand(1))
7134 return SDValue();
7135
7136 if (RCC == ISD::SETUNE) {
7137 const ConstantFPSDNode *C1 = dyn_cast<ConstantFPSDNode>(RHS.getOperand(1));
7138 if (!C1 || !C1->isInfinity() || C1->isNegative())
7139 return SDValue();
7140
7141 const uint32_t Mask = SIInstrFlags::N_NORMAL |
7142 SIInstrFlags::N_SUBNORMAL |
7143 SIInstrFlags::N_ZERO |
7144 SIInstrFlags::P_ZERO |
7145 SIInstrFlags::P_SUBNORMAL |
7146 SIInstrFlags::P_NORMAL;
7147
7148 static_assert(((~(SIInstrFlags::S_NAN |
7149 SIInstrFlags::Q_NAN |
7150 SIInstrFlags::N_INFINITY |
7151 SIInstrFlags::P_INFINITY)) & 0x3ff) == Mask,
7152 "mask not equal");
7153
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007154 SDLoc DL(N);
7155 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
7156 X, DAG.getConstant(Mask, DL, MVT::i32));
Matt Arsenaultd0101a22015-01-06 23:00:46 +00007157 }
7158 }
7159 }
7160
Matt Arsenault3dcf4ce2018-08-10 18:58:56 +00007161 if (RHS.getOpcode() == ISD::SETCC && LHS.getOpcode() == AMDGPUISD::FP_CLASS)
7162 std::swap(LHS, RHS);
7163
7164 if (LHS.getOpcode() == ISD::SETCC && RHS.getOpcode() == AMDGPUISD::FP_CLASS &&
7165 RHS.hasOneUse()) {
7166 ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
7167 // and (fcmp seto), (fp_class x, mask) -> fp_class x, mask & ~(p_nan | n_nan)
7168 // and (fcmp setuo), (fp_class x, mask) -> fp_class x, mask & (p_nan | n_nan)
7169 const ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
7170 if ((LCC == ISD::SETO || LCC == ISD::SETUO) && Mask &&
7171 (RHS.getOperand(0) == LHS.getOperand(0) &&
7172 LHS.getOperand(0) == LHS.getOperand(1))) {
7173 const unsigned OrdMask = SIInstrFlags::S_NAN | SIInstrFlags::Q_NAN;
7174 unsigned NewMask = LCC == ISD::SETO ?
7175 Mask->getZExtValue() & ~OrdMask :
7176 Mask->getZExtValue() & OrdMask;
7177
7178 SDLoc DL(N);
7179 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1, RHS.getOperand(0),
7180 DAG.getConstant(NewMask, DL, MVT::i32));
7181 }
7182 }
7183
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00007184 if (VT == MVT::i32 &&
7185 (RHS.getOpcode() == ISD::SIGN_EXTEND || LHS.getOpcode() == ISD::SIGN_EXTEND)) {
7186 // and x, (sext cc from i1) => select cc, x, 0
7187 if (RHS.getOpcode() != ISD::SIGN_EXTEND)
7188 std::swap(LHS, RHS);
7189 if (isBoolSGPR(RHS.getOperand(0)))
7190 return DAG.getSelect(SDLoc(N), MVT::i32, RHS.getOperand(0),
7191 LHS, DAG.getConstant(0, SDLoc(N), MVT::i32));
7192 }
7193
Stanislav Mekhanoshin8fd3c4e2018-06-12 23:50:37 +00007194 // and (op x, c1), (op y, c2) -> perm x, y, permute_mask(c1, c2)
7195 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
7196 if (VT == MVT::i32 && LHS.hasOneUse() && RHS.hasOneUse() &&
7197 N->isDivergent() && TII->pseudoToMCOpcode(AMDGPU::V_PERM_B32) != -1) {
7198 uint32_t LHSMask = getPermuteMask(DAG, LHS);
7199 uint32_t RHSMask = getPermuteMask(DAG, RHS);
7200 if (LHSMask != ~0u && RHSMask != ~0u) {
7201 // Canonicalize the expression in an attempt to have fewer unique masks
7202 // and therefore fewer registers used to hold the masks.
7203 if (LHSMask > RHSMask) {
7204 std::swap(LHSMask, RHSMask);
7205 std::swap(LHS, RHS);
7206 }
7207
7208 // Select 0xc for each lane used from source operand. Zero has 0xc mask
7209 // set, 0xff have 0xff in the mask, actual lanes are in the 0-3 range.
7210 uint32_t LHSUsedLanes = ~(LHSMask & 0x0c0c0c0c) & 0x0c0c0c0c;
7211 uint32_t RHSUsedLanes = ~(RHSMask & 0x0c0c0c0c) & 0x0c0c0c0c;
7212
7213 // Check of we need to combine values from two sources within a byte.
7214 if (!(LHSUsedLanes & RHSUsedLanes) &&
7215 // If we select high and lower word keep it for SDWA.
7216 // TODO: teach SDWA to work with v_perm_b32 and remove the check.
7217 !(LHSUsedLanes == 0x0c0c0000 && RHSUsedLanes == 0x00000c0c)) {
7218 // Each byte in each mask is either selector mask 0-3, or has higher
7219 // bits set in either of masks, which can be 0xff for 0xff or 0x0c for
7220 // zero. If 0x0c is in either mask it shall always be 0x0c. Otherwise
7221 // mask which is not 0xff wins. By anding both masks we have a correct
7222 // result except that 0x0c shall be corrected to give 0x0c only.
7223 uint32_t Mask = LHSMask & RHSMask;
7224 for (unsigned I = 0; I < 32; I += 8) {
7225 uint32_t ByteSel = 0xff << I;
7226 if ((LHSMask & ByteSel) == 0x0c || (RHSMask & ByteSel) == 0x0c)
7227 Mask &= (0x0c << I) & 0xffffffff;
7228 }
7229
7230 // Add 4 to each active LHS lane. It will not affect any existing 0xff
7231 // or 0x0c.
7232 uint32_t Sel = Mask | (LHSUsedLanes & 0x04040404);
7233 SDLoc DL(N);
7234
7235 return DAG.getNode(AMDGPUISD::PERM, DL, MVT::i32,
7236 LHS.getOperand(0), RHS.getOperand(0),
7237 DAG.getConstant(Sel, DL, MVT::i32));
7238 }
7239 }
7240 }
7241
Matt Arsenaultd0101a22015-01-06 23:00:46 +00007242 return SDValue();
7243}
7244
Matt Arsenaultf2290332015-01-06 23:00:39 +00007245SDValue SITargetLowering::performOrCombine(SDNode *N,
7246 DAGCombinerInfo &DCI) const {
7247 SelectionDAG &DAG = DCI.DAG;
7248 SDValue LHS = N->getOperand(0);
7249 SDValue RHS = N->getOperand(1);
7250
Matt Arsenault3b082382016-04-12 18:24:38 +00007251 EVT VT = N->getValueType(0);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007252 if (VT == MVT::i1) {
7253 // or (fp_class x, c1), (fp_class x, c2) -> fp_class x, (c1 | c2)
7254 if (LHS.getOpcode() == AMDGPUISD::FP_CLASS &&
7255 RHS.getOpcode() == AMDGPUISD::FP_CLASS) {
7256 SDValue Src = LHS.getOperand(0);
7257 if (Src != RHS.getOperand(0))
7258 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00007259
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007260 const ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
7261 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
7262 if (!CLHS || !CRHS)
7263 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00007264
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007265 // Only 10 bits are used.
7266 static const uint32_t MaxMask = 0x3ff;
Matt Arsenault3b082382016-04-12 18:24:38 +00007267
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007268 uint32_t NewMask = (CLHS->getZExtValue() | CRHS->getZExtValue()) & MaxMask;
7269 SDLoc DL(N);
7270 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
7271 Src, DAG.getConstant(NewMask, DL, MVT::i32));
7272 }
Matt Arsenault3b082382016-04-12 18:24:38 +00007273
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007274 return SDValue();
7275 }
7276
Stanislav Mekhanoshin8fd3c4e2018-06-12 23:50:37 +00007277 // or (perm x, y, c1), c2 -> perm x, y, permute_mask(c1, c2)
7278 if (isa<ConstantSDNode>(RHS) && LHS.hasOneUse() &&
7279 LHS.getOpcode() == AMDGPUISD::PERM &&
7280 isa<ConstantSDNode>(LHS.getOperand(2))) {
7281 uint32_t Sel = getConstantPermuteMask(N->getConstantOperandVal(1));
7282 if (!Sel)
7283 return SDValue();
7284
7285 Sel |= LHS.getConstantOperandVal(2);
7286 SDLoc DL(N);
7287 return DAG.getNode(AMDGPUISD::PERM, DL, MVT::i32, LHS.getOperand(0),
7288 LHS.getOperand(1), DAG.getConstant(Sel, DL, MVT::i32));
7289 }
7290
7291 // or (op x, c1), (op y, c2) -> perm x, y, permute_mask(c1, c2)
7292 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
7293 if (VT == MVT::i32 && LHS.hasOneUse() && RHS.hasOneUse() &&
7294 N->isDivergent() && TII->pseudoToMCOpcode(AMDGPU::V_PERM_B32) != -1) {
7295 uint32_t LHSMask = getPermuteMask(DAG, LHS);
7296 uint32_t RHSMask = getPermuteMask(DAG, RHS);
7297 if (LHSMask != ~0u && RHSMask != ~0u) {
7298 // Canonicalize the expression in an attempt to have fewer unique masks
7299 // and therefore fewer registers used to hold the masks.
7300 if (LHSMask > RHSMask) {
7301 std::swap(LHSMask, RHSMask);
7302 std::swap(LHS, RHS);
7303 }
7304
7305 // Select 0xc for each lane used from source operand. Zero has 0xc mask
7306 // set, 0xff have 0xff in the mask, actual lanes are in the 0-3 range.
7307 uint32_t LHSUsedLanes = ~(LHSMask & 0x0c0c0c0c) & 0x0c0c0c0c;
7308 uint32_t RHSUsedLanes = ~(RHSMask & 0x0c0c0c0c) & 0x0c0c0c0c;
7309
7310 // Check of we need to combine values from two sources within a byte.
7311 if (!(LHSUsedLanes & RHSUsedLanes) &&
7312 // If we select high and lower word keep it for SDWA.
7313 // TODO: teach SDWA to work with v_perm_b32 and remove the check.
7314 !(LHSUsedLanes == 0x0c0c0000 && RHSUsedLanes == 0x00000c0c)) {
7315 // Kill zero bytes selected by other mask. Zero value is 0xc.
7316 LHSMask &= ~RHSUsedLanes;
7317 RHSMask &= ~LHSUsedLanes;
7318 // Add 4 to each active LHS lane
7319 LHSMask |= LHSUsedLanes & 0x04040404;
7320 // Combine masks
7321 uint32_t Sel = LHSMask | RHSMask;
7322 SDLoc DL(N);
7323
7324 return DAG.getNode(AMDGPUISD::PERM, DL, MVT::i32,
7325 LHS.getOperand(0), RHS.getOperand(0),
7326 DAG.getConstant(Sel, DL, MVT::i32));
7327 }
7328 }
7329 }
7330
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007331 if (VT != MVT::i64)
7332 return SDValue();
7333
7334 // TODO: This could be a generic combine with a predicate for extracting the
7335 // high half of an integer being free.
7336
7337 // (or i64:x, (zero_extend i32:y)) ->
7338 // i64 (bitcast (v2i32 build_vector (or i32:y, lo_32(x)), hi_32(x)))
7339 if (LHS.getOpcode() == ISD::ZERO_EXTEND &&
7340 RHS.getOpcode() != ISD::ZERO_EXTEND)
7341 std::swap(LHS, RHS);
7342
7343 if (RHS.getOpcode() == ISD::ZERO_EXTEND) {
7344 SDValue ExtSrc = RHS.getOperand(0);
7345 EVT SrcVT = ExtSrc.getValueType();
7346 if (SrcVT == MVT::i32) {
7347 SDLoc SL(N);
7348 SDValue LowLHS, HiBits;
7349 std::tie(LowLHS, HiBits) = split64BitValue(LHS, DAG);
7350 SDValue LowOr = DAG.getNode(ISD::OR, SL, MVT::i32, LowLHS, ExtSrc);
7351
7352 DCI.AddToWorklist(LowOr.getNode());
7353 DCI.AddToWorklist(HiBits.getNode());
7354
7355 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
7356 LowOr, HiBits);
7357 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault3b082382016-04-12 18:24:38 +00007358 }
7359 }
7360
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007361 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
7362 if (CRHS) {
7363 if (SDValue Split
7364 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::OR, LHS, CRHS))
7365 return Split;
7366 }
Matt Arsenaultf2290332015-01-06 23:00:39 +00007367
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007368 return SDValue();
7369}
Matt Arsenaultf2290332015-01-06 23:00:39 +00007370
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007371SDValue SITargetLowering::performXorCombine(SDNode *N,
7372 DAGCombinerInfo &DCI) const {
7373 EVT VT = N->getValueType(0);
7374 if (VT != MVT::i64)
7375 return SDValue();
Matt Arsenaultf2290332015-01-06 23:00:39 +00007376
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007377 SDValue LHS = N->getOperand(0);
7378 SDValue RHS = N->getOperand(1);
7379
7380 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
7381 if (CRHS) {
7382 if (SDValue Split
7383 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::XOR, LHS, CRHS))
7384 return Split;
Matt Arsenaultf2290332015-01-06 23:00:39 +00007385 }
7386
7387 return SDValue();
7388}
7389
Matt Arsenault5cf42712017-04-06 20:58:30 +00007390// Instructions that will be lowered with a final instruction that zeros the
7391// high result bits.
7392// XXX - probably only need to list legal operations.
Matt Arsenault8edfaee2017-03-31 19:53:03 +00007393static bool fp16SrcZerosHighBits(unsigned Opc) {
7394 switch (Opc) {
Matt Arsenault5cf42712017-04-06 20:58:30 +00007395 case ISD::FADD:
7396 case ISD::FSUB:
7397 case ISD::FMUL:
7398 case ISD::FDIV:
7399 case ISD::FREM:
7400 case ISD::FMA:
7401 case ISD::FMAD:
7402 case ISD::FCANONICALIZE:
7403 case ISD::FP_ROUND:
7404 case ISD::UINT_TO_FP:
7405 case ISD::SINT_TO_FP:
7406 case ISD::FABS:
7407 // Fabs is lowered to a bit operation, but it's an and which will clear the
7408 // high bits anyway.
7409 case ISD::FSQRT:
7410 case ISD::FSIN:
7411 case ISD::FCOS:
7412 case ISD::FPOWI:
7413 case ISD::FPOW:
7414 case ISD::FLOG:
7415 case ISD::FLOG2:
7416 case ISD::FLOG10:
7417 case ISD::FEXP:
7418 case ISD::FEXP2:
7419 case ISD::FCEIL:
7420 case ISD::FTRUNC:
7421 case ISD::FRINT:
7422 case ISD::FNEARBYINT:
7423 case ISD::FROUND:
7424 case ISD::FFLOOR:
7425 case ISD::FMINNUM:
7426 case ISD::FMAXNUM:
7427 case AMDGPUISD::FRACT:
7428 case AMDGPUISD::CLAMP:
7429 case AMDGPUISD::COS_HW:
7430 case AMDGPUISD::SIN_HW:
7431 case AMDGPUISD::FMIN3:
7432 case AMDGPUISD::FMAX3:
7433 case AMDGPUISD::FMED3:
7434 case AMDGPUISD::FMAD_FTZ:
7435 case AMDGPUISD::RCP:
7436 case AMDGPUISD::RSQ:
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +00007437 case AMDGPUISD::RCP_IFLAG:
Matt Arsenault5cf42712017-04-06 20:58:30 +00007438 case AMDGPUISD::LDEXP:
Matt Arsenault8edfaee2017-03-31 19:53:03 +00007439 return true;
Matt Arsenault5cf42712017-04-06 20:58:30 +00007440 default:
7441 // fcopysign, select and others may be lowered to 32-bit bit operations
7442 // which don't zero the high bits.
7443 return false;
Matt Arsenault8edfaee2017-03-31 19:53:03 +00007444 }
7445}
7446
7447SDValue SITargetLowering::performZeroExtendCombine(SDNode *N,
7448 DAGCombinerInfo &DCI) const {
7449 if (!Subtarget->has16BitInsts() ||
7450 DCI.getDAGCombineLevel() < AfterLegalizeDAG)
7451 return SDValue();
7452
7453 EVT VT = N->getValueType(0);
7454 if (VT != MVT::i32)
7455 return SDValue();
7456
7457 SDValue Src = N->getOperand(0);
7458 if (Src.getValueType() != MVT::i16)
7459 return SDValue();
7460
7461 // (i32 zext (i16 (bitcast f16:$src))) -> fp16_zext $src
7462 // FIXME: It is not universally true that the high bits are zeroed on gfx9.
7463 if (Src.getOpcode() == ISD::BITCAST) {
7464 SDValue BCSrc = Src.getOperand(0);
7465 if (BCSrc.getValueType() == MVT::f16 &&
7466 fp16SrcZerosHighBits(BCSrc.getOpcode()))
7467 return DCI.DAG.getNode(AMDGPUISD::FP16_ZEXT, SDLoc(N), VT, BCSrc);
7468 }
7469
7470 return SDValue();
7471}
7472
Matt Arsenaultf2290332015-01-06 23:00:39 +00007473SDValue SITargetLowering::performClassCombine(SDNode *N,
7474 DAGCombinerInfo &DCI) const {
7475 SelectionDAG &DAG = DCI.DAG;
7476 SDValue Mask = N->getOperand(1);
7477
7478 // fp_class x, 0 -> false
7479 if (const ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Mask)) {
7480 if (CMask->isNullValue())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007481 return DAG.getConstant(0, SDLoc(N), MVT::i1);
Matt Arsenaultf2290332015-01-06 23:00:39 +00007482 }
7483
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00007484 if (N->getOperand(0).isUndef())
7485 return DAG.getUNDEF(MVT::i1);
7486
Matt Arsenaultf2290332015-01-06 23:00:39 +00007487 return SDValue();
7488}
7489
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +00007490SDValue SITargetLowering::performRcpCombine(SDNode *N,
7491 DAGCombinerInfo &DCI) const {
7492 EVT VT = N->getValueType(0);
7493 SDValue N0 = N->getOperand(0);
7494
7495 if (N0.isUndef())
7496 return N0;
7497
7498 if (VT == MVT::f32 && (N0.getOpcode() == ISD::UINT_TO_FP ||
7499 N0.getOpcode() == ISD::SINT_TO_FP)) {
7500 return DCI.DAG.getNode(AMDGPUISD::RCP_IFLAG, SDLoc(N), VT, N0,
7501 N->getFlags());
7502 }
7503
7504 return AMDGPUTargetLowering::performRcpCombine(N, DCI);
7505}
7506
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007507bool SITargetLowering::isCanonicalized(SelectionDAG &DAG, SDValue Op,
7508 unsigned MaxDepth) const {
7509 unsigned Opcode = Op.getOpcode();
7510 if (Opcode == ISD::FCANONICALIZE)
7511 return true;
7512
7513 if (auto *CFP = dyn_cast<ConstantFPSDNode>(Op)) {
7514 auto F = CFP->getValueAPF();
7515 if (F.isNaN() && F.isSignaling())
7516 return false;
7517 return !F.isDenormal() || denormalsEnabledForType(Op.getValueType());
7518 }
7519
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007520 // If source is a result of another standard FP operation it is already in
7521 // canonical form.
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007522 if (MaxDepth == 0)
7523 return false;
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007524
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007525 switch (Opcode) {
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007526 // These will flush denorms if required.
7527 case ISD::FADD:
7528 case ISD::FSUB:
7529 case ISD::FMUL:
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007530 case ISD::FCEIL:
7531 case ISD::FFLOOR:
7532 case ISD::FMA:
7533 case ISD::FMAD:
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007534 case ISD::FSQRT:
7535 case ISD::FDIV:
7536 case ISD::FREM:
Matt Arsenaultce6d61f2018-08-06 21:51:52 +00007537 case ISD::FP_ROUND:
7538 case ISD::FP_EXTEND:
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007539 case AMDGPUISD::FMUL_LEGACY:
7540 case AMDGPUISD::FMAD_FTZ:
Matt Arsenaultd49ab0b2018-08-06 21:58:11 +00007541 case AMDGPUISD::RCP:
7542 case AMDGPUISD::RSQ:
7543 case AMDGPUISD::RSQ_CLAMP:
7544 case AMDGPUISD::RCP_LEGACY:
7545 case AMDGPUISD::RSQ_LEGACY:
7546 case AMDGPUISD::RCP_IFLAG:
7547 case AMDGPUISD::TRIG_PREOP:
7548 case AMDGPUISD::DIV_SCALE:
7549 case AMDGPUISD::DIV_FMAS:
7550 case AMDGPUISD::DIV_FIXUP:
7551 case AMDGPUISD::FRACT:
7552 case AMDGPUISD::LDEXP:
Matt Arsenault08f3fe42018-08-06 23:01:31 +00007553 case AMDGPUISD::CVT_PKRTZ_F16_F32:
Matt Arsenault940e6072018-08-10 19:20:17 +00007554 case AMDGPUISD::CVT_F32_UBYTE0:
7555 case AMDGPUISD::CVT_F32_UBYTE1:
7556 case AMDGPUISD::CVT_F32_UBYTE2:
7557 case AMDGPUISD::CVT_F32_UBYTE3:
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007558 return true;
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007559
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007560 // It can/will be lowered or combined as a bit operation.
7561 // Need to check their input recursively to handle.
7562 case ISD::FNEG:
7563 case ISD::FABS:
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007564 case ISD::FCOPYSIGN:
7565 return isCanonicalized(DAG, Op.getOperand(0), MaxDepth - 1);
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007566
7567 case ISD::FSIN:
7568 case ISD::FCOS:
7569 case ISD::FSINCOS:
7570 return Op.getValueType().getScalarType() != MVT::f16;
7571
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007572 case ISD::FMINNUM:
Matt Arsenaultd49ab0b2018-08-06 21:58:11 +00007573 case ISD::FMAXNUM:
Matt Arsenault687ec752018-10-22 16:27:27 +00007574 case ISD::FMINNUM_IEEE:
7575 case ISD::FMAXNUM_IEEE:
Matt Arsenaultd49ab0b2018-08-06 21:58:11 +00007576 case AMDGPUISD::CLAMP:
7577 case AMDGPUISD::FMED3:
7578 case AMDGPUISD::FMAX3:
7579 case AMDGPUISD::FMIN3: {
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007580 // FIXME: Shouldn't treat the generic operations different based these.
Matt Arsenault687ec752018-10-22 16:27:27 +00007581 // However, we aren't really required to flush the result from
7582 // minnum/maxnum..
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007583
Matt Arsenault687ec752018-10-22 16:27:27 +00007584 // snans will be quieted, so we only need to worry about denormals.
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007585 if (Subtarget->supportsMinMaxDenormModes() ||
Matt Arsenault687ec752018-10-22 16:27:27 +00007586 denormalsEnabledForType(Op.getValueType()))
7587 return true;
7588
7589 // Flushing may be required.
7590 // In pre-GFX9 targets V_MIN_F32 and others do not flush denorms. For such
7591 // targets need to check their input recursively.
7592
7593 // FIXME: Does this apply with clamp? It's implemented with max.
7594 for (unsigned I = 0, E = Op.getNumOperands(); I != E; ++I) {
7595 if (!isCanonicalized(DAG, Op.getOperand(I), MaxDepth - 1))
7596 return false;
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007597 }
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007598
Matt Arsenault687ec752018-10-22 16:27:27 +00007599 return true;
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007600 }
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007601 case ISD::SELECT: {
7602 return isCanonicalized(DAG, Op.getOperand(1), MaxDepth - 1) &&
7603 isCanonicalized(DAG, Op.getOperand(2), MaxDepth - 1);
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007604 }
Matt Arsenaulte94ee832018-08-06 22:45:51 +00007605 case ISD::BUILD_VECTOR: {
7606 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
7607 SDValue SrcOp = Op.getOperand(i);
7608 if (!isCanonicalized(DAG, SrcOp, MaxDepth - 1))
7609 return false;
7610 }
7611
7612 return true;
7613 }
7614 case ISD::EXTRACT_VECTOR_ELT:
7615 case ISD::EXTRACT_SUBVECTOR: {
7616 return isCanonicalized(DAG, Op.getOperand(0), MaxDepth - 1);
7617 }
7618 case ISD::INSERT_VECTOR_ELT: {
7619 return isCanonicalized(DAG, Op.getOperand(0), MaxDepth - 1) &&
7620 isCanonicalized(DAG, Op.getOperand(1), MaxDepth - 1);
7621 }
7622 case ISD::UNDEF:
7623 // Could be anything.
7624 return false;
Matt Arsenault08f3fe42018-08-06 23:01:31 +00007625
Matt Arsenault687ec752018-10-22 16:27:27 +00007626 case ISD::BITCAST: {
7627 // Hack round the mess we make when legalizing extract_vector_elt
7628 SDValue Src = Op.getOperand(0);
7629 if (Src.getValueType() == MVT::i16 &&
7630 Src.getOpcode() == ISD::TRUNCATE) {
7631 SDValue TruncSrc = Src.getOperand(0);
7632 if (TruncSrc.getValueType() == MVT::i32 &&
7633 TruncSrc.getOpcode() == ISD::BITCAST &&
7634 TruncSrc.getOperand(0).getValueType() == MVT::v2f16) {
7635 return isCanonicalized(DAG, TruncSrc.getOperand(0), MaxDepth - 1);
7636 }
7637 }
7638
7639 return false;
7640 }
Matt Arsenault08f3fe42018-08-06 23:01:31 +00007641 case ISD::INTRINSIC_WO_CHAIN: {
7642 unsigned IntrinsicID
7643 = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7644 // TODO: Handle more intrinsics
7645 switch (IntrinsicID) {
7646 case Intrinsic::amdgcn_cvt_pkrtz:
Matt Arsenault940e6072018-08-10 19:20:17 +00007647 case Intrinsic::amdgcn_cubeid:
7648 case Intrinsic::amdgcn_frexp_mant:
7649 case Intrinsic::amdgcn_fdot2:
Matt Arsenault08f3fe42018-08-06 23:01:31 +00007650 return true;
7651 default:
7652 break;
7653 }
Matt Arsenault5bb9d792018-08-10 17:57:12 +00007654
7655 LLVM_FALLTHROUGH;
Matt Arsenault08f3fe42018-08-06 23:01:31 +00007656 }
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00007657 default:
7658 return denormalsEnabledForType(Op.getValueType()) &&
7659 DAG.isKnownNeverSNaN(Op);
7660 }
7661
7662 llvm_unreachable("invalid operation");
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007663}
7664
Matt Arsenault9cd90712016-04-14 01:42:16 +00007665// Constant fold canonicalize.
Matt Arsenaultf2a167f2018-08-06 22:10:26 +00007666SDValue SITargetLowering::getCanonicalConstantFP(
7667 SelectionDAG &DAG, const SDLoc &SL, EVT VT, const APFloat &C) const {
7668 // Flush denormals to 0 if not enabled.
7669 if (C.isDenormal() && !denormalsEnabledForType(VT))
7670 return DAG.getConstantFP(0.0, SL, VT);
7671
7672 if (C.isNaN()) {
7673 APFloat CanonicalQNaN = APFloat::getQNaN(C.getSemantics());
7674 if (C.isSignaling()) {
7675 // Quiet a signaling NaN.
7676 // FIXME: Is this supposed to preserve payload bits?
7677 return DAG.getConstantFP(CanonicalQNaN, SL, VT);
7678 }
7679
7680 // Make sure it is the canonical NaN bitpattern.
7681 //
7682 // TODO: Can we use -1 as the canonical NaN value since it's an inline
7683 // immediate?
7684 if (C.bitcastToAPInt() != CanonicalQNaN.bitcastToAPInt())
7685 return DAG.getConstantFP(CanonicalQNaN, SL, VT);
7686 }
7687
7688 // Already canonical.
7689 return DAG.getConstantFP(C, SL, VT);
7690}
7691
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007692static bool vectorEltWillFoldAway(SDValue Op) {
7693 return Op.isUndef() || isa<ConstantFPSDNode>(Op);
7694}
7695
Matt Arsenault9cd90712016-04-14 01:42:16 +00007696SDValue SITargetLowering::performFCanonicalizeCombine(
7697 SDNode *N,
7698 DAGCombinerInfo &DCI) const {
Matt Arsenault9cd90712016-04-14 01:42:16 +00007699 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault4aec86d2018-07-31 13:34:31 +00007700 SDValue N0 = N->getOperand(0);
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007701 EVT VT = N->getValueType(0);
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00007702
Matt Arsenault4aec86d2018-07-31 13:34:31 +00007703 // fcanonicalize undef -> qnan
7704 if (N0.isUndef()) {
Matt Arsenault4aec86d2018-07-31 13:34:31 +00007705 APFloat QNaN = APFloat::getQNaN(SelectionDAG::EVTToAPFloatSemantics(VT));
7706 return DAG.getConstantFP(QNaN, SDLoc(N), VT);
7707 }
7708
Matt Arsenaultf2a167f2018-08-06 22:10:26 +00007709 if (ConstantFPSDNode *CFP = isConstOrConstSplatFP(N0)) {
Matt Arsenault9cd90712016-04-14 01:42:16 +00007710 EVT VT = N->getValueType(0);
Matt Arsenaultf2a167f2018-08-06 22:10:26 +00007711 return getCanonicalConstantFP(DAG, SDLoc(N), VT, CFP->getValueAPF());
Matt Arsenault9cd90712016-04-14 01:42:16 +00007712 }
7713
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007714 // fcanonicalize (build_vector x, k) -> build_vector (fcanonicalize x),
7715 // (fcanonicalize k)
7716 //
7717 // fcanonicalize (build_vector x, undef) -> build_vector (fcanonicalize x), 0
7718
7719 // TODO: This could be better with wider vectors that will be split to v2f16,
7720 // and to consider uses since there aren't that many packed operations.
Matt Arsenaultb5acec12018-08-12 08:42:54 +00007721 if (N0.getOpcode() == ISD::BUILD_VECTOR && VT == MVT::v2f16 &&
7722 isTypeLegal(MVT::v2f16)) {
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007723 SDLoc SL(N);
7724 SDValue NewElts[2];
7725 SDValue Lo = N0.getOperand(0);
7726 SDValue Hi = N0.getOperand(1);
Matt Arsenaultb5acec12018-08-12 08:42:54 +00007727 EVT EltVT = Lo.getValueType();
7728
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007729 if (vectorEltWillFoldAway(Lo) || vectorEltWillFoldAway(Hi)) {
7730 for (unsigned I = 0; I != 2; ++I) {
7731 SDValue Op = N0.getOperand(I);
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007732 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) {
7733 NewElts[I] = getCanonicalConstantFP(DAG, SL, EltVT,
7734 CFP->getValueAPF());
7735 } else if (Op.isUndef()) {
Matt Arsenaultb5acec12018-08-12 08:42:54 +00007736 // Handled below based on what the other operand is.
7737 NewElts[I] = Op;
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007738 } else {
7739 NewElts[I] = DAG.getNode(ISD::FCANONICALIZE, SL, EltVT, Op);
7740 }
7741 }
7742
Matt Arsenaultb5acec12018-08-12 08:42:54 +00007743 // If one half is undef, and one is constant, perfer a splat vector rather
7744 // than the normal qNaN. If it's a register, prefer 0.0 since that's
7745 // cheaper to use and may be free with a packed operation.
7746 if (NewElts[0].isUndef()) {
7747 if (isa<ConstantFPSDNode>(NewElts[1]))
7748 NewElts[0] = isa<ConstantFPSDNode>(NewElts[1]) ?
7749 NewElts[1]: DAG.getConstantFP(0.0f, SL, EltVT);
7750 }
7751
7752 if (NewElts[1].isUndef()) {
7753 NewElts[1] = isa<ConstantFPSDNode>(NewElts[0]) ?
7754 NewElts[0] : DAG.getConstantFP(0.0f, SL, EltVT);
7755 }
7756
Matt Arsenaulta29e7622018-08-06 22:30:44 +00007757 return DAG.getBuildVector(VT, SL, NewElts);
7758 }
7759 }
7760
Matt Arsenault687ec752018-10-22 16:27:27 +00007761 unsigned SrcOpc = N0.getOpcode();
7762
7763 // If it's free to do so, push canonicalizes further up the source, which may
7764 // find a canonical source.
7765 //
7766 // TODO: More opcodes. Note this is unsafe for the the _ieee minnum/maxnum for
7767 // sNaNs.
7768 if (SrcOpc == ISD::FMINNUM || SrcOpc == ISD::FMAXNUM) {
7769 auto *CRHS = dyn_cast<ConstantFPSDNode>(N0.getOperand(1));
7770 if (CRHS && N0.hasOneUse()) {
7771 SDLoc SL(N);
7772 SDValue Canon0 = DAG.getNode(ISD::FCANONICALIZE, SL, VT,
7773 N0.getOperand(0));
7774 SDValue Canon1 = getCanonicalConstantFP(DAG, SL, VT, CRHS->getValueAPF());
7775 DCI.AddToWorklist(Canon0.getNode());
7776
7777 return DAG.getNode(N0.getOpcode(), SL, VT, Canon0, Canon1);
7778 }
7779 }
7780
Matt Arsenaultf2a167f2018-08-06 22:10:26 +00007781 return isCanonicalized(DAG, N0) ? N0 : SDValue();
Matt Arsenault9cd90712016-04-14 01:42:16 +00007782}
7783
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007784static unsigned minMaxOpcToMin3Max3Opc(unsigned Opc) {
7785 switch (Opc) {
7786 case ISD::FMAXNUM:
Matt Arsenault687ec752018-10-22 16:27:27 +00007787 case ISD::FMAXNUM_IEEE:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007788 return AMDGPUISD::FMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00007789 case ISD::SMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007790 return AMDGPUISD::SMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00007791 case ISD::UMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007792 return AMDGPUISD::UMAX3;
7793 case ISD::FMINNUM:
Matt Arsenault687ec752018-10-22 16:27:27 +00007794 case ISD::FMINNUM_IEEE:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007795 return AMDGPUISD::FMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00007796 case ISD::SMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007797 return AMDGPUISD::SMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00007798 case ISD::UMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007799 return AMDGPUISD::UMIN3;
7800 default:
7801 llvm_unreachable("Not a min/max opcode");
7802 }
7803}
7804
Matt Arsenault10268f92017-02-27 22:40:39 +00007805SDValue SITargetLowering::performIntMed3ImmCombine(
7806 SelectionDAG &DAG, const SDLoc &SL,
7807 SDValue Op0, SDValue Op1, bool Signed) const {
Matt Arsenaultf639c322016-01-28 20:53:42 +00007808 ConstantSDNode *K1 = dyn_cast<ConstantSDNode>(Op1);
7809 if (!K1)
7810 return SDValue();
7811
7812 ConstantSDNode *K0 = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
7813 if (!K0)
7814 return SDValue();
7815
Matt Arsenaultf639c322016-01-28 20:53:42 +00007816 if (Signed) {
7817 if (K0->getAPIntValue().sge(K1->getAPIntValue()))
7818 return SDValue();
7819 } else {
7820 if (K0->getAPIntValue().uge(K1->getAPIntValue()))
7821 return SDValue();
7822 }
7823
7824 EVT VT = K0->getValueType(0);
Matt Arsenault10268f92017-02-27 22:40:39 +00007825 unsigned Med3Opc = Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3;
7826 if (VT == MVT::i32 || (VT == MVT::i16 && Subtarget->hasMed3_16())) {
7827 return DAG.getNode(Med3Opc, SL, VT,
7828 Op0.getOperand(0), SDValue(K0, 0), SDValue(K1, 0));
7829 }
Tom Stellard115a6152016-11-10 16:02:37 +00007830
Matt Arsenault10268f92017-02-27 22:40:39 +00007831 // If there isn't a 16-bit med3 operation, convert to 32-bit.
Tom Stellard115a6152016-11-10 16:02:37 +00007832 MVT NVT = MVT::i32;
7833 unsigned ExtOp = Signed ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
7834
Matt Arsenault10268f92017-02-27 22:40:39 +00007835 SDValue Tmp1 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(0));
7836 SDValue Tmp2 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(1));
7837 SDValue Tmp3 = DAG.getNode(ExtOp, SL, NVT, Op1);
Tom Stellard115a6152016-11-10 16:02:37 +00007838
Matt Arsenault10268f92017-02-27 22:40:39 +00007839 SDValue Med3 = DAG.getNode(Med3Opc, SL, NVT, Tmp1, Tmp2, Tmp3);
7840 return DAG.getNode(ISD::TRUNCATE, SL, VT, Med3);
Matt Arsenaultf639c322016-01-28 20:53:42 +00007841}
7842
Matt Arsenault6b114d22017-08-30 01:20:17 +00007843static ConstantFPSDNode *getSplatConstantFP(SDValue Op) {
7844 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
7845 return C;
7846
7847 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(Op)) {
7848 if (ConstantFPSDNode *C = BV->getConstantFPSplatNode())
7849 return C;
7850 }
7851
7852 return nullptr;
7853}
7854
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00007855SDValue SITargetLowering::performFPMed3ImmCombine(SelectionDAG &DAG,
7856 const SDLoc &SL,
7857 SDValue Op0,
7858 SDValue Op1) const {
Matt Arsenault6b114d22017-08-30 01:20:17 +00007859 ConstantFPSDNode *K1 = getSplatConstantFP(Op1);
Matt Arsenaultf639c322016-01-28 20:53:42 +00007860 if (!K1)
7861 return SDValue();
7862
Matt Arsenault6b114d22017-08-30 01:20:17 +00007863 ConstantFPSDNode *K0 = getSplatConstantFP(Op0.getOperand(1));
Matt Arsenaultf639c322016-01-28 20:53:42 +00007864 if (!K0)
7865 return SDValue();
7866
7867 // Ordered >= (although NaN inputs should have folded away by now).
7868 APFloat::cmpResult Cmp = K0->getValueAPF().compare(K1->getValueAPF());
7869 if (Cmp == APFloat::cmpGreaterThan)
7870 return SDValue();
7871
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00007872 // TODO: Check IEEE bit enabled?
Matt Arsenault6b114d22017-08-30 01:20:17 +00007873 EVT VT = Op0.getValueType();
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00007874 if (Subtarget->enableDX10Clamp()) {
7875 // If dx10_clamp is enabled, NaNs clamp to 0.0. This is the same as the
7876 // hardware fmed3 behavior converting to a min.
7877 // FIXME: Should this be allowing -0.0?
7878 if (K1->isExactlyValue(1.0) && K0->isExactlyValue(0.0))
7879 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Op0.getOperand(0));
7880 }
7881
Matt Arsenault6b114d22017-08-30 01:20:17 +00007882 // med3 for f16 is only available on gfx9+, and not available for v2f16.
7883 if (VT == MVT::f32 || (VT == MVT::f16 && Subtarget->hasMed3_16())) {
7884 // This isn't safe with signaling NaNs because in IEEE mode, min/max on a
7885 // signaling NaN gives a quiet NaN. The quiet NaN input to the min would
7886 // then give the other result, which is different from med3 with a NaN
7887 // input.
7888 SDValue Var = Op0.getOperand(0);
Matt Arsenaultc3dc8e62018-08-03 18:27:52 +00007889 if (!DAG.isKnownNeverSNaN(Var))
Matt Arsenault6b114d22017-08-30 01:20:17 +00007890 return SDValue();
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00007891
Matt Arsenaultebf46142018-09-18 02:34:54 +00007892 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
7893
7894 if ((!K0->hasOneUse() ||
7895 TII->isInlineConstant(K0->getValueAPF().bitcastToAPInt())) &&
7896 (!K1->hasOneUse() ||
7897 TII->isInlineConstant(K1->getValueAPF().bitcastToAPInt()))) {
7898 return DAG.getNode(AMDGPUISD::FMED3, SL, K0->getValueType(0),
7899 Var, SDValue(K0, 0), SDValue(K1, 0));
7900 }
Matt Arsenault6b114d22017-08-30 01:20:17 +00007901 }
Matt Arsenaultf639c322016-01-28 20:53:42 +00007902
Matt Arsenault6b114d22017-08-30 01:20:17 +00007903 return SDValue();
Matt Arsenaultf639c322016-01-28 20:53:42 +00007904}
7905
7906SDValue SITargetLowering::performMinMaxCombine(SDNode *N,
7907 DAGCombinerInfo &DCI) const {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007908 SelectionDAG &DAG = DCI.DAG;
7909
Matt Arsenault79a45db2017-02-22 23:53:37 +00007910 EVT VT = N->getValueType(0);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007911 unsigned Opc = N->getOpcode();
7912 SDValue Op0 = N->getOperand(0);
7913 SDValue Op1 = N->getOperand(1);
7914
7915 // Only do this if the inner op has one use since this will just increases
7916 // register pressure for no benefit.
7917
Matt Arsenault79a45db2017-02-22 23:53:37 +00007918
7919 if (Opc != AMDGPUISD::FMIN_LEGACY && Opc != AMDGPUISD::FMAX_LEGACY &&
Farhana Aleene80aeac2018-04-03 23:00:30 +00007920 !VT.isVector() && VT != MVT::f64 &&
Matt Arsenaultee324ff2017-05-17 19:25:06 +00007921 ((VT != MVT::f16 && VT != MVT::i16) || Subtarget->hasMin3Max3_16())) {
Matt Arsenault5b39b342016-01-28 20:53:48 +00007922 // max(max(a, b), c) -> max3(a, b, c)
7923 // min(min(a, b), c) -> min3(a, b, c)
7924 if (Op0.getOpcode() == Opc && Op0.hasOneUse()) {
7925 SDLoc DL(N);
7926 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
7927 DL,
7928 N->getValueType(0),
7929 Op0.getOperand(0),
7930 Op0.getOperand(1),
7931 Op1);
7932 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007933
Matt Arsenault5b39b342016-01-28 20:53:48 +00007934 // Try commuted.
7935 // max(a, max(b, c)) -> max3(a, b, c)
7936 // min(a, min(b, c)) -> min3(a, b, c)
7937 if (Op1.getOpcode() == Opc && Op1.hasOneUse()) {
7938 SDLoc DL(N);
7939 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
7940 DL,
7941 N->getValueType(0),
7942 Op0,
7943 Op1.getOperand(0),
7944 Op1.getOperand(1));
7945 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007946 }
7947
Matt Arsenaultf639c322016-01-28 20:53:42 +00007948 // min(max(x, K0), K1), K0 < K1 -> med3(x, K0, K1)
7949 if (Opc == ISD::SMIN && Op0.getOpcode() == ISD::SMAX && Op0.hasOneUse()) {
7950 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, true))
7951 return Med3;
7952 }
7953
7954 if (Opc == ISD::UMIN && Op0.getOpcode() == ISD::UMAX && Op0.hasOneUse()) {
7955 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, false))
7956 return Med3;
7957 }
7958
7959 // fminnum(fmaxnum(x, K0), K1), K0 < K1 && !is_snan(x) -> fmed3(x, K0, K1)
Matt Arsenault5b39b342016-01-28 20:53:48 +00007960 if (((Opc == ISD::FMINNUM && Op0.getOpcode() == ISD::FMAXNUM) ||
Matt Arsenault687ec752018-10-22 16:27:27 +00007961 (Opc == ISD::FMINNUM_IEEE && Op0.getOpcode() == ISD::FMAXNUM_IEEE) ||
Matt Arsenault5b39b342016-01-28 20:53:48 +00007962 (Opc == AMDGPUISD::FMIN_LEGACY &&
7963 Op0.getOpcode() == AMDGPUISD::FMAX_LEGACY)) &&
Matt Arsenault79a45db2017-02-22 23:53:37 +00007964 (VT == MVT::f32 || VT == MVT::f64 ||
Matt Arsenault6b114d22017-08-30 01:20:17 +00007965 (VT == MVT::f16 && Subtarget->has16BitInsts()) ||
7966 (VT == MVT::v2f16 && Subtarget->hasVOP3PInsts())) &&
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00007967 Op0.hasOneUse()) {
Matt Arsenaultf639c322016-01-28 20:53:42 +00007968 if (SDValue Res = performFPMed3ImmCombine(DAG, SDLoc(N), Op0, Op1))
7969 return Res;
7970 }
7971
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007972 return SDValue();
7973}
7974
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00007975static bool isClampZeroToOne(SDValue A, SDValue B) {
7976 if (ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) {
7977 if (ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) {
7978 // FIXME: Should this be allowing -0.0?
7979 return (CA->isExactlyValue(0.0) && CB->isExactlyValue(1.0)) ||
7980 (CA->isExactlyValue(1.0) && CB->isExactlyValue(0.0));
7981 }
7982 }
7983
7984 return false;
7985}
7986
7987// FIXME: Should only worry about snans for version with chain.
7988SDValue SITargetLowering::performFMed3Combine(SDNode *N,
7989 DAGCombinerInfo &DCI) const {
7990 EVT VT = N->getValueType(0);
7991 // v_med3_f32 and v_max_f32 behave identically wrt denorms, exceptions and
7992 // NaNs. With a NaN input, the order of the operands may change the result.
7993
7994 SelectionDAG &DAG = DCI.DAG;
7995 SDLoc SL(N);
7996
7997 SDValue Src0 = N->getOperand(0);
7998 SDValue Src1 = N->getOperand(1);
7999 SDValue Src2 = N->getOperand(2);
8000
8001 if (isClampZeroToOne(Src0, Src1)) {
8002 // const_a, const_b, x -> clamp is safe in all cases including signaling
8003 // nans.
8004 // FIXME: Should this be allowing -0.0?
8005 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src2);
8006 }
8007
8008 // FIXME: dx10_clamp behavior assumed in instcombine. Should we really bother
8009 // handling no dx10-clamp?
8010 if (Subtarget->enableDX10Clamp()) {
8011 // If NaNs is clamped to 0, we are free to reorder the inputs.
8012
8013 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
8014 std::swap(Src0, Src1);
8015
8016 if (isa<ConstantFPSDNode>(Src1) && !isa<ConstantFPSDNode>(Src2))
8017 std::swap(Src1, Src2);
8018
8019 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
8020 std::swap(Src0, Src1);
8021
8022 if (isClampZeroToOne(Src1, Src2))
8023 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src0);
8024 }
8025
8026 return SDValue();
8027}
8028
Matt Arsenault1f17c662017-02-22 00:27:34 +00008029SDValue SITargetLowering::performCvtPkRTZCombine(SDNode *N,
8030 DAGCombinerInfo &DCI) const {
8031 SDValue Src0 = N->getOperand(0);
8032 SDValue Src1 = N->getOperand(1);
8033 if (Src0.isUndef() && Src1.isUndef())
8034 return DCI.DAG.getUNDEF(N->getValueType(0));
8035 return SDValue();
8036}
8037
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00008038SDValue SITargetLowering::performExtractVectorEltCombine(
8039 SDNode *N, DAGCombinerInfo &DCI) const {
8040 SDValue Vec = N->getOperand(0);
Matt Arsenault8cbb4882017-09-20 21:01:24 +00008041 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault63bc0e32018-06-15 15:31:36 +00008042
8043 EVT VecVT = Vec.getValueType();
8044 EVT EltVT = VecVT.getVectorElementType();
8045
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +00008046 if ((Vec.getOpcode() == ISD::FNEG ||
8047 Vec.getOpcode() == ISD::FABS) && allUsesHaveSourceMods(N)) {
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00008048 SDLoc SL(N);
8049 EVT EltVT = N->getValueType(0);
8050 SDValue Idx = N->getOperand(1);
8051 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
8052 Vec.getOperand(0), Idx);
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +00008053 return DAG.getNode(Vec.getOpcode(), SL, EltVT, Elt);
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00008054 }
8055
Farhana Aleene2dfe8a2018-05-01 21:41:12 +00008056 // ScalarRes = EXTRACT_VECTOR_ELT ((vector-BINOP Vec1, Vec2), Idx)
8057 // =>
8058 // Vec1Elt = EXTRACT_VECTOR_ELT(Vec1, Idx)
8059 // Vec2Elt = EXTRACT_VECTOR_ELT(Vec2, Idx)
8060 // ScalarRes = scalar-BINOP Vec1Elt, Vec2Elt
Farhana Aleene24f3ff2018-05-09 21:18:34 +00008061 if (Vec.hasOneUse() && DCI.isBeforeLegalize()) {
Farhana Aleene2dfe8a2018-05-01 21:41:12 +00008062 SDLoc SL(N);
8063 EVT EltVT = N->getValueType(0);
8064 SDValue Idx = N->getOperand(1);
8065 unsigned Opc = Vec.getOpcode();
8066
8067 switch(Opc) {
8068 default:
8069 return SDValue();
8070 // TODO: Support other binary operations.
8071 case ISD::FADD:
Matt Arsenaulta8160732018-08-15 21:34:06 +00008072 case ISD::FSUB:
8073 case ISD::FMUL:
Farhana Aleene2dfe8a2018-05-01 21:41:12 +00008074 case ISD::ADD:
Farhana Aleene24f3ff2018-05-09 21:18:34 +00008075 case ISD::UMIN:
8076 case ISD::UMAX:
8077 case ISD::SMIN:
8078 case ISD::SMAX:
8079 case ISD::FMAXNUM:
Matt Arsenault687ec752018-10-22 16:27:27 +00008080 case ISD::FMINNUM:
8081 case ISD::FMAXNUM_IEEE:
8082 case ISD::FMINNUM_IEEE: {
Matt Arsenaulta8160732018-08-15 21:34:06 +00008083 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
8084 Vec.getOperand(0), Idx);
8085 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
8086 Vec.getOperand(1), Idx);
8087
8088 DCI.AddToWorklist(Elt0.getNode());
8089 DCI.AddToWorklist(Elt1.getNode());
8090 return DAG.getNode(Opc, SL, EltVT, Elt0, Elt1, Vec->getFlags());
8091 }
Farhana Aleene2dfe8a2018-05-01 21:41:12 +00008092 }
8093 }
Matt Arsenault63bc0e32018-06-15 15:31:36 +00008094
8095 if (!DCI.isBeforeLegalize())
8096 return SDValue();
8097
8098 unsigned VecSize = VecVT.getSizeInBits();
8099 unsigned EltSize = EltVT.getSizeInBits();
8100
8101 // Try to turn sub-dword accesses of vectors into accesses of the same 32-bit
8102 // elements. This exposes more load reduction opportunities by replacing
8103 // multiple small extract_vector_elements with a single 32-bit extract.
8104 auto *Idx = dyn_cast<ConstantSDNode>(N->getOperand(1));
Matt Arsenaultbf07a502018-08-31 15:39:52 +00008105 if (isa<MemSDNode>(Vec) &&
8106 EltSize <= 16 &&
Matt Arsenault63bc0e32018-06-15 15:31:36 +00008107 EltVT.isByteSized() &&
8108 VecSize > 32 &&
8109 VecSize % 32 == 0 &&
8110 Idx) {
8111 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VecVT);
8112
8113 unsigned BitIndex = Idx->getZExtValue() * EltSize;
8114 unsigned EltIdx = BitIndex / 32;
8115 unsigned LeftoverBitIdx = BitIndex % 32;
8116 SDLoc SL(N);
8117
8118 SDValue Cast = DAG.getNode(ISD::BITCAST, SL, NewVT, Vec);
8119 DCI.AddToWorklist(Cast.getNode());
8120
8121 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Cast,
8122 DAG.getConstant(EltIdx, SL, MVT::i32));
8123 DCI.AddToWorklist(Elt.getNode());
8124 SDValue Srl = DAG.getNode(ISD::SRL, SL, MVT::i32, Elt,
8125 DAG.getConstant(LeftoverBitIdx, SL, MVT::i32));
8126 DCI.AddToWorklist(Srl.getNode());
8127
8128 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SL, EltVT.changeTypeToInteger(), Srl);
8129 DCI.AddToWorklist(Trunc.getNode());
8130 return DAG.getNode(ISD::BITCAST, SL, EltVT, Trunc);
8131 }
8132
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00008133 return SDValue();
8134}
8135
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00008136unsigned SITargetLowering::getFusedOpcode(const SelectionDAG &DAG,
8137 const SDNode *N0,
8138 const SDNode *N1) const {
8139 EVT VT = N0->getValueType(0);
8140
Matt Arsenault770ec862016-12-22 03:55:35 +00008141 // Only do this if we are not trying to support denormals. v_mad_f32 does not
8142 // support denormals ever.
8143 if ((VT == MVT::f32 && !Subtarget->hasFP32Denormals()) ||
8144 (VT == MVT::f16 && !Subtarget->hasFP16Denormals()))
8145 return ISD::FMAD;
8146
8147 const TargetOptions &Options = DAG.getTarget().Options;
Amara Emersond28f0cd42017-05-01 15:17:51 +00008148 if ((Options.AllowFPOpFusion == FPOpFusion::Fast || Options.UnsafeFPMath ||
Michael Berg7acc81b2018-05-04 18:48:20 +00008149 (N0->getFlags().hasAllowContract() &&
8150 N1->getFlags().hasAllowContract())) &&
Matt Arsenault770ec862016-12-22 03:55:35 +00008151 isFMAFasterThanFMulAndFAdd(VT)) {
8152 return ISD::FMA;
8153 }
8154
8155 return 0;
8156}
8157
Matt Arsenault4f6318f2017-11-06 17:04:37 +00008158static SDValue getMad64_32(SelectionDAG &DAG, const SDLoc &SL,
8159 EVT VT,
8160 SDValue N0, SDValue N1, SDValue N2,
8161 bool Signed) {
8162 unsigned MadOpc = Signed ? AMDGPUISD::MAD_I64_I32 : AMDGPUISD::MAD_U64_U32;
8163 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::i1);
8164 SDValue Mad = DAG.getNode(MadOpc, SL, VTs, N0, N1, N2);
8165 return DAG.getNode(ISD::TRUNCATE, SL, VT, Mad);
8166}
8167
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00008168SDValue SITargetLowering::performAddCombine(SDNode *N,
8169 DAGCombinerInfo &DCI) const {
8170 SelectionDAG &DAG = DCI.DAG;
8171 EVT VT = N->getValueType(0);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00008172 SDLoc SL(N);
8173 SDValue LHS = N->getOperand(0);
8174 SDValue RHS = N->getOperand(1);
8175
Matt Arsenault4f6318f2017-11-06 17:04:37 +00008176 if ((LHS.getOpcode() == ISD::MUL || RHS.getOpcode() == ISD::MUL)
8177 && Subtarget->hasMad64_32() &&
8178 !VT.isVector() && VT.getScalarSizeInBits() > 32 &&
8179 VT.getScalarSizeInBits() <= 64) {
8180 if (LHS.getOpcode() != ISD::MUL)
8181 std::swap(LHS, RHS);
8182
8183 SDValue MulLHS = LHS.getOperand(0);
8184 SDValue MulRHS = LHS.getOperand(1);
8185 SDValue AddRHS = RHS;
8186
8187 // TODO: Maybe restrict if SGPR inputs.
8188 if (numBitsUnsigned(MulLHS, DAG) <= 32 &&
8189 numBitsUnsigned(MulRHS, DAG) <= 32) {
8190 MulLHS = DAG.getZExtOrTrunc(MulLHS, SL, MVT::i32);
8191 MulRHS = DAG.getZExtOrTrunc(MulRHS, SL, MVT::i32);
8192 AddRHS = DAG.getZExtOrTrunc(AddRHS, SL, MVT::i64);
8193 return getMad64_32(DAG, SL, VT, MulLHS, MulRHS, AddRHS, false);
8194 }
8195
8196 if (numBitsSigned(MulLHS, DAG) < 32 && numBitsSigned(MulRHS, DAG) < 32) {
8197 MulLHS = DAG.getSExtOrTrunc(MulLHS, SL, MVT::i32);
8198 MulRHS = DAG.getSExtOrTrunc(MulRHS, SL, MVT::i32);
8199 AddRHS = DAG.getSExtOrTrunc(AddRHS, SL, MVT::i64);
8200 return getMad64_32(DAG, SL, VT, MulLHS, MulRHS, AddRHS, true);
8201 }
8202
8203 return SDValue();
8204 }
8205
Farhana Aleen07e61232018-05-02 18:16:39 +00008206 if (VT != MVT::i32 || !DCI.isAfterLegalizeDAG())
Matt Arsenault4f6318f2017-11-06 17:04:37 +00008207 return SDValue();
8208
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00008209 // add x, zext (setcc) => addcarry x, 0, setcc
8210 // add x, sext (setcc) => subcarry x, 0, setcc
8211 unsigned Opc = LHS.getOpcode();
8212 if (Opc == ISD::ZERO_EXTEND || Opc == ISD::SIGN_EXTEND ||
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00008213 Opc == ISD::ANY_EXTEND || Opc == ISD::ADDCARRY)
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00008214 std::swap(RHS, LHS);
8215
8216 Opc = RHS.getOpcode();
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00008217 switch (Opc) {
8218 default: break;
8219 case ISD::ZERO_EXTEND:
8220 case ISD::SIGN_EXTEND:
8221 case ISD::ANY_EXTEND: {
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00008222 auto Cond = RHS.getOperand(0);
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00008223 if (!isBoolSGPR(Cond))
Stanislav Mekhanoshin3ed38c62017-06-21 23:46:22 +00008224 break;
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00008225 SDVTList VTList = DAG.getVTList(MVT::i32, MVT::i1);
8226 SDValue Args[] = { LHS, DAG.getConstant(0, SL, MVT::i32), Cond };
8227 Opc = (Opc == ISD::SIGN_EXTEND) ? ISD::SUBCARRY : ISD::ADDCARRY;
8228 return DAG.getNode(Opc, SL, VTList, Args);
8229 }
8230 case ISD::ADDCARRY: {
8231 // add x, (addcarry y, 0, cc) => addcarry x, y, cc
8232 auto C = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
8233 if (!C || C->getZExtValue() != 0) break;
8234 SDValue Args[] = { LHS, RHS.getOperand(0), RHS.getOperand(2) };
8235 return DAG.getNode(ISD::ADDCARRY, SDLoc(N), RHS->getVTList(), Args);
8236 }
8237 }
8238 return SDValue();
8239}
8240
8241SDValue SITargetLowering::performSubCombine(SDNode *N,
8242 DAGCombinerInfo &DCI) const {
8243 SelectionDAG &DAG = DCI.DAG;
8244 EVT VT = N->getValueType(0);
8245
8246 if (VT != MVT::i32)
8247 return SDValue();
8248
8249 SDLoc SL(N);
8250 SDValue LHS = N->getOperand(0);
8251 SDValue RHS = N->getOperand(1);
8252
8253 unsigned Opc = LHS.getOpcode();
8254 if (Opc != ISD::SUBCARRY)
8255 std::swap(RHS, LHS);
8256
8257 if (LHS.getOpcode() == ISD::SUBCARRY) {
8258 // sub (subcarry x, 0, cc), y => subcarry x, y, cc
8259 auto C = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
8260 if (!C || C->getZExtValue() != 0)
8261 return SDValue();
8262 SDValue Args[] = { LHS.getOperand(0), RHS, LHS.getOperand(2) };
8263 return DAG.getNode(ISD::SUBCARRY, SDLoc(N), LHS->getVTList(), Args);
8264 }
8265 return SDValue();
8266}
8267
8268SDValue SITargetLowering::performAddCarrySubCarryCombine(SDNode *N,
8269 DAGCombinerInfo &DCI) const {
8270
8271 if (N->getValueType(0) != MVT::i32)
8272 return SDValue();
8273
8274 auto C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8275 if (!C || C->getZExtValue() != 0)
8276 return SDValue();
8277
8278 SelectionDAG &DAG = DCI.DAG;
8279 SDValue LHS = N->getOperand(0);
8280
8281 // addcarry (add x, y), 0, cc => addcarry x, y, cc
8282 // subcarry (sub x, y), 0, cc => subcarry x, y, cc
8283 unsigned LHSOpc = LHS.getOpcode();
8284 unsigned Opc = N->getOpcode();
8285 if ((LHSOpc == ISD::ADD && Opc == ISD::ADDCARRY) ||
8286 (LHSOpc == ISD::SUB && Opc == ISD::SUBCARRY)) {
8287 SDValue Args[] = { LHS.getOperand(0), LHS.getOperand(1), N->getOperand(2) };
8288 return DAG.getNode(Opc, SDLoc(N), N->getVTList(), Args);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00008289 }
8290 return SDValue();
8291}
8292
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008293SDValue SITargetLowering::performFAddCombine(SDNode *N,
8294 DAGCombinerInfo &DCI) const {
8295 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
8296 return SDValue();
8297
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008298 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault770ec862016-12-22 03:55:35 +00008299 EVT VT = N->getValueType(0);
Matt Arsenault770ec862016-12-22 03:55:35 +00008300
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008301 SDLoc SL(N);
8302 SDValue LHS = N->getOperand(0);
8303 SDValue RHS = N->getOperand(1);
8304
8305 // These should really be instruction patterns, but writing patterns with
8306 // source modiifiers is a pain.
8307
8308 // fadd (fadd (a, a), b) -> mad 2.0, a, b
8309 if (LHS.getOpcode() == ISD::FADD) {
8310 SDValue A = LHS.getOperand(0);
8311 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00008312 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00008313 if (FusedOp != 0) {
8314 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00008315 return DAG.getNode(FusedOp, SL, VT, A, Two, RHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00008316 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008317 }
8318 }
8319
8320 // fadd (b, fadd (a, a)) -> mad 2.0, a, b
8321 if (RHS.getOpcode() == ISD::FADD) {
8322 SDValue A = RHS.getOperand(0);
8323 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00008324 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00008325 if (FusedOp != 0) {
8326 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00008327 return DAG.getNode(FusedOp, SL, VT, A, Two, LHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00008328 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008329 }
8330 }
8331
8332 return SDValue();
8333}
8334
8335SDValue SITargetLowering::performFSubCombine(SDNode *N,
8336 DAGCombinerInfo &DCI) const {
8337 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
8338 return SDValue();
8339
8340 SelectionDAG &DAG = DCI.DAG;
8341 SDLoc SL(N);
8342 EVT VT = N->getValueType(0);
8343 assert(!VT.isVector());
8344
8345 // Try to get the fneg to fold into the source modifier. This undoes generic
8346 // DAG combines and folds them into the mad.
8347 //
8348 // Only do this if we are not trying to support denormals. v_mad_f32 does
8349 // not support denormals ever.
Matt Arsenault770ec862016-12-22 03:55:35 +00008350 SDValue LHS = N->getOperand(0);
8351 SDValue RHS = N->getOperand(1);
8352 if (LHS.getOpcode() == ISD::FADD) {
8353 // (fsub (fadd a, a), c) -> mad 2.0, a, (fneg c)
8354 SDValue A = LHS.getOperand(0);
8355 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00008356 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00008357 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008358 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
8359 SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
8360
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00008361 return DAG.getNode(FusedOp, SL, VT, A, Two, NegRHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008362 }
8363 }
Matt Arsenault770ec862016-12-22 03:55:35 +00008364 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008365
Matt Arsenault770ec862016-12-22 03:55:35 +00008366 if (RHS.getOpcode() == ISD::FADD) {
8367 // (fsub c, (fadd a, a)) -> mad -2.0, a, c
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008368
Matt Arsenault770ec862016-12-22 03:55:35 +00008369 SDValue A = RHS.getOperand(0);
8370 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00008371 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00008372 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008373 const SDValue NegTwo = DAG.getConstantFP(-2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00008374 return DAG.getNode(FusedOp, SL, VT, A, NegTwo, LHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008375 }
8376 }
8377 }
8378
8379 return SDValue();
8380}
8381
Farhana Aleenc370d7b2018-07-16 18:19:59 +00008382SDValue SITargetLowering::performFMACombine(SDNode *N,
8383 DAGCombinerInfo &DCI) const {
8384 SelectionDAG &DAG = DCI.DAG;
8385 EVT VT = N->getValueType(0);
8386 SDLoc SL(N);
8387
8388 if (!Subtarget->hasDLInsts() || VT != MVT::f32)
8389 return SDValue();
8390
8391 // FMA((F32)S0.x, (F32)S1. x, FMA((F32)S0.y, (F32)S1.y, (F32)z)) ->
8392 // FDOT2((V2F16)S0, (V2F16)S1, (F32)z))
8393 SDValue Op1 = N->getOperand(0);
8394 SDValue Op2 = N->getOperand(1);
8395 SDValue FMA = N->getOperand(2);
8396
8397 if (FMA.getOpcode() != ISD::FMA ||
8398 Op1.getOpcode() != ISD::FP_EXTEND ||
8399 Op2.getOpcode() != ISD::FP_EXTEND)
8400 return SDValue();
8401
8402 // fdot2_f32_f16 always flushes fp32 denormal operand and output to zero,
8403 // regardless of the denorm mode setting. Therefore, unsafe-fp-math/fp-contract
8404 // is sufficient to allow generaing fdot2.
8405 const TargetOptions &Options = DAG.getTarget().Options;
8406 if (Options.AllowFPOpFusion == FPOpFusion::Fast || Options.UnsafeFPMath ||
8407 (N->getFlags().hasAllowContract() &&
8408 FMA->getFlags().hasAllowContract())) {
8409 Op1 = Op1.getOperand(0);
8410 Op2 = Op2.getOperand(0);
8411 if (Op1.getOpcode() != ISD::EXTRACT_VECTOR_ELT ||
8412 Op2.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8413 return SDValue();
8414
8415 SDValue Vec1 = Op1.getOperand(0);
8416 SDValue Idx1 = Op1.getOperand(1);
8417 SDValue Vec2 = Op2.getOperand(0);
8418
8419 SDValue FMAOp1 = FMA.getOperand(0);
8420 SDValue FMAOp2 = FMA.getOperand(1);
8421 SDValue FMAAcc = FMA.getOperand(2);
8422
8423 if (FMAOp1.getOpcode() != ISD::FP_EXTEND ||
8424 FMAOp2.getOpcode() != ISD::FP_EXTEND)
8425 return SDValue();
8426
8427 FMAOp1 = FMAOp1.getOperand(0);
8428 FMAOp2 = FMAOp2.getOperand(0);
8429 if (FMAOp1.getOpcode() != ISD::EXTRACT_VECTOR_ELT ||
8430 FMAOp2.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8431 return SDValue();
8432
8433 SDValue Vec3 = FMAOp1.getOperand(0);
8434 SDValue Vec4 = FMAOp2.getOperand(0);
8435 SDValue Idx2 = FMAOp1.getOperand(1);
8436
8437 if (Idx1 != Op2.getOperand(1) || Idx2 != FMAOp2.getOperand(1) ||
8438 // Idx1 and Idx2 cannot be the same.
8439 Idx1 == Idx2)
8440 return SDValue();
8441
8442 if (Vec1 == Vec2 || Vec3 == Vec4)
8443 return SDValue();
8444
8445 if (Vec1.getValueType() != MVT::v2f16 || Vec2.getValueType() != MVT::v2f16)
8446 return SDValue();
8447
8448 if ((Vec1 == Vec3 && Vec2 == Vec4) ||
Konstantin Zhuravlyovbb30ef72018-08-01 01:31:30 +00008449 (Vec1 == Vec4 && Vec2 == Vec3)) {
8450 return DAG.getNode(AMDGPUISD::FDOT2, SL, MVT::f32, Vec1, Vec2, FMAAcc,
8451 DAG.getTargetConstant(0, SL, MVT::i1));
8452 }
Farhana Aleenc370d7b2018-07-16 18:19:59 +00008453 }
8454 return SDValue();
8455}
8456
Matt Arsenault6f6233d2015-01-06 23:00:41 +00008457SDValue SITargetLowering::performSetCCCombine(SDNode *N,
8458 DAGCombinerInfo &DCI) const {
8459 SelectionDAG &DAG = DCI.DAG;
8460 SDLoc SL(N);
8461
8462 SDValue LHS = N->getOperand(0);
8463 SDValue RHS = N->getOperand(1);
8464 EVT VT = LHS.getValueType();
Stanislav Mekhanoshinc9bd53a2017-06-27 18:53:03 +00008465 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
8466
8467 auto CRHS = dyn_cast<ConstantSDNode>(RHS);
8468 if (!CRHS) {
8469 CRHS = dyn_cast<ConstantSDNode>(LHS);
8470 if (CRHS) {
8471 std::swap(LHS, RHS);
8472 CC = getSetCCSwappedOperands(CC);
8473 }
8474 }
8475
Stanislav Mekhanoshin3b117942018-06-16 03:46:59 +00008476 if (CRHS) {
8477 if (VT == MVT::i32 && LHS.getOpcode() == ISD::SIGN_EXTEND &&
8478 isBoolSGPR(LHS.getOperand(0))) {
8479 // setcc (sext from i1 cc), -1, ne|sgt|ult) => not cc => xor cc, -1
8480 // setcc (sext from i1 cc), -1, eq|sle|uge) => cc
8481 // setcc (sext from i1 cc), 0, eq|sge|ule) => not cc => xor cc, -1
8482 // setcc (sext from i1 cc), 0, ne|ugt|slt) => cc
8483 if ((CRHS->isAllOnesValue() &&
8484 (CC == ISD::SETNE || CC == ISD::SETGT || CC == ISD::SETULT)) ||
8485 (CRHS->isNullValue() &&
8486 (CC == ISD::SETEQ || CC == ISD::SETGE || CC == ISD::SETULE)))
8487 return DAG.getNode(ISD::XOR, SL, MVT::i1, LHS.getOperand(0),
8488 DAG.getConstant(-1, SL, MVT::i1));
8489 if ((CRHS->isAllOnesValue() &&
8490 (CC == ISD::SETEQ || CC == ISD::SETLE || CC == ISD::SETUGE)) ||
8491 (CRHS->isNullValue() &&
8492 (CC == ISD::SETNE || CC == ISD::SETUGT || CC == ISD::SETLT)))
8493 return LHS.getOperand(0);
8494 }
8495
8496 uint64_t CRHSVal = CRHS->getZExtValue();
8497 if ((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8498 LHS.getOpcode() == ISD::SELECT &&
8499 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8500 isa<ConstantSDNode>(LHS.getOperand(2)) &&
8501 LHS.getConstantOperandVal(1) != LHS.getConstantOperandVal(2) &&
8502 isBoolSGPR(LHS.getOperand(0))) {
8503 // Given CT != FT:
8504 // setcc (select cc, CT, CF), CF, eq => xor cc, -1
8505 // setcc (select cc, CT, CF), CF, ne => cc
8506 // setcc (select cc, CT, CF), CT, ne => xor cc, -1
8507 // setcc (select cc, CT, CF), CT, eq => cc
8508 uint64_t CT = LHS.getConstantOperandVal(1);
8509 uint64_t CF = LHS.getConstantOperandVal(2);
8510
8511 if ((CF == CRHSVal && CC == ISD::SETEQ) ||
8512 (CT == CRHSVal && CC == ISD::SETNE))
8513 return DAG.getNode(ISD::XOR, SL, MVT::i1, LHS.getOperand(0),
8514 DAG.getConstant(-1, SL, MVT::i1));
8515 if ((CF == CRHSVal && CC == ISD::SETNE) ||
8516 (CT == CRHSVal && CC == ISD::SETEQ))
8517 return LHS.getOperand(0);
8518 }
Stanislav Mekhanoshinc9bd53a2017-06-27 18:53:03 +00008519 }
Matt Arsenault6f6233d2015-01-06 23:00:41 +00008520
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00008521 if (VT != MVT::f32 && VT != MVT::f64 && (Subtarget->has16BitInsts() &&
8522 VT != MVT::f16))
Matt Arsenault6f6233d2015-01-06 23:00:41 +00008523 return SDValue();
8524
Matt Arsenault8ad00d32018-08-10 18:58:41 +00008525 // Match isinf/isfinite pattern
Matt Arsenault6f6233d2015-01-06 23:00:41 +00008526 // (fcmp oeq (fabs x), inf) -> (fp_class x, (p_infinity | n_infinity))
Matt Arsenault8ad00d32018-08-10 18:58:41 +00008527 // (fcmp one (fabs x), inf) -> (fp_class x,
8528 // (p_normal | n_normal | p_subnormal | n_subnormal | p_zero | n_zero)
8529 if ((CC == ISD::SETOEQ || CC == ISD::SETONE) && LHS.getOpcode() == ISD::FABS) {
Matt Arsenault6f6233d2015-01-06 23:00:41 +00008530 const ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
8531 if (!CRHS)
8532 return SDValue();
8533
8534 const APFloat &APF = CRHS->getValueAPF();
8535 if (APF.isInfinity() && !APF.isNegative()) {
Matt Arsenault8ad00d32018-08-10 18:58:41 +00008536 const unsigned IsInfMask = SIInstrFlags::P_INFINITY |
8537 SIInstrFlags::N_INFINITY;
8538 const unsigned IsFiniteMask = SIInstrFlags::N_ZERO |
8539 SIInstrFlags::P_ZERO |
8540 SIInstrFlags::N_NORMAL |
8541 SIInstrFlags::P_NORMAL |
8542 SIInstrFlags::N_SUBNORMAL |
8543 SIInstrFlags::P_SUBNORMAL;
8544 unsigned Mask = CC == ISD::SETOEQ ? IsInfMask : IsFiniteMask;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008545 return DAG.getNode(AMDGPUISD::FP_CLASS, SL, MVT::i1, LHS.getOperand(0),
8546 DAG.getConstant(Mask, SL, MVT::i32));
Matt Arsenault6f6233d2015-01-06 23:00:41 +00008547 }
8548 }
8549
8550 return SDValue();
8551}
8552
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008553SDValue SITargetLowering::performCvtF32UByteNCombine(SDNode *N,
8554 DAGCombinerInfo &DCI) const {
8555 SelectionDAG &DAG = DCI.DAG;
8556 SDLoc SL(N);
8557 unsigned Offset = N->getOpcode() - AMDGPUISD::CVT_F32_UBYTE0;
8558
8559 SDValue Src = N->getOperand(0);
8560 SDValue Srl = N->getOperand(0);
8561 if (Srl.getOpcode() == ISD::ZERO_EXTEND)
8562 Srl = Srl.getOperand(0);
8563
8564 // TODO: Handle (or x, (srl y, 8)) pattern when known bits are zero.
8565 if (Srl.getOpcode() == ISD::SRL) {
8566 // cvt_f32_ubyte0 (srl x, 16) -> cvt_f32_ubyte2 x
8567 // cvt_f32_ubyte1 (srl x, 16) -> cvt_f32_ubyte3 x
8568 // cvt_f32_ubyte0 (srl x, 8) -> cvt_f32_ubyte1 x
8569
8570 if (const ConstantSDNode *C =
8571 dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
8572 Srl = DAG.getZExtOrTrunc(Srl.getOperand(0), SDLoc(Srl.getOperand(0)),
8573 EVT(MVT::i32));
8574
8575 unsigned SrcOffset = C->getZExtValue() + 8 * Offset;
8576 if (SrcOffset < 32 && SrcOffset % 8 == 0) {
8577 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0 + SrcOffset / 8, SL,
8578 MVT::f32, Srl);
8579 }
8580 }
8581 }
8582
8583 APInt Demanded = APInt::getBitsSet(32, 8 * Offset, 8 * Offset + 8);
8584
Craig Topperd0af7e82017-04-28 05:31:46 +00008585 KnownBits Known;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008586 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
8587 !DCI.isBeforeLegalizeOps());
8588 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Akira Hatanaka22e839f2017-04-21 18:53:12 +00008589 if (TLI.ShrinkDemandedConstant(Src, Demanded, TLO) ||
Craig Topperd0af7e82017-04-28 05:31:46 +00008590 TLI.SimplifyDemandedBits(Src, Demanded, Known, TLO)) {
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008591 DCI.CommitTargetLoweringOpt(TLO);
8592 }
8593
8594 return SDValue();
8595}
8596
Tom Stellard1b95fed2018-05-24 05:28:34 +00008597SDValue SITargetLowering::performClampCombine(SDNode *N,
8598 DAGCombinerInfo &DCI) const {
8599 ConstantFPSDNode *CSrc = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
8600 if (!CSrc)
8601 return SDValue();
8602
8603 const APFloat &F = CSrc->getValueAPF();
8604 APFloat Zero = APFloat::getZero(F.getSemantics());
8605 APFloat::cmpResult Cmp0 = F.compare(Zero);
8606 if (Cmp0 == APFloat::cmpLessThan ||
8607 (Cmp0 == APFloat::cmpUnordered && Subtarget->enableDX10Clamp())) {
8608 return DCI.DAG.getConstantFP(Zero, SDLoc(N), N->getValueType(0));
8609 }
8610
8611 APFloat One(F.getSemantics(), "1.0");
8612 APFloat::cmpResult Cmp1 = F.compare(One);
8613 if (Cmp1 == APFloat::cmpGreaterThan)
8614 return DCI.DAG.getConstantFP(One, SDLoc(N), N->getValueType(0));
8615
8616 return SDValue(CSrc, 0);
8617}
8618
8619
Tom Stellard75aadc22012-12-11 21:25:42 +00008620SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
8621 DAGCombinerInfo &DCI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00008622 switch (N->getOpcode()) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00008623 default:
8624 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00008625 case ISD::ADD:
8626 return performAddCombine(N, DCI);
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00008627 case ISD::SUB:
8628 return performSubCombine(N, DCI);
8629 case ISD::ADDCARRY:
8630 case ISD::SUBCARRY:
8631 return performAddCarrySubCarryCombine(N, DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008632 case ISD::FADD:
8633 return performFAddCombine(N, DCI);
8634 case ISD::FSUB:
8635 return performFSubCombine(N, DCI);
Matt Arsenault6f6233d2015-01-06 23:00:41 +00008636 case ISD::SETCC:
8637 return performSetCCCombine(N, DCI);
Matt Arsenault5b39b342016-01-28 20:53:48 +00008638 case ISD::FMAXNUM:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00008639 case ISD::FMINNUM:
Matt Arsenault687ec752018-10-22 16:27:27 +00008640 case ISD::FMAXNUM_IEEE:
8641 case ISD::FMINNUM_IEEE:
Matt Arsenault5881f4e2015-06-09 00:52:37 +00008642 case ISD::SMAX:
8643 case ISD::SMIN:
8644 case ISD::UMAX:
Matt Arsenault5b39b342016-01-28 20:53:48 +00008645 case ISD::UMIN:
8646 case AMDGPUISD::FMIN_LEGACY:
8647 case AMDGPUISD::FMAX_LEGACY: {
Matt Arsenault687ec752018-10-22 16:27:27 +00008648 if (//DCI.getDAGCombineLevel() >= AfterLegalizeDAG &&
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00008649 getTargetMachine().getOptLevel() > CodeGenOpt::None)
Matt Arsenaultf639c322016-01-28 20:53:42 +00008650 return performMinMaxCombine(N, DCI);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00008651 break;
8652 }
Farhana Aleenc370d7b2018-07-16 18:19:59 +00008653 case ISD::FMA:
8654 return performFMACombine(N, DCI);
Matt Arsenault90083d32018-06-07 09:54:49 +00008655 case ISD::LOAD: {
8656 if (SDValue Widended = widenLoad(cast<LoadSDNode>(N), DCI))
8657 return Widended;
8658 LLVM_FALLTHROUGH;
8659 }
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00008660 case ISD::STORE:
8661 case ISD::ATOMIC_LOAD:
8662 case ISD::ATOMIC_STORE:
8663 case ISD::ATOMIC_CMP_SWAP:
8664 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
8665 case ISD::ATOMIC_SWAP:
8666 case ISD::ATOMIC_LOAD_ADD:
8667 case ISD::ATOMIC_LOAD_SUB:
8668 case ISD::ATOMIC_LOAD_AND:
8669 case ISD::ATOMIC_LOAD_OR:
8670 case ISD::ATOMIC_LOAD_XOR:
8671 case ISD::ATOMIC_LOAD_NAND:
8672 case ISD::ATOMIC_LOAD_MIN:
8673 case ISD::ATOMIC_LOAD_MAX:
8674 case ISD::ATOMIC_LOAD_UMIN:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00008675 case ISD::ATOMIC_LOAD_UMAX:
8676 case AMDGPUISD::ATOMIC_INC:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00008677 case AMDGPUISD::ATOMIC_DEC:
8678 case AMDGPUISD::ATOMIC_LOAD_FADD:
8679 case AMDGPUISD::ATOMIC_LOAD_FMIN:
8680 case AMDGPUISD::ATOMIC_LOAD_FMAX: // TODO: Target mem intrinsics.
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00008681 if (DCI.isBeforeLegalize())
8682 break;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008683 return performMemSDNodeCombine(cast<MemSDNode>(N), DCI);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00008684 case ISD::AND:
8685 return performAndCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00008686 case ISD::OR:
8687 return performOrCombine(N, DCI);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00008688 case ISD::XOR:
8689 return performXorCombine(N, DCI);
Matt Arsenault8edfaee2017-03-31 19:53:03 +00008690 case ISD::ZERO_EXTEND:
8691 return performZeroExtendCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00008692 case AMDGPUISD::FP_CLASS:
8693 return performClassCombine(N, DCI);
Matt Arsenault9cd90712016-04-14 01:42:16 +00008694 case ISD::FCANONICALIZE:
8695 return performFCanonicalizeCombine(N, DCI);
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00008696 case AMDGPUISD::RCP:
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +00008697 return performRcpCombine(N, DCI);
8698 case AMDGPUISD::FRACT:
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00008699 case AMDGPUISD::RSQ:
Matt Arsenault32fc5272016-07-26 16:45:45 +00008700 case AMDGPUISD::RCP_LEGACY:
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00008701 case AMDGPUISD::RSQ_LEGACY:
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +00008702 case AMDGPUISD::RCP_IFLAG:
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00008703 case AMDGPUISD::RSQ_CLAMP:
8704 case AMDGPUISD::LDEXP: {
8705 SDValue Src = N->getOperand(0);
8706 if (Src.isUndef())
8707 return Src;
8708 break;
8709 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00008710 case ISD::SINT_TO_FP:
8711 case ISD::UINT_TO_FP:
8712 return performUCharToFloatCombine(N, DCI);
8713 case AMDGPUISD::CVT_F32_UBYTE0:
8714 case AMDGPUISD::CVT_F32_UBYTE1:
8715 case AMDGPUISD::CVT_F32_UBYTE2:
8716 case AMDGPUISD::CVT_F32_UBYTE3:
8717 return performCvtF32UByteNCombine(N, DCI);
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00008718 case AMDGPUISD::FMED3:
8719 return performFMed3Combine(N, DCI);
Matt Arsenault1f17c662017-02-22 00:27:34 +00008720 case AMDGPUISD::CVT_PKRTZ_F16_F32:
8721 return performCvtPkRTZCombine(N, DCI);
Tom Stellard1b95fed2018-05-24 05:28:34 +00008722 case AMDGPUISD::CLAMP:
8723 return performClampCombine(N, DCI);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00008724 case ISD::SCALAR_TO_VECTOR: {
8725 SelectionDAG &DAG = DCI.DAG;
8726 EVT VT = N->getValueType(0);
8727
8728 // v2i16 (scalar_to_vector i16:x) -> v2i16 (bitcast (any_extend i16:x))
8729 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
8730 SDLoc SL(N);
8731 SDValue Src = N->getOperand(0);
8732 EVT EltVT = Src.getValueType();
8733 if (EltVT == MVT::f16)
8734 Src = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Src);
8735
8736 SDValue Ext = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, Src);
8737 return DAG.getNode(ISD::BITCAST, SL, VT, Ext);
8738 }
8739
8740 break;
8741 }
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00008742 case ISD::EXTRACT_VECTOR_ELT:
8743 return performExtractVectorEltCombine(N, DCI);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00008744 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00008745 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Tom Stellard75aadc22012-12-11 21:25:42 +00008746}
Christian Konigd910b7d2013-02-26 17:52:16 +00008747
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00008748/// Helper function for adjustWritemask
Benjamin Kramer635e3682013-05-23 15:43:05 +00008749static unsigned SubIdx2Lane(unsigned Idx) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00008750 switch (Idx) {
8751 default: return 0;
8752 case AMDGPU::sub0: return 0;
8753 case AMDGPU::sub1: return 1;
8754 case AMDGPU::sub2: return 2;
8755 case AMDGPU::sub3: return 3;
8756 }
8757}
8758
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00008759/// Adjust the writemask of MIMG instructions
Matt Arsenault68f05052017-12-04 22:18:27 +00008760SDNode *SITargetLowering::adjustWritemask(MachineSDNode *&Node,
8761 SelectionDAG &DAG) const {
Nicolai Haehnlef2674312018-06-21 13:36:01 +00008762 unsigned Opcode = Node->getMachineOpcode();
8763
8764 // Subtract 1 because the vdata output is not a MachineSDNode operand.
8765 int D16Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::d16) - 1;
8766 if (D16Idx >= 0 && Node->getConstantOperandVal(D16Idx))
8767 return Node; // not implemented for D16
8768
Matt Arsenault68f05052017-12-04 22:18:27 +00008769 SDNode *Users[4] = { nullptr };
Tom Stellard54774e52013-10-23 02:53:47 +00008770 unsigned Lane = 0;
Nicolai Haehnlef2674312018-06-21 13:36:01 +00008771 unsigned DmaskIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::dmask) - 1;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00008772 unsigned OldDmask = Node->getConstantOperandVal(DmaskIdx);
Tom Stellard54774e52013-10-23 02:53:47 +00008773 unsigned NewDmask = 0;
Matt Arsenault856777d2017-12-08 20:00:57 +00008774 bool HasChain = Node->getNumValues() > 1;
8775
8776 if (OldDmask == 0) {
8777 // These are folded out, but on the chance it happens don't assert.
8778 return Node;
8779 }
Christian Konig8e06e2a2013-04-10 08:39:08 +00008780
8781 // Try to figure out the used register components
8782 for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
8783 I != E; ++I) {
8784
Matt Arsenault93e65ea2017-02-22 21:16:41 +00008785 // Don't look at users of the chain.
8786 if (I.getUse().getResNo() != 0)
8787 continue;
8788
Christian Konig8e06e2a2013-04-10 08:39:08 +00008789 // Abort if we can't understand the usage
8790 if (!I->isMachineOpcode() ||
8791 I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
Matt Arsenault68f05052017-12-04 22:18:27 +00008792 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00008793
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +00008794 // Lane means which subreg of %vgpra_vgprb_vgprc_vgprd is used.
Tom Stellard54774e52013-10-23 02:53:47 +00008795 // Note that subregs are packed, i.e. Lane==0 is the first bit set
8796 // in OldDmask, so it can be any of X,Y,Z,W; Lane==1 is the second bit
8797 // set, etc.
Christian Konig8b1ed282013-04-10 08:39:16 +00008798 Lane = SubIdx2Lane(I->getConstantOperandVal(1));
Christian Konig8e06e2a2013-04-10 08:39:08 +00008799
Tom Stellard54774e52013-10-23 02:53:47 +00008800 // Set which texture component corresponds to the lane.
8801 unsigned Comp;
Neil Henning7d1b77d2018-11-02 10:24:57 +00008802 for (unsigned i = 0, Dmask = OldDmask; (i <= Lane) && (Dmask != 0); i++) {
Tom Stellard03a5c082013-10-23 03:50:25 +00008803 Comp = countTrailingZeros(Dmask);
Tom Stellard54774e52013-10-23 02:53:47 +00008804 Dmask &= ~(1 << Comp);
8805 }
8806
Christian Konig8e06e2a2013-04-10 08:39:08 +00008807 // Abort if we have more than one user per component
8808 if (Users[Lane])
Matt Arsenault68f05052017-12-04 22:18:27 +00008809 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00008810
8811 Users[Lane] = *I;
Tom Stellard54774e52013-10-23 02:53:47 +00008812 NewDmask |= 1 << Comp;
Christian Konig8e06e2a2013-04-10 08:39:08 +00008813 }
8814
Tom Stellard54774e52013-10-23 02:53:47 +00008815 // Abort if there's no change
8816 if (NewDmask == OldDmask)
Matt Arsenault68f05052017-12-04 22:18:27 +00008817 return Node;
8818
8819 unsigned BitsSet = countPopulation(NewDmask);
8820
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +00008821 int NewOpcode = AMDGPU::getMaskedMIMGOp(Node->getMachineOpcode(), BitsSet);
Matt Arsenault68f05052017-12-04 22:18:27 +00008822 assert(NewOpcode != -1 &&
8823 NewOpcode != static_cast<int>(Node->getMachineOpcode()) &&
8824 "failed to find equivalent MIMG op");
Christian Konig8e06e2a2013-04-10 08:39:08 +00008825
8826 // Adjust the writemask in the node
Matt Arsenault68f05052017-12-04 22:18:27 +00008827 SmallVector<SDValue, 12> Ops;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00008828 Ops.insert(Ops.end(), Node->op_begin(), Node->op_begin() + DmaskIdx);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008829 Ops.push_back(DAG.getTargetConstant(NewDmask, SDLoc(Node), MVT::i32));
Nikolay Haustov2f684f12016-02-26 09:51:05 +00008830 Ops.insert(Ops.end(), Node->op_begin() + DmaskIdx + 1, Node->op_end());
Christian Konig8e06e2a2013-04-10 08:39:08 +00008831
Matt Arsenault68f05052017-12-04 22:18:27 +00008832 MVT SVT = Node->getValueType(0).getVectorElementType().getSimpleVT();
8833
Matt Arsenault856777d2017-12-08 20:00:57 +00008834 MVT ResultVT = BitsSet == 1 ?
8835 SVT : MVT::getVectorVT(SVT, BitsSet == 3 ? 4 : BitsSet);
8836 SDVTList NewVTList = HasChain ?
8837 DAG.getVTList(ResultVT, MVT::Other) : DAG.getVTList(ResultVT);
8838
Matt Arsenault68f05052017-12-04 22:18:27 +00008839
8840 MachineSDNode *NewNode = DAG.getMachineNode(NewOpcode, SDLoc(Node),
8841 NewVTList, Ops);
Matt Arsenaultecad0d532017-12-08 20:00:45 +00008842
Matt Arsenault856777d2017-12-08 20:00:57 +00008843 if (HasChain) {
8844 // Update chain.
Chandler Carruth66654b72018-08-14 23:30:32 +00008845 DAG.setNodeMemRefs(NewNode, Node->memoperands());
Matt Arsenault856777d2017-12-08 20:00:57 +00008846 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), SDValue(NewNode, 1));
8847 }
Matt Arsenault68f05052017-12-04 22:18:27 +00008848
8849 if (BitsSet == 1) {
8850 assert(Node->hasNUsesOfValue(1, 0));
8851 SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY,
8852 SDLoc(Node), Users[Lane]->getValueType(0),
8853 SDValue(NewNode, 0));
Christian Konig8b1ed282013-04-10 08:39:16 +00008854 DAG.ReplaceAllUsesWith(Users[Lane], Copy);
Matt Arsenault68f05052017-12-04 22:18:27 +00008855 return nullptr;
Christian Konig8b1ed282013-04-10 08:39:16 +00008856 }
8857
Christian Konig8e06e2a2013-04-10 08:39:08 +00008858 // Update the users of the node with the new indices
8859 for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00008860 SDNode *User = Users[i];
8861 if (!User)
8862 continue;
8863
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008864 SDValue Op = DAG.getTargetConstant(Idx, SDLoc(User), MVT::i32);
Matt Arsenault68f05052017-12-04 22:18:27 +00008865 DAG.UpdateNodeOperands(User, SDValue(NewNode, 0), Op);
Christian Konig8e06e2a2013-04-10 08:39:08 +00008866
8867 switch (Idx) {
8868 default: break;
8869 case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
8870 case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
8871 case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
8872 }
8873 }
Matt Arsenault68f05052017-12-04 22:18:27 +00008874
8875 DAG.RemoveDeadNode(Node);
8876 return nullptr;
Christian Konig8e06e2a2013-04-10 08:39:08 +00008877}
8878
Tom Stellardc98ee202015-07-16 19:40:07 +00008879static bool isFrameIndexOp(SDValue Op) {
8880 if (Op.getOpcode() == ISD::AssertZext)
8881 Op = Op.getOperand(0);
8882
8883 return isa<FrameIndexSDNode>(Op);
8884}
8885
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00008886/// Legalize target independent instructions (e.g. INSERT_SUBREG)
Tom Stellard3457a842014-10-09 19:06:00 +00008887/// with frame index operands.
8888/// LLVM assumes that inputs are to these instructions are registers.
Matt Arsenault0d0d6c22017-04-12 21:58:23 +00008889SDNode *SITargetLowering::legalizeTargetIndependentNode(SDNode *Node,
8890 SelectionDAG &DAG) const {
8891 if (Node->getOpcode() == ISD::CopyToReg) {
8892 RegisterSDNode *DestReg = cast<RegisterSDNode>(Node->getOperand(1));
8893 SDValue SrcVal = Node->getOperand(2);
8894
8895 // Insert a copy to a VReg_1 virtual register so LowerI1Copies doesn't have
8896 // to try understanding copies to physical registers.
8897 if (SrcVal.getValueType() == MVT::i1 &&
8898 TargetRegisterInfo::isPhysicalRegister(DestReg->getReg())) {
8899 SDLoc SL(Node);
8900 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
8901 SDValue VReg = DAG.getRegister(
8902 MRI.createVirtualRegister(&AMDGPU::VReg_1RegClass), MVT::i1);
8903
8904 SDNode *Glued = Node->getGluedNode();
8905 SDValue ToVReg
8906 = DAG.getCopyToReg(Node->getOperand(0), SL, VReg, SrcVal,
8907 SDValue(Glued, Glued ? Glued->getNumValues() - 1 : 0));
8908 SDValue ToResultReg
8909 = DAG.getCopyToReg(ToVReg, SL, SDValue(DestReg, 0),
8910 VReg, ToVReg.getValue(1));
8911 DAG.ReplaceAllUsesWith(Node, ToResultReg.getNode());
8912 DAG.RemoveDeadNode(Node);
8913 return ToResultReg.getNode();
8914 }
8915 }
Tom Stellard8dd392e2014-10-09 18:09:15 +00008916
8917 SmallVector<SDValue, 8> Ops;
Tom Stellard3457a842014-10-09 19:06:00 +00008918 for (unsigned i = 0; i < Node->getNumOperands(); ++i) {
Tom Stellardc98ee202015-07-16 19:40:07 +00008919 if (!isFrameIndexOp(Node->getOperand(i))) {
Tom Stellard3457a842014-10-09 19:06:00 +00008920 Ops.push_back(Node->getOperand(i));
Tom Stellard8dd392e2014-10-09 18:09:15 +00008921 continue;
8922 }
8923
Tom Stellard3457a842014-10-09 19:06:00 +00008924 SDLoc DL(Node);
Tom Stellard8dd392e2014-10-09 18:09:15 +00008925 Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
Tom Stellard3457a842014-10-09 19:06:00 +00008926 Node->getOperand(i).getValueType(),
8927 Node->getOperand(i)), 0));
Tom Stellard8dd392e2014-10-09 18:09:15 +00008928 }
8929
Mark Searles4e3d6162017-10-16 23:38:53 +00008930 return DAG.UpdateNodeOperands(Node, Ops);
Tom Stellard8dd392e2014-10-09 18:09:15 +00008931}
8932
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00008933/// Fold the instructions after selecting them.
Matt Arsenault68f05052017-12-04 22:18:27 +00008934/// Returns null if users were already updated.
Christian Konig8e06e2a2013-04-10 08:39:08 +00008935SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
8936 SelectionDAG &DAG) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00008937 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00008938 unsigned Opcode = Node->getMachineOpcode();
Christian Konig8e06e2a2013-04-10 08:39:08 +00008939
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +00008940 if (TII->isMIMG(Opcode) && !TII->get(Opcode).mayStore() &&
Nicolai Haehnlef2674312018-06-21 13:36:01 +00008941 !TII->isGather4(Opcode)) {
Matt Arsenault68f05052017-12-04 22:18:27 +00008942 return adjustWritemask(Node, DAG);
8943 }
Christian Konig8e06e2a2013-04-10 08:39:08 +00008944
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00008945 if (Opcode == AMDGPU::INSERT_SUBREG ||
8946 Opcode == AMDGPU::REG_SEQUENCE) {
Tom Stellard8dd392e2014-10-09 18:09:15 +00008947 legalizeTargetIndependentNode(Node, DAG);
8948 return Node;
8949 }
Matt Arsenault206f8262017-08-01 20:49:41 +00008950
8951 switch (Opcode) {
8952 case AMDGPU::V_DIV_SCALE_F32:
8953 case AMDGPU::V_DIV_SCALE_F64: {
8954 // Satisfy the operand register constraint when one of the inputs is
8955 // undefined. Ordinarily each undef value will have its own implicit_def of
8956 // a vreg, so force these to use a single register.
8957 SDValue Src0 = Node->getOperand(0);
8958 SDValue Src1 = Node->getOperand(1);
8959 SDValue Src2 = Node->getOperand(2);
8960
8961 if ((Src0.isMachineOpcode() &&
8962 Src0.getMachineOpcode() != AMDGPU::IMPLICIT_DEF) &&
8963 (Src0 == Src1 || Src0 == Src2))
8964 break;
8965
8966 MVT VT = Src0.getValueType().getSimpleVT();
8967 const TargetRegisterClass *RC = getRegClassFor(VT);
8968
8969 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
8970 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT);
8971
8972 SDValue ImpDef = DAG.getCopyToReg(DAG.getEntryNode(), SDLoc(Node),
8973 UndefReg, Src0, SDValue());
8974
8975 // src0 must be the same register as src1 or src2, even if the value is
8976 // undefined, so make sure we don't violate this constraint.
8977 if (Src0.isMachineOpcode() &&
8978 Src0.getMachineOpcode() == AMDGPU::IMPLICIT_DEF) {
8979 if (Src1.isMachineOpcode() &&
8980 Src1.getMachineOpcode() != AMDGPU::IMPLICIT_DEF)
8981 Src0 = Src1;
8982 else if (Src2.isMachineOpcode() &&
8983 Src2.getMachineOpcode() != AMDGPU::IMPLICIT_DEF)
8984 Src0 = Src2;
8985 else {
8986 assert(Src1.getMachineOpcode() == AMDGPU::IMPLICIT_DEF);
8987 Src0 = UndefReg;
8988 Src1 = UndefReg;
8989 }
8990 } else
8991 break;
8992
8993 SmallVector<SDValue, 4> Ops = { Src0, Src1, Src2 };
8994 for (unsigned I = 3, N = Node->getNumOperands(); I != N; ++I)
8995 Ops.push_back(Node->getOperand(I));
8996
8997 Ops.push_back(ImpDef.getValue(1));
8998 return DAG.getMachineNode(Opcode, SDLoc(Node), Node->getVTList(), Ops);
8999 }
9000 default:
9001 break;
9002 }
9003
Tom Stellard654d6692015-01-08 15:08:17 +00009004 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00009005}
Christian Konig8b1ed282013-04-10 08:39:16 +00009006
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00009007/// Assign the register class depending on the number of
Christian Konig8b1ed282013-04-10 08:39:16 +00009008/// bits set in the writemask
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009009void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI,
Christian Konig8b1ed282013-04-10 08:39:16 +00009010 SDNode *Node) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00009011 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00009012
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009013 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00009014
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009015 if (TII->isVOP3(MI.getOpcode())) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00009016 // Make sure constant bus requirements are respected.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009017 TII->legalizeOperandsVOP3(MRI, MI);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00009018 return;
9019 }
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +00009020
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00009021 // Replace unused atomics with the no return version.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009022 int NoRetAtomicOp = AMDGPU::getAtomicNoRetOp(MI.getOpcode());
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00009023 if (NoRetAtomicOp != -1) {
9024 if (!Node->hasAnyUseOfValue(0)) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009025 MI.setDesc(TII->get(NoRetAtomicOp));
9026 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00009027 return;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00009028 }
9029
Tom Stellard354a43c2016-04-01 18:27:37 +00009030 // For mubuf_atomic_cmpswap, we need to have tablegen use an extract_subreg
9031 // instruction, because the return type of these instructions is a vec2 of
9032 // the memory type, so it can be tied to the input operand.
9033 // This means these instructions always have a use, so we need to add a
9034 // special case to check if the atomic has only one extract_subreg use,
9035 // which itself has no uses.
9036 if ((Node->hasNUsesOfValue(1, 0) &&
Nicolai Haehnle750082d2016-04-15 14:42:36 +00009037 Node->use_begin()->isMachineOpcode() &&
Tom Stellard354a43c2016-04-01 18:27:37 +00009038 Node->use_begin()->getMachineOpcode() == AMDGPU::EXTRACT_SUBREG &&
9039 !Node->use_begin()->hasAnyUseOfValue(0))) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009040 unsigned Def = MI.getOperand(0).getReg();
Tom Stellard354a43c2016-04-01 18:27:37 +00009041
9042 // Change this into a noret atomic.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009043 MI.setDesc(TII->get(NoRetAtomicOp));
9044 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00009045
9046 // If we only remove the def operand from the atomic instruction, the
9047 // extract_subreg will be left with a use of a vreg without a def.
9048 // So we need to insert an implicit_def to avoid machine verifier
9049 // errors.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00009050 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
Tom Stellard354a43c2016-04-01 18:27:37 +00009051 TII->get(AMDGPU::IMPLICIT_DEF), Def);
9052 }
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00009053 return;
9054 }
Christian Konig8b1ed282013-04-10 08:39:16 +00009055}
Tom Stellard0518ff82013-06-03 17:39:58 +00009056
Benjamin Kramerbdc49562016-06-12 15:39:02 +00009057static SDValue buildSMovImm32(SelectionDAG &DAG, const SDLoc &DL,
9058 uint64_t Val) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009059 SDValue K = DAG.getTargetConstant(Val, DL, MVT::i32);
Matt Arsenault485defe2014-11-05 19:01:17 +00009060 return SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, K), 0);
9061}
9062
9063MachineSDNode *SITargetLowering::wrapAddr64Rsrc(SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00009064 const SDLoc &DL,
Matt Arsenault485defe2014-11-05 19:01:17 +00009065 SDValue Ptr) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00009066 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault485defe2014-11-05 19:01:17 +00009067
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00009068 // Build the half of the subregister with the constants before building the
9069 // full 128-bit register. If we are building multiple resource descriptors,
9070 // this will allow CSEing of the 2-component register.
9071 const SDValue Ops0[] = {
9072 DAG.getTargetConstant(AMDGPU::SGPR_64RegClassID, DL, MVT::i32),
9073 buildSMovImm32(DAG, DL, 0),
9074 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
9075 buildSMovImm32(DAG, DL, TII->getDefaultRsrcDataFormat() >> 32),
9076 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
9077 };
Matt Arsenault485defe2014-11-05 19:01:17 +00009078
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00009079 SDValue SubRegHi = SDValue(DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL,
9080 MVT::v2i32, Ops0), 0);
Matt Arsenault485defe2014-11-05 19:01:17 +00009081
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00009082 // Combine the constants and the pointer.
9083 const SDValue Ops1[] = {
9084 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
9085 Ptr,
9086 DAG.getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32),
9087 SubRegHi,
9088 DAG.getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32)
9089 };
Matt Arsenault485defe2014-11-05 19:01:17 +00009090
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00009091 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops1);
Matt Arsenault485defe2014-11-05 19:01:17 +00009092}
9093
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00009094/// Return a resource descriptor with the 'Add TID' bit enabled
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00009095/// The TID (Thread ID) is multiplied by the stride value (bits [61:48]
9096/// of the resource descriptor) to create an offset, which is added to
9097/// the resource pointer.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00009098MachineSDNode *SITargetLowering::buildRSRC(SelectionDAG &DAG, const SDLoc &DL,
9099 SDValue Ptr, uint32_t RsrcDword1,
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00009100 uint64_t RsrcDword2And3) const {
9101 SDValue PtrLo = DAG.getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
9102 SDValue PtrHi = DAG.getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
9103 if (RsrcDword1) {
9104 PtrHi = SDValue(DAG.getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009105 DAG.getConstant(RsrcDword1, DL, MVT::i32)),
9106 0);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00009107 }
9108
9109 SDValue DataLo = buildSMovImm32(DAG, DL,
9110 RsrcDword2And3 & UINT64_C(0xFFFFFFFF));
9111 SDValue DataHi = buildSMovImm32(DAG, DL, RsrcDword2And3 >> 32);
9112
9113 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009114 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00009115 PtrLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009116 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00009117 PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009118 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00009119 DataLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009120 DAG.getTargetConstant(AMDGPU::sub2, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00009121 DataHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009122 DAG.getTargetConstant(AMDGPU::sub3, DL, MVT::i32)
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00009123 };
9124
9125 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops);
9126}
9127
Tom Stellardd7e6f132015-04-08 01:09:26 +00009128//===----------------------------------------------------------------------===//
9129// SI Inline Assembly Support
9130//===----------------------------------------------------------------------===//
9131
9132std::pair<unsigned, const TargetRegisterClass *>
9133SITargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00009134 StringRef Constraint,
Tom Stellardd7e6f132015-04-08 01:09:26 +00009135 MVT VT) const {
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009136 const TargetRegisterClass *RC = nullptr;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009137 if (Constraint.size() == 1) {
9138 switch (Constraint[0]) {
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009139 default:
9140 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009141 case 's':
9142 case 'r':
9143 switch (VT.getSizeInBits()) {
9144 default:
9145 return std::make_pair(0U, nullptr);
9146 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00009147 case 16:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009148 RC = &AMDGPU::SReg_32_XM0RegClass;
9149 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009150 case 64:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009151 RC = &AMDGPU::SGPR_64RegClass;
9152 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009153 case 128:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009154 RC = &AMDGPU::SReg_128RegClass;
9155 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009156 case 256:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009157 RC = &AMDGPU::SReg_256RegClass;
9158 break;
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +00009159 case 512:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009160 RC = &AMDGPU::SReg_512RegClass;
9161 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009162 }
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009163 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009164 case 'v':
9165 switch (VT.getSizeInBits()) {
9166 default:
9167 return std::make_pair(0U, nullptr);
9168 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00009169 case 16:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009170 RC = &AMDGPU::VGPR_32RegClass;
9171 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009172 case 64:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009173 RC = &AMDGPU::VReg_64RegClass;
9174 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009175 case 96:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009176 RC = &AMDGPU::VReg_96RegClass;
9177 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009178 case 128:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009179 RC = &AMDGPU::VReg_128RegClass;
9180 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009181 case 256:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009182 RC = &AMDGPU::VReg_256RegClass;
9183 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009184 case 512:
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009185 RC = &AMDGPU::VReg_512RegClass;
9186 break;
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009187 }
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009188 break;
Tom Stellardd7e6f132015-04-08 01:09:26 +00009189 }
Daniil Fukalovc9a098b2018-06-08 16:29:04 +00009190 // We actually support i128, i16 and f16 as inline parameters
9191 // even if they are not reported as legal
9192 if (RC && (isTypeLegal(VT) || VT.SimpleTy == MVT::i128 ||
9193 VT.SimpleTy == MVT::i16 || VT.SimpleTy == MVT::f16))
9194 return std::make_pair(0U, RC);
Tom Stellardd7e6f132015-04-08 01:09:26 +00009195 }
9196
9197 if (Constraint.size() > 1) {
Tom Stellardd7e6f132015-04-08 01:09:26 +00009198 if (Constraint[1] == 'v') {
9199 RC = &AMDGPU::VGPR_32RegClass;
9200 } else if (Constraint[1] == 's') {
9201 RC = &AMDGPU::SGPR_32RegClass;
9202 }
9203
9204 if (RC) {
Matt Arsenault0b554ed2015-06-23 02:05:55 +00009205 uint32_t Idx;
9206 bool Failed = Constraint.substr(2).getAsInteger(10, Idx);
9207 if (!Failed && Idx < RC->getNumRegs())
Tom Stellardd7e6f132015-04-08 01:09:26 +00009208 return std::make_pair(RC->getRegister(Idx), RC);
9209 }
9210 }
9211 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
9212}
Tom Stellardb3c3bda2015-12-10 02:12:53 +00009213
9214SITargetLowering::ConstraintType
9215SITargetLowering::getConstraintType(StringRef Constraint) const {
9216 if (Constraint.size() == 1) {
9217 switch (Constraint[0]) {
9218 default: break;
9219 case 's':
9220 case 'v':
9221 return C_RegisterClass;
9222 }
9223 }
9224 return TargetLowering::getConstraintType(Constraint);
9225}
Matt Arsenault1cc47f82017-07-18 16:44:56 +00009226
9227// Figure out which registers should be reserved for stack access. Only after
9228// the function is legalized do we know all of the non-spill stack objects or if
9229// calls are present.
9230void SITargetLowering::finalizeLowering(MachineFunction &MF) const {
9231 MachineRegisterInfo &MRI = MF.getRegInfo();
9232 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
9233 const MachineFrameInfo &MFI = MF.getFrameInfo();
Tom Stellardc5a154d2018-06-28 23:47:12 +00009234 const SIRegisterInfo *TRI = Subtarget->getRegisterInfo();
Matt Arsenault1cc47f82017-07-18 16:44:56 +00009235
9236 if (Info->isEntryFunction()) {
9237 // Callable functions have fixed registers used for stack access.
9238 reservePrivateMemoryRegs(getTargetMachine(), MF, *TRI, *Info);
9239 }
9240
9241 // We have to assume the SP is needed in case there are calls in the function
9242 // during lowering. Calls are only detected after the function is
9243 // lowered. We're about to reserve registers, so don't bother using it if we
9244 // aren't really going to use it.
9245 bool NeedSP = !Info->isEntryFunction() ||
9246 MFI.hasVarSizedObjects() ||
9247 MFI.hasCalls();
9248
9249 if (NeedSP) {
9250 unsigned ReservedStackPtrOffsetReg = TRI->reservedStackPtrOffsetReg(MF);
9251 Info->setStackPtrOffsetReg(ReservedStackPtrOffsetReg);
9252
9253 assert(Info->getStackPtrOffsetReg() != Info->getFrameOffsetReg());
9254 assert(!TRI->isSubRegister(Info->getScratchRSrcReg(),
9255 Info->getStackPtrOffsetReg()));
9256 MRI.replaceRegWith(AMDGPU::SP_REG, Info->getStackPtrOffsetReg());
9257 }
9258
9259 MRI.replaceRegWith(AMDGPU::PRIVATE_RSRC_REG, Info->getScratchRSrcReg());
9260 MRI.replaceRegWith(AMDGPU::FP_REG, Info->getFrameOffsetReg());
9261 MRI.replaceRegWith(AMDGPU::SCRATCH_WAVE_OFFSET_REG,
9262 Info->getScratchWaveOffsetReg());
9263
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +00009264 Info->limitOccupancy(MF);
9265
Matt Arsenault1cc47f82017-07-18 16:44:56 +00009266 TargetLoweringBase::finalizeLowering(MF);
9267}
Matt Arsenault45b98182017-11-15 00:45:43 +00009268
9269void SITargetLowering::computeKnownBitsForFrameIndex(const SDValue Op,
9270 KnownBits &Known,
9271 const APInt &DemandedElts,
9272 const SelectionDAG &DAG,
9273 unsigned Depth) const {
9274 TargetLowering::computeKnownBitsForFrameIndex(Op, Known, DemandedElts,
9275 DAG, Depth);
9276
9277 if (getSubtarget()->enableHugePrivateBuffer())
9278 return;
9279
9280 // Technically it may be possible to have a dispatch with a single workitem
9281 // that uses the full private memory size, but that's not really useful. We
9282 // can't use vaddr in MUBUF instructions if we don't know the address
9283 // calculation won't overflow, so assume the sign bit is never set.
9284 Known.Zero.setHighBits(AssumeFrameIndexHighZeroBits);
9285}
Tom Stellard264c1712018-06-13 15:06:37 +00009286
9287bool SITargetLowering::isSDNodeSourceOfDivergence(const SDNode * N,
Nicolai Haehnle35617ed2018-08-30 14:21:36 +00009288 FunctionLoweringInfo * FLI, LegacyDivergenceAnalysis * KDA) const
Tom Stellard264c1712018-06-13 15:06:37 +00009289{
9290 switch (N->getOpcode()) {
9291 case ISD::Register:
9292 case ISD::CopyFromReg:
9293 {
9294 const RegisterSDNode *R = nullptr;
9295 if (N->getOpcode() == ISD::Register) {
9296 R = dyn_cast<RegisterSDNode>(N);
9297 }
9298 else {
9299 R = dyn_cast<RegisterSDNode>(N->getOperand(1));
9300 }
9301 if (R)
9302 {
9303 const MachineFunction * MF = FLI->MF;
Tom Stellard5bfbae52018-07-11 20:59:01 +00009304 const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>();
Tom Stellard264c1712018-06-13 15:06:37 +00009305 const MachineRegisterInfo &MRI = MF->getRegInfo();
9306 const SIRegisterInfo &TRI = ST.getInstrInfo()->getRegisterInfo();
9307 unsigned Reg = R->getReg();
9308 if (TRI.isPhysicalRegister(Reg))
9309 return TRI.isVGPR(MRI, Reg);
9310
9311 if (MRI.isLiveIn(Reg)) {
9312 // workitem.id.x workitem.id.y workitem.id.z
9313 // Any VGPR formal argument is also considered divergent
9314 if (TRI.isVGPR(MRI, Reg))
9315 return true;
9316 // Formal arguments of non-entry functions
9317 // are conservatively considered divergent
9318 else if (!AMDGPU::isEntryFunctionCC(FLI->Fn->getCallingConv()))
9319 return true;
9320 }
Nicolai Haehnle35617ed2018-08-30 14:21:36 +00009321 return !KDA || KDA->isDivergent(FLI->getValueFromVirtualReg(Reg));
Tom Stellard264c1712018-06-13 15:06:37 +00009322 }
9323 }
9324 break;
9325 case ISD::LOAD: {
Matt Arsenault813613c2018-09-04 18:58:19 +00009326 const LoadSDNode *L = cast<LoadSDNode>(N);
9327 unsigned AS = L->getAddressSpace();
9328 // A flat load may access private memory.
9329 return AS == AMDGPUAS::PRIVATE_ADDRESS || AS == AMDGPUAS::FLAT_ADDRESS;
Tom Stellard264c1712018-06-13 15:06:37 +00009330 } break;
9331 case ISD::CALLSEQ_END:
9332 return true;
9333 break;
9334 case ISD::INTRINSIC_WO_CHAIN:
9335 {
9336
9337 }
9338 return AMDGPU::isIntrinsicSourceOfDivergence(
9339 cast<ConstantSDNode>(N->getOperand(0))->getZExtValue());
9340 case ISD::INTRINSIC_W_CHAIN:
9341 return AMDGPU::isIntrinsicSourceOfDivergence(
9342 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
9343 // In some cases intrinsics that are a source of divergence have been
9344 // lowered to AMDGPUISD so we also need to check those too.
9345 case AMDGPUISD::INTERP_MOV:
9346 case AMDGPUISD::INTERP_P1:
9347 case AMDGPUISD::INTERP_P2:
9348 return true;
9349 }
9350 return false;
9351}
Matt Arsenaultf8768bf2018-08-06 21:38:27 +00009352
9353bool SITargetLowering::denormalsEnabledForType(EVT VT) const {
9354 switch (VT.getScalarType().getSimpleVT().SimpleTy) {
9355 case MVT::f32:
9356 return Subtarget->hasFP32Denormals();
9357 case MVT::f64:
9358 return Subtarget->hasFP64Denormals();
9359 case MVT::f16:
9360 return Subtarget->hasFP16Denormals();
9361 default:
9362 return false;
9363 }
9364}
Matt Arsenault687ec752018-10-22 16:27:27 +00009365
9366bool SITargetLowering::isKnownNeverNaNForTargetNode(SDValue Op,
9367 const SelectionDAG &DAG,
9368 bool SNaN,
9369 unsigned Depth) const {
9370 if (Op.getOpcode() == AMDGPUISD::CLAMP) {
9371 if (Subtarget->enableDX10Clamp())
9372 return true; // Clamped to 0.
9373 return DAG.isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1);
9374 }
9375
9376 return AMDGPUTargetLowering::isKnownNeverNaNForTargetNode(Op, DAG,
9377 SNaN, Depth);
9378}