blob: 80e34b307e1e503969ff2cab93e020760db09397 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//===- WebAssemblyTargetMachine.cpp - Define TargetMachine for WebAssembly -==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Dan Gohman10e730a2015-06-29 23:51:55 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This file defines the WebAssembly-specific subclass of TargetMachine.
Dan Gohman10e730a2015-06-29 23:51:55 +000011///
12//===----------------------------------------------------------------------===//
13
Dan Gohman10e730a2015-06-29 23:51:55 +000014#include "WebAssemblyTargetMachine.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000015#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
16#include "WebAssembly.h"
Dan Gohman5bf22fc2015-12-17 04:55:44 +000017#include "WebAssemblyTargetObjectFile.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000018#include "WebAssemblyTargetTransformInfo.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
20#include "llvm/CodeGen/Passes.h"
21#include "llvm/CodeGen/RegAllocRegistry.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000022#include "llvm/CodeGen/TargetPassConfig.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000023#include "llvm/IR/Function.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/Support/TargetRegistry.h"
25#include "llvm/Target/TargetOptions.h"
JF Bastien03855df2015-07-01 23:41:25 +000026#include "llvm/Transforms/Scalar.h"
David Blaikiea373d182018-03-28 17:44:36 +000027#include "llvm/Transforms/Utils.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028using namespace llvm;
29
30#define DEBUG_TYPE "wasm"
31
Derek Schufff41f67d2016-08-01 21:34:04 +000032// Emscripten's asm.js-style exception handling
Derek Schuffccdceda2016-08-18 15:27:25 +000033static cl::opt<bool> EnableEmException(
Derek Schuff53b9af02016-08-09 00:29:55 +000034 "enable-emscripten-cxx-exceptions",
Derek Schufff41f67d2016-08-01 21:34:04 +000035 cl::desc("WebAssembly Emscripten-style exception handling"),
36 cl::init(false));
37
Derek Schuffccdceda2016-08-18 15:27:25 +000038// Emscripten's asm.js-style setjmp/longjmp handling
39static cl::opt<bool> EnableEmSjLj(
40 "enable-emscripten-sjlj",
41 cl::desc("WebAssembly Emscripten-style setjmp/longjmp handling"),
42 cl::init(false));
43
Dan Gohman10e730a2015-06-29 23:51:55 +000044extern "C" void LLVMInitializeWebAssemblyTarget() {
45 // Register the target.
Mehdi Aminif42454b2016-10-09 23:00:34 +000046 RegisterTargetMachine<WebAssemblyTargetMachine> X(
47 getTheWebAssemblyTarget32());
48 RegisterTargetMachine<WebAssemblyTargetMachine> Y(
49 getTheWebAssemblyTarget64());
Derek Schufff41f67d2016-08-01 21:34:04 +000050
Jacob Gravelle40926452018-03-30 20:36:58 +000051 // Register backend passes
52 auto &PR = *PassRegistry::getPassRegistry();
Sam Clegg92617552018-07-11 04:29:36 +000053 initializeWebAssemblyAddMissingPrototypesPass(PR);
Jacob Gravelle40926452018-03-30 20:36:58 +000054 initializeWebAssemblyLowerEmscriptenEHSjLjPass(PR);
55 initializeLowerGlobalDtorsPass(PR);
56 initializeFixFunctionBitcastsPass(PR);
57 initializeOptimizeReturnedPass(PR);
58 initializeWebAssemblyArgumentMovePass(PR);
59 initializeWebAssemblySetP2AlignOperandsPass(PR);
60 initializeWebAssemblyReplacePhysRegsPass(PR);
61 initializeWebAssemblyPrepareForLiveIntervalsPass(PR);
62 initializeWebAssemblyOptimizeLiveIntervalsPass(PR);
Heejin Ahn321d5222019-01-08 22:35:18 +000063 initializeWebAssemblyMemIntrinsicResultsPass(PR);
Jacob Gravelle40926452018-03-30 20:36:58 +000064 initializeWebAssemblyRegStackifyPass(PR);
65 initializeWebAssemblyRegColoringPass(PR);
66 initializeWebAssemblyExplicitLocalsPass(PR);
67 initializeWebAssemblyFixIrreducibleControlFlowPass(PR);
Heejin Ahn4934f762018-06-25 01:07:11 +000068 initializeWebAssemblyLateEHPreparePass(PR);
Heejin Ahn04c48942018-06-25 01:20:21 +000069 initializeWebAssemblyExceptionInfoPass(PR);
Jacob Gravelle40926452018-03-30 20:36:58 +000070 initializeWebAssemblyCFGSortPass(PR);
71 initializeWebAssemblyCFGStackifyPass(PR);
72 initializeWebAssemblyLowerBrUnlessPass(PR);
73 initializeWebAssemblyRegNumberingPass(PR);
74 initializeWebAssemblyPeepholePass(PR);
75 initializeWebAssemblyCallIndirectFixupPass(PR);
Dan Gohman10e730a2015-06-29 23:51:55 +000076}
77
78//===----------------------------------------------------------------------===//
79// WebAssembly Lowering public interface.
80//===----------------------------------------------------------------------===//
81
Dan Gohman41133a32016-05-19 03:00:05 +000082static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Sam Clegg74f5fd42018-11-16 18:59:51 +000083 if (!RM.hasValue()) {
84 // Default to static relocation model. This should always be more optimial
85 // than PIC since the static linker can determine all global addresses and
86 // assume direct function calls.
87 return Reloc::Static;
88 }
Dan Gohman41133a32016-05-19 03:00:05 +000089 return *RM;
90}
91
Dan Gohman10e730a2015-06-29 23:51:55 +000092/// Create an WebAssembly architecture model.
93///
94WebAssemblyTargetMachine::WebAssemblyTargetMachine(
95 const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
Dan Gohman41133a32016-05-19 03:00:05 +000096 const TargetOptions &Options, Optional<Reloc::Model> RM,
Daniel Jasper314ed202017-08-03 05:15:53 +000097 Optional<CodeModel::Model> CM, CodeGenOpt::Level OL, bool JIT)
Matthias Braunbb8507e2017-10-12 22:57:28 +000098 : LLVMTargetMachine(T,
99 TT.isArch64Bit() ? "e-m:e-p:64:64-i64:64-n32:64-S128"
100 : "e-m:e-p:32:32-i64:64-n32:64-S128",
101 TT, CPU, FS, Options, getEffectiveRelocModel(RM),
David Greenca29c272018-12-07 12:10:23 +0000102 getEffectiveCodeModel(CM, CodeModel::Large), OL),
Sam Cleggcf2a9e22018-07-16 23:09:29 +0000103 TLOF(new WebAssemblyTargetObjectFile()) {
Dan Gohmane0405332016-10-03 22:43:53 +0000104 // WebAssembly type-checks instructions, but a noreturn function with a return
Derek Schuffffa143c2015-11-10 00:30:57 +0000105 // type that doesn't match the context will cause a check failure. So we lower
106 // LLVM 'unreachable' to ISD::TRAP and then lower that to WebAssembly's
Dan Gohmane0405332016-10-03 22:43:53 +0000107 // 'unreachable' instructions which is meant for that case.
Derek Schuffffa143c2015-11-10 00:30:57 +0000108 this->Options.TrapUnreachable = true;
109
Dan Gohmand934cb82017-02-24 23:18:00 +0000110 // WebAssembly treats each function as an independent unit. Force
111 // -ffunction-sections, effectively, so that we can emit them independently.
Sam Cleggcf2a9e22018-07-16 23:09:29 +0000112 this->Options.FunctionSections = true;
113 this->Options.DataSections = true;
114 this->Options.UniqueSectionNames = true;
Dan Gohmand934cb82017-02-24 23:18:00 +0000115
Dan Gohman10e730a2015-06-29 23:51:55 +0000116 initAsmInfo();
117
Dan Gohmand85ab7f2016-02-18 06:32:53 +0000118 // Note that we don't use setRequiresStructuredCFG(true). It disables
119 // optimizations than we're ok with, and want, such as critical edge
120 // splitting and tail merging.
Dan Gohman10e730a2015-06-29 23:51:55 +0000121}
122
123WebAssemblyTargetMachine::~WebAssemblyTargetMachine() {}
124
125const WebAssemblySubtarget *
126WebAssemblyTargetMachine::getSubtargetImpl(const Function &F) const {
127 Attribute CPUAttr = F.getFnAttribute("target-cpu");
128 Attribute FSAttr = F.getFnAttribute("target-features");
129
130 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
131 ? CPUAttr.getValueAsString().str()
132 : TargetCPU;
133 std::string FS = !FSAttr.hasAttribute(Attribute::None)
134 ? FSAttr.getValueAsString().str()
135 : TargetFS;
136
137 auto &I = SubtargetMap[CPU + FS];
138 if (!I) {
139 // This needs to be done before we create a new subtarget since any
140 // creation will depend on the TM and the code generation flags on the
141 // function that reside in TargetOptions.
142 resetTargetOptions(F);
Rafael Espindola3adc7ce2015-08-11 18:11:17 +0000143 I = llvm::make_unique<WebAssemblySubtarget>(TargetTriple, CPU, FS, *this);
Dan Gohman10e730a2015-06-29 23:51:55 +0000144 }
145 return I.get();
146}
147
148namespace {
Derek Schuff39b53672018-03-20 22:01:32 +0000149class StripThreadLocal final : public ModulePass {
150 // The default thread model for wasm is single, where thread-local variables
151 // are identical to regular globals and should be treated the same. So this
152 // pass just converts all GlobalVariables to NotThreadLocal
153 static char ID;
154
Heejin Ahnf208f632018-09-05 01:27:38 +0000155public:
Derek Schuff39b53672018-03-20 22:01:32 +0000156 StripThreadLocal() : ModulePass(ID) {}
157 bool runOnModule(Module &M) override {
158 for (auto &GV : M.globals())
159 GV.setThreadLocalMode(GlobalValue::ThreadLocalMode::NotThreadLocal);
160 return true;
161 }
162};
163char StripThreadLocal::ID = 0;
164
Dan Gohman10e730a2015-06-29 23:51:55 +0000165/// WebAssembly Code Generator Pass Configuration Options.
166class WebAssemblyPassConfig final : public TargetPassConfig {
167public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000168 WebAssemblyPassConfig(WebAssemblyTargetMachine &TM, PassManagerBase &PM)
Dan Gohman10e730a2015-06-29 23:51:55 +0000169 : TargetPassConfig(TM, PM) {}
170
171 WebAssemblyTargetMachine &getWebAssemblyTargetMachine() const {
172 return getTM<WebAssemblyTargetMachine>();
173 }
174
175 FunctionPass *createTargetRegisterAllocator(bool) override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000176
177 void addIRPasses() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000178 bool addInstSelector() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000179 void addPostRegAlloc() override;
Derek Schuffad154c82016-03-28 17:05:30 +0000180 bool addGCPasses() override { return false; }
Dan Gohman10e730a2015-06-29 23:51:55 +0000181 void addPreEmitPass() override;
182};
183} // end anonymous namespace
184
Sanjoy Das26d11ca2017-12-22 18:21:59 +0000185TargetTransformInfo
186WebAssemblyTargetMachine::getTargetTransformInfo(const Function &F) {
187 return TargetTransformInfo(WebAssemblyTTIImpl(this, F));
Dan Gohman10e730a2015-06-29 23:51:55 +0000188}
189
190TargetPassConfig *
191WebAssemblyTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000192 return new WebAssemblyPassConfig(*this, PM);
Dan Gohman10e730a2015-06-29 23:51:55 +0000193}
194
195FunctionPass *WebAssemblyPassConfig::createTargetRegisterAllocator(bool) {
196 return nullptr; // No reg alloc
197}
198
Dan Gohman10e730a2015-06-29 23:51:55 +0000199//===----------------------------------------------------------------------===//
200// The following functions are called from lib/CodeGen/Passes.cpp to modify
201// the CodeGen pass sequence.
202//===----------------------------------------------------------------------===//
203
204void WebAssemblyPassConfig::addIRPasses() {
Derek Schuff39b53672018-03-20 22:01:32 +0000205 if (TM->Options.ThreadModel == ThreadModel::Single) {
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000206 // In "single" mode, atomics get lowered to non-atomics.
JF Bastien03855df2015-07-01 23:41:25 +0000207 addPass(createLowerAtomicPass());
Derek Schuff39b53672018-03-20 22:01:32 +0000208 addPass(new StripThreadLocal());
209 } else {
JF Bastien03855df2015-07-01 23:41:25 +0000210 // Expand some atomic operations. WebAssemblyTargetLowering has hooks which
211 // control specifically what gets lowered.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000212 addPass(createAtomicExpandPass());
Derek Schuff39b53672018-03-20 22:01:32 +0000213 }
Dan Gohman10e730a2015-06-29 23:51:55 +0000214
Sam Clegg92617552018-07-11 04:29:36 +0000215 // Add signatures to prototype-less function declarations
216 addPass(createWebAssemblyAddMissingPrototypes());
217
Sam Cleggbafe6902017-12-15 00:17:10 +0000218 // Lower .llvm.global_dtors into .llvm_global_ctors with __cxa_atexit calls.
219 addPass(createWebAssemblyLowerGlobalDtors());
220
Dan Gohman1b637452017-01-07 00:34:54 +0000221 // Fix function bitcasts, as WebAssembly requires caller and callee signatures
222 // to match.
223 addPass(createWebAssemblyFixFunctionBitcasts());
224
Dan Gohman81719f82015-11-25 16:55:01 +0000225 // Optimize "returned" function attributes.
Dan Gohmanb13c91f2016-01-19 14:55:02 +0000226 if (getOptLevel() != CodeGenOpt::None)
227 addPass(createWebAssemblyOptimizeReturned());
Dan Gohman81719f82015-11-25 16:55:01 +0000228
Heejin Ahnc0f18172016-09-01 21:05:15 +0000229 // If exception handling is not enabled and setjmp/longjmp handling is
230 // enabled, we lower invokes into calls and delete unreachable landingpad
231 // blocks. Lowering invokes when there is no EH support is done in
232 // TargetPassConfig::addPassesToHandleExceptions, but this runs after this
233 // function and SjLj handling expects all invokes to be lowered before.
Heejin Ahn9386bde2018-02-24 00:40:50 +0000234 if (!EnableEmException &&
235 TM->Options.ExceptionModel == ExceptionHandling::None) {
Heejin Ahnc0f18172016-09-01 21:05:15 +0000236 addPass(createLowerInvokePass());
237 // The lower invoke pass may create unreachable code. Remove it in order not
238 // to process dead blocks in setjmp/longjmp handling.
239 addPass(createUnreachableBlockEliminationPass());
240 }
241
242 // Handle exceptions and setjmp/longjmp if enabled.
Derek Schuffccdceda2016-08-18 15:27:25 +0000243 if (EnableEmException || EnableEmSjLj)
244 addPass(createWebAssemblyLowerEmscriptenEHSjLj(EnableEmException,
245 EnableEmSjLj));
Derek Schufff41f67d2016-08-01 21:34:04 +0000246
Dan Gohman10e730a2015-06-29 23:51:55 +0000247 TargetPassConfig::addIRPasses();
248}
249
Dan Gohman10e730a2015-06-29 23:51:55 +0000250bool WebAssemblyPassConfig::addInstSelector() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000251 (void)TargetPassConfig::addInstSelector();
Dan Gohman10e730a2015-06-29 23:51:55 +0000252 addPass(
253 createWebAssemblyISelDag(getWebAssemblyTargetMachine(), getOptLevel()));
Dan Gohman1cf96c02015-12-09 16:23:59 +0000254 // Run the argument-move pass immediately after the ScheduleDAG scheduler
255 // so that we can fix up the ARGUMENT instructions before anything else
256 // sees them in the wrong place.
257 addPass(createWebAssemblyArgumentMove());
Dan Gohmanbb372242016-01-26 03:39:31 +0000258 // Set the p2align operands. This information is present during ISel, however
259 // it's inconvenient to collect. Collect it now, and update the immediate
260 // operands.
261 addPass(createWebAssemblySetP2AlignOperands());
Dan Gohman10e730a2015-06-29 23:51:55 +0000262 return false;
263}
264
JF Bastien600aee92015-07-31 17:53:38 +0000265void WebAssemblyPassConfig::addPostRegAlloc() {
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000266 // TODO: The following CodeGen passes don't currently support code containing
267 // virtual registers. Consider removing their restrictions and re-enabling
268 // them.
Derek Schuffad154c82016-03-28 17:05:30 +0000269
Matthias Braun1eb47362016-08-25 01:27:13 +0000270 // These functions all require the NoVRegs property.
JF Bastien600aee92015-07-31 17:53:38 +0000271 disablePass(&MachineCopyPropagationID);
Jun Bum Lim7ab1b322018-04-03 18:17:34 +0000272 disablePass(&PostRAMachineSinkingID);
Derek Schuffecabac62016-03-28 22:52:20 +0000273 disablePass(&PostRASchedulerID);
274 disablePass(&FuncletLayoutID);
275 disablePass(&StackMapLivenessID);
276 disablePass(&LiveDebugValuesID);
Sanjoy Dasfe71ec72016-04-19 06:24:58 +0000277 disablePass(&PatchableFunctionID);
Jun Bum Lim7ab1b322018-04-03 18:17:34 +0000278 disablePass(&ShrinkWrapID);
Dan Gohman950a13c2015-09-16 16:51:30 +0000279
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000280 TargetPassConfig::addPostRegAlloc();
JF Bastien600aee92015-07-31 17:53:38 +0000281}
Dan Gohman10e730a2015-06-29 23:51:55 +0000282
Dan Gohman950a13c2015-09-16 16:51:30 +0000283void WebAssemblyPassConfig::addPreEmitPass() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000284 TargetPassConfig::addPreEmitPass();
Dan Gohman05ac43f2015-12-17 01:39:00 +0000285
Derek Schuff6f697832016-10-21 16:38:07 +0000286 // Rewrite pseudo call_indirect instructions as real instructions.
287 // This needs to run before register stackification, because we change the
288 // order of the arguments.
289 addPass(createWebAssemblyCallIndirectFixup());
290
Heejin Ahne95056d2019-01-08 01:25:12 +0000291 // Eliminate multiple-entry loops.
292 addPass(createWebAssemblyFixIrreducibleControlFlow());
293
294 // Do various transformations for exception handling.
Heejin Ahnd6f48782019-01-30 03:21:57 +0000295 // Every CFG-changing optimizations should come before this.
Heejin Ahne95056d2019-01-08 01:25:12 +0000296 addPass(createWebAssemblyLateEHPrepare());
297
Heejin Ahn0bb98652019-01-30 22:44:45 +0000298 // Now that we have a prologue and epilogue and all frame indices are
299 // rewritten, eliminate SP and FP. This allows them to be stackified,
300 // colored, and numbered with the rest of the registers.
301 addPass(createWebAssemblyReplacePhysRegs());
302
Heejin Ahnd6f48782019-01-30 03:21:57 +0000303 // Preparations and optimizations related to register stackification.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000304 if (getOptLevel() != CodeGenOpt::None) {
305 // LiveIntervals isn't commonly run this late. Re-establish preconditions.
306 addPass(createWebAssemblyPrepareForLiveIntervals());
307
308 // Depend on LiveIntervals and perform some optimizations on it.
309 addPass(createWebAssemblyOptimizeLiveIntervals());
310
Heejin Ahn321d5222019-01-08 22:35:18 +0000311 // Prepare memory intrinsic calls for register stackifying.
312 addPass(createWebAssemblyMemIntrinsicResults());
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000313
Dan Gohmane0405332016-10-03 22:43:53 +0000314 // Mark registers as representing wasm's value stack. This is a key
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000315 // code-compression technique in WebAssembly. We run this pass (and
Heejin Ahn321d5222019-01-08 22:35:18 +0000316 // MemIntrinsicResults above) very late, so that it sees as much code as
317 // possible, including code emitted by PEI and expanded by late tail
318 // duplication.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000319 addPass(createWebAssemblyRegStackify());
320
321 // Run the register coloring pass to reduce the total number of registers.
322 // This runs after stackification so that it doesn't consider registers
323 // that become stackified.
324 addPass(createWebAssemblyRegColoring());
325 }
326
Thomas Lively6a87dda2019-01-08 06:25:55 +0000327 // Insert explicit local.get and local.set operators.
Wouter van Oortmerssena7be3752018-08-13 23:12:49 +0000328 addPass(createWebAssemblyExplicitLocals());
329
Dan Gohmanf52ee172017-02-27 22:38:58 +0000330 // Sort the blocks of the CFG into topological order, a prerequisite for
331 // BLOCK and LOOP markers.
332 addPass(createWebAssemblyCFGSort());
333
334 // Insert BLOCK and LOOP markers.
Dan Gohman950a13c2015-09-16 16:51:30 +0000335 addPass(createWebAssemblyCFGStackify());
Dan Gohman5941bde2015-11-25 21:32:06 +0000336
Dan Gohmanf0b165a2015-12-05 03:03:35 +0000337 // Lower br_unless into br_if.
338 addPass(createWebAssemblyLowerBrUnless());
339
Dan Gohman5941bde2015-11-25 21:32:06 +0000340 // Perform the very last peephole optimizations on the code.
Dan Gohmanb13c91f2016-01-19 14:55:02 +0000341 if (getOptLevel() != CodeGenOpt::None)
342 addPass(createWebAssemblyPeephole());
Dan Gohmanb7c24002016-05-21 00:21:56 +0000343
344 // Create a mapping from LLVM CodeGen virtual registers to wasm registers.
345 addPass(createWebAssemblyRegNumbering());
Dan Gohman950a13c2015-09-16 16:51:30 +0000346}