blob: bc3f9ddf1df8885eee29313f9b07df97222a7c3c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
Tom Stellard2e59a452014-06-13 01:32:00 +000029SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
30 : AMDGPUInstrInfo(st),
31 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaultc10853f2014-08-06 00:29:43 +000077bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
78 int64_t &Offset0,
79 int64_t &Offset1) const {
80 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
81 return false;
82
83 unsigned Opc0 = Load0->getMachineOpcode();
84 unsigned Opc1 = Load1->getMachineOpcode();
85
86 // Make sure both are actually loads.
87 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
88 return false;
89
90 if (isDS(Opc0) && isDS(Opc1)) {
91 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
92
Matt Arsenaultc10853f2014-08-06 00:29:43 +000093 // Check base reg.
94 if (Load0->getOperand(1) != Load1->getOperand(1))
95 return false;
96
97 // Check chain.
98 if (findChainOperand(Load0) != findChainOperand(Load1))
99 return false;
100
Matt Arsenault972c12a2014-09-17 17:48:32 +0000101 // Skip read2 / write2 variants for simplicity.
102 // TODO: We should report true if the used offsets are adjacent (excluded
103 // st64 versions).
104 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
105 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
106 return false;
107
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000108 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
109 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
110 return true;
111 }
112
113 if (isSMRD(Opc0) && isSMRD(Opc1)) {
114 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
115
116 // Check base reg.
117 if (Load0->getOperand(0) != Load1->getOperand(0))
118 return false;
119
120 // Check chain.
121 if (findChainOperand(Load0) != findChainOperand(Load1))
122 return false;
123
124 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
125 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
126 return true;
127 }
128
129 // MUBUF and MTBUF can access the same addresses.
130 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000131
132 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000133 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
134 findChainOperand(Load0) != findChainOperand(Load1) ||
135 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000136 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000137 return false;
138
Tom Stellard155bbb72014-08-11 22:18:17 +0000139 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
140 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
141
142 if (OffIdx0 == -1 || OffIdx1 == -1)
143 return false;
144
145 // getNamedOperandIdx returns the index for MachineInstrs. Since they
146 // inlcude the output in the operand list, but SDNodes don't, we need to
147 // subtract the index by one.
148 --OffIdx0;
149 --OffIdx1;
150
151 SDValue Off0 = Load0->getOperand(OffIdx0);
152 SDValue Off1 = Load1->getOperand(OffIdx1);
153
154 // The offset might be a FrameIndexSDNode.
155 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
156 return false;
157
158 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
159 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000160 return true;
161 }
162
163 return false;
164}
165
Matt Arsenault2e991122014-09-10 23:26:16 +0000166static bool isStride64(unsigned Opc) {
167 switch (Opc) {
168 case AMDGPU::DS_READ2ST64_B32:
169 case AMDGPU::DS_READ2ST64_B64:
170 case AMDGPU::DS_WRITE2ST64_B32:
171 case AMDGPU::DS_WRITE2ST64_B64:
172 return true;
173 default:
174 return false;
175 }
176}
177
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000178bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
179 unsigned &BaseReg, unsigned &Offset,
180 const TargetRegisterInfo *TRI) const {
181 unsigned Opc = LdSt->getOpcode();
182 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000183 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
184 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000185 if (OffsetImm) {
186 // Normal, single offset LDS instruction.
187 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
188 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000189
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000190 BaseReg = AddrReg->getReg();
191 Offset = OffsetImm->getImm();
192 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000193 }
194
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000195 // The 2 offset instructions use offset0 and offset1 instead. We can treat
196 // these as a load with a single offset if the 2 offsets are consecutive. We
197 // will use this for some partially aligned loads.
198 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
199 AMDGPU::OpName::offset0);
200 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
201 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000202
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000203 uint8_t Offset0 = Offset0Imm->getImm();
204 uint8_t Offset1 = Offset1Imm->getImm();
205 assert(Offset1 > Offset0);
206
207 if (Offset1 - Offset0 == 1) {
208 // Each of these offsets is in element sized units, so we need to convert
209 // to bytes of the individual reads.
210
211 unsigned EltSize;
212 if (LdSt->mayLoad())
213 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
214 else {
215 assert(LdSt->mayStore());
216 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
217 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
218 }
219
Matt Arsenault2e991122014-09-10 23:26:16 +0000220 if (isStride64(Opc))
221 EltSize *= 64;
222
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000223 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
224 AMDGPU::OpName::addr);
225 BaseReg = AddrReg->getReg();
226 Offset = EltSize * Offset0;
227 return true;
228 }
229
230 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000231 }
232
233 if (isMUBUF(Opc) || isMTBUF(Opc)) {
234 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
235 return false;
236
237 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
238 AMDGPU::OpName::vaddr);
239 if (!AddrReg)
240 return false;
241
242 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
243 AMDGPU::OpName::offset);
244 BaseReg = AddrReg->getReg();
245 Offset = OffsetImm->getImm();
246 return true;
247 }
248
249 if (isSMRD(Opc)) {
250 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
251 AMDGPU::OpName::offset);
252 if (!OffsetImm)
253 return false;
254
255 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
256 AMDGPU::OpName::sbase);
257 BaseReg = SBaseReg->getReg();
258 Offset = OffsetImm->getImm();
259 return true;
260 }
261
262 return false;
263}
264
Matt Arsenault0e75a062014-09-17 17:48:30 +0000265bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
266 MachineInstr *SecondLdSt,
267 unsigned NumLoads) const {
268 unsigned Opc0 = FirstLdSt->getOpcode();
269 unsigned Opc1 = SecondLdSt->getOpcode();
270
271 // TODO: This needs finer tuning
272 if (NumLoads > 4)
273 return false;
274
275 if (isDS(Opc0) && isDS(Opc1))
276 return true;
277
278 if (isSMRD(Opc0) && isSMRD(Opc1))
279 return true;
280
281 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
282 return true;
283
284 return false;
285}
286
Tom Stellard75aadc22012-12-11 21:25:42 +0000287void
288SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000289 MachineBasicBlock::iterator MI, DebugLoc DL,
290 unsigned DestReg, unsigned SrcReg,
291 bool KillSrc) const {
292
Tom Stellard75aadc22012-12-11 21:25:42 +0000293 // If we are trying to copy to or from SCC, there is a bug somewhere else in
294 // the backend. While it may be theoretically possible to do this, it should
295 // never be necessary.
296 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
297
Craig Topper0afd0ab2013-07-15 06:39:13 +0000298 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000299 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
300 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
301 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
302 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
303 };
304
Craig Topper0afd0ab2013-07-15 06:39:13 +0000305 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000306 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
307 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
308 };
309
Craig Topper0afd0ab2013-07-15 06:39:13 +0000310 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000311 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
312 };
313
Craig Topper0afd0ab2013-07-15 06:39:13 +0000314 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000315 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
316 };
317
Craig Topper0afd0ab2013-07-15 06:39:13 +0000318 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000319 AMDGPU::sub0, AMDGPU::sub1, 0
320 };
321
322 unsigned Opcode;
323 const int16_t *SubIndices;
324
Christian Konig082c6612013-03-26 14:04:12 +0000325 if (AMDGPU::M0 == DestReg) {
326 // Check if M0 isn't already set to this value
327 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
328 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
329
330 if (!I->definesRegister(AMDGPU::M0))
331 continue;
332
333 unsigned Opc = I->getOpcode();
334 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
335 break;
336
337 if (!I->readsRegister(SrcReg))
338 break;
339
340 // The copy isn't necessary
341 return;
342 }
343 }
344
Christian Konigd0e3da12013-03-01 09:46:27 +0000345 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
346 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
347 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
348 .addReg(SrcReg, getKillRegState(KillSrc));
349 return;
350
Tom Stellardaac18892013-02-07 19:39:43 +0000351 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000352 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
353 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
354 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000355 return;
356
357 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
358 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
359 Opcode = AMDGPU::S_MOV_B32;
360 SubIndices = Sub0_3;
361
362 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
363 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
364 Opcode = AMDGPU::S_MOV_B32;
365 SubIndices = Sub0_7;
366
367 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
368 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
369 Opcode = AMDGPU::S_MOV_B32;
370 SubIndices = Sub0_15;
371
Tom Stellard75aadc22012-12-11 21:25:42 +0000372 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
373 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000374 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000375 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
376 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000377 return;
378
379 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
380 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000381 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000382 Opcode = AMDGPU::V_MOV_B32_e32;
383 SubIndices = Sub0_1;
384
Christian Konig8b1ed282013-04-10 08:39:16 +0000385 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
386 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
387 Opcode = AMDGPU::V_MOV_B32_e32;
388 SubIndices = Sub0_2;
389
Christian Konigd0e3da12013-03-01 09:46:27 +0000390 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
391 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000392 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000393 Opcode = AMDGPU::V_MOV_B32_e32;
394 SubIndices = Sub0_3;
395
396 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
397 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000398 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000399 Opcode = AMDGPU::V_MOV_B32_e32;
400 SubIndices = Sub0_7;
401
402 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
403 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000404 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000405 Opcode = AMDGPU::V_MOV_B32_e32;
406 SubIndices = Sub0_15;
407
Tom Stellard75aadc22012-12-11 21:25:42 +0000408 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000409 llvm_unreachable("Can't copy register!");
410 }
411
412 while (unsigned SubIdx = *SubIndices++) {
413 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
414 get(Opcode), RI.getSubReg(DestReg, SubIdx));
415
416 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
417
418 if (*SubIndices)
419 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000420 }
421}
422
Christian Konig3c145802013-03-27 09:12:59 +0000423unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000424 int NewOpc;
425
426 // Try to map original to commuted opcode
427 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
428 return NewOpc;
429
430 // Try to map commuted to original opcode
431 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
432 return NewOpc;
433
434 return Opcode;
435}
436
Tom Stellard96468902014-09-24 01:33:17 +0000437static bool shouldTryToSpillVGPRs(MachineFunction *MF) {
438
439 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
440 const TargetMachine &TM = MF->getTarget();
441
442 // FIXME: Even though it can cause problems, we need to enable
443 // spilling at -O0, since the fast register allocator always
444 // spills registers that are live at the end of blocks.
445 return MFI->getShaderType() == ShaderType::COMPUTE &&
446 TM.getOptLevel() == CodeGenOpt::None;
447
448}
449
Tom Stellardc149dc02013-11-27 21:23:35 +0000450void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
451 MachineBasicBlock::iterator MI,
452 unsigned SrcReg, bool isKill,
453 int FrameIndex,
454 const TargetRegisterClass *RC,
455 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000456 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000457 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000458 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000459 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000460
Tom Stellard96468902014-09-24 01:33:17 +0000461 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000462 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000463 // registers, so we need to use pseudo instruction for spilling
464 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000465 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000466 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
467 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
468 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
469 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
470 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000471 }
Tom Stellard96468902014-09-24 01:33:17 +0000472 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
473 switch(RC->getSize() * 8) {
474 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
475 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
476 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
477 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
478 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
479 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
480 }
481 }
Tom Stellardeba61072014-05-02 15:41:42 +0000482
Tom Stellard96468902014-09-24 01:33:17 +0000483 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000484 FrameInfo->setObjectAlignment(FrameIndex, 4);
485 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000486 .addReg(SrcReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000487 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000488 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000489 LLVMContext &Ctx = MF->getFunction()->getContext();
490 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
491 " spill register");
492 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
493 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000494 }
495}
496
497void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
498 MachineBasicBlock::iterator MI,
499 unsigned DestReg, int FrameIndex,
500 const TargetRegisterClass *RC,
501 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000502 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000503 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000504 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000505 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000506
Tom Stellard96468902014-09-24 01:33:17 +0000507 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000508 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000509 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
510 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
511 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
512 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
513 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000514 }
Tom Stellard96468902014-09-24 01:33:17 +0000515 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
516 switch(RC->getSize() * 8) {
517 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
518 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
519 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
520 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
521 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
522 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
523 }
524 }
Tom Stellardeba61072014-05-02 15:41:42 +0000525
Tom Stellard96468902014-09-24 01:33:17 +0000526 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000527 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000528 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000529 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000530 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000531 LLVMContext &Ctx = MF->getFunction()->getContext();
532 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
533 " restore register");
534 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
535 .addReg(AMDGPU::VGPR0);
Tom Stellardc149dc02013-11-27 21:23:35 +0000536 }
537}
538
Tom Stellard96468902014-09-24 01:33:17 +0000539/// \param @Offset Offset in bytes of the FrameIndex being spilled
540unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
541 MachineBasicBlock::iterator MI,
542 RegScavenger *RS, unsigned TmpReg,
543 unsigned FrameOffset,
544 unsigned Size) const {
545 MachineFunction *MF = MBB.getParent();
546 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
547 const AMDGPUSubtarget &ST = MF->getTarget().getSubtarget<AMDGPUSubtarget>();
548 const SIRegisterInfo *TRI =
549 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
550 DebugLoc DL = MBB.findDebugLoc(MI);
551 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
552 unsigned WavefrontSize = ST.getWavefrontSize();
553
554 unsigned TIDReg = MFI->getTIDReg();
555 if (!MFI->hasCalculatedTID()) {
556 MachineBasicBlock &Entry = MBB.getParent()->front();
557 MachineBasicBlock::iterator Insert = Entry.front();
558 DebugLoc DL = Insert->getDebugLoc();
559
560 TIDReg = RI.findUnusedVGPR(MF->getRegInfo());
561 if (TIDReg == AMDGPU::NoRegister)
562 return TIDReg;
563
564
565 if (MFI->getShaderType() == ShaderType::COMPUTE &&
566 WorkGroupSize > WavefrontSize) {
567
568 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
569 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
570 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
571 unsigned InputPtrReg =
572 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
573 static const unsigned TIDIGRegs[3] = {
574 TIDIGXReg, TIDIGYReg, TIDIGZReg
575 };
576 for (unsigned Reg : TIDIGRegs) {
577 if (!Entry.isLiveIn(Reg))
578 Entry.addLiveIn(Reg);
579 }
580
581 RS->enterBasicBlock(&Entry);
582 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
583 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
584 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
585 .addReg(InputPtrReg)
586 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
587 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
588 .addReg(InputPtrReg)
589 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
590
591 // NGROUPS.X * NGROUPS.Y
592 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
593 .addReg(STmp1)
594 .addReg(STmp0);
595 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
596 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
597 .addReg(STmp1)
598 .addReg(TIDIGXReg);
599 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
600 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
601 .addReg(STmp0)
602 .addReg(TIDIGYReg)
603 .addReg(TIDReg);
604 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
605 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
606 .addReg(TIDReg)
607 .addReg(TIDIGZReg);
608 } else {
609 // Get the wave id
610 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
611 TIDReg)
612 .addImm(-1)
613 .addImm(0);
614
615 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e32),
616 TIDReg)
617 .addImm(-1)
618 .addReg(TIDReg);
619 }
620
621 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
622 TIDReg)
623 .addImm(2)
624 .addReg(TIDReg);
625 MFI->setTIDReg(TIDReg);
626 }
627
628 // Add FrameIndex to LDS offset
629 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
630 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
631 .addImm(LDSOffset)
632 .addReg(TIDReg);
633
634 return TmpReg;
635}
636
Tom Stellardeba61072014-05-02 15:41:42 +0000637void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
638 int Count) const {
639 while (Count > 0) {
640 int Arg;
641 if (Count >= 8)
642 Arg = 7;
643 else
644 Arg = Count - 1;
645 Count -= 8;
646 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
647 .addImm(Arg);
648 }
649}
650
651bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000652 MachineBasicBlock &MBB = *MI->getParent();
653 DebugLoc DL = MBB.findDebugLoc(MI);
654 switch (MI->getOpcode()) {
655 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
656
Tom Stellard067c8152014-07-21 14:01:14 +0000657 case AMDGPU::SI_CONSTDATA_PTR: {
658 unsigned Reg = MI->getOperand(0).getReg();
659 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
660 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
661
662 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
663
664 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000665 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000666 .addReg(RegLo)
667 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
668 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
669 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
670 .addReg(RegHi)
671 .addImm(0)
672 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
673 .addReg(AMDGPU::SCC, RegState::Implicit);
674 MI->eraseFromParent();
675 break;
676 }
Tom Stellard60024a02014-09-24 01:33:24 +0000677 case AMDGPU::SGPR_USE:
678 // This is just a placeholder for register allocation.
679 MI->eraseFromParent();
680 break;
Tom Stellardeba61072014-05-02 15:41:42 +0000681 }
682 return true;
683}
684
Christian Konig76edd4f2013-02-26 17:52:29 +0000685MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
686 bool NewMI) const {
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000687 if (MI->getNumOperands() < 3)
Craig Topper062a2ba2014-04-25 05:30:21 +0000688 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000689
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000690 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
691 AMDGPU::OpName::src0);
692 assert(Src0Idx != -1 && "Should always have src0 operand");
693
694 if (!MI->getOperand(Src0Idx).isReg())
695 return nullptr;
696
697 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
698 AMDGPU::OpName::src1);
699
Tom Stellard0e975cf2014-08-01 00:32:35 +0000700 // Make sure it s legal to commute operands for VOP2.
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000701 if ((Src1Idx != -1) && isVOP2(MI->getOpcode()) &&
702 (!isOperandLegal(MI, Src0Idx, &MI->getOperand(Src1Idx)) ||
703 !isOperandLegal(MI, Src1Idx, &MI->getOperand(Src0Idx))))
Tom Stellard0e975cf2014-08-01 00:32:35 +0000704 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000705
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000706 if (Src1Idx != -1 && !MI->getOperand(Src1Idx).isReg()) {
Tom Stellard82166022013-11-13 23:36:37 +0000707 // XXX: Commute instructions with FPImm operands
Matt Arsenault0bea8d82014-09-26 17:54:46 +0000708 if (NewMI || !MI->getOperand(Src1Idx).isImm() ||
Tom Stellard82166022013-11-13 23:36:37 +0000709 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000710 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000711 }
712
Tom Stellardb4a313a2014-08-01 00:32:39 +0000713 // XXX: Commute VOP3 instructions with abs and neg set .
714 const MachineOperand *Abs = getNamedOperand(*MI, AMDGPU::OpName::abs);
715 const MachineOperand *Neg = getNamedOperand(*MI, AMDGPU::OpName::neg);
716 const MachineOperand *Src0Mods = getNamedOperand(*MI,
717 AMDGPU::OpName::src0_modifiers);
718 const MachineOperand *Src1Mods = getNamedOperand(*MI,
719 AMDGPU::OpName::src1_modifiers);
720 const MachineOperand *Src2Mods = getNamedOperand(*MI,
721 AMDGPU::OpName::src2_modifiers);
722
723 if ((Abs && Abs->getImm()) || (Neg && Neg->getImm()) ||
724 (Src0Mods && Src0Mods->getImm()) || (Src1Mods && Src1Mods->getImm()) ||
725 (Src2Mods && Src2Mods->getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000726 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000727
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000728 unsigned Reg = MI->getOperand(Src0Idx).getReg();
729 unsigned SubReg = MI->getOperand(Src0Idx).getSubReg();
730 MI->getOperand(Src0Idx).ChangeToImmediate(MI->getOperand(Src1Idx).getImm());
731 MI->getOperand(Src1Idx).ChangeToRegister(Reg, false);
732 MI->getOperand(Src1Idx).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000733 } else {
734 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
735 }
Christian Konig3c145802013-03-27 09:12:59 +0000736
737 if (MI)
738 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
739
740 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000741}
742
Tom Stellard26a3b672013-10-22 18:19:10 +0000743MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
744 MachineBasicBlock::iterator I,
745 unsigned DstReg,
746 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000747 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
748 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000749}
750
Tom Stellard75aadc22012-12-11 21:25:42 +0000751bool SIInstrInfo::isMov(unsigned Opcode) const {
752 switch(Opcode) {
753 default: return false;
754 case AMDGPU::S_MOV_B32:
755 case AMDGPU::S_MOV_B64:
756 case AMDGPU::V_MOV_B32_e32:
757 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000758 return true;
759 }
760}
761
762bool
763SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
764 return RC != &AMDGPU::EXECRegRegClass;
765}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000766
Tom Stellard30f59412014-03-31 14:01:56 +0000767bool
768SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
769 AliasAnalysis *AA) const {
770 switch(MI->getOpcode()) {
771 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
772 case AMDGPU::S_MOV_B32:
773 case AMDGPU::S_MOV_B64:
774 case AMDGPU::V_MOV_B32_e32:
775 return MI->getOperand(1).isImm();
776 }
777}
778
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000779namespace llvm {
780namespace AMDGPU {
781// Helper function generated by tablegen. We are wrapping this with
Matt Arsenault57e74d22014-07-29 00:02:40 +0000782// an SIInstrInfo function that returns bool rather than int.
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000783int isDS(uint16_t Opcode);
784}
785}
786
787bool SIInstrInfo::isDS(uint16_t Opcode) const {
788 return ::AMDGPU::isDS(Opcode) != -1;
789}
790
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000791bool SIInstrInfo::isMIMG(uint16_t Opcode) const {
Tom Stellard16a9a202013-08-14 23:24:17 +0000792 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
793}
794
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000795bool SIInstrInfo::isSMRD(uint16_t Opcode) const {
Michel Danzer20680b12013-08-16 16:19:24 +0000796 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
797}
798
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000799bool SIInstrInfo::isMUBUF(uint16_t Opcode) const {
800 return get(Opcode).TSFlags & SIInstrFlags::MUBUF;
801}
802
803bool SIInstrInfo::isMTBUF(uint16_t Opcode) const {
804 return get(Opcode).TSFlags & SIInstrFlags::MTBUF;
805}
806
Matt Arsenault3f981402014-09-15 15:41:53 +0000807bool SIInstrInfo::isFLAT(uint16_t Opcode) const {
808 return get(Opcode).TSFlags & SIInstrFlags::FLAT;
809}
810
Tom Stellard93fabce2013-10-10 17:11:55 +0000811bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
812 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
813}
814
815bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
816 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
817}
818
819bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
820 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
821}
822
823bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
824 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
825}
826
Tom Stellard82166022013-11-13 23:36:37 +0000827bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
828 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
829}
830
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000831bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
832 int32_t Val = Imm.getSExtValue();
833 if (Val >= -16 && Val <= 64)
834 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000835
836 // The actual type of the operand does not seem to matter as long
837 // as the bits match one of the inline immediate values. For example:
838 //
839 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
840 // so it is a legal inline immediate.
841 //
842 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
843 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000844
845 return (APInt::floatToBits(0.0f) == Imm) ||
846 (APInt::floatToBits(1.0f) == Imm) ||
847 (APInt::floatToBits(-1.0f) == Imm) ||
848 (APInt::floatToBits(0.5f) == Imm) ||
849 (APInt::floatToBits(-0.5f) == Imm) ||
850 (APInt::floatToBits(2.0f) == Imm) ||
851 (APInt::floatToBits(-2.0f) == Imm) ||
852 (APInt::floatToBits(4.0f) == Imm) ||
853 (APInt::floatToBits(-4.0f) == Imm);
854}
855
856bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
857 if (MO.isImm())
858 return isInlineConstant(APInt(32, MO.getImm(), true));
859
860 if (MO.isFPImm()) {
861 APFloat FpImm = MO.getFPImm()->getValueAPF();
862 return isInlineConstant(FpImm.bitcastToAPInt());
863 }
864
865 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000866}
867
868bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
869 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
870}
871
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000872static bool compareMachineOp(const MachineOperand &Op0,
873 const MachineOperand &Op1) {
874 if (Op0.getType() != Op1.getType())
875 return false;
876
877 switch (Op0.getType()) {
878 case MachineOperand::MO_Register:
879 return Op0.getReg() == Op1.getReg();
880 case MachineOperand::MO_Immediate:
881 return Op0.getImm() == Op1.getImm();
882 case MachineOperand::MO_FPImmediate:
883 return Op0.getFPImm() == Op1.getFPImm();
884 default:
885 llvm_unreachable("Didn't expect to be comparing these operand types");
886 }
887}
888
Tom Stellardb02094e2014-07-21 15:45:01 +0000889bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
890 const MachineOperand &MO) const {
891 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
892
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000893 assert(MO.isImm() || MO.isFPImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +0000894
895 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
896 return true;
897
898 if (OpInfo.RegClass < 0)
899 return false;
900
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000901 if (isLiteralConstant(MO))
902 return RI.regClassCanUseLiteralConstant(OpInfo.RegClass);
903
904 return RI.regClassCanUseInlineConstant(OpInfo.RegClass);
Tom Stellardb02094e2014-07-21 15:45:01 +0000905}
906
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000907bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) {
908 switch (AS) {
909 case AMDGPUAS::GLOBAL_ADDRESS: {
910 // MUBUF instructions a 12-bit offset in bytes.
911 return isUInt<12>(OffsetSize);
912 }
913 case AMDGPUAS::CONSTANT_ADDRESS: {
914 // SMRD instructions have an 8-bit offset in dwords.
915 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
916 }
917 case AMDGPUAS::LOCAL_ADDRESS:
918 case AMDGPUAS::REGION_ADDRESS: {
919 // The single offset versions have a 16-bit offset in bytes.
920 return isUInt<16>(OffsetSize);
921 }
922 case AMDGPUAS::PRIVATE_ADDRESS:
923 // Indirect register addressing does not use any offsets.
924 default:
925 return 0;
926 }
927}
928
Tom Stellard86d12eb2014-08-01 00:32:28 +0000929bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
930 return AMDGPU::getVOPe32(Opcode) != -1;
931}
932
Tom Stellardb4a313a2014-08-01 00:32:39 +0000933bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
934 // The src0_modifier operand is present on all instructions
935 // that have modifiers.
936
937 return AMDGPU::getNamedOperandIdx(Opcode,
938 AMDGPU::OpName::src0_modifiers) != -1;
939}
940
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000941bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
942 const MachineOperand &MO) const {
943 // Literal constants use the constant bus.
944 if (isLiteralConstant(MO))
945 return true;
946
947 if (!MO.isReg() || !MO.isUse())
948 return false;
949
950 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
951 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
952
953 // FLAT_SCR is just an SGPR pair.
954 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
955 return true;
956
957 // EXEC register uses the constant bus.
958 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
959 return true;
960
961 // SGPRs use the constant bus
962 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
963 (!MO.isImplicit() &&
964 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
965 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
966 return true;
967 }
968
969 return false;
970}
971
Tom Stellard93fabce2013-10-10 17:11:55 +0000972bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
973 StringRef &ErrInfo) const {
974 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000975 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +0000976 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
977 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
978 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
979
Tom Stellardca700e42014-03-17 17:03:49 +0000980 // Make sure the number of operands is correct.
981 const MCInstrDesc &Desc = get(Opcode);
982 if (!Desc.isVariadic() &&
983 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
984 ErrInfo = "Instruction has wrong number of operands.";
985 return false;
986 }
987
988 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +0000989 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +0000990 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +0000991 case MCOI::OPERAND_REGISTER: {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000992 if ((MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm()) &&
993 !isImmOperandLegal(MI, i, MI->getOperand(i))) {
994 ErrInfo = "Illegal immediate value for operand.";
Tom Stellardb4a313a2014-08-01 00:32:39 +0000995 return false;
996 }
Tom Stellarda305f932014-07-02 20:53:44 +0000997 }
Tom Stellardca700e42014-03-17 17:03:49 +0000998 break;
999 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001000 // Check if this operand is an immediate.
1001 // FrameIndex operands will be replaced by immediates, so they are
1002 // allowed.
1003 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
1004 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001005 ErrInfo = "Expected immediate, but got non-immediate";
1006 return false;
1007 }
1008 // Fall-through
1009 default:
1010 continue;
1011 }
1012
1013 if (!MI->getOperand(i).isReg())
1014 continue;
1015
1016 int RegClass = Desc.OpInfo[i].RegClass;
1017 if (RegClass != -1) {
1018 unsigned Reg = MI->getOperand(i).getReg();
1019 if (TargetRegisterInfo::isVirtualRegister(Reg))
1020 continue;
1021
1022 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1023 if (!RC->contains(Reg)) {
1024 ErrInfo = "Operand has incorrect register class.";
1025 return false;
1026 }
1027 }
1028 }
1029
1030
Tom Stellard93fabce2013-10-10 17:11:55 +00001031 // Verify VOP*
1032 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
1033 unsigned ConstantBusCount = 0;
1034 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +00001035 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
1036 const MachineOperand &MO = MI->getOperand(i);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001037 if (usesConstantBus(MRI, MO)) {
1038 if (MO.isReg()) {
1039 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001040 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001041 SGPRUsed = MO.getReg();
1042 } else {
1043 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001044 }
1045 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001046 }
1047 if (ConstantBusCount > 1) {
1048 ErrInfo = "VOP* instruction uses the constant bus more than once";
1049 return false;
1050 }
1051 }
1052
1053 // Verify SRC1 for VOP2 and VOPC
1054 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
1055 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +00001056 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +00001057 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
1058 return false;
1059 }
1060 }
1061
1062 // Verify VOP3
1063 if (isVOP3(Opcode)) {
1064 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
1065 ErrInfo = "VOP3 src0 cannot be a literal constant.";
1066 return false;
1067 }
1068 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
1069 ErrInfo = "VOP3 src1 cannot be a literal constant.";
1070 return false;
1071 }
1072 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
1073 ErrInfo = "VOP3 src2 cannot be a literal constant.";
1074 return false;
1075 }
1076 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001077
1078 // Verify misc. restrictions on specific instructions.
1079 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1080 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001081 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1082 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1083 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001084 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1085 if (!compareMachineOp(Src0, Src1) &&
1086 !compareMachineOp(Src0, Src2)) {
1087 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1088 return false;
1089 }
1090 }
1091 }
1092
Tom Stellard93fabce2013-10-10 17:11:55 +00001093 return true;
1094}
1095
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001096unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001097 switch (MI.getOpcode()) {
1098 default: return AMDGPU::INSTRUCTION_LIST_END;
1099 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1100 case AMDGPU::COPY: return AMDGPU::COPY;
1101 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001102 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001103 case AMDGPU::S_MOV_B32:
1104 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001105 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001106 case AMDGPU::S_ADD_I32:
1107 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001108 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001109 case AMDGPU::S_SUB_I32:
1110 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001111 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001112 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001113 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1114 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1115 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1116 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1117 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1118 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1119 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001120 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1121 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1122 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1123 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1124 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1125 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001126 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1127 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001128 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1129 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +00001130 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001131 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001132 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001133 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1134 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1135 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1136 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1137 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1138 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001139 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001140 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001141 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001142 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001143 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001144 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001145 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001146 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001147 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001148 }
1149}
1150
1151bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1152 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1153}
1154
1155const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1156 unsigned OpNo) const {
1157 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1158 const MCInstrDesc &Desc = get(MI.getOpcode());
1159 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
1160 Desc.OpInfo[OpNo].RegClass == -1)
1161 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
1162
1163 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1164 return RI.getRegClass(RCID);
1165}
1166
1167bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1168 switch (MI.getOpcode()) {
1169 case AMDGPU::COPY:
1170 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001171 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001172 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001173 return RI.hasVGPRs(getOpRegClass(MI, 0));
1174 default:
1175 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1176 }
1177}
1178
1179void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1180 MachineBasicBlock::iterator I = MI;
1181 MachineOperand &MO = MI->getOperand(OpIdx);
1182 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1183 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1184 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1185 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
1186 if (MO.isReg()) {
1187 Opcode = AMDGPU::COPY;
1188 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +00001189 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +00001190 }
1191
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001192 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001193 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC)) {
1194 VRC = &AMDGPU::VReg_64RegClass;
1195 } else {
1196 VRC = &AMDGPU::VReg_32RegClass;
1197 }
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001198 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +00001199 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
1200 Reg).addOperand(MO);
1201 MO.ChangeToRegister(Reg, false);
1202}
1203
Tom Stellard15834092014-03-21 15:51:57 +00001204unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1205 MachineRegisterInfo &MRI,
1206 MachineOperand &SuperReg,
1207 const TargetRegisterClass *SuperRC,
1208 unsigned SubIdx,
1209 const TargetRegisterClass *SubRC)
1210 const {
1211 assert(SuperReg.isReg());
1212
1213 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1214 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1215
1216 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001217 // value so we don't need to worry about merging its subreg index with the
1218 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001219 // eliminate this extra copy.
1220 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1221 NewSuperReg)
1222 .addOperand(SuperReg);
1223
1224 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1225 SubReg)
1226 .addReg(NewSuperReg, 0, SubIdx);
1227 return SubReg;
1228}
1229
Matt Arsenault248b7b62014-03-24 20:08:09 +00001230MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1231 MachineBasicBlock::iterator MII,
1232 MachineRegisterInfo &MRI,
1233 MachineOperand &Op,
1234 const TargetRegisterClass *SuperRC,
1235 unsigned SubIdx,
1236 const TargetRegisterClass *SubRC) const {
1237 if (Op.isImm()) {
1238 // XXX - Is there a better way to do this?
1239 if (SubIdx == AMDGPU::sub0)
1240 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1241 if (SubIdx == AMDGPU::sub1)
1242 return MachineOperand::CreateImm(Op.getImm() >> 32);
1243
1244 llvm_unreachable("Unhandled register index for immediate");
1245 }
1246
1247 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1248 SubIdx, SubRC);
1249 return MachineOperand::CreateReg(SubReg, false);
1250}
1251
Matt Arsenaultbd995802014-03-24 18:26:52 +00001252unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1253 MachineBasicBlock::iterator MI,
1254 MachineRegisterInfo &MRI,
1255 const TargetRegisterClass *RC,
1256 const MachineOperand &Op) const {
1257 MachineBasicBlock *MBB = MI->getParent();
1258 DebugLoc DL = MI->getDebugLoc();
1259 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1260 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1261 unsigned Dst = MRI.createVirtualRegister(RC);
1262
1263 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1264 LoDst)
1265 .addImm(Op.getImm() & 0xFFFFFFFF);
1266 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1267 HiDst)
1268 .addImm(Op.getImm() >> 32);
1269
1270 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1271 .addReg(LoDst)
1272 .addImm(AMDGPU::sub0)
1273 .addReg(HiDst)
1274 .addImm(AMDGPU::sub1);
1275
1276 Worklist.push_back(Lo);
1277 Worklist.push_back(Hi);
1278
1279 return Dst;
1280}
1281
Tom Stellard0e975cf2014-08-01 00:32:35 +00001282bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1283 const MachineOperand *MO) const {
1284 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1285 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1286 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1287 const TargetRegisterClass *DefinedRC =
1288 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1289 if (!MO)
1290 MO = &MI->getOperand(OpIdx);
1291
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001292 if (usesConstantBus(MRI, *MO)) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001293 unsigned SGPRUsed =
1294 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001295 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1296 if (i == OpIdx)
1297 continue;
1298 if (usesConstantBus(MRI, MI->getOperand(i)) &&
1299 MI->getOperand(i).isReg() && MI->getOperand(i).getReg() != SGPRUsed) {
1300 return false;
1301 }
1302 }
1303 }
1304
Tom Stellard0e975cf2014-08-01 00:32:35 +00001305 if (MO->isReg()) {
1306 assert(DefinedRC);
1307 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
1308 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass));
1309 }
1310
1311
1312 // Handle non-register types that are treated like immediates.
1313 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1314
Matt Arsenault4364fef2014-09-23 18:30:57 +00001315 if (!DefinedRC) {
1316 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001317 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001318 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001319
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001320 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001321}
1322
Tom Stellard82166022013-11-13 23:36:37 +00001323void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1324 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001325
Tom Stellard82166022013-11-13 23:36:37 +00001326 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1327 AMDGPU::OpName::src0);
1328 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1329 AMDGPU::OpName::src1);
1330 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1331 AMDGPU::OpName::src2);
1332
1333 // Legalize VOP2
1334 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001335 // Legalize src0
1336 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001337 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001338
1339 // Legalize src1
1340 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001341 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001342
1343 // Usually src0 of VOP2 instructions allow more types of inputs
1344 // than src1, so try to commute the instruction to decrease our
1345 // chances of having to insert a MOV instruction to legalize src1.
1346 if (MI->isCommutable()) {
1347 if (commuteInstruction(MI))
1348 // If we are successful in commuting, then we know MI is legal, so
1349 // we are done.
1350 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001351 }
1352
Tom Stellard0e975cf2014-08-01 00:32:35 +00001353 legalizeOpWithMove(MI, Src1Idx);
1354 return;
Tom Stellard82166022013-11-13 23:36:37 +00001355 }
1356
Matt Arsenault08f7e372013-11-18 20:09:50 +00001357 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001358 // Legalize VOP3
1359 if (isVOP3(MI->getOpcode())) {
1360 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
1361 unsigned SGPRReg = AMDGPU::NoRegister;
1362 for (unsigned i = 0; i < 3; ++i) {
1363 int Idx = VOP3Idx[i];
1364 if (Idx == -1)
1365 continue;
1366 MachineOperand &MO = MI->getOperand(Idx);
1367
1368 if (MO.isReg()) {
1369 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1370 continue; // VGPRs are legal
1371
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001372 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1373
Tom Stellard82166022013-11-13 23:36:37 +00001374 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1375 SGPRReg = MO.getReg();
1376 // We can use one SGPR in each VOP3 instruction.
1377 continue;
1378 }
1379 } else if (!isLiteralConstant(MO)) {
1380 // If it is not a register and not a literal constant, then it must be
1381 // an inline constant which is always legal.
1382 continue;
1383 }
1384 // If we make it this far, then the operand is not legal and we must
1385 // legalize it.
1386 legalizeOpWithMove(MI, Idx);
1387 }
1388 }
1389
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001390 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001391 // The register class of the operands much be the same type as the register
1392 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001393 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1394 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001395 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001396 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1397 if (!MI->getOperand(i).isReg() ||
1398 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1399 continue;
1400 const TargetRegisterClass *OpRC =
1401 MRI.getRegClass(MI->getOperand(i).getReg());
1402 if (RI.hasVGPRs(OpRC)) {
1403 VRC = OpRC;
1404 } else {
1405 SRC = OpRC;
1406 }
1407 }
1408
1409 // If any of the operands are VGPR registers, then they all most be
1410 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1411 // them.
1412 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1413 if (!VRC) {
1414 assert(SRC);
1415 VRC = RI.getEquivalentVGPRClass(SRC);
1416 }
1417 RC = VRC;
1418 } else {
1419 RC = SRC;
1420 }
1421
1422 // Update all the operands so they have the same type.
1423 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1424 if (!MI->getOperand(i).isReg() ||
1425 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1426 continue;
1427 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001428 MachineBasicBlock *InsertBB;
1429 MachineBasicBlock::iterator Insert;
1430 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1431 InsertBB = MI->getParent();
1432 Insert = MI;
1433 } else {
1434 // MI is a PHI instruction.
1435 InsertBB = MI->getOperand(i + 1).getMBB();
1436 Insert = InsertBB->getFirstTerminator();
1437 }
1438 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001439 get(AMDGPU::COPY), DstReg)
1440 .addOperand(MI->getOperand(i));
1441 MI->getOperand(i).setReg(DstReg);
1442 }
1443 }
Tom Stellard15834092014-03-21 15:51:57 +00001444
Tom Stellarda5687382014-05-15 14:41:55 +00001445 // Legalize INSERT_SUBREG
1446 // src0 must have the same register class as dst
1447 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1448 unsigned Dst = MI->getOperand(0).getReg();
1449 unsigned Src0 = MI->getOperand(1).getReg();
1450 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1451 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1452 if (DstRC != Src0RC) {
1453 MachineBasicBlock &MBB = *MI->getParent();
1454 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1455 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1456 .addReg(Src0);
1457 MI->getOperand(1).setReg(NewSrc0);
1458 }
1459 return;
1460 }
1461
Tom Stellard15834092014-03-21 15:51:57 +00001462 // Legalize MUBUF* instructions
1463 // FIXME: If we start using the non-addr64 instructions for compute, we
1464 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001465 int SRsrcIdx =
1466 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1467 if (SRsrcIdx != -1) {
1468 // We have an MUBUF instruction
1469 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1470 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1471 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1472 RI.getRegClass(SRsrcRC))) {
1473 // The operands are legal.
1474 // FIXME: We may need to legalize operands besided srsrc.
1475 return;
1476 }
Tom Stellard15834092014-03-21 15:51:57 +00001477
Tom Stellard155bbb72014-08-11 22:18:17 +00001478 MachineBasicBlock &MBB = *MI->getParent();
1479 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001480
Tom Stellard155bbb72014-08-11 22:18:17 +00001481 // SRsrcPtrLo = srsrc:sub0
1482 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1483 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001484
Tom Stellard155bbb72014-08-11 22:18:17 +00001485 // SRsrcPtrHi = srsrc:sub1
1486 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1487 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001488
Tom Stellard155bbb72014-08-11 22:18:17 +00001489 // Create an empty resource descriptor
1490 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1491 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1492 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1493 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001494
Tom Stellard155bbb72014-08-11 22:18:17 +00001495 // Zero64 = 0
1496 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1497 Zero64)
1498 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001499
Tom Stellard155bbb72014-08-11 22:18:17 +00001500 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1501 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1502 SRsrcFormatLo)
1503 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001504
Tom Stellard155bbb72014-08-11 22:18:17 +00001505 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1506 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1507 SRsrcFormatHi)
1508 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001509
Tom Stellard155bbb72014-08-11 22:18:17 +00001510 // NewSRsrc = {Zero64, SRsrcFormat}
1511 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1512 NewSRsrc)
1513 .addReg(Zero64)
1514 .addImm(AMDGPU::sub0_sub1)
1515 .addReg(SRsrcFormatLo)
1516 .addImm(AMDGPU::sub2)
1517 .addReg(SRsrcFormatHi)
1518 .addImm(AMDGPU::sub3);
1519
1520 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1521 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1522 unsigned NewVAddrLo;
1523 unsigned NewVAddrHi;
1524 if (VAddr) {
1525 // This is already an ADDR64 instruction so we need to add the pointer
1526 // extracted from the resource descriptor to the current value of VAddr.
1527 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1528 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1529
1530 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001531 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1532 NewVAddrLo)
1533 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001534 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1535 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001536
Tom Stellard155bbb72014-08-11 22:18:17 +00001537 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001538 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1539 NewVAddrHi)
1540 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001541 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001542 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1543 .addReg(AMDGPU::VCC, RegState::Implicit);
1544
Tom Stellard155bbb72014-08-11 22:18:17 +00001545 } else {
1546 // This instructions is the _OFFSET variant, so we need to convert it to
1547 // ADDR64.
1548 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1549 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1550 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1551 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1552 "with non-zero soffset is not implemented");
NAKAMURA Takumi5f79ee52014-08-11 23:03:38 +00001553 (void)SOffset;
Tom Stellard15834092014-03-21 15:51:57 +00001554
Tom Stellard155bbb72014-08-11 22:18:17 +00001555 // Create the new instruction.
1556 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1557 MachineInstr *Addr64 =
1558 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1559 .addOperand(*VData)
1560 .addOperand(*SRsrc)
1561 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1562 // This will be replaced later
1563 // with the new value of vaddr.
1564 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001565
Tom Stellard155bbb72014-08-11 22:18:17 +00001566 MI->removeFromParent();
1567 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001568
Tom Stellard155bbb72014-08-11 22:18:17 +00001569 NewVAddrLo = SRsrcPtrLo;
1570 NewVAddrHi = SRsrcPtrHi;
1571 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1572 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001573 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001574
1575 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1576 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1577 NewVAddr)
1578 .addReg(NewVAddrLo)
1579 .addImm(AMDGPU::sub0)
1580 .addReg(NewVAddrHi)
1581 .addImm(AMDGPU::sub1);
1582
1583
1584 // Update the instruction to use NewVaddr
1585 VAddr->setReg(NewVAddr);
1586 // Update the instruction to use NewSRsrc
1587 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001588 }
Tom Stellard82166022013-11-13 23:36:37 +00001589}
1590
Tom Stellard745f2ed2014-08-21 20:41:00 +00001591void SIInstrInfo::splitSMRD(MachineInstr *MI,
1592 const TargetRegisterClass *HalfRC,
1593 unsigned HalfImmOp, unsigned HalfSGPROp,
1594 MachineInstr *&Lo, MachineInstr *&Hi) const {
1595
1596 DebugLoc DL = MI->getDebugLoc();
1597 MachineBasicBlock *MBB = MI->getParent();
1598 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1599 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1600 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1601 unsigned HalfSize = HalfRC->getSize();
1602 const MachineOperand *OffOp =
1603 getNamedOperand(*MI, AMDGPU::OpName::offset);
1604 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1605
1606 if (OffOp) {
1607 // Handle the _IMM variant
1608 unsigned LoOffset = OffOp->getImm();
1609 unsigned HiOffset = LoOffset + (HalfSize / 4);
1610 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
1611 .addOperand(*SBase)
1612 .addImm(LoOffset);
1613
1614 if (!isUInt<8>(HiOffset)) {
1615 unsigned OffsetSGPR =
1616 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1617 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
1618 .addImm(HiOffset << 2); // The immediate offset is in dwords,
1619 // but offset in register is in bytes.
1620 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
1621 .addOperand(*SBase)
1622 .addReg(OffsetSGPR);
1623 } else {
1624 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
1625 .addOperand(*SBase)
1626 .addImm(HiOffset);
1627 }
1628 } else {
1629 // Handle the _SGPR variant
1630 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1631 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
1632 .addOperand(*SBase)
1633 .addOperand(*SOff);
1634 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1635 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1636 .addOperand(*SOff)
1637 .addImm(HalfSize);
1638 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
1639 .addOperand(*SBase)
1640 .addReg(OffsetSGPR);
1641 }
1642
1643 unsigned SubLo, SubHi;
1644 switch (HalfSize) {
1645 case 4:
1646 SubLo = AMDGPU::sub0;
1647 SubHi = AMDGPU::sub1;
1648 break;
1649 case 8:
1650 SubLo = AMDGPU::sub0_sub1;
1651 SubHi = AMDGPU::sub2_sub3;
1652 break;
1653 case 16:
1654 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
1655 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
1656 break;
1657 case 32:
1658 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1659 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
1660 break;
1661 default:
1662 llvm_unreachable("Unhandled HalfSize");
1663 }
1664
1665 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
1666 .addOperand(MI->getOperand(0))
1667 .addReg(RegLo)
1668 .addImm(SubLo)
1669 .addReg(RegHi)
1670 .addImm(SubHi);
1671}
1672
Tom Stellard0c354f22014-04-30 15:31:29 +00001673void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1674 MachineBasicBlock *MBB = MI->getParent();
1675 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001676 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001677 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001678 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001679 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001680 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard745f2ed2014-08-21 20:41:00 +00001681 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
Tom Stellard0c354f22014-04-30 15:31:29 +00001682 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001683 unsigned RegOffset;
1684 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001685
Tom Stellard4c00b522014-05-09 16:42:22 +00001686 if (MI->getOperand(2).isReg()) {
1687 RegOffset = MI->getOperand(2).getReg();
1688 ImmOffset = 0;
1689 } else {
1690 assert(MI->getOperand(2).isImm());
1691 // SMRD instructions take a dword offsets and MUBUF instructions
1692 // take a byte offset.
1693 ImmOffset = MI->getOperand(2).getImm() << 2;
1694 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1695 if (isUInt<12>(ImmOffset)) {
1696 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1697 RegOffset)
1698 .addImm(0);
1699 } else {
1700 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1701 RegOffset)
1702 .addImm(ImmOffset);
1703 ImmOffset = 0;
1704 }
1705 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001706
1707 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001708 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001709 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1710 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1711 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1712
1713 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1714 .addImm(0);
1715 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1716 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1717 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1718 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1719 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1720 .addReg(DWord0)
1721 .addImm(AMDGPU::sub0)
1722 .addReg(DWord1)
1723 .addImm(AMDGPU::sub1)
1724 .addReg(DWord2)
1725 .addImm(AMDGPU::sub2)
1726 .addReg(DWord3)
1727 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001728 MI->setDesc(get(NewOpcode));
1729 if (MI->getOperand(2).isReg()) {
1730 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1731 } else {
1732 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1733 }
1734 MI->getOperand(1).setReg(SRsrc);
1735 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
1736
1737 const TargetRegisterClass *NewDstRC =
1738 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
1739
1740 unsigned DstReg = MI->getOperand(0).getReg();
1741 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1742 MRI.replaceRegWith(DstReg, NewDstReg);
1743 break;
1744 }
1745 case AMDGPU::S_LOAD_DWORDX8_IMM:
1746 case AMDGPU::S_LOAD_DWORDX8_SGPR: {
1747 MachineInstr *Lo, *Hi;
1748 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
1749 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
1750 MI->eraseFromParent();
1751 moveSMRDToVALU(Lo, MRI);
1752 moveSMRDToVALU(Hi, MRI);
1753 break;
1754 }
1755
1756 case AMDGPU::S_LOAD_DWORDX16_IMM:
1757 case AMDGPU::S_LOAD_DWORDX16_SGPR: {
1758 MachineInstr *Lo, *Hi;
1759 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
1760 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
1761 MI->eraseFromParent();
1762 moveSMRDToVALU(Lo, MRI);
1763 moveSMRDToVALU(Hi, MRI);
1764 break;
1765 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001766 }
1767}
1768
Tom Stellard82166022013-11-13 23:36:37 +00001769void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1770 SmallVector<MachineInstr *, 128> Worklist;
1771 Worklist.push_back(&TopInst);
1772
1773 while (!Worklist.empty()) {
1774 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001775 MachineBasicBlock *MBB = Inst->getParent();
1776 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1777
Matt Arsenault27cc9582014-04-18 01:53:18 +00001778 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001779 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001780
Tom Stellarde0387202014-03-21 15:51:54 +00001781 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001782 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001783 default:
1784 if (isSMRD(Inst->getOpcode())) {
1785 moveSMRDToVALU(Inst, MRI);
1786 }
1787 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001788 case AMDGPU::S_MOV_B64: {
1789 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001790
Matt Arsenaultbd995802014-03-24 18:26:52 +00001791 // If the source operand is a register we can replace this with a
1792 // copy.
1793 if (Inst->getOperand(1).isReg()) {
1794 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1795 .addOperand(Inst->getOperand(0))
1796 .addOperand(Inst->getOperand(1));
1797 Worklist.push_back(Copy);
1798 } else {
1799 // Otherwise, we need to split this into two movs, because there is
1800 // no 64-bit VALU move instruction.
1801 unsigned Reg = Inst->getOperand(0).getReg();
1802 unsigned Dst = split64BitImm(Worklist,
1803 Inst,
1804 MRI,
1805 MRI.getRegClass(Reg),
1806 Inst->getOperand(1));
1807 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001808 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001809 Inst->eraseFromParent();
1810 continue;
1811 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001812 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001813 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001814 Inst->eraseFromParent();
1815 continue;
1816
1817 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001818 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001819 Inst->eraseFromParent();
1820 continue;
1821
1822 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001823 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001824 Inst->eraseFromParent();
1825 continue;
1826
1827 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001828 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001829 Inst->eraseFromParent();
1830 continue;
1831
Matt Arsenault8333e432014-06-10 19:18:24 +00001832 case AMDGPU::S_BCNT1_I32_B64:
1833 splitScalar64BitBCNT(Worklist, Inst);
1834 Inst->eraseFromParent();
1835 continue;
1836
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001837 case AMDGPU::S_BFE_U64:
1838 case AMDGPU::S_BFE_I64:
1839 case AMDGPU::S_BFM_B64:
1840 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001841 }
1842
Tom Stellard15834092014-03-21 15:51:57 +00001843 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1844 // We cannot move this instruction to the VALU, so we should try to
1845 // legalize its operands instead.
1846 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001847 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001848 }
Tom Stellard82166022013-11-13 23:36:37 +00001849
Tom Stellard82166022013-11-13 23:36:37 +00001850 // Use the new VALU Opcode.
1851 const MCInstrDesc &NewDesc = get(NewOpcode);
1852 Inst->setDesc(NewDesc);
1853
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001854 // Remove any references to SCC. Vector instructions can't read from it, and
1855 // We're just about to add the implicit use / defs of VCC, and we don't want
1856 // both.
1857 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1858 MachineOperand &Op = Inst->getOperand(i);
1859 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1860 Inst->RemoveOperand(i);
1861 }
1862
Matt Arsenault27cc9582014-04-18 01:53:18 +00001863 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1864 // We are converting these to a BFE, so we need to add the missing
1865 // operands for the size and offset.
1866 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
1867 Inst->addOperand(MachineOperand::CreateImm(0));
1868 Inst->addOperand(MachineOperand::CreateImm(Size));
1869
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001870 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
1871 // The VALU version adds the second operand to the result, so insert an
1872 // extra 0 operand.
1873 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001874 }
1875
Matt Arsenault27cc9582014-04-18 01:53:18 +00001876 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001877
Matt Arsenault78b86702014-04-18 05:19:26 +00001878 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1879 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1880 // If we need to move this to VGPRs, we need to unpack the second operand
1881 // back into the 2 separate ones for bit offset and width.
1882 assert(OffsetWidthOp.isImm() &&
1883 "Scalar BFE is only implemented for constant width and offset");
1884 uint32_t Imm = OffsetWidthOp.getImm();
1885
1886 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1887 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00001888 Inst->RemoveOperand(2); // Remove old immediate.
1889 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001890 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001891 }
1892
Tom Stellard82166022013-11-13 23:36:37 +00001893 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001894
Tom Stellard82166022013-11-13 23:36:37 +00001895 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1896
Matt Arsenault27cc9582014-04-18 01:53:18 +00001897 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001898 // For target instructions, getOpRegClass just returns the virtual
1899 // register class associated with the operand, so we need to find an
1900 // equivalent VGPR register class in order to move the instruction to the
1901 // VALU.
1902 case AMDGPU::COPY:
1903 case AMDGPU::PHI:
1904 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001905 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001906 if (RI.hasVGPRs(NewDstRC))
1907 continue;
1908 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1909 if (!NewDstRC)
1910 continue;
1911 break;
1912 default:
1913 break;
1914 }
1915
1916 unsigned DstReg = Inst->getOperand(0).getReg();
1917 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1918 MRI.replaceRegWith(DstReg, NewDstReg);
1919
Tom Stellarde1a24452014-04-17 21:00:01 +00001920 // Legalize the operands
1921 legalizeOperands(Inst);
1922
Tom Stellard82166022013-11-13 23:36:37 +00001923 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1924 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001925 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001926 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1927 Worklist.push_back(&UseMI);
1928 }
1929 }
1930 }
1931}
1932
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001933//===----------------------------------------------------------------------===//
1934// Indirect addressing callbacks
1935//===----------------------------------------------------------------------===//
1936
1937unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1938 unsigned Channel) const {
1939 assert(Channel == 0);
1940 return RegIndex;
1941}
1942
Tom Stellard26a3b672013-10-22 18:19:10 +00001943const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001944 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001945}
1946
Matt Arsenault689f3252014-06-09 16:36:31 +00001947void SIInstrInfo::splitScalar64BitUnaryOp(
1948 SmallVectorImpl<MachineInstr *> &Worklist,
1949 MachineInstr *Inst,
1950 unsigned Opcode) const {
1951 MachineBasicBlock &MBB = *Inst->getParent();
1952 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1953
1954 MachineOperand &Dest = Inst->getOperand(0);
1955 MachineOperand &Src0 = Inst->getOperand(1);
1956 DebugLoc DL = Inst->getDebugLoc();
1957
1958 MachineBasicBlock::iterator MII = Inst;
1959
1960 const MCInstrDesc &InstDesc = get(Opcode);
1961 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1962 MRI.getRegClass(Src0.getReg()) :
1963 &AMDGPU::SGPR_32RegClass;
1964
1965 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1966
1967 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1968 AMDGPU::sub0, Src0SubRC);
1969
1970 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1971 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1972
1973 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1974 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1975 .addOperand(SrcReg0Sub0);
1976
1977 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1978 AMDGPU::sub1, Src0SubRC);
1979
1980 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1981 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1982 .addOperand(SrcReg0Sub1);
1983
1984 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1985 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1986 .addReg(DestSub0)
1987 .addImm(AMDGPU::sub0)
1988 .addReg(DestSub1)
1989 .addImm(AMDGPU::sub1);
1990
1991 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1992
1993 // Try to legalize the operands in case we need to swap the order to keep it
1994 // valid.
1995 Worklist.push_back(LoHalf);
1996 Worklist.push_back(HiHalf);
1997}
1998
1999void SIInstrInfo::splitScalar64BitBinaryOp(
2000 SmallVectorImpl<MachineInstr *> &Worklist,
2001 MachineInstr *Inst,
2002 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002003 MachineBasicBlock &MBB = *Inst->getParent();
2004 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2005
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002006 MachineOperand &Dest = Inst->getOperand(0);
2007 MachineOperand &Src0 = Inst->getOperand(1);
2008 MachineOperand &Src1 = Inst->getOperand(2);
2009 DebugLoc DL = Inst->getDebugLoc();
2010
2011 MachineBasicBlock::iterator MII = Inst;
2012
2013 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002014 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2015 MRI.getRegClass(Src0.getReg()) :
2016 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002017
Matt Arsenault684dc802014-03-24 20:08:13 +00002018 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2019 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2020 MRI.getRegClass(Src1.getReg()) :
2021 &AMDGPU::SGPR_32RegClass;
2022
2023 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2024
2025 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2026 AMDGPU::sub0, Src0SubRC);
2027 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2028 AMDGPU::sub0, Src1SubRC);
2029
2030 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2031 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2032
2033 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002034 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002035 .addOperand(SrcReg0Sub0)
2036 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002037
Matt Arsenault684dc802014-03-24 20:08:13 +00002038 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2039 AMDGPU::sub1, Src0SubRC);
2040 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2041 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002042
Matt Arsenault684dc802014-03-24 20:08:13 +00002043 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002044 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002045 .addOperand(SrcReg0Sub1)
2046 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002047
Matt Arsenault684dc802014-03-24 20:08:13 +00002048 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002049 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2050 .addReg(DestSub0)
2051 .addImm(AMDGPU::sub0)
2052 .addReg(DestSub1)
2053 .addImm(AMDGPU::sub1);
2054
2055 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2056
2057 // Try to legalize the operands in case we need to swap the order to keep it
2058 // valid.
2059 Worklist.push_back(LoHalf);
2060 Worklist.push_back(HiHalf);
2061}
2062
Matt Arsenault8333e432014-06-10 19:18:24 +00002063void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2064 MachineInstr *Inst) const {
2065 MachineBasicBlock &MBB = *Inst->getParent();
2066 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2067
2068 MachineBasicBlock::iterator MII = Inst;
2069 DebugLoc DL = Inst->getDebugLoc();
2070
2071 MachineOperand &Dest = Inst->getOperand(0);
2072 MachineOperand &Src = Inst->getOperand(1);
2073
2074 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
2075 const TargetRegisterClass *SrcRC = Src.isReg() ?
2076 MRI.getRegClass(Src.getReg()) :
2077 &AMDGPU::SGPR_32RegClass;
2078
2079 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2080 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2081
2082 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2083
2084 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2085 AMDGPU::sub0, SrcSubRC);
2086 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2087 AMDGPU::sub1, SrcSubRC);
2088
2089 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
2090 .addOperand(SrcRegSub0)
2091 .addImm(0);
2092
2093 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2094 .addOperand(SrcRegSub1)
2095 .addReg(MidReg);
2096
2097 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2098
2099 Worklist.push_back(First);
2100 Worklist.push_back(Second);
2101}
2102
Matt Arsenault27cc9582014-04-18 01:53:18 +00002103void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
2104 MachineInstr *Inst) const {
2105 // Add the implict and explicit register definitions.
2106 if (NewDesc.ImplicitUses) {
2107 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
2108 unsigned Reg = NewDesc.ImplicitUses[i];
2109 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
2110 }
2111 }
2112
2113 if (NewDesc.ImplicitDefs) {
2114 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
2115 unsigned Reg = NewDesc.ImplicitDefs[i];
2116 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
2117 }
2118 }
2119}
2120
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002121MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2122 MachineBasicBlock *MBB,
2123 MachineBasicBlock::iterator I,
2124 unsigned ValueReg,
2125 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002126 const DebugLoc &DL = MBB->findDebugLoc(I);
2127 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2128 getIndirectIndexBegin(*MBB->getParent()));
2129
2130 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2131 .addReg(IndirectBaseReg, RegState::Define)
2132 .addOperand(I->getOperand(0))
2133 .addReg(IndirectBaseReg)
2134 .addReg(OffsetReg)
2135 .addImm(0)
2136 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002137}
2138
2139MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2140 MachineBasicBlock *MBB,
2141 MachineBasicBlock::iterator I,
2142 unsigned ValueReg,
2143 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002144 const DebugLoc &DL = MBB->findDebugLoc(I);
2145 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2146 getIndirectIndexBegin(*MBB->getParent()));
2147
2148 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2149 .addOperand(I->getOperand(0))
2150 .addOperand(I->getOperand(1))
2151 .addReg(IndirectBaseReg)
2152 .addReg(OffsetReg)
2153 .addImm(0);
2154
2155}
2156
2157void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2158 const MachineFunction &MF) const {
2159 int End = getIndirectIndexEnd(MF);
2160 int Begin = getIndirectIndexBegin(MF);
2161
2162 if (End == -1)
2163 return;
2164
2165
2166 for (int Index = Begin; Index <= End; ++Index)
2167 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
2168
Tom Stellard415ef6d2013-11-13 23:58:51 +00002169 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002170 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2171
Tom Stellard415ef6d2013-11-13 23:58:51 +00002172 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002173 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2174
Tom Stellard415ef6d2013-11-13 23:58:51 +00002175 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002176 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2177
Tom Stellard415ef6d2013-11-13 23:58:51 +00002178 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002179 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2180
Tom Stellard415ef6d2013-11-13 23:58:51 +00002181 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002182 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002183}
Tom Stellard1aaad692014-07-21 16:55:33 +00002184
Tom Stellard6407e1e2014-08-01 00:32:33 +00002185MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Tom Stellard1aaad692014-07-21 16:55:33 +00002186 unsigned OperandName) const {
2187 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2188 if (Idx == -1)
2189 return nullptr;
2190
2191 return &MI.getOperand(Idx);
2192}