Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1 | //===-- X86ISelPattern.cpp - A pattern matching inst selector for X86 -----===// |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 2 | // |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a pattern matching instruction selector for X86. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "X86.h" |
| 15 | #include "X86InstrBuilder.h" |
| 16 | #include "X86RegisterInfo.h" |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 17 | #include "X86Subtarget.h" |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 19 | #include "llvm/CallingConv.h" |
Chris Lattner | 6972c31 | 2005-05-09 03:36:39 +0000 | [diff] [blame] | 20 | #include "llvm/Constants.h" |
| 21 | #include "llvm/Instructions.h" |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 22 | #include "llvm/Function.h" |
Chris Lattner | 6972c31 | 2005-05-09 03:36:39 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFunction.h" |
| 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 26 | #include "llvm/CodeGen/SelectionDAG.h" |
| 27 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 28 | #include "llvm/CodeGen/SSARegMap.h" |
| 29 | #include "llvm/Target/TargetData.h" |
| 30 | #include "llvm/Target/TargetLowering.h" |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetMachine.h" |
Chris Lattner | db68d39 | 2005-04-30 04:25:35 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | 6972c31 | 2005-05-09 03:36:39 +0000 | [diff] [blame] | 33 | #include "llvm/Support/CFG.h" |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 34 | #include "llvm/Support/MathExtras.h" |
| 35 | #include "llvm/ADT/Statistic.h" |
| 36 | #include <set> |
Jeff Cohen | 407aa01 | 2005-01-12 04:29:05 +0000 | [diff] [blame] | 37 | #include <algorithm> |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
Chris Lattner | a36117b | 2005-05-14 06:52:07 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// |
| 41 | // Pattern Matcher Implementation |
| 42 | //===----------------------------------------------------------------------===// |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 43 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 44 | namespace { |
| 45 | /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses |
| 46 | /// SDOperand's instead of register numbers for the leaves of the matched |
| 47 | /// tree. |
| 48 | struct X86ISelAddressMode { |
| 49 | enum { |
| 50 | RegBase, |
| 51 | FrameIndexBase, |
| 52 | } BaseType; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 53 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 54 | struct { // This is really a union, discriminated by BaseType! |
| 55 | SDOperand Reg; |
| 56 | int FrameIndex; |
| 57 | } Base; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 58 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 59 | unsigned Scale; |
| 60 | SDOperand IndexReg; |
| 61 | unsigned Disp; |
| 62 | GlobalValue *GV; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 63 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 64 | X86ISelAddressMode() |
| 65 | : BaseType(RegBase), Scale(1), IndexReg(), Disp(), GV(0) { |
| 66 | } |
| 67 | }; |
| 68 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 69 | |
| 70 | |
| 71 | namespace { |
| 72 | Statistic<> |
| 73 | NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added"); |
| 74 | |
| 75 | //===--------------------------------------------------------------------===// |
| 76 | /// ISel - X86 specific code to select X86 machine instructions for |
| 77 | /// SelectionDAG operations. |
| 78 | /// |
| 79 | class ISel : public SelectionDAGISel { |
| 80 | /// ContainsFPCode - Every instruction we select that uses or defines a FP |
| 81 | /// register should set this to true. |
| 82 | bool ContainsFPCode; |
| 83 | |
| 84 | /// X86Lowering - This object fully describes how to lower LLVM code to an |
| 85 | /// X86-specific SelectionDAG. |
| 86 | X86TargetLowering X86Lowering; |
| 87 | |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 88 | /// RegPressureMap - This keeps an approximate count of the number of |
| 89 | /// registers required to evaluate each node in the graph. |
| 90 | std::map<SDNode*, unsigned> RegPressureMap; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 91 | |
| 92 | /// ExprMap - As shared expressions are codegen'd, we keep track of which |
| 93 | /// vreg the value is produced in, so we only emit one copy of each compiled |
| 94 | /// tree. |
| 95 | std::map<SDOperand, unsigned> ExprMap; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 96 | |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 97 | /// TheDAG - The DAG being selected during Select* operations. |
| 98 | SelectionDAG *TheDAG; |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 99 | |
| 100 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 101 | /// make the right decision when generating code for different targets. |
| 102 | const X86Subtarget *Subtarget; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 103 | public: |
| 104 | ISel(TargetMachine &TM) : SelectionDAGISel(X86Lowering), X86Lowering(TM) { |
Chris Lattner | 158acab | 2005-08-05 21:54:27 +0000 | [diff] [blame] | 105 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 106 | } |
| 107 | |
Chris Lattner | e1e844c | 2005-01-21 21:35:14 +0000 | [diff] [blame] | 108 | virtual const char *getPassName() const { |
| 109 | return "X86 Pattern Instruction Selection"; |
| 110 | } |
| 111 | |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 112 | unsigned getRegPressure(SDOperand O) { |
| 113 | return RegPressureMap[O.Val]; |
| 114 | } |
| 115 | unsigned ComputeRegPressure(SDOperand O); |
| 116 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 117 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 118 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 119 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 120 | |
Chris Lattner | 0b17b45 | 2005-05-13 07:38:09 +0000 | [diff] [blame] | 121 | virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF); |
| 122 | |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 123 | bool isFoldableLoad(SDOperand Op, SDOperand OtherOp, |
| 124 | bool FloatPromoteOk = false); |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 125 | void EmitFoldedLoad(SDOperand Op, X86AddressMode &AM); |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 126 | bool TryToFoldLoadOpStore(SDNode *Node); |
Chris Lattner | 29f5819 | 2005-01-19 07:37:26 +0000 | [diff] [blame] | 127 | bool EmitOrOpOp(SDOperand Op1, SDOperand Op2, unsigned DestReg); |
Chris Lattner | 3be6cd5 | 2005-01-17 01:34:14 +0000 | [diff] [blame] | 128 | void EmitCMP(SDOperand LHS, SDOperand RHS, bool isOnlyUse); |
Chris Lattner | 37ed285 | 2005-01-11 04:06:27 +0000 | [diff] [blame] | 129 | bool EmitBranchCC(MachineBasicBlock *Dest, SDOperand Chain, SDOperand Cond); |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 130 | void EmitSelectCC(SDOperand Cond, SDOperand True, SDOperand False, |
| 131 | MVT::ValueType SVT, unsigned RDest); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 132 | unsigned SelectExpr(SDOperand N); |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 133 | |
| 134 | X86AddressMode SelectAddrExprs(const X86ISelAddressMode &IAM); |
| 135 | bool MatchAddress(SDOperand N, X86ISelAddressMode &AM); |
| 136 | void SelectAddress(SDOperand N, X86AddressMode &AM); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 137 | bool EmitPotentialTailCall(SDNode *Node); |
| 138 | void EmitFastCCToFastCCTailCall(SDNode *TailCallNode); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 139 | void Select(SDOperand N); |
| 140 | }; |
| 141 | } |
| 142 | |
Chris Lattner | d8145bc | 2005-05-10 03:53:18 +0000 | [diff] [blame] | 143 | /// EmitSpecialCodeForMain - Emit any code that needs to be executed only in |
| 144 | /// the main function. |
| 145 | static void EmitSpecialCodeForMain(MachineBasicBlock *BB, |
| 146 | MachineFrameInfo *MFI) { |
| 147 | // Switch the FPU to 64-bit precision mode for better compatibility and speed. |
| 148 | int CWFrameIdx = MFI->CreateStackObject(2, 2); |
| 149 | addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx); |
| 150 | |
| 151 | // Set the high part to be 64-bit precision. |
| 152 | addFrameReference(BuildMI(BB, X86::MOV8mi, 5), |
| 153 | CWFrameIdx, 1).addImm(2); |
| 154 | |
| 155 | // Reload the modified control word now. |
| 156 | addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx); |
| 157 | } |
| 158 | |
Chris Lattner | 0b17b45 | 2005-05-13 07:38:09 +0000 | [diff] [blame] | 159 | void ISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) { |
Chris Lattner | 0b17b45 | 2005-05-13 07:38:09 +0000 | [diff] [blame] | 160 | // If this is main, emit special code for main. |
Chris Lattner | b42e962 | 2005-09-14 06:06:45 +0000 | [diff] [blame] | 161 | MachineBasicBlock *BB = MF.begin(); |
Chris Lattner | 0b17b45 | 2005-05-13 07:38:09 +0000 | [diff] [blame] | 162 | if (Fn.hasExternalLinkage() && Fn.getName() == "main") |
| 163 | EmitSpecialCodeForMain(BB, MF.getFrameInfo()); |
| 164 | } |
| 165 | |
| 166 | |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 167 | /// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel |
| 168 | /// when it has created a SelectionDAG for us to codegen. |
| 169 | void ISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 170 | // While we're doing this, keep track of whether we see any FP code for |
| 171 | // FP_REG_KILL insertion. |
| 172 | ContainsFPCode = false; |
Chris Lattner | d8145bc | 2005-05-10 03:53:18 +0000 | [diff] [blame] | 173 | MachineFunction *MF = BB->getParent(); |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 174 | |
| 175 | // Scan the PHI nodes that already are inserted into this basic block. If any |
| 176 | // of them is a PHI of a floating point value, we need to insert an |
| 177 | // FP_REG_KILL. |
Chris Lattner | d8145bc | 2005-05-10 03:53:18 +0000 | [diff] [blame] | 178 | SSARegMap *RegMap = MF->getSSARegMap(); |
Chris Lattner | 0b17b45 | 2005-05-13 07:38:09 +0000 | [diff] [blame] | 179 | if (BB != MF->begin()) |
| 180 | for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); |
| 181 | I != E; ++I) { |
| 182 | assert(I->getOpcode() == X86::PHI && |
| 183 | "Isn't just PHI nodes?"); |
| 184 | if (RegMap->getRegClass(I->getOperand(0).getReg()) == |
| 185 | X86::RFPRegisterClass) { |
| 186 | ContainsFPCode = true; |
| 187 | break; |
| 188 | } |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 189 | } |
Chris Lattner | d8145bc | 2005-05-10 03:53:18 +0000 | [diff] [blame] | 190 | |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 191 | // Compute the RegPressureMap, which is an approximation for the number of |
| 192 | // registers required to compute each node. |
| 193 | ComputeRegPressure(DAG.getRoot()); |
| 194 | |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 195 | TheDAG = &DAG; |
| 196 | |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 197 | // Codegen the basic block. |
| 198 | Select(DAG.getRoot()); |
| 199 | |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 200 | TheDAG = 0; |
| 201 | |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 202 | // Finally, look at all of the successors of this block. If any contain a PHI |
| 203 | // node of FP type, we need to insert an FP_REG_KILL in this block. |
| 204 | for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(), |
| 205 | E = BB->succ_end(); SI != E && !ContainsFPCode; ++SI) |
| 206 | for (MachineBasicBlock::iterator I = (*SI)->begin(), E = (*SI)->end(); |
| 207 | I != E && I->getOpcode() == X86::PHI; ++I) { |
| 208 | if (RegMap->getRegClass(I->getOperand(0).getReg()) == |
| 209 | X86::RFPRegisterClass) { |
| 210 | ContainsFPCode = true; |
| 211 | break; |
| 212 | } |
| 213 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 214 | |
Chris Lattner | 6972c31 | 2005-05-09 03:36:39 +0000 | [diff] [blame] | 215 | // Final check, check LLVM BB's that are successors to the LLVM BB |
| 216 | // corresponding to BB for FP PHI nodes. |
| 217 | const BasicBlock *LLVMBB = BB->getBasicBlock(); |
| 218 | const PHINode *PN; |
| 219 | if (!ContainsFPCode) |
| 220 | for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB); |
| 221 | SI != E && !ContainsFPCode; ++SI) |
| 222 | for (BasicBlock::const_iterator II = SI->begin(); |
| 223 | (PN = dyn_cast<PHINode>(II)); ++II) |
| 224 | if (PN->getType()->isFloatingPoint()) { |
| 225 | ContainsFPCode = true; |
| 226 | break; |
| 227 | } |
| 228 | |
| 229 | |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 230 | // Insert FP_REG_KILL instructions into basic blocks that need them. This |
| 231 | // only occurs due to the floating point stackifier not being aggressive |
| 232 | // enough to handle arbitrary global stackification. |
| 233 | // |
| 234 | // Currently we insert an FP_REG_KILL instruction into each block that uses or |
| 235 | // defines a floating point virtual register. |
| 236 | // |
| 237 | // When the global register allocators (like linear scan) finally update live |
| 238 | // variable analysis, we can keep floating point values in registers across |
| 239 | // basic blocks. This will be a huge win, but we are waiting on the global |
| 240 | // allocators before we can do this. |
| 241 | // |
Chris Lattner | 472a265 | 2005-03-30 01:10:00 +0000 | [diff] [blame] | 242 | if (ContainsFPCode) { |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 243 | BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0); |
| 244 | ++NumFPKill; |
| 245 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 246 | |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 247 | // Clear state used for selection. |
| 248 | ExprMap.clear(); |
Chris Lattner | 6fba62d6 | 2005-01-12 04:21:28 +0000 | [diff] [blame] | 249 | RegPressureMap.clear(); |
| 250 | } |
| 251 | |
| 252 | |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 253 | // ComputeRegPressure - Compute the RegPressureMap, which is an approximation |
| 254 | // for the number of registers required to compute each node. This is basically |
| 255 | // computing a generalized form of the Sethi-Ullman number for each node. |
| 256 | unsigned ISel::ComputeRegPressure(SDOperand O) { |
| 257 | SDNode *N = O.Val; |
| 258 | unsigned &Result = RegPressureMap[N]; |
| 259 | if (Result) return Result; |
| 260 | |
Chris Lattner | 8fea42b | 2005-01-11 03:37:59 +0000 | [diff] [blame] | 261 | // FIXME: Should operations like CALL (which clobber lots o regs) have a |
| 262 | // higher fixed cost?? |
| 263 | |
Chris Lattner | 8aa10fc | 2005-01-11 22:29:12 +0000 | [diff] [blame] | 264 | if (N->getNumOperands() == 0) { |
| 265 | Result = 1; |
| 266 | } else { |
| 267 | unsigned MaxRegUse = 0; |
| 268 | unsigned NumExtraMaxRegUsers = 0; |
| 269 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 270 | unsigned Regs; |
| 271 | if (N->getOperand(i).getOpcode() == ISD::Constant) |
| 272 | Regs = 0; |
| 273 | else |
| 274 | Regs = ComputeRegPressure(N->getOperand(i)); |
| 275 | if (Regs > MaxRegUse) { |
| 276 | MaxRegUse = Regs; |
| 277 | NumExtraMaxRegUsers = 0; |
| 278 | } else if (Regs == MaxRegUse && |
| 279 | N->getOperand(i).getValueType() != MVT::Other) { |
| 280 | ++NumExtraMaxRegUsers; |
| 281 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 282 | } |
Chris Lattner | ca318ed | 2005-01-17 22:56:09 +0000 | [diff] [blame] | 283 | |
| 284 | if (O.getOpcode() != ISD::TokenFactor) |
| 285 | Result = MaxRegUse+NumExtraMaxRegUsers; |
| 286 | else |
Chris Lattner | a5d137f | 2005-01-17 23:02:13 +0000 | [diff] [blame] | 287 | Result = MaxRegUse == 1 ? 0 : MaxRegUse-1; |
Chris Lattner | 8aa10fc | 2005-01-11 22:29:12 +0000 | [diff] [blame] | 288 | } |
Chris Lattner | b7fe57a | 2005-01-12 02:19:06 +0000 | [diff] [blame] | 289 | |
Chris Lattner | 75bac9f | 2005-01-11 23:21:30 +0000 | [diff] [blame] | 290 | //std::cerr << " WEIGHT: " << Result << " "; N->dump(); std::cerr << "\n"; |
Chris Lattner | 8aa10fc | 2005-01-11 22:29:12 +0000 | [diff] [blame] | 291 | return Result; |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 292 | } |
| 293 | |
Chris Lattner | 5b04f33 | 2005-01-20 16:50:16 +0000 | [diff] [blame] | 294 | /// NodeTransitivelyUsesValue - Return true if N or any of its uses uses Op. |
| 295 | /// The DAG cannot have cycles in it, by definition, so the visited set is not |
| 296 | /// needed to prevent infinite loops. The DAG CAN, however, have unbounded |
| 297 | /// reuse, so it prevents exponential cases. |
| 298 | /// |
| 299 | static bool NodeTransitivelyUsesValue(SDOperand N, SDOperand Op, |
| 300 | std::set<SDNode*> &Visited) { |
| 301 | if (N == Op) return true; // Found it. |
| 302 | SDNode *Node = N.Val; |
Chris Lattner | e70eb9da | 2005-01-21 21:43:02 +0000 | [diff] [blame] | 303 | if (Node->getNumOperands() == 0 || // Leaf? |
| 304 | Node->getNodeDepth() <= Op.getNodeDepth()) return false; // Can't find it? |
Chris Lattner | 5b04f33 | 2005-01-20 16:50:16 +0000 | [diff] [blame] | 305 | if (!Visited.insert(Node).second) return false; // Already visited? |
| 306 | |
| 307 | // Recurse for the first N-1 operands. |
| 308 | for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) |
| 309 | if (NodeTransitivelyUsesValue(Node->getOperand(i), Op, Visited)) |
| 310 | return true; |
| 311 | |
| 312 | // Tail recurse for the last operand. |
| 313 | return NodeTransitivelyUsesValue(Node->getOperand(0), Op, Visited); |
| 314 | } |
| 315 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 316 | X86AddressMode ISel::SelectAddrExprs(const X86ISelAddressMode &IAM) { |
| 317 | X86AddressMode Result; |
| 318 | |
| 319 | // If we need to emit two register operands, emit the one with the highest |
| 320 | // register pressure first. |
| 321 | if (IAM.BaseType == X86ISelAddressMode::RegBase && |
| 322 | IAM.Base.Reg.Val && IAM.IndexReg.Val) { |
Chris Lattner | 5b04f33 | 2005-01-20 16:50:16 +0000 | [diff] [blame] | 323 | bool EmitBaseThenIndex; |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 324 | if (getRegPressure(IAM.Base.Reg) > getRegPressure(IAM.IndexReg)) { |
Chris Lattner | 5b04f33 | 2005-01-20 16:50:16 +0000 | [diff] [blame] | 325 | std::set<SDNode*> Visited; |
| 326 | EmitBaseThenIndex = true; |
| 327 | // If Base ends up pointing to Index, we must emit index first. This is |
| 328 | // because of the way we fold loads, we may end up doing bad things with |
| 329 | // the folded add. |
| 330 | if (NodeTransitivelyUsesValue(IAM.Base.Reg, IAM.IndexReg, Visited)) |
| 331 | EmitBaseThenIndex = false; |
| 332 | } else { |
| 333 | std::set<SDNode*> Visited; |
| 334 | EmitBaseThenIndex = false; |
| 335 | // If Base ends up pointing to Index, we must emit index first. This is |
| 336 | // because of the way we fold loads, we may end up doing bad things with |
| 337 | // the folded add. |
| 338 | if (NodeTransitivelyUsesValue(IAM.IndexReg, IAM.Base.Reg, Visited)) |
| 339 | EmitBaseThenIndex = true; |
| 340 | } |
| 341 | |
| 342 | if (EmitBaseThenIndex) { |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 343 | Result.Base.Reg = SelectExpr(IAM.Base.Reg); |
| 344 | Result.IndexReg = SelectExpr(IAM.IndexReg); |
| 345 | } else { |
| 346 | Result.IndexReg = SelectExpr(IAM.IndexReg); |
| 347 | Result.Base.Reg = SelectExpr(IAM.Base.Reg); |
| 348 | } |
Chris Lattner | 5b04f33 | 2005-01-20 16:50:16 +0000 | [diff] [blame] | 349 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 350 | } else if (IAM.BaseType == X86ISelAddressMode::RegBase && IAM.Base.Reg.Val) { |
| 351 | Result.Base.Reg = SelectExpr(IAM.Base.Reg); |
| 352 | } else if (IAM.IndexReg.Val) { |
| 353 | Result.IndexReg = SelectExpr(IAM.IndexReg); |
| 354 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 355 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 356 | switch (IAM.BaseType) { |
| 357 | case X86ISelAddressMode::RegBase: |
| 358 | Result.BaseType = X86AddressMode::RegBase; |
| 359 | break; |
| 360 | case X86ISelAddressMode::FrameIndexBase: |
| 361 | Result.BaseType = X86AddressMode::FrameIndexBase; |
| 362 | Result.Base.FrameIndex = IAM.Base.FrameIndex; |
| 363 | break; |
| 364 | default: |
| 365 | assert(0 && "Unknown base type!"); |
| 366 | break; |
| 367 | } |
| 368 | Result.Scale = IAM.Scale; |
| 369 | Result.Disp = IAM.Disp; |
| 370 | Result.GV = IAM.GV; |
| 371 | return Result; |
| 372 | } |
| 373 | |
| 374 | /// SelectAddress - Pattern match the maximal addressing mode for this node and |
| 375 | /// emit all of the leaf registers. |
| 376 | void ISel::SelectAddress(SDOperand N, X86AddressMode &AM) { |
| 377 | X86ISelAddressMode IAM; |
| 378 | MatchAddress(N, IAM); |
| 379 | AM = SelectAddrExprs(IAM); |
| 380 | } |
| 381 | |
| 382 | /// MatchAddress - Add the specified node to the specified addressing mode, |
| 383 | /// returning true if it cannot be done. This just pattern matches for the |
| 384 | /// addressing mode, it does not cause any code to be emitted. For that, use |
| 385 | /// SelectAddress. |
| 386 | bool ISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 387 | switch (N.getOpcode()) { |
| 388 | default: break; |
| 389 | case ISD::FrameIndex: |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 390 | if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) { |
| 391 | AM.BaseType = X86ISelAddressMode::FrameIndexBase; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 392 | AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex(); |
| 393 | return false; |
| 394 | } |
| 395 | break; |
| 396 | case ISD::GlobalAddress: |
| 397 | if (AM.GV == 0) { |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 398 | GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal(); |
| 399 | // For Darwin, external and weak symbols are indirect, so we want to load |
| 400 | // the value at address GV, not the value of GV itself. This means that |
| 401 | // the GlobalAddress must be in the base or index register of the address, |
| 402 | // not the GV offset field. |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 403 | if (Subtarget->getIndirectExternAndWeakGlobals() && |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 404 | (GV->hasWeakLinkage() || GV->isExternal())) { |
| 405 | break; |
| 406 | } else { |
| 407 | AM.GV = GV; |
| 408 | return false; |
| 409 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 410 | } |
| 411 | break; |
| 412 | case ISD::Constant: |
| 413 | AM.Disp += cast<ConstantSDNode>(N)->getValue(); |
| 414 | return false; |
| 415 | case ISD::SHL: |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 416 | // We might have folded the load into this shift, so don't regen the value |
| 417 | // if so. |
| 418 | if (ExprMap.count(N)) break; |
| 419 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 420 | if (AM.IndexReg.Val == 0 && AM.Scale == 1) |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 421 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) { |
| 422 | unsigned Val = CN->getValue(); |
| 423 | if (Val == 1 || Val == 2 || Val == 3) { |
| 424 | AM.Scale = 1 << Val; |
Chris Lattner | b74ec4c | 2005-01-11 06:36:20 +0000 | [diff] [blame] | 425 | SDOperand ShVal = N.Val->getOperand(0); |
| 426 | |
| 427 | // Okay, we know that we have a scale by now. However, if the scaled |
| 428 | // value is an add of something and a constant, we can fold the |
| 429 | // constant into the disp field here. |
Chris Lattner | ed246ec | 2005-01-18 04:18:32 +0000 | [diff] [blame] | 430 | if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() && |
Chris Lattner | b74ec4c | 2005-01-11 06:36:20 +0000 | [diff] [blame] | 431 | isa<ConstantSDNode>(ShVal.Val->getOperand(1))) { |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 432 | AM.IndexReg = ShVal.Val->getOperand(0); |
Chris Lattner | b74ec4c | 2005-01-11 06:36:20 +0000 | [diff] [blame] | 433 | ConstantSDNode *AddVal = |
| 434 | cast<ConstantSDNode>(ShVal.Val->getOperand(1)); |
| 435 | AM.Disp += AddVal->getValue() << Val; |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 436 | } else { |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 437 | AM.IndexReg = ShVal; |
Chris Lattner | b74ec4c | 2005-01-11 06:36:20 +0000 | [diff] [blame] | 438 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 439 | return false; |
| 440 | } |
| 441 | } |
| 442 | break; |
Chris Lattner | 8cf9cda | 2005-01-11 19:37:02 +0000 | [diff] [blame] | 443 | case ISD::MUL: |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 444 | // We might have folded the load into this mul, so don't regen the value if |
| 445 | // so. |
| 446 | if (ExprMap.count(N)) break; |
| 447 | |
Chris Lattner | 8cf9cda | 2005-01-11 19:37:02 +0000 | [diff] [blame] | 448 | // X*[3,5,9] -> X+X*[2,4,8] |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 449 | if (AM.IndexReg.Val == 0 && AM.BaseType == X86ISelAddressMode::RegBase && |
| 450 | AM.Base.Reg.Val == 0) |
Chris Lattner | 8cf9cda | 2005-01-11 19:37:02 +0000 | [diff] [blame] | 451 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) |
| 452 | if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) { |
| 453 | AM.Scale = unsigned(CN->getValue())-1; |
| 454 | |
| 455 | SDOperand MulVal = N.Val->getOperand(0); |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 456 | SDOperand Reg; |
Chris Lattner | 8cf9cda | 2005-01-11 19:37:02 +0000 | [diff] [blame] | 457 | |
| 458 | // Okay, we know that we have a scale by now. However, if the scaled |
| 459 | // value is an add of something and a constant, we can fold the |
| 460 | // constant into the disp field here. |
Chris Lattner | ed246ec | 2005-01-18 04:18:32 +0000 | [diff] [blame] | 461 | if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() && |
Chris Lattner | 8cf9cda | 2005-01-11 19:37:02 +0000 | [diff] [blame] | 462 | isa<ConstantSDNode>(MulVal.Val->getOperand(1))) { |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 463 | Reg = MulVal.Val->getOperand(0); |
Chris Lattner | 8cf9cda | 2005-01-11 19:37:02 +0000 | [diff] [blame] | 464 | ConstantSDNode *AddVal = |
| 465 | cast<ConstantSDNode>(MulVal.Val->getOperand(1)); |
| 466 | AM.Disp += AddVal->getValue() * CN->getValue(); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 467 | } else { |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 468 | Reg = N.Val->getOperand(0); |
Chris Lattner | 8cf9cda | 2005-01-11 19:37:02 +0000 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | AM.IndexReg = AM.Base.Reg = Reg; |
| 472 | return false; |
| 473 | } |
| 474 | break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 475 | |
| 476 | case ISD::ADD: { |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 477 | // We might have folded the load into this mul, so don't regen the value if |
| 478 | // so. |
| 479 | if (ExprMap.count(N)) break; |
| 480 | |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 481 | X86ISelAddressMode Backup = AM; |
| 482 | if (!MatchAddress(N.Val->getOperand(0), AM) && |
| 483 | !MatchAddress(N.Val->getOperand(1), AM)) |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 484 | return false; |
| 485 | AM = Backup; |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 486 | if (!MatchAddress(N.Val->getOperand(1), AM) && |
| 487 | !MatchAddress(N.Val->getOperand(0), AM)) |
Chris Lattner | 1755360 | 2005-01-12 18:08:53 +0000 | [diff] [blame] | 488 | return false; |
| 489 | AM = Backup; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 490 | break; |
| 491 | } |
| 492 | } |
| 493 | |
Chris Lattner | 378262d | 2005-01-11 04:40:19 +0000 | [diff] [blame] | 494 | // Is the base register already occupied? |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 495 | if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) { |
Chris Lattner | 378262d | 2005-01-11 04:40:19 +0000 | [diff] [blame] | 496 | // If so, check to see if the scale index register is set. |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 497 | if (AM.IndexReg.Val == 0) { |
| 498 | AM.IndexReg = N; |
Chris Lattner | 378262d | 2005-01-11 04:40:19 +0000 | [diff] [blame] | 499 | AM.Scale = 1; |
| 500 | return false; |
| 501 | } |
| 502 | |
| 503 | // Otherwise, we cannot select it. |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 504 | return true; |
Chris Lattner | 378262d | 2005-01-11 04:40:19 +0000 | [diff] [blame] | 505 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 506 | |
| 507 | // Default, generate it as a register. |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 508 | AM.BaseType = X86ISelAddressMode::RegBase; |
| 509 | AM.Base.Reg = N; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 510 | return false; |
| 511 | } |
| 512 | |
| 513 | /// Emit2SetCCsAndLogical - Emit the following sequence of instructions, |
| 514 | /// assuming that the temporary registers are in the 8-bit register class. |
| 515 | /// |
| 516 | /// Tmp1 = setcc1 |
| 517 | /// Tmp2 = setcc2 |
| 518 | /// DestReg = logicalop Tmp1, Tmp2 |
| 519 | /// |
| 520 | static void Emit2SetCCsAndLogical(MachineBasicBlock *BB, unsigned SetCC1, |
| 521 | unsigned SetCC2, unsigned LogicalOp, |
| 522 | unsigned DestReg) { |
| 523 | SSARegMap *RegMap = BB->getParent()->getSSARegMap(); |
| 524 | unsigned Tmp1 = RegMap->createVirtualRegister(X86::R8RegisterClass); |
| 525 | unsigned Tmp2 = RegMap->createVirtualRegister(X86::R8RegisterClass); |
| 526 | BuildMI(BB, SetCC1, 0, Tmp1); |
| 527 | BuildMI(BB, SetCC2, 0, Tmp2); |
| 528 | BuildMI(BB, LogicalOp, 2, DestReg).addReg(Tmp1).addReg(Tmp2); |
| 529 | } |
| 530 | |
| 531 | /// EmitSetCC - Emit the code to set the specified 8-bit register to 1 if the |
| 532 | /// condition codes match the specified SetCCOpcode. Note that some conditions |
| 533 | /// require multiple instructions to generate the correct value. |
| 534 | static void EmitSetCC(MachineBasicBlock *BB, unsigned DestReg, |
| 535 | ISD::CondCode SetCCOpcode, bool isFP) { |
| 536 | unsigned Opc; |
| 537 | if (!isFP) { |
| 538 | switch (SetCCOpcode) { |
| 539 | default: assert(0 && "Illegal integer SetCC!"); |
| 540 | case ISD::SETEQ: Opc = X86::SETEr; break; |
| 541 | case ISD::SETGT: Opc = X86::SETGr; break; |
| 542 | case ISD::SETGE: Opc = X86::SETGEr; break; |
| 543 | case ISD::SETLT: Opc = X86::SETLr; break; |
| 544 | case ISD::SETLE: Opc = X86::SETLEr; break; |
| 545 | case ISD::SETNE: Opc = X86::SETNEr; break; |
| 546 | case ISD::SETULT: Opc = X86::SETBr; break; |
| 547 | case ISD::SETUGT: Opc = X86::SETAr; break; |
| 548 | case ISD::SETULE: Opc = X86::SETBEr; break; |
| 549 | case ISD::SETUGE: Opc = X86::SETAEr; break; |
| 550 | } |
| 551 | } else { |
| 552 | // On a floating point condition, the flags are set as follows: |
| 553 | // ZF PF CF op |
| 554 | // 0 | 0 | 0 | X > Y |
| 555 | // 0 | 0 | 1 | X < Y |
| 556 | // 1 | 0 | 0 | X == Y |
| 557 | // 1 | 1 | 1 | unordered |
| 558 | // |
| 559 | switch (SetCCOpcode) { |
| 560 | default: assert(0 && "Invalid FP setcc!"); |
| 561 | case ISD::SETUEQ: |
| 562 | case ISD::SETEQ: |
| 563 | Opc = X86::SETEr; // True if ZF = 1 |
| 564 | break; |
| 565 | case ISD::SETOGT: |
| 566 | case ISD::SETGT: |
| 567 | Opc = X86::SETAr; // True if CF = 0 and ZF = 0 |
| 568 | break; |
| 569 | case ISD::SETOGE: |
| 570 | case ISD::SETGE: |
| 571 | Opc = X86::SETAEr; // True if CF = 0 |
| 572 | break; |
| 573 | case ISD::SETULT: |
| 574 | case ISD::SETLT: |
| 575 | Opc = X86::SETBr; // True if CF = 1 |
| 576 | break; |
| 577 | case ISD::SETULE: |
| 578 | case ISD::SETLE: |
| 579 | Opc = X86::SETBEr; // True if CF = 1 or ZF = 1 |
| 580 | break; |
| 581 | case ISD::SETONE: |
| 582 | case ISD::SETNE: |
| 583 | Opc = X86::SETNEr; // True if ZF = 0 |
| 584 | break; |
| 585 | case ISD::SETUO: |
| 586 | Opc = X86::SETPr; // True if PF = 1 |
| 587 | break; |
| 588 | case ISD::SETO: |
| 589 | Opc = X86::SETNPr; // True if PF = 0 |
| 590 | break; |
| 591 | case ISD::SETOEQ: // !PF & ZF |
| 592 | Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETEr, X86::AND8rr, DestReg); |
| 593 | return; |
| 594 | case ISD::SETOLT: // !PF & CF |
| 595 | Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETBr, X86::AND8rr, DestReg); |
| 596 | return; |
| 597 | case ISD::SETOLE: // !PF & (CF || ZF) |
| 598 | Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETBEr, X86::AND8rr, DestReg); |
| 599 | return; |
| 600 | case ISD::SETUGT: // PF | (!ZF & !CF) |
| 601 | Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETAr, X86::OR8rr, DestReg); |
| 602 | return; |
| 603 | case ISD::SETUGE: // PF | !CF |
| 604 | Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETAEr, X86::OR8rr, DestReg); |
| 605 | return; |
| 606 | case ISD::SETUNE: // PF | !ZF |
| 607 | Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETNEr, X86::OR8rr, DestReg); |
| 608 | return; |
| 609 | } |
| 610 | } |
| 611 | BuildMI(BB, Opc, 0, DestReg); |
| 612 | } |
| 613 | |
| 614 | |
| 615 | /// EmitBranchCC - Emit code into BB that arranges for control to transfer to |
| 616 | /// the Dest block if the Cond condition is true. If we cannot fold this |
| 617 | /// condition into the branch, return true. |
| 618 | /// |
Chris Lattner | 37ed285 | 2005-01-11 04:06:27 +0000 | [diff] [blame] | 619 | bool ISel::EmitBranchCC(MachineBasicBlock *Dest, SDOperand Chain, |
| 620 | SDOperand Cond) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 621 | // FIXME: Evaluate whether it would be good to emit code like (X < Y) | (A > |
| 622 | // B) using two conditional branches instead of one condbr, two setcc's, and |
| 623 | // an or. |
| 624 | if ((Cond.getOpcode() == ISD::OR || |
| 625 | Cond.getOpcode() == ISD::AND) && Cond.Val->hasOneUse()) { |
| 626 | // And and or set the flags for us, so there is no need to emit a TST of the |
| 627 | // result. It is only safe to do this if there is only a single use of the |
| 628 | // AND/OR though, otherwise we don't know it will be emitted here. |
Chris Lattner | 37ed285 | 2005-01-11 04:06:27 +0000 | [diff] [blame] | 629 | Select(Chain); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 630 | SelectExpr(Cond); |
| 631 | BuildMI(BB, X86::JNE, 1).addMBB(Dest); |
| 632 | return false; |
| 633 | } |
| 634 | |
| 635 | // Codegen br not C -> JE. |
| 636 | if (Cond.getOpcode() == ISD::XOR) |
| 637 | if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(Cond.Val->getOperand(1))) |
| 638 | if (NC->isAllOnesValue()) { |
Chris Lattner | 37ed285 | 2005-01-11 04:06:27 +0000 | [diff] [blame] | 639 | unsigned CondR; |
| 640 | if (getRegPressure(Chain) > getRegPressure(Cond)) { |
| 641 | Select(Chain); |
| 642 | CondR = SelectExpr(Cond.Val->getOperand(0)); |
| 643 | } else { |
| 644 | CondR = SelectExpr(Cond.Val->getOperand(0)); |
| 645 | Select(Chain); |
| 646 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 647 | BuildMI(BB, X86::TEST8rr, 2).addReg(CondR).addReg(CondR); |
| 648 | BuildMI(BB, X86::JE, 1).addMBB(Dest); |
| 649 | return false; |
| 650 | } |
| 651 | |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 652 | if (Cond.getOpcode() != ISD::SETCC) |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 653 | return true; // Can only handle simple setcc's so far. |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 654 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 655 | |
| 656 | unsigned Opc; |
| 657 | |
| 658 | // Handle integer conditions first. |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 659 | if (MVT::isInteger(Cond.getOperand(0).getValueType())) { |
| 660 | switch (CC) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 661 | default: assert(0 && "Illegal integer SetCC!"); |
| 662 | case ISD::SETEQ: Opc = X86::JE; break; |
| 663 | case ISD::SETGT: Opc = X86::JG; break; |
| 664 | case ISD::SETGE: Opc = X86::JGE; break; |
| 665 | case ISD::SETLT: Opc = X86::JL; break; |
| 666 | case ISD::SETLE: Opc = X86::JLE; break; |
| 667 | case ISD::SETNE: Opc = X86::JNE; break; |
| 668 | case ISD::SETULT: Opc = X86::JB; break; |
| 669 | case ISD::SETUGT: Opc = X86::JA; break; |
| 670 | case ISD::SETULE: Opc = X86::JBE; break; |
| 671 | case ISD::SETUGE: Opc = X86::JAE; break; |
| 672 | } |
Chris Lattner | 37ed285 | 2005-01-11 04:06:27 +0000 | [diff] [blame] | 673 | Select(Chain); |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 674 | EmitCMP(Cond.getOperand(0), Cond.getOperand(1), Cond.hasOneUse()); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 675 | BuildMI(BB, Opc, 1).addMBB(Dest); |
| 676 | return false; |
| 677 | } |
| 678 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 679 | unsigned Opc2 = 0; // Second branch if needed. |
| 680 | |
| 681 | // On a floating point condition, the flags are set as follows: |
| 682 | // ZF PF CF op |
| 683 | // 0 | 0 | 0 | X > Y |
| 684 | // 0 | 0 | 1 | X < Y |
| 685 | // 1 | 0 | 0 | X == Y |
| 686 | // 1 | 1 | 1 | unordered |
| 687 | // |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 688 | switch (CC) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 689 | default: assert(0 && "Invalid FP setcc!"); |
| 690 | case ISD::SETUEQ: |
| 691 | case ISD::SETEQ: Opc = X86::JE; break; // True if ZF = 1 |
| 692 | case ISD::SETOGT: |
| 693 | case ISD::SETGT: Opc = X86::JA; break; // True if CF = 0 and ZF = 0 |
| 694 | case ISD::SETOGE: |
| 695 | case ISD::SETGE: Opc = X86::JAE; break; // True if CF = 0 |
| 696 | case ISD::SETULT: |
| 697 | case ISD::SETLT: Opc = X86::JB; break; // True if CF = 1 |
| 698 | case ISD::SETULE: |
| 699 | case ISD::SETLE: Opc = X86::JBE; break; // True if CF = 1 or ZF = 1 |
| 700 | case ISD::SETONE: |
| 701 | case ISD::SETNE: Opc = X86::JNE; break; // True if ZF = 0 |
| 702 | case ISD::SETUO: Opc = X86::JP; break; // True if PF = 1 |
| 703 | case ISD::SETO: Opc = X86::JNP; break; // True if PF = 0 |
| 704 | case ISD::SETUGT: // PF = 1 | (ZF = 0 & CF = 0) |
| 705 | Opc = X86::JA; // ZF = 0 & CF = 0 |
| 706 | Opc2 = X86::JP; // PF = 1 |
| 707 | break; |
| 708 | case ISD::SETUGE: // PF = 1 | CF = 0 |
| 709 | Opc = X86::JAE; // CF = 0 |
| 710 | Opc2 = X86::JP; // PF = 1 |
| 711 | break; |
| 712 | case ISD::SETUNE: // PF = 1 | ZF = 0 |
| 713 | Opc = X86::JNE; // ZF = 0 |
| 714 | Opc2 = X86::JP; // PF = 1 |
| 715 | break; |
| 716 | case ISD::SETOEQ: // PF = 0 & ZF = 1 |
| 717 | //X86::JNP, X86::JE |
| 718 | //X86::AND8rr |
| 719 | return true; // FIXME: Emit more efficient code for this branch. |
| 720 | case ISD::SETOLT: // PF = 0 & CF = 1 |
| 721 | //X86::JNP, X86::JB |
| 722 | //X86::AND8rr |
| 723 | return true; // FIXME: Emit more efficient code for this branch. |
| 724 | case ISD::SETOLE: // PF = 0 & (CF = 1 || ZF = 1) |
| 725 | //X86::JNP, X86::JBE |
| 726 | //X86::AND8rr |
| 727 | return true; // FIXME: Emit more efficient code for this branch. |
| 728 | } |
| 729 | |
Chris Lattner | 37ed285 | 2005-01-11 04:06:27 +0000 | [diff] [blame] | 730 | Select(Chain); |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 731 | EmitCMP(Cond.getOperand(0), Cond.getOperand(1), Cond.hasOneUse()); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 732 | BuildMI(BB, Opc, 1).addMBB(Dest); |
| 733 | if (Opc2) |
| 734 | BuildMI(BB, Opc2, 1).addMBB(Dest); |
| 735 | return false; |
| 736 | } |
| 737 | |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 738 | /// EmitSelectCC - Emit code into BB that performs a select operation between |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 739 | /// the two registers RTrue and RFalse, generating a result into RDest. |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 740 | /// |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 741 | void ISel::EmitSelectCC(SDOperand Cond, SDOperand True, SDOperand False, |
| 742 | MVT::ValueType SVT, unsigned RDest) { |
| 743 | unsigned RTrue, RFalse; |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 744 | enum Condition { |
| 745 | EQ, NE, LT, LE, GT, GE, B, BE, A, AE, P, NP, |
| 746 | NOT_SET |
| 747 | } CondCode = NOT_SET; |
| 748 | |
| 749 | static const unsigned CMOVTAB16[] = { |
| 750 | X86::CMOVE16rr, X86::CMOVNE16rr, X86::CMOVL16rr, X86::CMOVLE16rr, |
| 751 | X86::CMOVG16rr, X86::CMOVGE16rr, X86::CMOVB16rr, X86::CMOVBE16rr, |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 752 | X86::CMOVA16rr, X86::CMOVAE16rr, X86::CMOVP16rr, X86::CMOVNP16rr, |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 753 | }; |
| 754 | static const unsigned CMOVTAB32[] = { |
| 755 | X86::CMOVE32rr, X86::CMOVNE32rr, X86::CMOVL32rr, X86::CMOVLE32rr, |
| 756 | X86::CMOVG32rr, X86::CMOVGE32rr, X86::CMOVB32rr, X86::CMOVBE32rr, |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 757 | X86::CMOVA32rr, X86::CMOVAE32rr, X86::CMOVP32rr, X86::CMOVNP32rr, |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 758 | }; |
| 759 | static const unsigned CMOVTABFP[] = { |
| 760 | X86::FCMOVE , X86::FCMOVNE, /*missing*/0, /*missing*/0, |
| 761 | /*missing*/0, /*missing*/0, X86::FCMOVB , X86::FCMOVBE, |
| 762 | X86::FCMOVA , X86::FCMOVAE, X86::FCMOVP , X86::FCMOVNP |
| 763 | }; |
Nate Begeman | a0b5e03 | 2005-07-15 00:38:55 +0000 | [diff] [blame] | 764 | static const int SSE_CMOVTAB[] = { |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 765 | /*CMPEQ*/ 0, /*CMPNEQ*/ 4, /*missing*/ 0, /*missing*/ 0, |
| 766 | /*missing*/ 0, /*missing*/ 0, /*CMPLT*/ 1, /*CMPLE*/ 2, |
| 767 | /*CMPNLE*/ 6, /*CMPNLT*/ 5, /*CMPUNORD*/ 3, /*CMPORD*/ 7 |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 768 | }; |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 769 | |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 770 | if (Cond.getOpcode() == ISD::SETCC) { |
| 771 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); |
| 772 | if (MVT::isInteger(Cond.getOperand(0).getValueType())) { |
| 773 | switch (CC) { |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 774 | default: assert(0 && "Unknown integer comparison!"); |
| 775 | case ISD::SETEQ: CondCode = EQ; break; |
| 776 | case ISD::SETGT: CondCode = GT; break; |
| 777 | case ISD::SETGE: CondCode = GE; break; |
| 778 | case ISD::SETLT: CondCode = LT; break; |
| 779 | case ISD::SETLE: CondCode = LE; break; |
| 780 | case ISD::SETNE: CondCode = NE; break; |
| 781 | case ISD::SETULT: CondCode = B; break; |
| 782 | case ISD::SETUGT: CondCode = A; break; |
| 783 | case ISD::SETULE: CondCode = BE; break; |
| 784 | case ISD::SETUGE: CondCode = AE; break; |
| 785 | } |
| 786 | } else { |
| 787 | // On a floating point condition, the flags are set as follows: |
| 788 | // ZF PF CF op |
| 789 | // 0 | 0 | 0 | X > Y |
| 790 | // 0 | 0 | 1 | X < Y |
| 791 | // 1 | 0 | 0 | X == Y |
| 792 | // 1 | 1 | 1 | unordered |
| 793 | // |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 794 | switch (CC) { |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 795 | default: assert(0 && "Unknown FP comparison!"); |
| 796 | case ISD::SETUEQ: |
| 797 | case ISD::SETEQ: CondCode = EQ; break; // True if ZF = 1 |
| 798 | case ISD::SETOGT: |
| 799 | case ISD::SETGT: CondCode = A; break; // True if CF = 0 and ZF = 0 |
| 800 | case ISD::SETOGE: |
| 801 | case ISD::SETGE: CondCode = AE; break; // True if CF = 0 |
| 802 | case ISD::SETULT: |
| 803 | case ISD::SETLT: CondCode = B; break; // True if CF = 1 |
| 804 | case ISD::SETULE: |
| 805 | case ISD::SETLE: CondCode = BE; break; // True if CF = 1 or ZF = 1 |
| 806 | case ISD::SETONE: |
| 807 | case ISD::SETNE: CondCode = NE; break; // True if ZF = 0 |
| 808 | case ISD::SETUO: CondCode = P; break; // True if PF = 1 |
| 809 | case ISD::SETO: CondCode = NP; break; // True if PF = 0 |
| 810 | case ISD::SETUGT: // PF = 1 | (ZF = 0 & CF = 0) |
| 811 | case ISD::SETUGE: // PF = 1 | CF = 0 |
| 812 | case ISD::SETUNE: // PF = 1 | ZF = 0 |
| 813 | case ISD::SETOEQ: // PF = 0 & ZF = 1 |
| 814 | case ISD::SETOLT: // PF = 0 & CF = 1 |
| 815 | case ISD::SETOLE: // PF = 0 & (CF = 1 || ZF = 1) |
| 816 | // We cannot emit this comparison as a single cmov. |
| 817 | break; |
| 818 | } |
| 819 | } |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 820 | |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 821 | |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 822 | // There's no SSE equivalent of FCMOVE. For cases where we set a condition |
| 823 | // code above and one of the results of the select is +0.0, then we can fake |
| 824 | // it up through a clever AND with mask. Otherwise, we will fall through to |
| 825 | // the code below that will use a PHI node to select the right value. |
| 826 | if (X86ScalarSSE && (SVT == MVT::f32 || SVT == MVT::f64)) { |
| 827 | if (Cond.getOperand(0).getValueType() == SVT && |
| 828 | NOT_SET != CondCode) { |
| 829 | ConstantFPSDNode *CT = dyn_cast<ConstantFPSDNode>(True); |
| 830 | ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(False); |
| 831 | bool TrueZero = CT && CT->isExactlyValue(0.0); |
| 832 | bool FalseZero = CF && CF->isExactlyValue(0.0); |
| 833 | if (TrueZero || FalseZero) { |
| 834 | SDOperand LHS = Cond.getOperand(0); |
| 835 | SDOperand RHS = Cond.getOperand(1); |
| 836 | |
| 837 | // Select the two halves of the condition |
| 838 | unsigned RLHS, RRHS; |
| 839 | if (getRegPressure(LHS) > getRegPressure(RHS)) { |
| 840 | RLHS = SelectExpr(LHS); |
| 841 | RRHS = SelectExpr(RHS); |
| 842 | } else { |
| 843 | RRHS = SelectExpr(RHS); |
| 844 | RLHS = SelectExpr(LHS); |
| 845 | } |
| 846 | |
| 847 | // Emit the comparison and generate a mask from it |
| 848 | unsigned MaskReg = MakeReg(SVT); |
| 849 | unsigned Opc = (SVT == MVT::f32) ? X86::CMPSSrr : X86::CMPSDrr; |
| 850 | BuildMI(BB, Opc, 3, MaskReg).addReg(RLHS).addReg(RRHS) |
| 851 | .addImm(SSE_CMOVTAB[CondCode]); |
| 852 | |
| 853 | if (TrueZero) { |
| 854 | RFalse = SelectExpr(False); |
| 855 | Opc = (SVT == MVT::f32) ? X86::ANDNPSrr : X86::ANDNPDrr; |
| 856 | BuildMI(BB, Opc, 2, RDest).addReg(MaskReg).addReg(RFalse); |
| 857 | } else { |
| 858 | RTrue = SelectExpr(True); |
| 859 | Opc = (SVT == MVT::f32) ? X86::ANDPSrr : X86::ANDPDrr; |
| 860 | BuildMI(BB, Opc, 2, RDest).addReg(MaskReg).addReg(RTrue); |
| 861 | } |
| 862 | return; |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 863 | } |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 864 | } |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 865 | } |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 866 | } |
| 867 | |
| 868 | // Select the true and false values for use in both the SSE PHI case, and the |
| 869 | // integer or x87 cmov cases below. |
| 870 | if (getRegPressure(True) > getRegPressure(False)) { |
| 871 | RTrue = SelectExpr(True); |
| 872 | RFalse = SelectExpr(False); |
| 873 | } else { |
| 874 | RFalse = SelectExpr(False); |
| 875 | RTrue = SelectExpr(True); |
| 876 | } |
| 877 | |
| 878 | // Since there's no SSE equivalent of FCMOVE, and we couldn't generate an |
| 879 | // AND with mask, we'll have to do the normal RISC thing and generate a PHI |
| 880 | // node to select between the true and false values. |
| 881 | if (X86ScalarSSE && (SVT == MVT::f32 || SVT == MVT::f64)) { |
| 882 | // FIXME: emit a direct compare and branch rather than setting a cond reg |
| 883 | // and testing it. |
| 884 | unsigned CondReg = SelectExpr(Cond); |
| 885 | BuildMI(BB, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg); |
| 886 | |
| 887 | // Create an iterator with which to insert the MBB for copying the false |
| 888 | // value and the MBB to hold the PHI instruction for this SetCC. |
| 889 | MachineBasicBlock *thisMBB = BB; |
| 890 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 891 | ilist<MachineBasicBlock>::iterator It = BB; |
| 892 | ++It; |
| 893 | |
| 894 | // thisMBB: |
| 895 | // ... |
| 896 | // TrueVal = ... |
| 897 | // cmpTY ccX, r1, r2 |
| 898 | // bCC sinkMBB |
| 899 | // fallthrough --> copy0MBB |
| 900 | MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB); |
| 901 | MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB); |
| 902 | BuildMI(BB, X86::JNE, 1).addMBB(sinkMBB); |
| 903 | MachineFunction *F = BB->getParent(); |
| 904 | F->getBasicBlockList().insert(It, copy0MBB); |
| 905 | F->getBasicBlockList().insert(It, sinkMBB); |
| 906 | // Update machine-CFG edges |
| 907 | BB->addSuccessor(copy0MBB); |
| 908 | BB->addSuccessor(sinkMBB); |
| 909 | |
| 910 | // copy0MBB: |
| 911 | // %FalseValue = ... |
| 912 | // # fallthrough to sinkMBB |
| 913 | BB = copy0MBB; |
| 914 | // Update machine-CFG edges |
| 915 | BB->addSuccessor(sinkMBB); |
| 916 | |
| 917 | // sinkMBB: |
| 918 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 919 | // ... |
| 920 | BB = sinkMBB; |
| 921 | BuildMI(BB, X86::PHI, 4, RDest).addReg(RFalse) |
| 922 | .addMBB(copy0MBB).addReg(RTrue).addMBB(thisMBB); |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 923 | return; |
| 924 | } |
| 925 | |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 926 | unsigned Opc = 0; |
| 927 | if (CondCode != NOT_SET) { |
| 928 | switch (SVT) { |
| 929 | default: assert(0 && "Cannot select this type!"); |
| 930 | case MVT::i16: Opc = CMOVTAB16[CondCode]; break; |
| 931 | case MVT::i32: Opc = CMOVTAB32[CondCode]; break; |
Chris Lattner | e44e6d1 | 2005-01-11 03:50:45 +0000 | [diff] [blame] | 932 | case MVT::f64: Opc = CMOVTABFP[CondCode]; break; |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 933 | } |
| 934 | } |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 935 | |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 936 | // Finally, if we weren't able to fold this, just emit the condition and test |
| 937 | // it. |
| 938 | if (CondCode == NOT_SET || Opc == 0) { |
| 939 | // Get the condition into the zero flag. |
| 940 | unsigned CondReg = SelectExpr(Cond); |
| 941 | BuildMI(BB, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg); |
| 942 | |
| 943 | switch (SVT) { |
| 944 | default: assert(0 && "Cannot select this type!"); |
| 945 | case MVT::i16: Opc = X86::CMOVE16rr; break; |
| 946 | case MVT::i32: Opc = X86::CMOVE32rr; break; |
Chris Lattner | e44e6d1 | 2005-01-11 03:50:45 +0000 | [diff] [blame] | 947 | case MVT::f64: Opc = X86::FCMOVE; break; |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 948 | } |
| 949 | } else { |
| 950 | // FIXME: CMP R, 0 -> TEST R, R |
Chris Lattner | 3be6cd5 | 2005-01-17 01:34:14 +0000 | [diff] [blame] | 951 | EmitCMP(Cond.getOperand(0), Cond.getOperand(1), Cond.Val->hasOneUse()); |
Chris Lattner | 8fea42b | 2005-01-11 03:37:59 +0000 | [diff] [blame] | 952 | std::swap(RTrue, RFalse); |
Chris Lattner | 1d13a92 | 2005-01-10 22:10:13 +0000 | [diff] [blame] | 953 | } |
| 954 | BuildMI(BB, Opc, 2, RDest).addReg(RTrue).addReg(RFalse); |
| 955 | } |
| 956 | |
Chris Lattner | 3be6cd5 | 2005-01-17 01:34:14 +0000 | [diff] [blame] | 957 | void ISel::EmitCMP(SDOperand LHS, SDOperand RHS, bool HasOneUse) { |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 958 | unsigned Opc; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 959 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS)) { |
| 960 | Opc = 0; |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 961 | if (HasOneUse && isFoldableLoad(LHS, RHS)) { |
Chris Lattner | 2cfce68 | 2005-01-12 02:02:48 +0000 | [diff] [blame] | 962 | switch (RHS.getValueType()) { |
| 963 | default: break; |
| 964 | case MVT::i1: |
| 965 | case MVT::i8: Opc = X86::CMP8mi; break; |
| 966 | case MVT::i16: Opc = X86::CMP16mi; break; |
| 967 | case MVT::i32: Opc = X86::CMP32mi; break; |
| 968 | } |
| 969 | if (Opc) { |
| 970 | X86AddressMode AM; |
| 971 | EmitFoldedLoad(LHS, AM); |
| 972 | addFullAddress(BuildMI(BB, Opc, 5), AM).addImm(CN->getValue()); |
| 973 | return; |
| 974 | } |
| 975 | } |
| 976 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 977 | switch (RHS.getValueType()) { |
| 978 | default: break; |
| 979 | case MVT::i1: |
| 980 | case MVT::i8: Opc = X86::CMP8ri; break; |
| 981 | case MVT::i16: Opc = X86::CMP16ri; break; |
| 982 | case MVT::i32: Opc = X86::CMP32ri; break; |
| 983 | } |
| 984 | if (Opc) { |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 985 | unsigned Tmp1 = SelectExpr(LHS); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 986 | BuildMI(BB, Opc, 2).addReg(Tmp1).addImm(CN->getValue()); |
| 987 | return; |
| 988 | } |
Chris Lattner | 720a62e | 2005-01-14 22:37:41 +0000 | [diff] [blame] | 989 | } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(RHS)) { |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 990 | if (!X86ScalarSSE && (CN->isExactlyValue(+0.0) || |
| 991 | CN->isExactlyValue(-0.0))) { |
Chris Lattner | 720a62e | 2005-01-14 22:37:41 +0000 | [diff] [blame] | 992 | unsigned Reg = SelectExpr(LHS); |
| 993 | BuildMI(BB, X86::FTST, 1).addReg(Reg); |
| 994 | BuildMI(BB, X86::FNSTSW8r, 0); |
| 995 | BuildMI(BB, X86::SAHF, 1); |
Chris Lattner | 43832b0 | 2005-03-17 16:29:26 +0000 | [diff] [blame] | 996 | return; |
Chris Lattner | 720a62e | 2005-01-14 22:37:41 +0000 | [diff] [blame] | 997 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 998 | } |
| 999 | |
Chris Lattner | 2cfce68 | 2005-01-12 02:02:48 +0000 | [diff] [blame] | 1000 | Opc = 0; |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1001 | if (HasOneUse && isFoldableLoad(LHS, RHS)) { |
Chris Lattner | 2cfce68 | 2005-01-12 02:02:48 +0000 | [diff] [blame] | 1002 | switch (RHS.getValueType()) { |
| 1003 | default: break; |
| 1004 | case MVT::i1: |
| 1005 | case MVT::i8: Opc = X86::CMP8mr; break; |
| 1006 | case MVT::i16: Opc = X86::CMP16mr; break; |
| 1007 | case MVT::i32: Opc = X86::CMP32mr; break; |
| 1008 | } |
| 1009 | if (Opc) { |
| 1010 | X86AddressMode AM; |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 1011 | EmitFoldedLoad(LHS, AM); |
| 1012 | unsigned Reg = SelectExpr(RHS); |
Chris Lattner | 2cfce68 | 2005-01-12 02:02:48 +0000 | [diff] [blame] | 1013 | addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(Reg); |
| 1014 | return; |
| 1015 | } |
| 1016 | } |
| 1017 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1018 | switch (LHS.getValueType()) { |
| 1019 | default: assert(0 && "Cannot compare this value!"); |
| 1020 | case MVT::i1: |
| 1021 | case MVT::i8: Opc = X86::CMP8rr; break; |
| 1022 | case MVT::i16: Opc = X86::CMP16rr; break; |
| 1023 | case MVT::i32: Opc = X86::CMP32rr; break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1024 | case MVT::f32: Opc = X86::UCOMISSrr; break; |
| 1025 | case MVT::f64: Opc = X86ScalarSSE ? X86::UCOMISDrr : X86::FUCOMIr; break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1026 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 1027 | unsigned Tmp1, Tmp2; |
| 1028 | if (getRegPressure(LHS) > getRegPressure(RHS)) { |
| 1029 | Tmp1 = SelectExpr(LHS); |
| 1030 | Tmp2 = SelectExpr(RHS); |
| 1031 | } else { |
| 1032 | Tmp2 = SelectExpr(RHS); |
| 1033 | Tmp1 = SelectExpr(LHS); |
| 1034 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1035 | BuildMI(BB, Opc, 2).addReg(Tmp1).addReg(Tmp2); |
| 1036 | } |
| 1037 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1038 | /// isFoldableLoad - Return true if this is a load instruction that can safely |
| 1039 | /// be folded into an operation that uses it. |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1040 | bool ISel::isFoldableLoad(SDOperand Op, SDOperand OtherOp, bool FloatPromoteOk){ |
| 1041 | if (Op.getOpcode() == ISD::LOAD) { |
| 1042 | // FIXME: currently can't fold constant pool indexes. |
| 1043 | if (isa<ConstantPoolSDNode>(Op.getOperand(1))) |
| 1044 | return false; |
| 1045 | } else if (FloatPromoteOk && Op.getOpcode() == ISD::EXTLOAD && |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 1046 | cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::f32) { |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1047 | // FIXME: currently can't fold constant pool indexes. |
| 1048 | if (isa<ConstantPoolSDNode>(Op.getOperand(1))) |
| 1049 | return false; |
| 1050 | } else { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1051 | return false; |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1052 | } |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1053 | |
| 1054 | // If this load has already been emitted, we clearly can't fold it. |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 1055 | assert(Op.ResNo == 0 && "Not a use of the value of the load?"); |
| 1056 | if (ExprMap.count(Op.getValue(1))) return false; |
| 1057 | assert(!ExprMap.count(Op.getValue(0)) && "Value in map but not token chain?"); |
Chris Lattner | 78d3028 | 2005-01-18 03:51:59 +0000 | [diff] [blame] | 1058 | assert(!ExprMap.count(Op.getValue(1))&&"Token lowered but value not in map?"); |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1059 | |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1060 | // If there is not just one use of its value, we cannot fold. |
| 1061 | if (!Op.Val->hasNUsesOfValue(1, 0)) return false; |
| 1062 | |
| 1063 | // Finally, we cannot fold the load into the operation if this would induce a |
| 1064 | // cycle into the resultant dag. To check for this, see if OtherOp (the other |
| 1065 | // operand of the operation we are folding the load into) can possible use the |
| 1066 | // chain node defined by the load. |
| 1067 | if (OtherOp.Val && !Op.Val->hasNUsesOfValue(0, 1)) { // Has uses of chain? |
| 1068 | std::set<SDNode*> Visited; |
| 1069 | if (NodeTransitivelyUsesValue(OtherOp, Op.getValue(1), Visited)) |
| 1070 | return false; |
| 1071 | } |
| 1072 | return true; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1073 | } |
| 1074 | |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1075 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1076 | /// EmitFoldedLoad - Ensure that the arguments of the load are code generated, |
| 1077 | /// and compute the address being loaded into AM. |
| 1078 | void ISel::EmitFoldedLoad(SDOperand Op, X86AddressMode &AM) { |
| 1079 | SDOperand Chain = Op.getOperand(0); |
| 1080 | SDOperand Address = Op.getOperand(1); |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 1081 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1082 | if (getRegPressure(Chain) > getRegPressure(Address)) { |
| 1083 | Select(Chain); |
| 1084 | SelectAddress(Address, AM); |
| 1085 | } else { |
| 1086 | SelectAddress(Address, AM); |
| 1087 | Select(Chain); |
| 1088 | } |
| 1089 | |
| 1090 | // The chain for this load is now lowered. |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 1091 | assert(ExprMap.count(SDOperand(Op.Val, 1)) == 0 && |
| 1092 | "Load emitted more than once?"); |
Chris Lattner | 78d3028 | 2005-01-18 03:51:59 +0000 | [diff] [blame] | 1093 | if (!ExprMap.insert(std::make_pair(Op.getValue(1), 1)).second) |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 1094 | assert(0 && "Load emitted more than once!"); |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1095 | } |
| 1096 | |
Chris Lattner | 29f5819 | 2005-01-19 07:37:26 +0000 | [diff] [blame] | 1097 | // EmitOrOpOp - Pattern match the expression (Op1|Op2), where we know that op1 |
| 1098 | // and op2 are i8/i16/i32 values with one use each (the or). If we can form a |
| 1099 | // SHLD or SHRD, emit the instruction (generating the value into DestReg) and |
| 1100 | // return true. |
| 1101 | bool ISel::EmitOrOpOp(SDOperand Op1, SDOperand Op2, unsigned DestReg) { |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1102 | if (Op1.getOpcode() == ISD::SHL && Op2.getOpcode() == ISD::SRL) { |
| 1103 | // good! |
| 1104 | } else if (Op2.getOpcode() == ISD::SHL && Op1.getOpcode() == ISD::SRL) { |
| 1105 | std::swap(Op1, Op2); // Op1 is the SHL now. |
| 1106 | } else { |
| 1107 | return false; // No match |
| 1108 | } |
| 1109 | |
| 1110 | SDOperand ShlVal = Op1.getOperand(0); |
| 1111 | SDOperand ShlAmt = Op1.getOperand(1); |
| 1112 | SDOperand ShrVal = Op2.getOperand(0); |
| 1113 | SDOperand ShrAmt = Op2.getOperand(1); |
| 1114 | |
Chris Lattner | 29f5819 | 2005-01-19 07:37:26 +0000 | [diff] [blame] | 1115 | unsigned RegSize = MVT::getSizeInBits(Op1.getValueType()); |
| 1116 | |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1117 | // Find out if ShrAmt = 32-ShlAmt or ShlAmt = 32-ShrAmt. |
| 1118 | if (ShlAmt.getOpcode() == ISD::SUB && ShlAmt.getOperand(1) == ShrAmt) |
| 1119 | if (ConstantSDNode *SubCST = dyn_cast<ConstantSDNode>(ShlAmt.getOperand(0))) |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1120 | if (SubCST->getValue() == RegSize) { |
| 1121 | // (A >> ShrAmt) | (A << (32-ShrAmt)) ==> ROR A, ShrAmt |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1122 | // (A >> ShrAmt) | (B << (32-ShrAmt)) ==> SHRD A, B, ShrAmt |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1123 | if (ShrVal == ShlVal) { |
| 1124 | unsigned Reg, ShAmt; |
| 1125 | if (getRegPressure(ShrVal) > getRegPressure(ShrAmt)) { |
| 1126 | Reg = SelectExpr(ShrVal); |
| 1127 | ShAmt = SelectExpr(ShrAmt); |
| 1128 | } else { |
| 1129 | ShAmt = SelectExpr(ShrAmt); |
| 1130 | Reg = SelectExpr(ShrVal); |
| 1131 | } |
| 1132 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt); |
| 1133 | unsigned Opc = RegSize == 8 ? X86::ROR8rCL : |
| 1134 | (RegSize == 16 ? X86::ROR16rCL : X86::ROR32rCL); |
| 1135 | BuildMI(BB, Opc, 1, DestReg).addReg(Reg); |
| 1136 | return true; |
| 1137 | } else if (RegSize != 8) { |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1138 | unsigned AReg, BReg; |
| 1139 | if (getRegPressure(ShlVal) > getRegPressure(ShrVal)) { |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1140 | BReg = SelectExpr(ShlVal); |
Chris Lattner | 474aac4 | 2005-01-19 17:24:34 +0000 | [diff] [blame] | 1141 | AReg = SelectExpr(ShrVal); |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1142 | } else { |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1143 | AReg = SelectExpr(ShrVal); |
Chris Lattner | 474aac4 | 2005-01-19 17:24:34 +0000 | [diff] [blame] | 1144 | BReg = SelectExpr(ShlVal); |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1145 | } |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1146 | unsigned ShAmt = SelectExpr(ShrAmt); |
| 1147 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt); |
| 1148 | unsigned Opc = RegSize == 16 ? X86::SHRD16rrCL : X86::SHRD32rrCL; |
| 1149 | BuildMI(BB, Opc, 2, DestReg).addReg(AReg).addReg(BReg); |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1150 | return true; |
| 1151 | } |
| 1152 | } |
| 1153 | |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1154 | if (ShrAmt.getOpcode() == ISD::SUB && ShrAmt.getOperand(1) == ShlAmt) |
| 1155 | if (ConstantSDNode *SubCST = dyn_cast<ConstantSDNode>(ShrAmt.getOperand(0))) |
| 1156 | if (SubCST->getValue() == RegSize) { |
| 1157 | // (A << ShlAmt) | (A >> (32-ShlAmt)) ==> ROL A, ShrAmt |
| 1158 | // (A << ShlAmt) | (B >> (32-ShlAmt)) ==> SHLD A, B, ShrAmt |
| 1159 | if (ShrVal == ShlVal) { |
| 1160 | unsigned Reg, ShAmt; |
| 1161 | if (getRegPressure(ShrVal) > getRegPressure(ShlAmt)) { |
| 1162 | Reg = SelectExpr(ShrVal); |
| 1163 | ShAmt = SelectExpr(ShlAmt); |
| 1164 | } else { |
| 1165 | ShAmt = SelectExpr(ShlAmt); |
| 1166 | Reg = SelectExpr(ShrVal); |
| 1167 | } |
| 1168 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt); |
| 1169 | unsigned Opc = RegSize == 8 ? X86::ROL8rCL : |
| 1170 | (RegSize == 16 ? X86::ROL16rCL : X86::ROL32rCL); |
| 1171 | BuildMI(BB, Opc, 1, DestReg).addReg(Reg); |
| 1172 | return true; |
| 1173 | } else if (RegSize != 8) { |
| 1174 | unsigned AReg, BReg; |
| 1175 | if (getRegPressure(ShlVal) > getRegPressure(ShrVal)) { |
Chris Lattner | 474aac4 | 2005-01-19 17:24:34 +0000 | [diff] [blame] | 1176 | AReg = SelectExpr(ShlVal); |
| 1177 | BReg = SelectExpr(ShrVal); |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1178 | } else { |
Chris Lattner | 474aac4 | 2005-01-19 17:24:34 +0000 | [diff] [blame] | 1179 | BReg = SelectExpr(ShrVal); |
| 1180 | AReg = SelectExpr(ShlVal); |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1181 | } |
| 1182 | unsigned ShAmt = SelectExpr(ShlAmt); |
| 1183 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShAmt); |
| 1184 | unsigned Opc = RegSize == 16 ? X86::SHLD16rrCL : X86::SHLD32rrCL; |
| 1185 | BuildMI(BB, Opc, 2, DestReg).addReg(AReg).addReg(BReg); |
| 1186 | return true; |
| 1187 | } |
| 1188 | } |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1189 | |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1190 | if (ConstantSDNode *ShrCst = dyn_cast<ConstantSDNode>(ShrAmt)) |
| 1191 | if (ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(ShlAmt)) |
| 1192 | if (ShrCst->getValue() < RegSize && ShlCst->getValue() < RegSize) |
| 1193 | if (ShrCst->getValue() == RegSize-ShlCst->getValue()) { |
| 1194 | // (A >> 5) | (A << 27) --> ROR A, 5 |
| 1195 | // (A >> 5) | (B << 27) --> SHRD A, B, 5 |
| 1196 | if (ShrVal == ShlVal) { |
| 1197 | unsigned Reg = SelectExpr(ShrVal); |
| 1198 | unsigned Opc = RegSize == 8 ? X86::ROR8ri : |
| 1199 | (RegSize == 16 ? X86::ROR16ri : X86::ROR32ri); |
| 1200 | BuildMI(BB, Opc, 2, DestReg).addReg(Reg).addImm(ShrCst->getValue()); |
| 1201 | return true; |
| 1202 | } else if (RegSize != 8) { |
| 1203 | unsigned AReg, BReg; |
| 1204 | if (getRegPressure(ShlVal) > getRegPressure(ShrVal)) { |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1205 | BReg = SelectExpr(ShlVal); |
Chris Lattner | 474aac4 | 2005-01-19 17:24:34 +0000 | [diff] [blame] | 1206 | AReg = SelectExpr(ShrVal); |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1207 | } else { |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1208 | AReg = SelectExpr(ShrVal); |
Chris Lattner | 474aac4 | 2005-01-19 17:24:34 +0000 | [diff] [blame] | 1209 | BReg = SelectExpr(ShlVal); |
Chris Lattner | de87d146 | 2005-01-19 08:07:05 +0000 | [diff] [blame] | 1210 | } |
| 1211 | unsigned Opc = RegSize == 16 ? X86::SHRD16rri8 : X86::SHRD32rri8; |
| 1212 | BuildMI(BB, Opc, 3, DestReg).addReg(AReg).addReg(BReg) |
| 1213 | .addImm(ShrCst->getValue()); |
| 1214 | return true; |
| 1215 | } |
| 1216 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1217 | |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1218 | return false; |
| 1219 | } |
| 1220 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1221 | unsigned ISel::SelectExpr(SDOperand N) { |
| 1222 | unsigned Result; |
Chris Lattner | 9982da2 | 2005-10-02 16:29:36 +0000 | [diff] [blame] | 1223 | unsigned Tmp1 = 0, Tmp2 = 0, Tmp3 = 0, Opc = 0; |
Chris Lattner | b52e041 | 2005-01-08 19:28:19 +0000 | [diff] [blame] | 1224 | SDNode *Node = N.Val; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1225 | SDOperand Op0, Op1; |
Chris Lattner | b52e041 | 2005-01-08 19:28:19 +0000 | [diff] [blame] | 1226 | |
Chris Lattner | 720a62e | 2005-01-14 22:37:41 +0000 | [diff] [blame] | 1227 | if (Node->getOpcode() == ISD::CopyFromReg) { |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 1228 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
| 1229 | // Just use the specified register as our input if we can. |
| 1230 | if (MRegisterInfo::isVirtualRegister(Reg) || Reg == X86::ESP) |
| 1231 | return Reg; |
Chris Lattner | 720a62e | 2005-01-14 22:37:41 +0000 | [diff] [blame] | 1232 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1233 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1234 | unsigned &Reg = ExprMap[N]; |
| 1235 | if (Reg) return Reg; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1236 | |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1237 | switch (N.getOpcode()) { |
| 1238 | default: |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1239 | Reg = Result = (N.getValueType() != MVT::Other) ? |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1240 | MakeReg(N.getValueType()) : 1; |
| 1241 | break; |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 1242 | case X86ISD::TAILCALL: |
| 1243 | case X86ISD::CALL: |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1244 | // If this is a call instruction, make sure to prepare ALL of the result |
| 1245 | // values as well as the chain. |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 1246 | ExprMap[N.getValue(0)] = 1; |
| 1247 | if (Node->getNumValues() > 1) { |
| 1248 | Result = MakeReg(Node->getValueType(1)); |
| 1249 | ExprMap[N.getValue(1)] = Result; |
| 1250 | for (unsigned i = 2, e = Node->getNumValues(); i != e; ++i) |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1251 | ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i)); |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 1252 | } else { |
| 1253 | Result = 1; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1254 | } |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1255 | break; |
| 1256 | case ISD::ADD_PARTS: |
| 1257 | case ISD::SUB_PARTS: |
| 1258 | case ISD::SHL_PARTS: |
| 1259 | case ISD::SRL_PARTS: |
| 1260 | case ISD::SRA_PARTS: |
| 1261 | Result = MakeReg(Node->getValueType(0)); |
| 1262 | ExprMap[N.getValue(0)] = Result; |
| 1263 | for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i) |
| 1264 | ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i)); |
| 1265 | break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1266 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1267 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1268 | switch (N.getOpcode()) { |
| 1269 | default: |
Chris Lattner | b52e041 | 2005-01-08 19:28:19 +0000 | [diff] [blame] | 1270 | Node->dump(); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1271 | assert(0 && "Node not handled!\n"); |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1272 | case ISD::FP_EXTEND: |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1273 | assert(X86ScalarSSE && "Scalar SSE FP must be enabled to use f32"); |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1274 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1275 | BuildMI(BB, X86::CVTSS2SDrr, 1, Result).addReg(Tmp1); |
| 1276 | return Result; |
Nate Begeman | a0b5e03 | 2005-07-15 00:38:55 +0000 | [diff] [blame] | 1277 | case ISD::FP_ROUND: |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1278 | assert(X86ScalarSSE && "Scalar SSE FP must be enabled to use f32"); |
Nate Begeman | a0b5e03 | 2005-07-15 00:38:55 +0000 | [diff] [blame] | 1279 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1280 | BuildMI(BB, X86::CVTSD2SSrr, 1, Result).addReg(Tmp1); |
| 1281 | return Result; |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 1282 | case ISD::CopyFromReg: |
| 1283 | Select(N.getOperand(0)); |
| 1284 | if (Result == 1) { |
| 1285 | Reg = Result = ExprMap[N.getValue(0)] = |
| 1286 | MakeReg(N.getValue(0).getValueType()); |
| 1287 | } |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 1288 | Tmp1 = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 1289 | switch (Node->getValueType(0)) { |
| 1290 | default: assert(0 && "Cannot CopyFromReg this!"); |
| 1291 | case MVT::i1: |
| 1292 | case MVT::i8: |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 1293 | BuildMI(BB, X86::MOV8rr, 1, Result).addReg(Tmp1); |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 1294 | return Result; |
| 1295 | case MVT::i16: |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 1296 | BuildMI(BB, X86::MOV16rr, 1, Result).addReg(Tmp1); |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 1297 | return Result; |
| 1298 | case MVT::i32: |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 1299 | BuildMI(BB, X86::MOV32rr, 1, Result).addReg(Tmp1); |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 1300 | return Result; |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1301 | } |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 1302 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1303 | case ISD::FrameIndex: |
| 1304 | Tmp1 = cast<FrameIndexSDNode>(N)->getIndex(); |
| 1305 | addFrameReference(BuildMI(BB, X86::LEA32r, 4, Result), (int)Tmp1); |
| 1306 | return Result; |
| 1307 | case ISD::ConstantPool: |
Chris Lattner | c30405e | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 1308 | Tmp1 = BB->getParent()->getConstantPool()-> |
| 1309 | getConstantPoolIndex(cast<ConstantPoolSDNode>(N)->get()); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1310 | addConstantPoolReference(BuildMI(BB, X86::LEA32r, 4, Result), Tmp1); |
| 1311 | return Result; |
| 1312 | case ISD::ConstantFP: |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 1313 | if (X86ScalarSSE) { |
| 1314 | assert(cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) && |
| 1315 | "SSE only supports +0.0"); |
| 1316 | Opc = (N.getValueType() == MVT::f32) ? X86::FLD0SS : X86::FLD0SD; |
| 1317 | BuildMI(BB, Opc, 0, Result); |
| 1318 | return Result; |
| 1319 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1320 | ContainsFPCode = true; |
| 1321 | Tmp1 = Result; // Intermediate Register |
| 1322 | if (cast<ConstantFPSDNode>(N)->getValue() < 0.0 || |
| 1323 | cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0)) |
| 1324 | Tmp1 = MakeReg(MVT::f64); |
| 1325 | |
| 1326 | if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) || |
| 1327 | cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0)) |
| 1328 | BuildMI(BB, X86::FLD0, 0, Tmp1); |
| 1329 | else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0) || |
| 1330 | cast<ConstantFPSDNode>(N)->isExactlyValue(-1.0)) |
| 1331 | BuildMI(BB, X86::FLD1, 0, Tmp1); |
| 1332 | else |
| 1333 | assert(0 && "Unexpected constant!"); |
| 1334 | if (Tmp1 != Result) |
| 1335 | BuildMI(BB, X86::FCHS, 1, Result).addReg(Tmp1); |
| 1336 | return Result; |
| 1337 | case ISD::Constant: |
| 1338 | switch (N.getValueType()) { |
| 1339 | default: assert(0 && "Cannot use constants of this type!"); |
| 1340 | case MVT::i1: |
| 1341 | case MVT::i8: Opc = X86::MOV8ri; break; |
| 1342 | case MVT::i16: Opc = X86::MOV16ri; break; |
| 1343 | case MVT::i32: Opc = X86::MOV32ri; break; |
| 1344 | } |
| 1345 | BuildMI(BB, Opc, 1,Result).addImm(cast<ConstantSDNode>(N)->getValue()); |
| 1346 | return Result; |
Chris Lattner | f4b985d | 2005-04-01 22:46:45 +0000 | [diff] [blame] | 1347 | case ISD::UNDEF: |
| 1348 | if (Node->getValueType(0) == MVT::f64) { |
| 1349 | // FIXME: SHOULD TEACH STACKIFIER ABOUT UNDEF VALUES! |
| 1350 | BuildMI(BB, X86::FLD0, 0, Result); |
| 1351 | } else { |
| 1352 | BuildMI(BB, X86::IMPLICIT_DEF, 0, Result); |
| 1353 | } |
| 1354 | return Result; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1355 | case ISD::GlobalAddress: { |
| 1356 | GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal(); |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 1357 | // For Darwin, external and weak symbols are indirect, so we want to load |
| 1358 | // the value at address GV, not the value of GV itself. |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1359 | if (Subtarget->getIndirectExternAndWeakGlobals() && |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 1360 | (GV->hasWeakLinkage() || GV->isExternal())) { |
| 1361 | BuildMI(BB, X86::MOV32rm, 4, Result).addReg(0).addZImm(1).addReg(0) |
| 1362 | .addGlobalAddress(GV, false, 0); |
| 1363 | } else { |
| 1364 | BuildMI(BB, X86::MOV32ri, 1, Result).addGlobalAddress(GV); |
| 1365 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1366 | return Result; |
| 1367 | } |
| 1368 | case ISD::ExternalSymbol: { |
| 1369 | const char *Sym = cast<ExternalSymbolSDNode>(N)->getSymbol(); |
| 1370 | BuildMI(BB, X86::MOV32ri, 1, Result).addExternalSymbol(Sym); |
| 1371 | return Result; |
| 1372 | } |
Chris Lattner | 210975c | 2005-09-02 00:16:09 +0000 | [diff] [blame] | 1373 | case ISD::ANY_EXTEND: // treat any extend like zext |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1374 | case ISD::ZERO_EXTEND: { |
| 1375 | int DestIs16 = N.getValueType() == MVT::i16; |
| 1376 | int SrcIs16 = N.getOperand(0).getValueType() == MVT::i16; |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1377 | |
| 1378 | // FIXME: This hack is here for zero extension casts from bool to i8. This |
| 1379 | // would not be needed if bools were promoted by Legalize. |
| 1380 | if (N.getValueType() == MVT::i8) { |
Chris Lattner | b0eef82 | 2005-01-11 23:33:00 +0000 | [diff] [blame] | 1381 | Tmp1 = SelectExpr(N.getOperand(0)); |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1382 | BuildMI(BB, X86::MOV8rr, 1, Result).addReg(Tmp1); |
| 1383 | return Result; |
| 1384 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1385 | |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1386 | if (isFoldableLoad(N.getOperand(0), SDOperand())) { |
Chris Lattner | b0eef82 | 2005-01-11 23:33:00 +0000 | [diff] [blame] | 1387 | static const unsigned Opc[3] = { |
| 1388 | X86::MOVZX32rm8, X86::MOVZX32rm16, X86::MOVZX16rm8 |
| 1389 | }; |
| 1390 | |
| 1391 | X86AddressMode AM; |
| 1392 | EmitFoldedLoad(N.getOperand(0), AM); |
| 1393 | addFullAddress(BuildMI(BB, Opc[SrcIs16+DestIs16*2], 4, Result), AM); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1394 | |
Chris Lattner | b0eef82 | 2005-01-11 23:33:00 +0000 | [diff] [blame] | 1395 | return Result; |
| 1396 | } |
| 1397 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1398 | static const unsigned Opc[3] = { |
| 1399 | X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOVZX16rr8 |
| 1400 | }; |
Chris Lattner | b0eef82 | 2005-01-11 23:33:00 +0000 | [diff] [blame] | 1401 | Tmp1 = SelectExpr(N.getOperand(0)); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1402 | BuildMI(BB, Opc[SrcIs16+DestIs16*2], 1, Result).addReg(Tmp1); |
| 1403 | return Result; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1404 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1405 | case ISD::SIGN_EXTEND: { |
| 1406 | int DestIs16 = N.getValueType() == MVT::i16; |
| 1407 | int SrcIs16 = N.getOperand(0).getValueType() == MVT::i16; |
| 1408 | |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1409 | // FIXME: Legalize should promote bools to i8! |
| 1410 | assert(N.getOperand(0).getValueType() != MVT::i1 && |
| 1411 | "Sign extend from bool not implemented!"); |
| 1412 | |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1413 | if (isFoldableLoad(N.getOperand(0), SDOperand())) { |
Chris Lattner | b0eef82 | 2005-01-11 23:33:00 +0000 | [diff] [blame] | 1414 | static const unsigned Opc[3] = { |
| 1415 | X86::MOVSX32rm8, X86::MOVSX32rm16, X86::MOVSX16rm8 |
| 1416 | }; |
| 1417 | |
| 1418 | X86AddressMode AM; |
| 1419 | EmitFoldedLoad(N.getOperand(0), AM); |
| 1420 | addFullAddress(BuildMI(BB, Opc[SrcIs16+DestIs16*2], 4, Result), AM); |
| 1421 | return Result; |
| 1422 | } |
| 1423 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1424 | static const unsigned Opc[3] = { |
| 1425 | X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOVSX16rr8 |
| 1426 | }; |
| 1427 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1428 | BuildMI(BB, Opc[SrcIs16+DestIs16*2], 1, Result).addReg(Tmp1); |
| 1429 | return Result; |
| 1430 | } |
| 1431 | case ISD::TRUNCATE: |
| 1432 | // Handle cast of LARGER int to SMALLER int using a move to EAX followed by |
| 1433 | // a move out of AX or AL. |
| 1434 | switch (N.getOperand(0).getValueType()) { |
| 1435 | default: assert(0 && "Unknown truncate!"); |
| 1436 | case MVT::i8: Tmp2 = X86::AL; Opc = X86::MOV8rr; break; |
| 1437 | case MVT::i16: Tmp2 = X86::AX; Opc = X86::MOV16rr; break; |
| 1438 | case MVT::i32: Tmp2 = X86::EAX; Opc = X86::MOV32rr; break; |
| 1439 | } |
| 1440 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1441 | BuildMI(BB, Opc, 1, Tmp2).addReg(Tmp1); |
| 1442 | |
| 1443 | switch (N.getValueType()) { |
| 1444 | default: assert(0 && "Unknown truncate!"); |
| 1445 | case MVT::i1: |
| 1446 | case MVT::i8: Tmp2 = X86::AL; Opc = X86::MOV8rr; break; |
| 1447 | case MVT::i16: Tmp2 = X86::AX; Opc = X86::MOV16rr; break; |
| 1448 | } |
| 1449 | BuildMI(BB, Opc, 1, Result).addReg(Tmp2); |
| 1450 | return Result; |
| 1451 | |
Chris Lattner | 507a275 | 2005-07-16 00:28:20 +0000 | [diff] [blame] | 1452 | case ISD::SINT_TO_FP: { |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1453 | Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register |
| 1454 | unsigned PromoteOpcode = 0; |
| 1455 | |
Nate Begeman | 7e74c83 | 2005-07-16 02:02:34 +0000 | [diff] [blame] | 1456 | // We can handle any sint to fp with the direct sse conversion instructions. |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1457 | if (X86ScalarSSE) { |
Nate Begeman | 7e74c83 | 2005-07-16 02:02:34 +0000 | [diff] [blame] | 1458 | Opc = (N.getValueType() == MVT::f64) ? X86::CVTSI2SDrr : X86::CVTSI2SSrr; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1459 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
| 1460 | return Result; |
| 1461 | } |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1462 | |
Chris Lattner | e44e6d1 | 2005-01-11 03:50:45 +0000 | [diff] [blame] | 1463 | ContainsFPCode = true; |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1464 | |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1465 | // Spill the integer to memory and reload it from there. |
Nate Begeman | 7e74c83 | 2005-07-16 02:02:34 +0000 | [diff] [blame] | 1466 | MVT::ValueType SrcTy = N.getOperand(0).getValueType(); |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1467 | unsigned Size = MVT::getSizeInBits(SrcTy)/8; |
| 1468 | MachineFunction *F = BB->getParent(); |
| 1469 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size); |
| 1470 | |
| 1471 | switch (SrcTy) { |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1472 | case MVT::i32: |
Chris Lattner | 507a275 | 2005-07-16 00:28:20 +0000 | [diff] [blame] | 1473 | addFrameReference(BuildMI(BB, X86::MOV32mr, 5), FrameIdx).addReg(Tmp1); |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1474 | addFrameReference(BuildMI(BB, X86::FILD32m, 5, Result), FrameIdx); |
| 1475 | break; |
| 1476 | case MVT::i16: |
Chris Lattner | 507a275 | 2005-07-16 00:28:20 +0000 | [diff] [blame] | 1477 | addFrameReference(BuildMI(BB, X86::MOV16mr, 5), FrameIdx).addReg(Tmp1); |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1478 | addFrameReference(BuildMI(BB, X86::FILD16m, 5, Result), FrameIdx); |
| 1479 | break; |
| 1480 | default: break; // No promotion required. |
| 1481 | } |
Chris Lattner | 507a275 | 2005-07-16 00:28:20 +0000 | [diff] [blame] | 1482 | return Result; |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1483 | } |
Chris Lattner | 4738d1b | 2005-07-30 00:05:54 +0000 | [diff] [blame] | 1484 | case ISD::FP_TO_SINT: |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1485 | Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register |
| 1486 | |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1487 | // If the target supports SSE2 and is performing FP operations in SSE regs |
| 1488 | // instead of the FP stack, then we can use the efficient CVTSS2SI and |
| 1489 | // CVTSD2SI instructions. |
Chris Lattner | 4738d1b | 2005-07-30 00:05:54 +0000 | [diff] [blame] | 1490 | assert(X86ScalarSSE); |
| 1491 | if (MVT::f32 == N.getOperand(0).getValueType()) { |
| 1492 | BuildMI(BB, X86::CVTTSS2SIrr, 1, Result).addReg(Tmp1); |
| 1493 | } else if (MVT::f64 == N.getOperand(0).getValueType()) { |
| 1494 | BuildMI(BB, X86::CVTTSD2SIrr, 1, Result).addReg(Tmp1); |
| 1495 | } else { |
| 1496 | assert(0 && "Not an f32 or f64?"); |
| 1497 | abort(); |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1498 | } |
Chris Lattner | 282781c | 2005-01-09 18:52:44 +0000 | [diff] [blame] | 1499 | return Result; |
Chris Lattner | 4738d1b | 2005-07-30 00:05:54 +0000 | [diff] [blame] | 1500 | |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1501 | case ISD::FADD: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1502 | case ISD::ADD: |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1503 | Op0 = N.getOperand(0); |
| 1504 | Op1 = N.getOperand(1); |
| 1505 | |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1506 | if (isFoldableLoad(Op0, Op1, true)) { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1507 | std::swap(Op0, Op1); |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1508 | goto FoldAdd; |
| 1509 | } |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1510 | |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1511 | if (isFoldableLoad(Op1, Op0, true)) { |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1512 | FoldAdd: |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1513 | switch (N.getValueType()) { |
| 1514 | default: assert(0 && "Cannot add this type!"); |
| 1515 | case MVT::i1: |
| 1516 | case MVT::i8: Opc = X86::ADD8rm; break; |
| 1517 | case MVT::i16: Opc = X86::ADD16rm; break; |
| 1518 | case MVT::i32: Opc = X86::ADD32rm; break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1519 | case MVT::f32: Opc = X86::ADDSSrm; break; |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1520 | case MVT::f64: |
| 1521 | // For F64, handle promoted load operations (from F32) as well! |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1522 | if (X86ScalarSSE) { |
| 1523 | assert(Op1.getOpcode() == ISD::LOAD && "SSE load not promoted"); |
| 1524 | Opc = X86::ADDSDrm; |
| 1525 | } else { |
| 1526 | Opc = Op1.getOpcode() == ISD::LOAD ? X86::FADD64m : X86::FADD32m; |
| 1527 | } |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1528 | break; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1529 | } |
| 1530 | X86AddressMode AM; |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 1531 | EmitFoldedLoad(Op1, AM); |
| 1532 | Tmp1 = SelectExpr(Op0); |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1533 | addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM); |
| 1534 | return Result; |
| 1535 | } |
| 1536 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1537 | // See if we can codegen this as an LEA to fold operations together. |
| 1538 | if (N.getValueType() == MVT::i32) { |
Chris Lattner | d7f9395 | 2005-01-18 02:25:52 +0000 | [diff] [blame] | 1539 | ExprMap.erase(N); |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 1540 | X86ISelAddressMode AM; |
Chris Lattner | d7f9395 | 2005-01-18 02:25:52 +0000 | [diff] [blame] | 1541 | MatchAddress(N, AM); |
| 1542 | ExprMap[N] = Result; |
| 1543 | |
| 1544 | // If this is not just an add, emit the LEA. For a simple add (like |
| 1545 | // reg+reg or reg+imm), we just emit an add. It might be a good idea to |
| 1546 | // leave this as LEA, then peephole it to 'ADD' after two address elim |
| 1547 | // happens. |
| 1548 | if (AM.Scale != 1 || AM.BaseType == X86ISelAddressMode::FrameIndexBase|| |
| 1549 | AM.GV || (AM.Base.Reg.Val && AM.IndexReg.Val && AM.Disp)) { |
| 1550 | X86AddressMode XAM = SelectAddrExprs(AM); |
| 1551 | addFullAddress(BuildMI(BB, X86::LEA32r, 4, Result), XAM); |
| 1552 | return Result; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1553 | } |
| 1554 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 1555 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1556 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1557 | Opc = 0; |
| 1558 | if (CN->getValue() == 1) { // add X, 1 -> inc X |
| 1559 | switch (N.getValueType()) { |
| 1560 | default: assert(0 && "Cannot integer add this type!"); |
| 1561 | case MVT::i8: Opc = X86::INC8r; break; |
| 1562 | case MVT::i16: Opc = X86::INC16r; break; |
| 1563 | case MVT::i32: Opc = X86::INC32r; break; |
| 1564 | } |
| 1565 | } else if (CN->isAllOnesValue()) { // add X, -1 -> dec X |
| 1566 | switch (N.getValueType()) { |
| 1567 | default: assert(0 && "Cannot integer add this type!"); |
| 1568 | case MVT::i8: Opc = X86::DEC8r; break; |
| 1569 | case MVT::i16: Opc = X86::DEC16r; break; |
| 1570 | case MVT::i32: Opc = X86::DEC32r; break; |
| 1571 | } |
| 1572 | } |
| 1573 | |
| 1574 | if (Opc) { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1575 | Tmp1 = SelectExpr(Op0); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1576 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
| 1577 | return Result; |
| 1578 | } |
| 1579 | |
| 1580 | switch (N.getValueType()) { |
| 1581 | default: assert(0 && "Cannot add this type!"); |
| 1582 | case MVT::i8: Opc = X86::ADD8ri; break; |
| 1583 | case MVT::i16: Opc = X86::ADD16ri; break; |
| 1584 | case MVT::i32: Opc = X86::ADD32ri; break; |
| 1585 | } |
| 1586 | if (Opc) { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1587 | Tmp1 = SelectExpr(Op0); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1588 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue()); |
| 1589 | return Result; |
| 1590 | } |
| 1591 | } |
| 1592 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1593 | switch (N.getValueType()) { |
| 1594 | default: assert(0 && "Cannot add this type!"); |
| 1595 | case MVT::i8: Opc = X86::ADD8rr; break; |
| 1596 | case MVT::i16: Opc = X86::ADD16rr; break; |
| 1597 | case MVT::i32: Opc = X86::ADD32rr; break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1598 | case MVT::f32: Opc = X86::ADDSSrr; break; |
| 1599 | case MVT::f64: Opc = X86ScalarSSE ? X86::ADDSDrr : X86::FpADD; break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1600 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 1601 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1602 | if (getRegPressure(Op0) > getRegPressure(Op1)) { |
| 1603 | Tmp1 = SelectExpr(Op0); |
| 1604 | Tmp2 = SelectExpr(Op1); |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 1605 | } else { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1606 | Tmp2 = SelectExpr(Op1); |
| 1607 | Tmp1 = SelectExpr(Op0); |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 1608 | } |
| 1609 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1610 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1611 | return Result; |
Chris Lattner | 0e0b599 | 2005-04-02 05:30:17 +0000 | [diff] [blame] | 1612 | |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1613 | case ISD::FSQRT: |
| 1614 | Tmp1 = SelectExpr(Node->getOperand(0)); |
| 1615 | if (X86ScalarSSE) { |
| 1616 | Opc = (N.getValueType() == MVT::f32) ? X86::SQRTSSrr : X86::SQRTSDrr; |
| 1617 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
| 1618 | } else { |
| 1619 | BuildMI(BB, X86::FSQRT, 1, Result).addReg(Tmp1); |
| 1620 | } |
| 1621 | return Result; |
| 1622 | |
| 1623 | // FIXME: |
| 1624 | // Once we can spill 16 byte constants into the constant pool, we can |
| 1625 | // implement SSE equivalents of FABS and FCHS. |
Chris Lattner | 0e0b599 | 2005-04-02 05:30:17 +0000 | [diff] [blame] | 1626 | case ISD::FABS: |
Chris Lattner | 0e0b599 | 2005-04-02 05:30:17 +0000 | [diff] [blame] | 1627 | case ISD::FNEG: |
Chris Lattner | db68d39 | 2005-04-30 04:25:35 +0000 | [diff] [blame] | 1628 | case ISD::FSIN: |
| 1629 | case ISD::FCOS: |
Chris Lattner | 014d2c4 | 2005-04-28 22:07:18 +0000 | [diff] [blame] | 1630 | assert(N.getValueType()==MVT::f64 && "Illegal type for this operation"); |
Chris Lattner | 0e0b599 | 2005-04-02 05:30:17 +0000 | [diff] [blame] | 1631 | Tmp1 = SelectExpr(Node->getOperand(0)); |
Chris Lattner | 014d2c4 | 2005-04-28 22:07:18 +0000 | [diff] [blame] | 1632 | switch (N.getOpcode()) { |
| 1633 | default: assert(0 && "Unreachable!"); |
| 1634 | case ISD::FABS: BuildMI(BB, X86::FABS, 1, Result).addReg(Tmp1); break; |
| 1635 | case ISD::FNEG: BuildMI(BB, X86::FCHS, 1, Result).addReg(Tmp1); break; |
Chris Lattner | db68d39 | 2005-04-30 04:25:35 +0000 | [diff] [blame] | 1636 | case ISD::FSIN: BuildMI(BB, X86::FSIN, 1, Result).addReg(Tmp1); break; |
| 1637 | case ISD::FCOS: BuildMI(BB, X86::FCOS, 1, Result).addReg(Tmp1); break; |
Chris Lattner | 014d2c4 | 2005-04-28 22:07:18 +0000 | [diff] [blame] | 1638 | } |
Chris Lattner | 0e0b599 | 2005-04-02 05:30:17 +0000 | [diff] [blame] | 1639 | return Result; |
| 1640 | |
Chris Lattner | 4fbb4af | 2005-04-06 04:21:07 +0000 | [diff] [blame] | 1641 | case ISD::MULHU: |
| 1642 | switch (N.getValueType()) { |
| 1643 | default: assert(0 && "Unsupported VT!"); |
| 1644 | case MVT::i8: Tmp2 = X86::MUL8r; break; |
| 1645 | case MVT::i16: Tmp2 = X86::MUL16r; break; |
| 1646 | case MVT::i32: Tmp2 = X86::MUL32r; break; |
| 1647 | } |
| 1648 | // FALL THROUGH |
| 1649 | case ISD::MULHS: { |
| 1650 | unsigned MovOpc, LowReg, HiReg; |
| 1651 | switch (N.getValueType()) { |
| 1652 | default: assert(0 && "Unsupported VT!"); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1653 | case MVT::i8: |
Chris Lattner | 4fbb4af | 2005-04-06 04:21:07 +0000 | [diff] [blame] | 1654 | MovOpc = X86::MOV8rr; |
| 1655 | LowReg = X86::AL; |
| 1656 | HiReg = X86::AH; |
| 1657 | Opc = X86::IMUL8r; |
| 1658 | break; |
| 1659 | case MVT::i16: |
| 1660 | MovOpc = X86::MOV16rr; |
| 1661 | LowReg = X86::AX; |
| 1662 | HiReg = X86::DX; |
| 1663 | Opc = X86::IMUL16r; |
| 1664 | break; |
| 1665 | case MVT::i32: |
| 1666 | MovOpc = X86::MOV32rr; |
| 1667 | LowReg = X86::EAX; |
| 1668 | HiReg = X86::EDX; |
| 1669 | Opc = X86::IMUL32r; |
| 1670 | break; |
| 1671 | } |
| 1672 | if (Node->getOpcode() != ISD::MULHS) |
| 1673 | Opc = Tmp2; // Get the MULHU opcode. |
| 1674 | |
| 1675 | Op0 = Node->getOperand(0); |
| 1676 | Op1 = Node->getOperand(1); |
| 1677 | if (getRegPressure(Op0) > getRegPressure(Op1)) { |
| 1678 | Tmp1 = SelectExpr(Op0); |
| 1679 | Tmp2 = SelectExpr(Op1); |
| 1680 | } else { |
| 1681 | Tmp2 = SelectExpr(Op1); |
| 1682 | Tmp1 = SelectExpr(Op0); |
| 1683 | } |
| 1684 | |
| 1685 | // FIXME: Implement folding of loads into the memory operands here! |
| 1686 | BuildMI(BB, MovOpc, 1, LowReg).addReg(Tmp1); |
| 1687 | BuildMI(BB, Opc, 1).addReg(Tmp2); |
| 1688 | BuildMI(BB, MovOpc, 1, Result).addReg(HiReg); |
| 1689 | return Result; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1690 | } |
Chris Lattner | 4fbb4af | 2005-04-06 04:21:07 +0000 | [diff] [blame] | 1691 | |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1692 | case ISD::FSUB: |
| 1693 | case ISD::FMUL: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1694 | case ISD::SUB: |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1695 | case ISD::MUL: |
| 1696 | case ISD::AND: |
| 1697 | case ISD::OR: |
Chris Lattner | efe9020 | 2005-01-12 04:23:22 +0000 | [diff] [blame] | 1698 | case ISD::XOR: { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1699 | static const unsigned SUBTab[] = { |
| 1700 | X86::SUB8ri, X86::SUB16ri, X86::SUB32ri, 0, 0, |
| 1701 | X86::SUB8rm, X86::SUB16rm, X86::SUB32rm, X86::FSUB32m, X86::FSUB64m, |
| 1702 | X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::FpSUB , X86::FpSUB, |
| 1703 | }; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1704 | static const unsigned SSE_SUBTab[] = { |
| 1705 | X86::SUB8ri, X86::SUB16ri, X86::SUB32ri, 0, 0, |
| 1706 | X86::SUB8rm, X86::SUB16rm, X86::SUB32rm, X86::SUBSSrm, X86::SUBSDrm, |
| 1707 | X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::SUBSSrr, X86::SUBSDrr, |
| 1708 | }; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1709 | static const unsigned MULTab[] = { |
| 1710 | 0, X86::IMUL16rri, X86::IMUL32rri, 0, 0, |
| 1711 | 0, X86::IMUL16rm , X86::IMUL32rm, X86::FMUL32m, X86::FMUL64m, |
| 1712 | 0, X86::IMUL16rr , X86::IMUL32rr, X86::FpMUL , X86::FpMUL, |
| 1713 | }; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1714 | static const unsigned SSE_MULTab[] = { |
| 1715 | 0, X86::IMUL16rri, X86::IMUL32rri, 0, 0, |
| 1716 | 0, X86::IMUL16rm , X86::IMUL32rm, X86::MULSSrm, X86::MULSDrm, |
| 1717 | 0, X86::IMUL16rr , X86::IMUL32rr, X86::MULSSrr, X86::MULSDrr, |
| 1718 | }; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1719 | static const unsigned ANDTab[] = { |
| 1720 | X86::AND8ri, X86::AND16ri, X86::AND32ri, 0, 0, |
| 1721 | X86::AND8rm, X86::AND16rm, X86::AND32rm, 0, 0, |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1722 | X86::AND8rr, X86::AND16rr, X86::AND32rr, 0, 0, |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1723 | }; |
| 1724 | static const unsigned ORTab[] = { |
| 1725 | X86::OR8ri, X86::OR16ri, X86::OR32ri, 0, 0, |
| 1726 | X86::OR8rm, X86::OR16rm, X86::OR32rm, 0, 0, |
| 1727 | X86::OR8rr, X86::OR16rr, X86::OR32rr, 0, 0, |
| 1728 | }; |
| 1729 | static const unsigned XORTab[] = { |
| 1730 | X86::XOR8ri, X86::XOR16ri, X86::XOR32ri, 0, 0, |
| 1731 | X86::XOR8rm, X86::XOR16rm, X86::XOR32rm, 0, 0, |
| 1732 | X86::XOR8rr, X86::XOR16rr, X86::XOR32rr, 0, 0, |
| 1733 | }; |
| 1734 | |
| 1735 | Op0 = Node->getOperand(0); |
| 1736 | Op1 = Node->getOperand(1); |
| 1737 | |
Chris Lattner | 29f5819 | 2005-01-19 07:37:26 +0000 | [diff] [blame] | 1738 | if (Node->getOpcode() == ISD::OR && Op0.hasOneUse() && Op1.hasOneUse()) |
| 1739 | if (EmitOrOpOp(Op0, Op1, Result)) // Match SHLD, SHRD, and rotates. |
Chris Lattner | 41fe201 | 2005-01-19 06:18:43 +0000 | [diff] [blame] | 1740 | return Result; |
| 1741 | |
| 1742 | if (Node->getOpcode() == ISD::SUB) |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1743 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(0))) |
| 1744 | if (CN->isNullValue()) { // 0 - N -> neg N |
| 1745 | switch (N.getValueType()) { |
| 1746 | default: assert(0 && "Cannot sub this type!"); |
| 1747 | case MVT::i1: |
| 1748 | case MVT::i8: Opc = X86::NEG8r; break; |
| 1749 | case MVT::i16: Opc = X86::NEG16r; break; |
| 1750 | case MVT::i32: Opc = X86::NEG32r; break; |
| 1751 | } |
| 1752 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1753 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
| 1754 | return Result; |
| 1755 | } |
| 1756 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1757 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) { |
| 1758 | if (CN->isAllOnesValue() && Node->getOpcode() == ISD::XOR) { |
Chris Lattner | 0cd6b9a | 2005-01-17 00:23:16 +0000 | [diff] [blame] | 1759 | Opc = 0; |
Chris Lattner | 9d7cf99 | 2005-01-11 04:31:30 +0000 | [diff] [blame] | 1760 | switch (N.getValueType()) { |
| 1761 | default: assert(0 && "Cannot add this type!"); |
Chris Lattner | 0cd6b9a | 2005-01-17 00:23:16 +0000 | [diff] [blame] | 1762 | case MVT::i1: break; // Not supported, don't invert upper bits! |
Chris Lattner | 9d7cf99 | 2005-01-11 04:31:30 +0000 | [diff] [blame] | 1763 | case MVT::i8: Opc = X86::NOT8r; break; |
| 1764 | case MVT::i16: Opc = X86::NOT16r; break; |
| 1765 | case MVT::i32: Opc = X86::NOT32r; break; |
| 1766 | } |
Chris Lattner | 0cd6b9a | 2005-01-17 00:23:16 +0000 | [diff] [blame] | 1767 | if (Opc) { |
| 1768 | Tmp1 = SelectExpr(Op0); |
| 1769 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
| 1770 | return Result; |
| 1771 | } |
Chris Lattner | 9d7cf99 | 2005-01-11 04:31:30 +0000 | [diff] [blame] | 1772 | } |
| 1773 | |
Chris Lattner | b72ea1b | 2005-01-17 06:48:02 +0000 | [diff] [blame] | 1774 | // Fold common multiplies into LEA instructions. |
| 1775 | if (Node->getOpcode() == ISD::MUL && N.getValueType() == MVT::i32) { |
| 1776 | switch ((int)CN->getValue()) { |
| 1777 | default: break; |
| 1778 | case 3: |
| 1779 | case 5: |
| 1780 | case 9: |
Chris Lattner | b72ea1b | 2005-01-17 06:48:02 +0000 | [diff] [blame] | 1781 | // Remove N from exprmap so SelectAddress doesn't get confused. |
| 1782 | ExprMap.erase(N); |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 1783 | X86AddressMode AM; |
Chris Lattner | b72ea1b | 2005-01-17 06:48:02 +0000 | [diff] [blame] | 1784 | SelectAddress(N, AM); |
| 1785 | // Restore it to the map. |
| 1786 | ExprMap[N] = Result; |
| 1787 | addFullAddress(BuildMI(BB, X86::LEA32r, 4, Result), AM); |
| 1788 | return Result; |
| 1789 | } |
| 1790 | } |
| 1791 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1792 | switch (N.getValueType()) { |
Chris Lattner | 9d7cf99 | 2005-01-11 04:31:30 +0000 | [diff] [blame] | 1793 | default: assert(0 && "Cannot xor this type!"); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1794 | case MVT::i1: |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1795 | case MVT::i8: Opc = 0; break; |
| 1796 | case MVT::i16: Opc = 1; break; |
| 1797 | case MVT::i32: Opc = 2; break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1798 | } |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1799 | switch (Node->getOpcode()) { |
| 1800 | default: assert(0 && "Unreachable!"); |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1801 | case ISD::FSUB: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1802 | case ISD::SUB: Opc = X86ScalarSSE ? SSE_SUBTab[Opc] : SUBTab[Opc]; break; |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1803 | case ISD::FMUL: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1804 | case ISD::MUL: Opc = X86ScalarSSE ? SSE_MULTab[Opc] : MULTab[Opc]; break; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1805 | case ISD::AND: Opc = ANDTab[Opc]; break; |
| 1806 | case ISD::OR: Opc = ORTab[Opc]; break; |
| 1807 | case ISD::XOR: Opc = XORTab[Opc]; break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1808 | } |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1809 | if (Opc) { // Can't fold MUL:i8 R, imm |
| 1810 | Tmp1 = SelectExpr(Op0); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1811 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue()); |
| 1812 | return Result; |
| 1813 | } |
| 1814 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 1815 | |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1816 | if (isFoldableLoad(Op0, Op1, true)) |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1817 | if (Node->getOpcode() != ISD::SUB && Node->getOpcode() != ISD::FSUB) { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1818 | std::swap(Op0, Op1); |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1819 | goto FoldOps; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1820 | } else { |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1821 | // For FP, emit 'reverse' subract, with a memory operand. |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1822 | if (N.getValueType() == MVT::f64 && !X86ScalarSSE) { |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1823 | if (Op0.getOpcode() == ISD::EXTLOAD) |
| 1824 | Opc = X86::FSUBR32m; |
| 1825 | else |
| 1826 | Opc = X86::FSUBR64m; |
| 1827 | |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1828 | X86AddressMode AM; |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 1829 | EmitFoldedLoad(Op0, AM); |
| 1830 | Tmp1 = SelectExpr(Op1); |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1831 | addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM); |
| 1832 | return Result; |
| 1833 | } |
| 1834 | } |
| 1835 | |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1836 | if (isFoldableLoad(Op1, Op0, true)) { |
Chris Lattner | a56d29d | 2005-01-17 06:26:58 +0000 | [diff] [blame] | 1837 | FoldOps: |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1838 | switch (N.getValueType()) { |
| 1839 | default: assert(0 && "Cannot operate on this type!"); |
| 1840 | case MVT::i1: |
| 1841 | case MVT::i8: Opc = 5; break; |
| 1842 | case MVT::i16: Opc = 6; break; |
| 1843 | case MVT::i32: Opc = 7; break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1844 | case MVT::f32: Opc = 8; break; |
Chris Lattner | 30607ec | 2005-01-25 20:03:11 +0000 | [diff] [blame] | 1845 | // For F64, handle promoted load operations (from F32) as well! |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1846 | case MVT::f64: |
| 1847 | assert((!X86ScalarSSE || Op1.getOpcode() == ISD::LOAD) && |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1848 | "SSE load should have been promoted"); |
| 1849 | Opc = Op1.getOpcode() == ISD::LOAD ? 9 : 8; break; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1850 | } |
| 1851 | switch (Node->getOpcode()) { |
| 1852 | default: assert(0 && "Unreachable!"); |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1853 | case ISD::FSUB: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1854 | case ISD::SUB: Opc = X86ScalarSSE ? SSE_SUBTab[Opc] : SUBTab[Opc]; break; |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1855 | case ISD::FMUL: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1856 | case ISD::MUL: Opc = X86ScalarSSE ? SSE_MULTab[Opc] : MULTab[Opc]; break; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1857 | case ISD::AND: Opc = ANDTab[Opc]; break; |
| 1858 | case ISD::OR: Opc = ORTab[Opc]; break; |
| 1859 | case ISD::XOR: Opc = XORTab[Opc]; break; |
| 1860 | } |
| 1861 | |
| 1862 | X86AddressMode AM; |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 1863 | EmitFoldedLoad(Op1, AM); |
| 1864 | Tmp1 = SelectExpr(Op0); |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1865 | if (Opc) { |
| 1866 | addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM); |
| 1867 | } else { |
| 1868 | assert(Node->getOpcode() == ISD::MUL && |
| 1869 | N.getValueType() == MVT::i8 && "Unexpected situation!"); |
| 1870 | // Must use the MUL instruction, which forces use of AL. |
| 1871 | BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(Tmp1); |
| 1872 | addFullAddress(BuildMI(BB, X86::MUL8m, 1), AM); |
| 1873 | BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL); |
| 1874 | } |
| 1875 | return Result; |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 1876 | } |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1877 | |
| 1878 | if (getRegPressure(Op0) > getRegPressure(Op1)) { |
| 1879 | Tmp1 = SelectExpr(Op0); |
| 1880 | Tmp2 = SelectExpr(Op1); |
| 1881 | } else { |
| 1882 | Tmp2 = SelectExpr(Op1); |
| 1883 | Tmp1 = SelectExpr(Op0); |
| 1884 | } |
| 1885 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1886 | switch (N.getValueType()) { |
| 1887 | default: assert(0 && "Cannot add this type!"); |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1888 | case MVT::i1: |
| 1889 | case MVT::i8: Opc = 10; break; |
| 1890 | case MVT::i16: Opc = 11; break; |
| 1891 | case MVT::i32: Opc = 12; break; |
| 1892 | case MVT::f32: Opc = 13; break; |
| 1893 | case MVT::f64: Opc = 14; break; |
| 1894 | } |
| 1895 | switch (Node->getOpcode()) { |
| 1896 | default: assert(0 && "Unreachable!"); |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1897 | case ISD::FSUB: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1898 | case ISD::SUB: Opc = X86ScalarSSE ? SSE_SUBTab[Opc] : SUBTab[Opc]; break; |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1899 | case ISD::FMUL: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 1900 | case ISD::MUL: Opc = X86ScalarSSE ? SSE_MULTab[Opc] : MULTab[Opc]; break; |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 1901 | case ISD::AND: Opc = ANDTab[Opc]; break; |
| 1902 | case ISD::OR: Opc = ORTab[Opc]; break; |
| 1903 | case ISD::XOR: Opc = XORTab[Opc]; break; |
| 1904 | } |
| 1905 | if (Opc) { |
| 1906 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1907 | } else { |
| 1908 | assert(Node->getOpcode() == ISD::MUL && |
| 1909 | N.getValueType() == MVT::i8 && "Unexpected situation!"); |
Chris Lattner | 750d38b | 2005-01-10 20:55:48 +0000 | [diff] [blame] | 1910 | // Must use the MUL instruction, which forces use of AL. |
| 1911 | BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(Tmp1); |
| 1912 | BuildMI(BB, X86::MUL8r, 1).addReg(Tmp2); |
| 1913 | BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1914 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1915 | return Result; |
Chris Lattner | efe9020 | 2005-01-12 04:23:22 +0000 | [diff] [blame] | 1916 | } |
Chris Lattner | 2a631fa | 2005-01-20 18:53:00 +0000 | [diff] [blame] | 1917 | case ISD::ADD_PARTS: |
| 1918 | case ISD::SUB_PARTS: { |
| 1919 | assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 && |
| 1920 | "Not an i64 add/sub!"); |
| 1921 | // Emit all of the operands. |
| 1922 | std::vector<unsigned> InVals; |
| 1923 | for (unsigned i = 0, e = N.getNumOperands(); i != e; ++i) |
| 1924 | InVals.push_back(SelectExpr(N.getOperand(i))); |
| 1925 | if (N.getOpcode() == ISD::ADD_PARTS) { |
| 1926 | BuildMI(BB, X86::ADD32rr, 2, Result).addReg(InVals[0]).addReg(InVals[2]); |
| 1927 | BuildMI(BB, X86::ADC32rr,2,Result+1).addReg(InVals[1]).addReg(InVals[3]); |
| 1928 | } else { |
| 1929 | BuildMI(BB, X86::SUB32rr, 2, Result).addReg(InVals[0]).addReg(InVals[2]); |
| 1930 | BuildMI(BB, X86::SBB32rr, 2,Result+1).addReg(InVals[1]).addReg(InVals[3]); |
| 1931 | } |
| 1932 | return Result+N.ResNo; |
| 1933 | } |
| 1934 | |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1935 | case ISD::SHL_PARTS: |
| 1936 | case ISD::SRA_PARTS: |
| 1937 | case ISD::SRL_PARTS: { |
| 1938 | assert(N.getNumOperands() == 3 && N.getValueType() == MVT::i32 && |
| 1939 | "Not an i64 shift!"); |
| 1940 | unsigned ShiftOpLo = SelectExpr(N.getOperand(0)); |
| 1941 | unsigned ShiftOpHi = SelectExpr(N.getOperand(1)); |
| 1942 | unsigned TmpReg = MakeReg(MVT::i32); |
| 1943 | if (N.getOpcode() == ISD::SRA_PARTS) { |
| 1944 | // If this is a SHR of a Long, then we need to do funny sign extension |
| 1945 | // stuff. TmpReg gets the value to use as the high-part if we are |
| 1946 | // shifting more than 32 bits. |
| 1947 | BuildMI(BB, X86::SAR32ri, 2, TmpReg).addReg(ShiftOpHi).addImm(31); |
| 1948 | } else { |
| 1949 | // Other shifts use a fixed zero value if the shift is more than 32 bits. |
| 1950 | BuildMI(BB, X86::MOV32ri, 1, TmpReg).addImm(0); |
| 1951 | } |
| 1952 | |
| 1953 | // Initialize CL with the shift amount. |
| 1954 | unsigned ShiftAmountReg = SelectExpr(N.getOperand(2)); |
| 1955 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg); |
| 1956 | |
| 1957 | unsigned TmpReg2 = MakeReg(MVT::i32); |
| 1958 | unsigned TmpReg3 = MakeReg(MVT::i32); |
| 1959 | if (N.getOpcode() == ISD::SHL_PARTS) { |
| 1960 | // TmpReg2 = shld inHi, inLo |
| 1961 | BuildMI(BB, X86::SHLD32rrCL, 2,TmpReg2).addReg(ShiftOpHi) |
| 1962 | .addReg(ShiftOpLo); |
| 1963 | // TmpReg3 = shl inLo, CL |
| 1964 | BuildMI(BB, X86::SHL32rCL, 1, TmpReg3).addReg(ShiftOpLo); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1965 | |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1966 | // Set the flags to indicate whether the shift was by more than 32 bits. |
| 1967 | BuildMI(BB, X86::TEST8ri, 2).addReg(X86::CL).addImm(32); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1968 | |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1969 | // DestHi = (>32) ? TmpReg3 : TmpReg2; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1970 | BuildMI(BB, X86::CMOVNE32rr, 2, |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1971 | Result+1).addReg(TmpReg2).addReg(TmpReg3); |
| 1972 | // DestLo = (>32) ? TmpReg : TmpReg3; |
| 1973 | BuildMI(BB, X86::CMOVNE32rr, 2, |
| 1974 | Result).addReg(TmpReg3).addReg(TmpReg); |
| 1975 | } else { |
| 1976 | // TmpReg2 = shrd inLo, inHi |
| 1977 | BuildMI(BB, X86::SHRD32rrCL,2,TmpReg2).addReg(ShiftOpLo) |
| 1978 | .addReg(ShiftOpHi); |
| 1979 | // TmpReg3 = s[ah]r inHi, CL |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1980 | BuildMI(BB, N.getOpcode() == ISD::SRA_PARTS ? X86::SAR32rCL |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1981 | : X86::SHR32rCL, 1, TmpReg3) |
| 1982 | .addReg(ShiftOpHi); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1983 | |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1984 | // Set the flags to indicate whether the shift was by more than 32 bits. |
| 1985 | BuildMI(BB, X86::TEST8ri, 2).addReg(X86::CL).addImm(32); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1986 | |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1987 | // DestLo = (>32) ? TmpReg3 : TmpReg2; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1988 | BuildMI(BB, X86::CMOVNE32rr, 2, |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1989 | Result).addReg(TmpReg2).addReg(TmpReg3); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1990 | |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1991 | // DestHi = (>32) ? TmpReg : TmpReg3; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 1992 | BuildMI(BB, X86::CMOVNE32rr, 2, |
Chris Lattner | a31d4c7 | 2005-04-02 04:01:14 +0000 | [diff] [blame] | 1993 | Result+1).addReg(TmpReg3).addReg(TmpReg); |
| 1994 | } |
| 1995 | return Result+N.ResNo; |
| 1996 | } |
| 1997 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 1998 | case ISD::SELECT: |
Nate Begeman | 8d394eb | 2005-08-03 23:26:28 +0000 | [diff] [blame] | 1999 | EmitSelectCC(N.getOperand(0), N.getOperand(1), N.getOperand(2), |
| 2000 | N.getValueType(), Result); |
Chris Lattner | b14a63a | 2005-01-16 07:34:08 +0000 | [diff] [blame] | 2001 | return Result; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2002 | |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 2003 | case ISD::FDIV: |
| 2004 | case ISD::FREM: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2005 | case ISD::SDIV: |
| 2006 | case ISD::UDIV: |
| 2007 | case ISD::SREM: |
| 2008 | case ISD::UREM: { |
Chris Lattner | b14a63a | 2005-01-16 07:34:08 +0000 | [diff] [blame] | 2009 | assert((N.getOpcode() != ISD::SREM || MVT::isInteger(N.getValueType())) && |
| 2010 | "We don't support this operator!"); |
| 2011 | |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 2012 | if (N.getOpcode() == ISD::SDIV || N.getOpcode() == ISD::FDIV) { |
Chris Lattner | 1b20615 | 2005-01-25 20:35:10 +0000 | [diff] [blame] | 2013 | // We can fold loads into FpDIVs, but not really into any others. |
Nate Begeman | fcd2f76 | 2005-07-07 06:32:01 +0000 | [diff] [blame] | 2014 | if (N.getValueType() == MVT::f64 && !X86ScalarSSE) { |
Chris Lattner | 1b20615 | 2005-01-25 20:35:10 +0000 | [diff] [blame] | 2015 | // Check for reversed and unreversed DIV. |
| 2016 | if (isFoldableLoad(N.getOperand(0), N.getOperand(1), true)) { |
| 2017 | if (N.getOperand(0).getOpcode() == ISD::EXTLOAD) |
| 2018 | Opc = X86::FDIVR32m; |
| 2019 | else |
| 2020 | Opc = X86::FDIVR64m; |
| 2021 | X86AddressMode AM; |
| 2022 | EmitFoldedLoad(N.getOperand(0), AM); |
| 2023 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 2024 | addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM); |
| 2025 | return Result; |
| 2026 | } else if (isFoldableLoad(N.getOperand(1), N.getOperand(0), true) && |
| 2027 | N.getOperand(1).getOpcode() == ISD::LOAD) { |
| 2028 | if (N.getOperand(1).getOpcode() == ISD::EXTLOAD) |
| 2029 | Opc = X86::FDIV32m; |
| 2030 | else |
| 2031 | Opc = X86::FDIV64m; |
| 2032 | X86AddressMode AM; |
| 2033 | EmitFoldedLoad(N.getOperand(1), AM); |
| 2034 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2035 | addFullAddress(BuildMI(BB, Opc, 5, Result).addReg(Tmp1), AM); |
| 2036 | return Result; |
| 2037 | } |
| 2038 | } |
Chris Lattner | 60c23bd | 2005-04-13 03:29:53 +0000 | [diff] [blame] | 2039 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2040 | |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2041 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 2042 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2043 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2044 | } else { |
| 2045 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2046 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2047 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2048 | |
| 2049 | bool isSigned = N.getOpcode() == ISD::SDIV || N.getOpcode() == ISD::SREM; |
| 2050 | bool isDiv = N.getOpcode() == ISD::SDIV || N.getOpcode() == ISD::UDIV; |
| 2051 | unsigned LoReg, HiReg, DivOpcode, MovOpcode, ClrOpcode, SExtOpcode; |
| 2052 | switch (N.getValueType()) { |
| 2053 | default: assert(0 && "Cannot sdiv this type!"); |
| 2054 | case MVT::i8: |
| 2055 | DivOpcode = isSigned ? X86::IDIV8r : X86::DIV8r; |
| 2056 | LoReg = X86::AL; |
| 2057 | HiReg = X86::AH; |
| 2058 | MovOpcode = X86::MOV8rr; |
| 2059 | ClrOpcode = X86::MOV8ri; |
| 2060 | SExtOpcode = X86::CBW; |
| 2061 | break; |
| 2062 | case MVT::i16: |
| 2063 | DivOpcode = isSigned ? X86::IDIV16r : X86::DIV16r; |
| 2064 | LoReg = X86::AX; |
| 2065 | HiReg = X86::DX; |
| 2066 | MovOpcode = X86::MOV16rr; |
| 2067 | ClrOpcode = X86::MOV16ri; |
| 2068 | SExtOpcode = X86::CWD; |
| 2069 | break; |
| 2070 | case MVT::i32: |
| 2071 | DivOpcode = isSigned ? X86::IDIV32r : X86::DIV32r; |
Chris Lattner | 3278ce8 | 2005-01-12 03:16:09 +0000 | [diff] [blame] | 2072 | LoReg = X86::EAX; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2073 | HiReg = X86::EDX; |
| 2074 | MovOpcode = X86::MOV32rr; |
| 2075 | ClrOpcode = X86::MOV32ri; |
| 2076 | SExtOpcode = X86::CDQ; |
| 2077 | break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 2078 | case MVT::f32: |
| 2079 | BuildMI(BB, X86::DIVSSrr, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 2080 | return Result; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2081 | case MVT::f64: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 2082 | Opc = X86ScalarSSE ? X86::DIVSDrr : X86::FpDIV; |
| 2083 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2084 | return Result; |
| 2085 | } |
| 2086 | |
| 2087 | // Set up the low part. |
| 2088 | BuildMI(BB, MovOpcode, 1, LoReg).addReg(Tmp1); |
| 2089 | |
| 2090 | if (isSigned) { |
| 2091 | // Sign extend the low part into the high part. |
| 2092 | BuildMI(BB, SExtOpcode, 0); |
| 2093 | } else { |
| 2094 | // Zero out the high part, effectively zero extending the input. |
| 2095 | BuildMI(BB, ClrOpcode, 1, HiReg).addImm(0); |
| 2096 | } |
| 2097 | |
| 2098 | // Emit the DIV/IDIV instruction. |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2099 | BuildMI(BB, DivOpcode, 1).addReg(Tmp2); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2100 | |
| 2101 | // Get the result of the divide or rem. |
| 2102 | BuildMI(BB, MovOpcode, 1, Result).addReg(isDiv ? LoReg : HiReg); |
| 2103 | return Result; |
| 2104 | } |
| 2105 | |
| 2106 | case ISD::SHL: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2107 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Chris Lattner | 62b2242 | 2005-01-11 21:19:59 +0000 | [diff] [blame] | 2108 | if (CN->getValue() == 1) { // X = SHL Y, 1 -> X = ADD Y, Y |
| 2109 | switch (N.getValueType()) { |
| 2110 | default: assert(0 && "Cannot shift this type!"); |
| 2111 | case MVT::i8: Opc = X86::ADD8rr; break; |
| 2112 | case MVT::i16: Opc = X86::ADD16rr; break; |
| 2113 | case MVT::i32: Opc = X86::ADD32rr; break; |
| 2114 | } |
| 2115 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2116 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp1); |
| 2117 | return Result; |
| 2118 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2119 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2120 | switch (N.getValueType()) { |
| 2121 | default: assert(0 && "Cannot shift this type!"); |
| 2122 | case MVT::i8: Opc = X86::SHL8ri; break; |
| 2123 | case MVT::i16: Opc = X86::SHL16ri; break; |
| 2124 | case MVT::i32: Opc = X86::SHL32ri; break; |
| 2125 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2126 | Tmp1 = SelectExpr(N.getOperand(0)); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2127 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue()); |
| 2128 | return Result; |
| 2129 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2130 | |
| 2131 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 2132 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2133 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2134 | } else { |
| 2135 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2136 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2137 | } |
| 2138 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2139 | switch (N.getValueType()) { |
| 2140 | default: assert(0 && "Cannot shift this type!"); |
| 2141 | case MVT::i8 : Opc = X86::SHL8rCL; break; |
| 2142 | case MVT::i16: Opc = X86::SHL16rCL; break; |
| 2143 | case MVT::i32: Opc = X86::SHL32rCL; break; |
| 2144 | } |
| 2145 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2); |
Chris Lattner | 1456959 | 2005-08-19 00:16:17 +0000 | [diff] [blame] | 2146 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2147 | return Result; |
| 2148 | case ISD::SRL: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2149 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 2150 | switch (N.getValueType()) { |
| 2151 | default: assert(0 && "Cannot shift this type!"); |
| 2152 | case MVT::i8: Opc = X86::SHR8ri; break; |
| 2153 | case MVT::i16: Opc = X86::SHR16ri; break; |
| 2154 | case MVT::i32: Opc = X86::SHR32ri; break; |
| 2155 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2156 | Tmp1 = SelectExpr(N.getOperand(0)); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2157 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue()); |
| 2158 | return Result; |
| 2159 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2160 | |
| 2161 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 2162 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2163 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2164 | } else { |
| 2165 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2166 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2167 | } |
| 2168 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2169 | switch (N.getValueType()) { |
| 2170 | default: assert(0 && "Cannot shift this type!"); |
| 2171 | case MVT::i8 : Opc = X86::SHR8rCL; break; |
| 2172 | case MVT::i16: Opc = X86::SHR16rCL; break; |
| 2173 | case MVT::i32: Opc = X86::SHR32rCL; break; |
| 2174 | } |
| 2175 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2); |
Chris Lattner | 1456959 | 2005-08-19 00:16:17 +0000 | [diff] [blame] | 2176 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2177 | return Result; |
| 2178 | case ISD::SRA: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2179 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 2180 | switch (N.getValueType()) { |
| 2181 | default: assert(0 && "Cannot shift this type!"); |
| 2182 | case MVT::i8: Opc = X86::SAR8ri; break; |
| 2183 | case MVT::i16: Opc = X86::SAR16ri; break; |
| 2184 | case MVT::i32: Opc = X86::SAR32ri; break; |
| 2185 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2186 | Tmp1 = SelectExpr(N.getOperand(0)); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2187 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue()); |
| 2188 | return Result; |
| 2189 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2190 | |
| 2191 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 2192 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2193 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2194 | } else { |
| 2195 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 2196 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2197 | } |
| 2198 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2199 | switch (N.getValueType()) { |
| 2200 | default: assert(0 && "Cannot shift this type!"); |
| 2201 | case MVT::i8 : Opc = X86::SAR8rCL; break; |
| 2202 | case MVT::i16: Opc = X86::SAR16rCL; break; |
| 2203 | case MVT::i32: Opc = X86::SAR32rCL; break; |
| 2204 | } |
| 2205 | BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2); |
Chris Lattner | a9d68f1 | 2005-08-19 00:31:37 +0000 | [diff] [blame] | 2206 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2207 | return Result; |
| 2208 | |
| 2209 | case ISD::SETCC: |
Chris Lattner | 3be6cd5 | 2005-01-17 01:34:14 +0000 | [diff] [blame] | 2210 | EmitCMP(N.getOperand(0), N.getOperand(1), Node->hasOneUse()); |
Chris Lattner | 6ec7745 | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 2211 | EmitSetCC(BB, Result, cast<CondCodeSDNode>(N.getOperand(2))->get(), |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2212 | MVT::isFloatingPoint(N.getOperand(1).getValueType())); |
| 2213 | return Result; |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2214 | case ISD::LOAD: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2215 | // Make sure we generate both values. |
Chris Lattner | 78d3028 | 2005-01-18 03:51:59 +0000 | [diff] [blame] | 2216 | if (Result != 1) { // Generate the token |
| 2217 | if (!ExprMap.insert(std::make_pair(N.getValue(1), 1)).second) |
| 2218 | assert(0 && "Load already emitted!?"); |
| 2219 | } else |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2220 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
| 2221 | |
Chris Lattner | b52e041 | 2005-01-08 19:28:19 +0000 | [diff] [blame] | 2222 | switch (Node->getValueType(0)) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2223 | default: assert(0 && "Cannot load this type!"); |
| 2224 | case MVT::i1: |
| 2225 | case MVT::i8: Opc = X86::MOV8rm; break; |
| 2226 | case MVT::i16: Opc = X86::MOV16rm; break; |
| 2227 | case MVT::i32: Opc = X86::MOV32rm; break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 2228 | case MVT::f32: Opc = X86::MOVSSrm; break; |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 2229 | case MVT::f64: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 2230 | if (X86ScalarSSE) { |
| 2231 | Opc = X86::MOVSDrm; |
| 2232 | } else { |
| 2233 | Opc = X86::FLD64m; |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 2234 | ContainsFPCode = true; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 2235 | } |
| 2236 | break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2237 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2238 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2239 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N.getOperand(1))){ |
Chris Lattner | c30405e | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 2240 | unsigned CPIdx = BB->getParent()->getConstantPool()-> |
| 2241 | getConstantPoolIndex(CP->get()); |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2242 | Select(N.getOperand(0)); |
Chris Lattner | c30405e | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 2243 | addConstantPoolReference(BuildMI(BB, Opc, 4, Result), CPIdx); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2244 | } else { |
| 2245 | X86AddressMode AM; |
Chris Lattner | 3676cd6 | 2005-01-13 05:53:16 +0000 | [diff] [blame] | 2246 | |
| 2247 | SDOperand Chain = N.getOperand(0); |
| 2248 | SDOperand Address = N.getOperand(1); |
| 2249 | if (getRegPressure(Chain) > getRegPressure(Address)) { |
| 2250 | Select(Chain); |
| 2251 | SelectAddress(Address, AM); |
| 2252 | } else { |
| 2253 | SelectAddress(Address, AM); |
| 2254 | Select(Chain); |
| 2255 | } |
| 2256 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2257 | addFullAddress(BuildMI(BB, Opc, 4, Result), AM); |
| 2258 | } |
| 2259 | return Result; |
Chris Lattner | a36117b | 2005-05-14 06:52:07 +0000 | [diff] [blame] | 2260 | case X86ISD::FILD64m: |
| 2261 | // Make sure we generate both values. |
| 2262 | assert(Result != 1 && N.getValueType() == MVT::f64); |
| 2263 | if (!ExprMap.insert(std::make_pair(N.getValue(1), 1)).second) |
| 2264 | assert(0 && "Load already emitted!?"); |
| 2265 | |
| 2266 | { |
| 2267 | X86AddressMode AM; |
| 2268 | |
| 2269 | SDOperand Chain = N.getOperand(0); |
| 2270 | SDOperand Address = N.getOperand(1); |
| 2271 | if (getRegPressure(Chain) > getRegPressure(Address)) { |
| 2272 | Select(Chain); |
| 2273 | SelectAddress(Address, AM); |
| 2274 | } else { |
| 2275 | SelectAddress(Address, AM); |
| 2276 | Select(Chain); |
| 2277 | } |
Chris Lattner | 67756e2 | 2005-07-29 00:40:01 +0000 | [diff] [blame] | 2278 | |
| 2279 | addFullAddress(BuildMI(BB, X86::FILD64m, 4, Result), AM); |
Chris Lattner | a36117b | 2005-05-14 06:52:07 +0000 | [diff] [blame] | 2280 | } |
| 2281 | return Result; |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 2282 | |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2283 | case ISD::EXTLOAD: // Arbitrarily codegen extloads as MOVZX* |
| 2284 | case ISD::ZEXTLOAD: { |
| 2285 | // Make sure we generate both values. |
| 2286 | if (Result != 1) |
| 2287 | ExprMap[N.getValue(1)] = 1; // Generate the token |
| 2288 | else |
| 2289 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
| 2290 | |
Chris Lattner | b14a63a | 2005-01-16 07:34:08 +0000 | [diff] [blame] | 2291 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N.getOperand(1))) |
| 2292 | if (Node->getValueType(0) == MVT::f64) { |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 2293 | assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::f32 && |
Chris Lattner | b14a63a | 2005-01-16 07:34:08 +0000 | [diff] [blame] | 2294 | "Bad EXTLOAD!"); |
Chris Lattner | c30405e | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 2295 | unsigned CPIdx = BB->getParent()->getConstantPool()-> |
Chris Lattner | d0dc6f4 | 2005-08-26 17:18:44 +0000 | [diff] [blame] | 2296 | getConstantPoolIndex(CP->get()); |
Chris Lattner | c30405e | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 2297 | |
| 2298 | addConstantPoolReference(BuildMI(BB, X86::FLD32m, 4, Result), CPIdx); |
Chris Lattner | b14a63a | 2005-01-16 07:34:08 +0000 | [diff] [blame] | 2299 | return Result; |
| 2300 | } |
| 2301 | |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2302 | X86AddressMode AM; |
| 2303 | if (getRegPressure(Node->getOperand(0)) > |
| 2304 | getRegPressure(Node->getOperand(1))) { |
| 2305 | Select(Node->getOperand(0)); // chain |
| 2306 | SelectAddress(Node->getOperand(1), AM); |
| 2307 | } else { |
| 2308 | SelectAddress(Node->getOperand(1), AM); |
| 2309 | Select(Node->getOperand(0)); // chain |
| 2310 | } |
| 2311 | |
| 2312 | switch (Node->getValueType(0)) { |
| 2313 | default: assert(0 && "Unknown type to sign extend to."); |
| 2314 | case MVT::f64: |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 2315 | assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::f32 && |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2316 | "Bad EXTLOAD!"); |
| 2317 | addFullAddress(BuildMI(BB, X86::FLD32m, 5, Result), AM); |
| 2318 | break; |
| 2319 | case MVT::i32: |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 2320 | switch (cast<VTSDNode>(Node->getOperand(3))->getVT()) { |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2321 | default: |
| 2322 | assert(0 && "Bad zero extend!"); |
| 2323 | case MVT::i1: |
| 2324 | case MVT::i8: |
| 2325 | addFullAddress(BuildMI(BB, X86::MOVZX32rm8, 5, Result), AM); |
| 2326 | break; |
| 2327 | case MVT::i16: |
| 2328 | addFullAddress(BuildMI(BB, X86::MOVZX32rm16, 5, Result), AM); |
| 2329 | break; |
| 2330 | } |
| 2331 | break; |
| 2332 | case MVT::i16: |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 2333 | assert(cast<VTSDNode>(Node->getOperand(3))->getVT() <= MVT::i8 && |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2334 | "Bad zero extend!"); |
| 2335 | addFullAddress(BuildMI(BB, X86::MOVSX16rm8, 5, Result), AM); |
| 2336 | break; |
| 2337 | case MVT::i8: |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 2338 | assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::i1 && |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2339 | "Bad zero extend!"); |
| 2340 | addFullAddress(BuildMI(BB, X86::MOV8rm, 5, Result), AM); |
| 2341 | break; |
| 2342 | } |
| 2343 | return Result; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2344 | } |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2345 | case ISD::SEXTLOAD: { |
| 2346 | // Make sure we generate both values. |
| 2347 | if (Result != 1) |
| 2348 | ExprMap[N.getValue(1)] = 1; // Generate the token |
| 2349 | else |
| 2350 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
| 2351 | |
| 2352 | X86AddressMode AM; |
| 2353 | if (getRegPressure(Node->getOperand(0)) > |
| 2354 | getRegPressure(Node->getOperand(1))) { |
| 2355 | Select(Node->getOperand(0)); // chain |
| 2356 | SelectAddress(Node->getOperand(1), AM); |
| 2357 | } else { |
| 2358 | SelectAddress(Node->getOperand(1), AM); |
| 2359 | Select(Node->getOperand(0)); // chain |
| 2360 | } |
| 2361 | |
| 2362 | switch (Node->getValueType(0)) { |
| 2363 | case MVT::i8: assert(0 && "Cannot sign extend from bool!"); |
| 2364 | default: assert(0 && "Unknown type to sign extend to."); |
| 2365 | case MVT::i32: |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 2366 | switch (cast<VTSDNode>(Node->getOperand(3))->getVT()) { |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2367 | default: |
| 2368 | case MVT::i1: assert(0 && "Cannot sign extend from bool!"); |
| 2369 | case MVT::i8: |
| 2370 | addFullAddress(BuildMI(BB, X86::MOVSX32rm8, 5, Result), AM); |
| 2371 | break; |
| 2372 | case MVT::i16: |
| 2373 | addFullAddress(BuildMI(BB, X86::MOVSX32rm16, 5, Result), AM); |
| 2374 | break; |
| 2375 | } |
| 2376 | break; |
| 2377 | case MVT::i16: |
Chris Lattner | 53676df | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 2378 | assert(cast<VTSDNode>(Node->getOperand(3))->getVT() == MVT::i8 && |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 2379 | "Cannot sign extend from bool!"); |
| 2380 | addFullAddress(BuildMI(BB, X86::MOVSX16rm8, 5, Result), AM); |
| 2381 | break; |
| 2382 | } |
| 2383 | return Result; |
| 2384 | } |
| 2385 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2386 | case ISD::DYNAMIC_STACKALLOC: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2387 | // Generate both result values. |
| 2388 | if (Result != 1) |
| 2389 | ExprMap[N.getValue(1)] = 1; // Generate the token |
| 2390 | else |
| 2391 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
| 2392 | |
| 2393 | // FIXME: We are currently ignoring the requested alignment for handling |
| 2394 | // greater than the stack alignment. This will need to be revisited at some |
| 2395 | // point. Align = N.getOperand(2); |
| 2396 | |
| 2397 | if (!isa<ConstantSDNode>(N.getOperand(2)) || |
| 2398 | cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) { |
| 2399 | std::cerr << "Cannot allocate stack object with greater alignment than" |
| 2400 | << " the stack alignment yet!"; |
| 2401 | abort(); |
| 2402 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2403 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2404 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2405 | Select(N.getOperand(0)); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2406 | BuildMI(BB, X86::SUB32ri, 2, X86::ESP).addReg(X86::ESP) |
| 2407 | .addImm(CN->getValue()); |
| 2408 | } else { |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2409 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 2410 | Select(N.getOperand(0)); |
| 2411 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 2412 | } else { |
| 2413 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 2414 | Select(N.getOperand(0)); |
| 2415 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2416 | |
| 2417 | // Subtract size from stack pointer, thereby allocating some space. |
| 2418 | BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(Tmp1); |
| 2419 | } |
| 2420 | |
| 2421 | // Put a pointer to the space into the result register, by copying the stack |
| 2422 | // pointer. |
| 2423 | BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::ESP); |
| 2424 | return Result; |
| 2425 | |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2426 | case X86ISD::TAILCALL: |
| 2427 | case X86ISD::CALL: { |
Chris Lattner | b52e041 | 2005-01-08 19:28:19 +0000 | [diff] [blame] | 2428 | // The chain for this call is now lowered. |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2429 | ExprMap.insert(std::make_pair(N.getValue(0), 1)); |
Chris Lattner | b52e041 | 2005-01-08 19:28:19 +0000 | [diff] [blame] | 2430 | |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 2431 | bool isDirect = isa<GlobalAddressSDNode>(N.getOperand(1)) || |
| 2432 | isa<ExternalSymbolSDNode>(N.getOperand(1)); |
| 2433 | unsigned Callee = 0; |
| 2434 | if (isDirect) { |
| 2435 | Select(N.getOperand(0)); |
| 2436 | } else { |
| 2437 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 2438 | Select(N.getOperand(0)); |
| 2439 | Callee = SelectExpr(N.getOperand(1)); |
| 2440 | } else { |
| 2441 | Callee = SelectExpr(N.getOperand(1)); |
| 2442 | Select(N.getOperand(0)); |
| 2443 | } |
| 2444 | } |
| 2445 | |
| 2446 | // If this call has values to pass in registers, do so now. |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2447 | if (Node->getNumOperands() > 4) { |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 2448 | // The first value is passed in (a part of) EAX, the second in EDX. |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2449 | unsigned RegOp1 = SelectExpr(N.getOperand(4)); |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 2450 | unsigned RegOp2 = |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2451 | Node->getNumOperands() > 5 ? SelectExpr(N.getOperand(5)) : 0; |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 2452 | |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2453 | switch (N.getOperand(4).getValueType()) { |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 2454 | default: assert(0 && "Bad thing to pass in regs"); |
| 2455 | case MVT::i1: |
| 2456 | case MVT::i8: BuildMI(BB, X86::MOV8rr , 1,X86::AL).addReg(RegOp1); break; |
| 2457 | case MVT::i16: BuildMI(BB, X86::MOV16rr, 1,X86::AX).addReg(RegOp1); break; |
| 2458 | case MVT::i32: BuildMI(BB, X86::MOV32rr, 1,X86::EAX).addReg(RegOp1);break; |
| 2459 | } |
| 2460 | if (RegOp2) |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2461 | switch (N.getOperand(5).getValueType()) { |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 2462 | default: assert(0 && "Bad thing to pass in regs"); |
| 2463 | case MVT::i1: |
| 2464 | case MVT::i8: |
| 2465 | BuildMI(BB, X86::MOV8rr , 1, X86::DL).addReg(RegOp2); |
| 2466 | break; |
| 2467 | case MVT::i16: |
| 2468 | BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(RegOp2); |
| 2469 | break; |
| 2470 | case MVT::i32: |
| 2471 | BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RegOp2); |
| 2472 | break; |
| 2473 | } |
| 2474 | } |
| 2475 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2476 | if (GlobalAddressSDNode *GASD = |
| 2477 | dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) { |
| 2478 | BuildMI(BB, X86::CALLpcrel32, 1).addGlobalAddress(GASD->getGlobal(),true); |
| 2479 | } else if (ExternalSymbolSDNode *ESSDN = |
| 2480 | dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) { |
| 2481 | BuildMI(BB, X86::CALLpcrel32, |
| 2482 | 1).addExternalSymbol(ESSDN->getSymbol(), true); |
| 2483 | } else { |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 2484 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 2485 | Select(N.getOperand(0)); |
| 2486 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 2487 | } else { |
| 2488 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 2489 | Select(N.getOperand(0)); |
| 2490 | } |
| 2491 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2492 | BuildMI(BB, X86::CALL32r, 1).addReg(Tmp1); |
| 2493 | } |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2494 | |
| 2495 | // Get caller stack amount and amount the callee added to the stack pointer. |
| 2496 | Tmp1 = cast<ConstantSDNode>(N.getOperand(2))->getValue(); |
| 2497 | Tmp2 = cast<ConstantSDNode>(N.getOperand(3))->getValue(); |
| 2498 | BuildMI(BB, X86::ADJCALLSTACKUP, 2).addImm(Tmp1).addImm(Tmp2); |
| 2499 | |
| 2500 | if (Node->getNumValues() != 1) |
| 2501 | switch (Node->getValueType(1)) { |
| 2502 | default: assert(0 && "Unknown value type for call result!"); |
| 2503 | case MVT::Other: return 1; |
| 2504 | case MVT::i1: |
| 2505 | case MVT::i8: |
| 2506 | BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL); |
| 2507 | break; |
| 2508 | case MVT::i16: |
| 2509 | BuildMI(BB, X86::MOV16rr, 1, Result).addReg(X86::AX); |
| 2510 | break; |
| 2511 | case MVT::i32: |
| 2512 | BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::EAX); |
| 2513 | if (Node->getNumValues() == 3 && Node->getValueType(2) == MVT::i32) |
| 2514 | BuildMI(BB, X86::MOV32rr, 1, Result+1).addReg(X86::EDX); |
| 2515 | break; |
| 2516 | case MVT::f64: // Floating-point return values live in %ST(0) |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 2517 | if (X86ScalarSSE) { |
| 2518 | ContainsFPCode = true; |
| 2519 | BuildMI(BB, X86::FpGETRESULT, 1, X86::FP0); |
| 2520 | |
| 2521 | unsigned Size = MVT::getSizeInBits(MVT::f64)/8; |
| 2522 | MachineFunction *F = BB->getParent(); |
| 2523 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size); |
| 2524 | addFrameReference(BuildMI(BB, X86::FST64m, 5), FrameIdx).addReg(X86::FP0); |
| 2525 | addFrameReference(BuildMI(BB, X86::MOVSDrm, 4, Result), FrameIdx); |
| 2526 | break; |
| 2527 | } else { |
| 2528 | ContainsFPCode = true; |
| 2529 | BuildMI(BB, X86::FpGETRESULT, 1, Result); |
| 2530 | break; |
| 2531 | } |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 2532 | } |
| 2533 | return Result+N.ResNo-1; |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 2534 | } |
Chris Lattner | 70ea07c | 2005-05-09 21:17:38 +0000 | [diff] [blame] | 2535 | case ISD::READPORT: |
| 2536 | // First, determine that the size of the operand falls within the acceptable |
| 2537 | // range for this architecture. |
| 2538 | // |
| 2539 | if (Node->getOperand(1).getValueType() != MVT::i16) { |
| 2540 | std::cerr << "llvm.readport: Address size is not 16 bits\n"; |
| 2541 | exit(1); |
| 2542 | } |
| 2543 | |
| 2544 | // Make sure we generate both values. |
| 2545 | if (Result != 1) { // Generate the token |
| 2546 | if (!ExprMap.insert(std::make_pair(N.getValue(1), 1)).second) |
| 2547 | assert(0 && "readport already emitted!?"); |
| 2548 | } else |
| 2549 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 2550 | |
Chris Lattner | 70ea07c | 2005-05-09 21:17:38 +0000 | [diff] [blame] | 2551 | Select(Node->getOperand(0)); // Select the chain. |
| 2552 | |
| 2553 | // If the port is a single-byte constant, use the immediate form. |
| 2554 | if (ConstantSDNode *Port = dyn_cast<ConstantSDNode>(Node->getOperand(1))) |
| 2555 | if ((Port->getValue() & 255) == Port->getValue()) { |
| 2556 | switch (Node->getValueType(0)) { |
| 2557 | case MVT::i8: |
| 2558 | BuildMI(BB, X86::IN8ri, 1).addImm(Port->getValue()); |
| 2559 | BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL); |
| 2560 | return Result; |
| 2561 | case MVT::i16: |
| 2562 | BuildMI(BB, X86::IN16ri, 1).addImm(Port->getValue()); |
| 2563 | BuildMI(BB, X86::MOV16rr, 1, Result).addReg(X86::AX); |
| 2564 | return Result; |
| 2565 | case MVT::i32: |
| 2566 | BuildMI(BB, X86::IN32ri, 1).addImm(Port->getValue()); |
| 2567 | BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::EAX); |
| 2568 | return Result; |
| 2569 | default: break; |
| 2570 | } |
| 2571 | } |
| 2572 | |
| 2573 | // Now, move the I/O port address into the DX register and use the IN |
| 2574 | // instruction to get the input data. |
| 2575 | // |
| 2576 | Tmp1 = SelectExpr(Node->getOperand(1)); |
| 2577 | BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(Tmp1); |
| 2578 | switch (Node->getValueType(0)) { |
| 2579 | case MVT::i8: |
| 2580 | BuildMI(BB, X86::IN8rr, 0); |
| 2581 | BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL); |
| 2582 | return Result; |
| 2583 | case MVT::i16: |
| 2584 | BuildMI(BB, X86::IN16rr, 0); |
| 2585 | BuildMI(BB, X86::MOV16rr, 1, Result).addReg(X86::AX); |
| 2586 | return Result; |
| 2587 | case MVT::i32: |
| 2588 | BuildMI(BB, X86::IN32rr, 0); |
| 2589 | BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::EAX); |
| 2590 | return Result; |
| 2591 | default: |
| 2592 | std::cerr << "Cannot do input on this data type"; |
| 2593 | exit(1); |
| 2594 | } |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 2595 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 2596 | } |
| 2597 | |
| 2598 | return 0; |
| 2599 | } |
| 2600 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2601 | /// TryToFoldLoadOpStore - Given a store node, try to fold together a |
| 2602 | /// load/op/store instruction. If successful return true. |
| 2603 | bool ISel::TryToFoldLoadOpStore(SDNode *Node) { |
| 2604 | assert(Node->getOpcode() == ISD::STORE && "Can only do this for stores!"); |
| 2605 | SDOperand Chain = Node->getOperand(0); |
| 2606 | SDOperand StVal = Node->getOperand(1); |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2607 | SDOperand StPtr = Node->getOperand(2); |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2608 | |
| 2609 | // The chain has to be a load, the stored value must be an integer binary |
| 2610 | // operation with one use. |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2611 | if (!StVal.Val->hasOneUse() || StVal.Val->getNumOperands() != 2 || |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2612 | MVT::isFloatingPoint(StVal.getValueType())) |
| 2613 | return false; |
| 2614 | |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2615 | // Token chain must either be a factor node or the load to fold. |
| 2616 | if (Chain.getOpcode() != ISD::LOAD && Chain.getOpcode() != ISD::TokenFactor) |
| 2617 | return false; |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2618 | |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2619 | SDOperand TheLoad; |
| 2620 | |
| 2621 | // Check to see if there is a load from the same pointer that we're storing |
| 2622 | // to in either operand of the binop. |
| 2623 | if (StVal.getOperand(0).getOpcode() == ISD::LOAD && |
| 2624 | StVal.getOperand(0).getOperand(1) == StPtr) |
| 2625 | TheLoad = StVal.getOperand(0); |
| 2626 | else if (StVal.getOperand(1).getOpcode() == ISD::LOAD && |
| 2627 | StVal.getOperand(1).getOperand(1) == StPtr) |
| 2628 | TheLoad = StVal.getOperand(1); |
| 2629 | else |
| 2630 | return false; // No matching load operand. |
| 2631 | |
| 2632 | // We can only fold the load if there are no intervening side-effecting |
| 2633 | // operations. This means that the store uses the load as its token chain, or |
| 2634 | // there are only token factor nodes in between the store and load. |
| 2635 | if (Chain != TheLoad.getValue(1)) { |
| 2636 | // Okay, the other option is that we have a store referring to (possibly |
| 2637 | // nested) token factor nodes. For now, just try peeking through one level |
| 2638 | // of token factors to see if this is the case. |
| 2639 | bool ChainOk = false; |
| 2640 | if (Chain.getOpcode() == ISD::TokenFactor) { |
| 2641 | for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) |
| 2642 | if (Chain.getOperand(i) == TheLoad.getValue(1)) { |
| 2643 | ChainOk = true; |
| 2644 | break; |
| 2645 | } |
| 2646 | } |
| 2647 | |
| 2648 | if (!ChainOk) return false; |
| 2649 | } |
| 2650 | |
| 2651 | if (TheLoad.getOperand(1) != StPtr) |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2652 | return false; |
| 2653 | |
| 2654 | // Make sure that one of the operands of the binop is the load, and that the |
| 2655 | // load folds into the binop. |
| 2656 | if (((StVal.getOperand(0) != TheLoad || |
| 2657 | !isFoldableLoad(TheLoad, StVal.getOperand(1))) && |
| 2658 | (StVal.getOperand(1) != TheLoad || |
| 2659 | !isFoldableLoad(TheLoad, StVal.getOperand(0))))) |
| 2660 | return false; |
| 2661 | |
| 2662 | // Finally, check to see if this is one of the ops we can handle! |
| 2663 | static const unsigned ADDTAB[] = { |
| 2664 | X86::ADD8mi, X86::ADD16mi, X86::ADD32mi, |
| 2665 | X86::ADD8mr, X86::ADD16mr, X86::ADD32mr, |
| 2666 | }; |
| 2667 | static const unsigned SUBTAB[] = { |
| 2668 | X86::SUB8mi, X86::SUB16mi, X86::SUB32mi, |
| 2669 | X86::SUB8mr, X86::SUB16mr, X86::SUB32mr, |
| 2670 | }; |
| 2671 | static const unsigned ANDTAB[] = { |
| 2672 | X86::AND8mi, X86::AND16mi, X86::AND32mi, |
| 2673 | X86::AND8mr, X86::AND16mr, X86::AND32mr, |
| 2674 | }; |
| 2675 | static const unsigned ORTAB[] = { |
| 2676 | X86::OR8mi, X86::OR16mi, X86::OR32mi, |
| 2677 | X86::OR8mr, X86::OR16mr, X86::OR32mr, |
| 2678 | }; |
| 2679 | static const unsigned XORTAB[] = { |
| 2680 | X86::XOR8mi, X86::XOR16mi, X86::XOR32mi, |
| 2681 | X86::XOR8mr, X86::XOR16mr, X86::XOR32mr, |
| 2682 | }; |
| 2683 | static const unsigned SHLTAB[] = { |
| 2684 | X86::SHL8mi, X86::SHL16mi, X86::SHL32mi, |
| 2685 | /*Have to put the reg in CL*/0, 0, 0, |
| 2686 | }; |
| 2687 | static const unsigned SARTAB[] = { |
| 2688 | X86::SAR8mi, X86::SAR16mi, X86::SAR32mi, |
| 2689 | /*Have to put the reg in CL*/0, 0, 0, |
| 2690 | }; |
| 2691 | static const unsigned SHRTAB[] = { |
| 2692 | X86::SHR8mi, X86::SHR16mi, X86::SHR32mi, |
| 2693 | /*Have to put the reg in CL*/0, 0, 0, |
| 2694 | }; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2695 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2696 | const unsigned *TabPtr = 0; |
| 2697 | switch (StVal.getOpcode()) { |
| 2698 | default: |
| 2699 | std::cerr << "CANNOT [mem] op= val: "; |
| 2700 | StVal.Val->dump(); std::cerr << "\n"; |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 2701 | case ISD::FMUL: |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2702 | case ISD::MUL: |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 2703 | case ISD::FDIV: |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2704 | case ISD::SDIV: |
| 2705 | case ISD::UDIV: |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 2706 | case ISD::FREM: |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2707 | case ISD::SREM: |
| 2708 | case ISD::UREM: return false; |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2709 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2710 | case ISD::ADD: TabPtr = ADDTAB; break; |
| 2711 | case ISD::SUB: TabPtr = SUBTAB; break; |
| 2712 | case ISD::AND: TabPtr = ANDTAB; break; |
| 2713 | case ISD:: OR: TabPtr = ORTAB; break; |
| 2714 | case ISD::XOR: TabPtr = XORTAB; break; |
| 2715 | case ISD::SHL: TabPtr = SHLTAB; break; |
| 2716 | case ISD::SRA: TabPtr = SARTAB; break; |
| 2717 | case ISD::SRL: TabPtr = SHRTAB; break; |
| 2718 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2719 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2720 | // Handle: [mem] op= CST |
| 2721 | SDOperand Op0 = StVal.getOperand(0); |
| 2722 | SDOperand Op1 = StVal.getOperand(1); |
Chris Lattner | 0e1de10 | 2005-01-23 23:20:06 +0000 | [diff] [blame] | 2723 | unsigned Opc = 0; |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2724 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) { |
| 2725 | switch (Op0.getValueType()) { // Use Op0's type because of shifts. |
| 2726 | default: break; |
| 2727 | case MVT::i1: |
| 2728 | case MVT::i8: Opc = TabPtr[0]; break; |
| 2729 | case MVT::i16: Opc = TabPtr[1]; break; |
| 2730 | case MVT::i32: Opc = TabPtr[2]; break; |
| 2731 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2732 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2733 | if (Opc) { |
Chris Lattner | 78d3028 | 2005-01-18 03:51:59 +0000 | [diff] [blame] | 2734 | if (!ExprMap.insert(std::make_pair(TheLoad.getValue(1), 1)).second) |
| 2735 | assert(0 && "Already emitted?"); |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2736 | Select(Chain); |
| 2737 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2738 | X86AddressMode AM; |
| 2739 | if (getRegPressure(TheLoad.getOperand(0)) > |
| 2740 | getRegPressure(TheLoad.getOperand(1))) { |
| 2741 | Select(TheLoad.getOperand(0)); |
| 2742 | SelectAddress(TheLoad.getOperand(1), AM); |
| 2743 | } else { |
| 2744 | SelectAddress(TheLoad.getOperand(1), AM); |
| 2745 | Select(TheLoad.getOperand(0)); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2746 | } |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2747 | |
| 2748 | if (StVal.getOpcode() == ISD::ADD) { |
| 2749 | if (CN->getValue() == 1) { |
| 2750 | switch (Op0.getValueType()) { |
| 2751 | default: break; |
| 2752 | case MVT::i8: |
| 2753 | addFullAddress(BuildMI(BB, X86::INC8m, 4), AM); |
| 2754 | return true; |
| 2755 | case MVT::i16: Opc = TabPtr[1]; |
| 2756 | addFullAddress(BuildMI(BB, X86::INC16m, 4), AM); |
| 2757 | return true; |
| 2758 | case MVT::i32: Opc = TabPtr[2]; |
| 2759 | addFullAddress(BuildMI(BB, X86::INC32m, 4), AM); |
| 2760 | return true; |
| 2761 | } |
| 2762 | } else if (CN->getValue()+1 == 0) { // [X] += -1 -> DEC [X] |
| 2763 | switch (Op0.getValueType()) { |
| 2764 | default: break; |
| 2765 | case MVT::i8: |
| 2766 | addFullAddress(BuildMI(BB, X86::DEC8m, 4), AM); |
| 2767 | return true; |
| 2768 | case MVT::i16: Opc = TabPtr[1]; |
| 2769 | addFullAddress(BuildMI(BB, X86::DEC16m, 4), AM); |
| 2770 | return true; |
| 2771 | case MVT::i32: Opc = TabPtr[2]; |
| 2772 | addFullAddress(BuildMI(BB, X86::DEC32m, 4), AM); |
| 2773 | return true; |
| 2774 | } |
| 2775 | } |
| 2776 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2777 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2778 | addFullAddress(BuildMI(BB, Opc, 4+1),AM).addImm(CN->getValue()); |
| 2779 | return true; |
| 2780 | } |
| 2781 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2782 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2783 | // If we have [mem] = V op [mem], try to turn it into: |
| 2784 | // [mem] = [mem] op V. |
Chris Lattner | 0815dcae | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 2785 | if (Op1 == TheLoad && |
| 2786 | StVal.getOpcode() != ISD::SUB && StVal.getOpcode() != ISD::FSUB && |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2787 | StVal.getOpcode() != ISD::SHL && StVal.getOpcode() != ISD::SRA && |
| 2788 | StVal.getOpcode() != ISD::SRL) |
| 2789 | std::swap(Op0, Op1); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2790 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2791 | if (Op0 != TheLoad) return false; |
| 2792 | |
| 2793 | switch (Op0.getValueType()) { |
| 2794 | default: return false; |
| 2795 | case MVT::i1: |
| 2796 | case MVT::i8: Opc = TabPtr[3]; break; |
| 2797 | case MVT::i16: Opc = TabPtr[4]; break; |
| 2798 | case MVT::i32: Opc = TabPtr[5]; break; |
| 2799 | } |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2800 | |
Chris Lattner | 479c711 | 2005-01-18 17:35:28 +0000 | [diff] [blame] | 2801 | // Table entry doesn't exist? |
| 2802 | if (Opc == 0) return false; |
| 2803 | |
Chris Lattner | 78d3028 | 2005-01-18 03:51:59 +0000 | [diff] [blame] | 2804 | if (!ExprMap.insert(std::make_pair(TheLoad.getValue(1), 1)).second) |
| 2805 | assert(0 && "Already emitted?"); |
Chris Lattner | e86c933 | 2005-01-17 22:10:42 +0000 | [diff] [blame] | 2806 | Select(Chain); |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2807 | Select(TheLoad.getOperand(0)); |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 2808 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2809 | X86AddressMode AM; |
| 2810 | SelectAddress(TheLoad.getOperand(1), AM); |
| 2811 | unsigned Reg = SelectExpr(Op1); |
Chris Lattner | a7acdda | 2005-01-18 01:06:26 +0000 | [diff] [blame] | 2812 | addFullAddress(BuildMI(BB, Opc, 4+1), AM).addReg(Reg); |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 2813 | return true; |
| 2814 | } |
| 2815 | |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 2816 | /// If node is a ret(tailcall) node, emit the specified tail call and return |
| 2817 | /// true, otherwise return false. |
| 2818 | /// |
| 2819 | /// FIXME: This whole thing should be a post-legalize optimization pass which |
| 2820 | /// recognizes and transforms the dag. We don't want the selection phase doing |
| 2821 | /// this stuff!! |
| 2822 | /// |
| 2823 | bool ISel::EmitPotentialTailCall(SDNode *RetNode) { |
| 2824 | assert(RetNode->getOpcode() == ISD::RET && "Not a return"); |
| 2825 | |
| 2826 | SDOperand Chain = RetNode->getOperand(0); |
| 2827 | |
| 2828 | // If this is a token factor node where one operand is a call, dig into it. |
| 2829 | SDOperand TokFactor; |
| 2830 | unsigned TokFactorOperand = 0; |
| 2831 | if (Chain.getOpcode() == ISD::TokenFactor) { |
| 2832 | for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) |
| 2833 | if (Chain.getOperand(i).getOpcode() == ISD::CALLSEQ_END || |
| 2834 | Chain.getOperand(i).getOpcode() == X86ISD::TAILCALL) { |
| 2835 | TokFactorOperand = i; |
| 2836 | TokFactor = Chain; |
| 2837 | Chain = Chain.getOperand(i); |
| 2838 | break; |
| 2839 | } |
| 2840 | if (TokFactor.Val == 0) return false; // No call operand. |
| 2841 | } |
| 2842 | |
| 2843 | // Skip the CALLSEQ_END node if present. |
| 2844 | if (Chain.getOpcode() == ISD::CALLSEQ_END) |
| 2845 | Chain = Chain.getOperand(0); |
| 2846 | |
| 2847 | // Is a tailcall the last control operation that occurs before the return? |
| 2848 | if (Chain.getOpcode() != X86ISD::TAILCALL) |
| 2849 | return false; |
| 2850 | |
| 2851 | // If we return a value, is it the value produced by the call? |
| 2852 | if (RetNode->getNumOperands() > 1) { |
| 2853 | // Not returning the ret val of the call? |
| 2854 | if (Chain.Val->getNumValues() == 1 || |
| 2855 | RetNode->getOperand(1) != Chain.getValue(1)) |
| 2856 | return false; |
| 2857 | |
| 2858 | if (RetNode->getNumOperands() > 2) { |
| 2859 | if (Chain.Val->getNumValues() == 2 || |
| 2860 | RetNode->getOperand(2) != Chain.getValue(2)) |
| 2861 | return false; |
| 2862 | } |
| 2863 | assert(RetNode->getNumOperands() <= 3); |
| 2864 | } |
| 2865 | |
| 2866 | // CalleeCallArgAmt - The total number of bytes used for the callee arg area. |
| 2867 | // For FastCC, this will always be > 0. |
| 2868 | unsigned CalleeCallArgAmt = |
| 2869 | cast<ConstantSDNode>(Chain.getOperand(2))->getValue(); |
| 2870 | |
| 2871 | // CalleeCallArgPopAmt - The number of bytes in the call area popped by the |
| 2872 | // callee. For FastCC this will always be > 0, for CCC this is always 0. |
| 2873 | unsigned CalleeCallArgPopAmt = |
| 2874 | cast<ConstantSDNode>(Chain.getOperand(3))->getValue(); |
| 2875 | |
| 2876 | // There are several cases we can handle here. First, if the caller and |
| 2877 | // callee are both CCC functions, we can tailcall if the callee takes <= the |
| 2878 | // number of argument bytes that the caller does. |
| 2879 | if (CalleeCallArgPopAmt == 0 && // Callee is C CallingConv? |
| 2880 | X86Lowering.getBytesToPopOnReturn() == 0) { // Caller is C CallingConv? |
| 2881 | // Check to see if caller arg area size >= callee arg area size. |
| 2882 | if (X86Lowering.getBytesCallerReserves() >= CalleeCallArgAmt) { |
| 2883 | //std::cerr << "CCC TAILCALL UNIMP!\n"; |
| 2884 | // If TokFactor is non-null, emit all operands. |
| 2885 | |
| 2886 | //EmitCCCToCCCTailCall(Chain.Val); |
| 2887 | //return true; |
| 2888 | } |
| 2889 | return false; |
| 2890 | } |
| 2891 | |
| 2892 | // Second, if both are FastCC functions, we can always perform the tail call. |
| 2893 | if (CalleeCallArgPopAmt && X86Lowering.getBytesToPopOnReturn()) { |
| 2894 | // If TokFactor is non-null, emit all operands before the call. |
| 2895 | if (TokFactor.Val) { |
| 2896 | for (unsigned i = 0, e = TokFactor.getNumOperands(); i != e; ++i) |
| 2897 | if (i != TokFactorOperand) |
| 2898 | Select(TokFactor.getOperand(i)); |
| 2899 | } |
| 2900 | |
| 2901 | EmitFastCCToFastCCTailCall(Chain.Val); |
| 2902 | return true; |
| 2903 | } |
| 2904 | |
| 2905 | // We don't support mixed calls, due to issues with alignment. We could in |
| 2906 | // theory handle some mixed calls from CCC -> FastCC if the stack is properly |
| 2907 | // aligned (which depends on the number of arguments to the callee). TODO. |
| 2908 | return false; |
| 2909 | } |
| 2910 | |
| 2911 | static SDOperand GetAdjustedArgumentStores(SDOperand Chain, int Offset, |
| 2912 | SelectionDAG &DAG) { |
| 2913 | MVT::ValueType StoreVT; |
| 2914 | switch (Chain.getOpcode()) { |
Chris Lattner | c146940 | 2005-08-25 00:05:15 +0000 | [diff] [blame] | 2915 | default: assert(0 && "Unexpected node!"); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 2916 | case ISD::CALLSEQ_START: |
Chris Lattner | 1a61fa4 | 2005-05-15 06:07:10 +0000 | [diff] [blame] | 2917 | // If we found the start of the call sequence, we're done. We actually |
| 2918 | // strip off the CALLSEQ_START node, to avoid generating the |
| 2919 | // ADJCALLSTACKDOWN marker for the tail call. |
| 2920 | return Chain.getOperand(0); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 2921 | case ISD::TokenFactor: { |
| 2922 | std::vector<SDOperand> Ops; |
| 2923 | Ops.reserve(Chain.getNumOperands()); |
| 2924 | for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) |
| 2925 | Ops.push_back(GetAdjustedArgumentStores(Chain.getOperand(i), Offset,DAG)); |
| 2926 | return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops); |
| 2927 | } |
| 2928 | case ISD::STORE: // Normal store |
| 2929 | StoreVT = Chain.getOperand(1).getValueType(); |
| 2930 | break; |
| 2931 | case ISD::TRUNCSTORE: // FLOAT store |
Chris Lattner | 36db1ed | 2005-07-10 00:29:18 +0000 | [diff] [blame] | 2932 | StoreVT = cast<VTSDNode>(Chain.getOperand(4))->getVT(); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 2933 | break; |
| 2934 | } |
| 2935 | |
| 2936 | SDOperand OrigDest = Chain.getOperand(2); |
| 2937 | unsigned OrigOffset; |
| 2938 | |
| 2939 | if (OrigDest.getOpcode() == ISD::CopyFromReg) { |
| 2940 | OrigOffset = 0; |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 2941 | assert(cast<RegisterSDNode>(OrigDest.getOperand(1))->getReg() == X86::ESP); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 2942 | } else { |
| 2943 | // We expect only (ESP+C) |
| 2944 | assert(OrigDest.getOpcode() == ISD::ADD && |
| 2945 | isa<ConstantSDNode>(OrigDest.getOperand(1)) && |
| 2946 | OrigDest.getOperand(0).getOpcode() == ISD::CopyFromReg && |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 2947 | cast<RegisterSDNode>(OrigDest.getOperand(0).getOperand(1))->getReg() |
| 2948 | == X86::ESP); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 2949 | OrigOffset = cast<ConstantSDNode>(OrigDest.getOperand(1))->getValue(); |
| 2950 | } |
| 2951 | |
| 2952 | // Compute the new offset from the incoming ESP value we wish to use. |
| 2953 | unsigned NewOffset = OrigOffset + Offset; |
| 2954 | |
| 2955 | unsigned OpSize = (MVT::getSizeInBits(StoreVT)+7)/8; // Bits -> Bytes |
| 2956 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2957 | int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, NewOffset); |
| 2958 | SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32); |
| 2959 | |
| 2960 | SDOperand InChain = GetAdjustedArgumentStores(Chain.getOperand(0), Offset, |
| 2961 | DAG); |
| 2962 | if (Chain.getOpcode() == ISD::STORE) |
| 2963 | return DAG.getNode(ISD::STORE, MVT::Other, InChain, Chain.getOperand(1), |
| 2964 | FIN); |
| 2965 | assert(Chain.getOpcode() == ISD::TRUNCSTORE); |
| 2966 | return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, InChain, Chain.getOperand(1), |
Chris Lattner | 36db1ed | 2005-07-10 00:29:18 +0000 | [diff] [blame] | 2967 | FIN, DAG.getSrcValue(NULL), DAG.getValueType(StoreVT)); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 2968 | } |
| 2969 | |
| 2970 | |
| 2971 | /// EmitFastCCToFastCCTailCall - Given a tailcall in the tail position to a |
| 2972 | /// fastcc function from a fastcc function, emit the code to emit a 'proper' |
| 2973 | /// tail call. |
| 2974 | void ISel::EmitFastCCToFastCCTailCall(SDNode *TailCallNode) { |
| 2975 | unsigned CalleeCallArgSize = |
| 2976 | cast<ConstantSDNode>(TailCallNode->getOperand(2))->getValue(); |
| 2977 | unsigned CallerArgSize = X86Lowering.getBytesToPopOnReturn(); |
| 2978 | |
| 2979 | //std::cerr << "****\n*** EMITTING TAIL CALL!\n****\n"; |
| 2980 | |
| 2981 | // Adjust argument stores. Instead of storing to [ESP], f.e., store to frame |
| 2982 | // indexes that are relative to the incoming ESP. If the incoming and |
| 2983 | // outgoing arg sizes are the same we will store to [InESP] instead of |
| 2984 | // [CurESP] and the ESP referenced will be relative to the incoming function |
| 2985 | // ESP. |
| 2986 | int ESPOffset = CallerArgSize-CalleeCallArgSize; |
| 2987 | SDOperand AdjustedArgStores = |
| 2988 | GetAdjustedArgumentStores(TailCallNode->getOperand(0), ESPOffset, *TheDAG); |
| 2989 | |
| 2990 | // Copy the return address of the caller into a virtual register so we don't |
| 2991 | // clobber it. |
| 2992 | SDOperand RetVal; |
| 2993 | if (ESPOffset) { |
| 2994 | SDOperand RetValAddr = X86Lowering.getReturnAddressFrameIndex(*TheDAG); |
| 2995 | RetVal = TheDAG->getLoad(MVT::i32, TheDAG->getEntryNode(), |
| 2996 | RetValAddr, TheDAG->getSrcValue(NULL)); |
| 2997 | SelectExpr(RetVal); |
| 2998 | } |
| 2999 | |
| 3000 | // Codegen all of the argument stores. |
| 3001 | Select(AdjustedArgStores); |
| 3002 | |
| 3003 | if (RetVal.Val) { |
| 3004 | // Emit a store of the saved ret value to the new location. |
| 3005 | MachineFunction &MF = TheDAG->getMachineFunction(); |
| 3006 | int ReturnAddrFI = MF.getFrameInfo()->CreateFixedObject(4, ESPOffset-4); |
| 3007 | SDOperand RetValAddr = TheDAG->getFrameIndex(ReturnAddrFI, MVT::i32); |
| 3008 | Select(TheDAG->getNode(ISD::STORE, MVT::Other, TheDAG->getEntryNode(), |
| 3009 | RetVal, RetValAddr)); |
| 3010 | } |
| 3011 | |
| 3012 | // Get the destination value. |
| 3013 | SDOperand Callee = TailCallNode->getOperand(1); |
| 3014 | bool isDirect = isa<GlobalAddressSDNode>(Callee) || |
| 3015 | isa<ExternalSymbolSDNode>(Callee); |
Chris Lattner | 459a9cb | 2005-06-17 13:23:32 +0000 | [diff] [blame] | 3016 | unsigned CalleeReg = 0; |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 3017 | if (!isDirect) CalleeReg = SelectExpr(Callee); |
| 3018 | |
| 3019 | unsigned RegOp1 = 0; |
| 3020 | unsigned RegOp2 = 0; |
| 3021 | |
| 3022 | if (TailCallNode->getNumOperands() > 4) { |
| 3023 | // The first value is passed in (a part of) EAX, the second in EDX. |
| 3024 | RegOp1 = SelectExpr(TailCallNode->getOperand(4)); |
| 3025 | if (TailCallNode->getNumOperands() > 5) |
| 3026 | RegOp2 = SelectExpr(TailCallNode->getOperand(5)); |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3027 | |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 3028 | switch (TailCallNode->getOperand(4).getValueType()) { |
| 3029 | default: assert(0 && "Bad thing to pass in regs"); |
| 3030 | case MVT::i1: |
| 3031 | case MVT::i8: |
| 3032 | BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(RegOp1); |
| 3033 | RegOp1 = X86::AL; |
| 3034 | break; |
| 3035 | case MVT::i16: |
| 3036 | BuildMI(BB, X86::MOV16rr, 1,X86::AX).addReg(RegOp1); |
| 3037 | RegOp1 = X86::AX; |
| 3038 | break; |
| 3039 | case MVT::i32: |
| 3040 | BuildMI(BB, X86::MOV32rr, 1,X86::EAX).addReg(RegOp1); |
| 3041 | RegOp1 = X86::EAX; |
| 3042 | break; |
| 3043 | } |
| 3044 | if (RegOp2) |
| 3045 | switch (TailCallNode->getOperand(5).getValueType()) { |
| 3046 | default: assert(0 && "Bad thing to pass in regs"); |
| 3047 | case MVT::i1: |
| 3048 | case MVT::i8: |
| 3049 | BuildMI(BB, X86::MOV8rr, 1, X86::DL).addReg(RegOp2); |
| 3050 | RegOp2 = X86::DL; |
| 3051 | break; |
| 3052 | case MVT::i16: |
| 3053 | BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(RegOp2); |
| 3054 | RegOp2 = X86::DX; |
| 3055 | break; |
| 3056 | case MVT::i32: |
| 3057 | BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RegOp2); |
| 3058 | RegOp2 = X86::EDX; |
| 3059 | break; |
| 3060 | } |
| 3061 | } |
| 3062 | |
| 3063 | // Adjust ESP. |
| 3064 | if (ESPOffset) |
| 3065 | BuildMI(BB, X86::ADJSTACKPTRri, 2, |
| 3066 | X86::ESP).addReg(X86::ESP).addImm(ESPOffset); |
| 3067 | |
| 3068 | // TODO: handle jmp [mem] |
| 3069 | if (!isDirect) { |
| 3070 | BuildMI(BB, X86::TAILJMPr, 1).addReg(CalleeReg); |
| 3071 | } else if (GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Callee)){ |
Chris Lattner | 5727959 | 2005-05-19 05:54:33 +0000 | [diff] [blame] | 3072 | BuildMI(BB, X86::TAILJMPd, 1).addGlobalAddress(GASD->getGlobal(), true); |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 3073 | } else { |
| 3074 | ExternalSymbolSDNode *ESSDN = cast<ExternalSymbolSDNode>(Callee); |
| 3075 | BuildMI(BB, X86::TAILJMPd, 1).addExternalSymbol(ESSDN->getSymbol(), true); |
| 3076 | } |
| 3077 | // ADD IMPLICIT USE RegOp1/RegOp2's |
| 3078 | } |
| 3079 | |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 3080 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3081 | void ISel::Select(SDOperand N) { |
Chris Lattner | 9982da2 | 2005-10-02 16:29:36 +0000 | [diff] [blame] | 3082 | unsigned Tmp1 = 0, Tmp2 = 0, Opc = 0; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3083 | |
Nate Begeman | 9521052 | 2005-03-24 04:39:54 +0000 | [diff] [blame] | 3084 | if (!ExprMap.insert(std::make_pair(N, 1)).second) |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3085 | return; // Already selected. |
| 3086 | |
Chris Lattner | 36f7848 | 2005-01-11 06:14:36 +0000 | [diff] [blame] | 3087 | SDNode *Node = N.Val; |
| 3088 | |
| 3089 | switch (Node->getOpcode()) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3090 | default: |
Chris Lattner | 36f7848 | 2005-01-11 06:14:36 +0000 | [diff] [blame] | 3091 | Node->dump(); std::cerr << "\n"; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3092 | assert(0 && "Node not handled yet!"); |
Andrew Lenharth | 0bf68ae | 2005-11-20 21:41:10 +0000 | [diff] [blame^] | 3093 | case X86ISD::RDTSC_DAG: |
| 3094 | Select(Node->getOperand(0)); //Chain |
| 3095 | BuildMI(BB, X86::RDTSC, 0); |
| 3096 | return; |
| 3097 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3098 | case ISD::EntryToken: return; // Noop |
Chris Lattner | c251fb6 | 2005-01-13 18:01:36 +0000 | [diff] [blame] | 3099 | case ISD::TokenFactor: |
Chris Lattner | 15bd19d | 2005-01-13 19:56:00 +0000 | [diff] [blame] | 3100 | if (Node->getNumOperands() == 2) { |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 3101 | bool OneFirst = |
Chris Lattner | 15bd19d | 2005-01-13 19:56:00 +0000 | [diff] [blame] | 3102 | getRegPressure(Node->getOperand(1))>getRegPressure(Node->getOperand(0)); |
| 3103 | Select(Node->getOperand(OneFirst)); |
| 3104 | Select(Node->getOperand(!OneFirst)); |
| 3105 | } else { |
| 3106 | std::vector<std::pair<unsigned, unsigned> > OpsP; |
| 3107 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) |
| 3108 | OpsP.push_back(std::make_pair(getRegPressure(Node->getOperand(i)), i)); |
| 3109 | std::sort(OpsP.begin(), OpsP.end()); |
| 3110 | std::reverse(OpsP.begin(), OpsP.end()); |
| 3111 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) |
| 3112 | Select(Node->getOperand(OpsP[i].second)); |
| 3113 | } |
Chris Lattner | c251fb6 | 2005-01-13 18:01:36 +0000 | [diff] [blame] | 3114 | return; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3115 | case ISD::CopyToReg: |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 3116 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) { |
Chris Lattner | 2cfce68 | 2005-01-12 02:02:48 +0000 | [diff] [blame] | 3117 | Select(N.getOperand(0)); |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 3118 | Tmp1 = SelectExpr(N.getOperand(2)); |
Chris Lattner | 2cfce68 | 2005-01-12 02:02:48 +0000 | [diff] [blame] | 3119 | } else { |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 3120 | Tmp1 = SelectExpr(N.getOperand(2)); |
Chris Lattner | 2cfce68 | 2005-01-12 02:02:48 +0000 | [diff] [blame] | 3121 | Select(N.getOperand(0)); |
| 3122 | } |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 3123 | Tmp2 = cast<RegisterSDNode>(N.getOperand(1))->getReg(); |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 3124 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3125 | if (Tmp1 != Tmp2) { |
Chris Lattner | 7c76278 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 3126 | switch (N.getOperand(2).getValueType()) { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3127 | default: assert(0 && "Invalid type for operation!"); |
| 3128 | case MVT::i1: |
| 3129 | case MVT::i8: Opc = X86::MOV8rr; break; |
| 3130 | case MVT::i16: Opc = X86::MOV16rr; break; |
| 3131 | case MVT::i32: Opc = X86::MOV32rr; break; |
Nate Begeman | 9d7008b | 2005-10-14 22:06:00 +0000 | [diff] [blame] | 3132 | case MVT::f32: Opc = X86::MOVSSrr; break; |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3133 | case MVT::f64: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3134 | if (X86ScalarSSE) { |
Nate Begeman | 9d7008b | 2005-10-14 22:06:00 +0000 | [diff] [blame] | 3135 | Opc = X86::MOVSDrr; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3136 | } else { |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3137 | Opc = X86::FpMOV; |
| 3138 | ContainsFPCode = true; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3139 | } |
| 3140 | break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3141 | } |
| 3142 | BuildMI(BB, Opc, 1, Tmp2).addReg(Tmp1); |
| 3143 | } |
| 3144 | return; |
| 3145 | case ISD::RET: |
Chris Lattner | dd66a41 | 2005-05-15 05:46:45 +0000 | [diff] [blame] | 3146 | if (N.getOperand(0).getOpcode() == ISD::CALLSEQ_END || |
| 3147 | N.getOperand(0).getOpcode() == X86ISD::TAILCALL || |
| 3148 | N.getOperand(0).getOpcode() == ISD::TokenFactor) |
| 3149 | if (EmitPotentialTailCall(Node)) |
| 3150 | return; |
| 3151 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3152 | switch (N.getNumOperands()) { |
| 3153 | default: |
| 3154 | assert(0 && "Unknown return instruction!"); |
| 3155 | case 3: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3156 | assert(N.getOperand(1).getValueType() == MVT::i32 && |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3157 | N.getOperand(2).getValueType() == MVT::i32 && |
| 3158 | "Unknown two-register value!"); |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3159 | if (getRegPressure(N.getOperand(1)) > getRegPressure(N.getOperand(2))) { |
| 3160 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 3161 | Tmp2 = SelectExpr(N.getOperand(2)); |
| 3162 | } else { |
| 3163 | Tmp2 = SelectExpr(N.getOperand(2)); |
| 3164 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 3165 | } |
| 3166 | Select(N.getOperand(0)); |
| 3167 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3168 | BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1); |
| 3169 | BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(Tmp2); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3170 | break; |
| 3171 | case 2: |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3172 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 3173 | Select(N.getOperand(0)); |
| 3174 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 3175 | } else { |
| 3176 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 3177 | Select(N.getOperand(0)); |
| 3178 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3179 | switch (N.getOperand(1).getValueType()) { |
| 3180 | default: assert(0 && "All other types should have been promoted!!"); |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3181 | case MVT::f32: |
| 3182 | if (X86ScalarSSE) { |
| 3183 | // Spill the value to memory and reload it into top of stack. |
| 3184 | unsigned Size = MVT::getSizeInBits(MVT::f32)/8; |
| 3185 | MachineFunction *F = BB->getParent(); |
| 3186 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size); |
| 3187 | addFrameReference(BuildMI(BB, X86::MOVSSmr, 5), FrameIdx).addReg(Tmp1); |
| 3188 | addFrameReference(BuildMI(BB, X86::FLD32m, 4, X86::FP0), FrameIdx); |
| 3189 | BuildMI(BB, X86::FpSETRESULT, 1).addReg(X86::FP0); |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3190 | ContainsFPCode = true; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3191 | } else { |
| 3192 | assert(0 && "MVT::f32 only legal with scalar sse fp"); |
| 3193 | abort(); |
| 3194 | } |
| 3195 | break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3196 | case MVT::f64: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3197 | if (X86ScalarSSE) { |
| 3198 | // Spill the value to memory and reload it into top of stack. |
| 3199 | unsigned Size = MVT::getSizeInBits(MVT::f64)/8; |
| 3200 | MachineFunction *F = BB->getParent(); |
| 3201 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size); |
| 3202 | addFrameReference(BuildMI(BB, X86::MOVSDmr, 5), FrameIdx).addReg(Tmp1); |
| 3203 | addFrameReference(BuildMI(BB, X86::FLD64m, 4, X86::FP0), FrameIdx); |
| 3204 | BuildMI(BB, X86::FpSETRESULT, 1).addReg(X86::FP0); |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3205 | ContainsFPCode = true; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3206 | } else { |
| 3207 | BuildMI(BB, X86::FpSETRESULT, 1).addReg(Tmp1); |
| 3208 | } |
| 3209 | break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3210 | case MVT::i32: |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3211 | BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1); |
| 3212 | break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3213 | } |
| 3214 | break; |
| 3215 | case 1: |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3216 | Select(N.getOperand(0)); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3217 | break; |
| 3218 | } |
Chris Lattner | c0e369e | 2005-05-13 21:44:04 +0000 | [diff] [blame] | 3219 | if (X86Lowering.getBytesToPopOnReturn() == 0) |
| 3220 | BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction |
| 3221 | else |
| 3222 | BuildMI(BB, X86::RETI, 1).addImm(X86Lowering.getBytesToPopOnReturn()); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3223 | return; |
| 3224 | case ISD::BR: { |
| 3225 | Select(N.getOperand(0)); |
| 3226 | MachineBasicBlock *Dest = |
| 3227 | cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock(); |
| 3228 | BuildMI(BB, X86::JMP, 1).addMBB(Dest); |
| 3229 | return; |
| 3230 | } |
| 3231 | |
| 3232 | case ISD::BRCOND: { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3233 | MachineBasicBlock *Dest = |
| 3234 | cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock(); |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3235 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3236 | // Try to fold a setcc into the branch. If this fails, emit a test/jne |
| 3237 | // pair. |
Chris Lattner | 37ed285 | 2005-01-11 04:06:27 +0000 | [diff] [blame] | 3238 | if (EmitBranchCC(Dest, N.getOperand(0), N.getOperand(1))) { |
| 3239 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) { |
| 3240 | Select(N.getOperand(0)); |
| 3241 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 3242 | } else { |
| 3243 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 3244 | Select(N.getOperand(0)); |
| 3245 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3246 | BuildMI(BB, X86::TEST8rr, 2).addReg(Tmp1).addReg(Tmp1); |
| 3247 | BuildMI(BB, X86::JNE, 1).addMBB(Dest); |
| 3248 | } |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3249 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3250 | return; |
| 3251 | } |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3252 | |
Chris Lattner | c1f386c | 2005-01-17 00:00:33 +0000 | [diff] [blame] | 3253 | case ISD::LOAD: |
| 3254 | // If this load could be folded into the only using instruction, and if it |
| 3255 | // is safe to emit the instruction here, try to do so now. |
| 3256 | if (Node->hasNUsesOfValue(1, 0)) { |
| 3257 | SDOperand TheVal = N.getValue(0); |
| 3258 | SDNode *User = 0; |
| 3259 | for (SDNode::use_iterator UI = Node->use_begin(); ; ++UI) { |
| 3260 | assert(UI != Node->use_end() && "Didn't find use!"); |
| 3261 | SDNode *UN = *UI; |
| 3262 | for (unsigned i = 0, e = UN->getNumOperands(); i != e; ++i) |
| 3263 | if (UN->getOperand(i) == TheVal) { |
| 3264 | User = UN; |
| 3265 | goto FoundIt; |
| 3266 | } |
| 3267 | } |
| 3268 | FoundIt: |
| 3269 | // Only handle unary operators right now. |
| 3270 | if (User->getNumOperands() == 1) { |
Chris Lattner | 78d3028 | 2005-01-18 03:51:59 +0000 | [diff] [blame] | 3271 | ExprMap.erase(N); |
Chris Lattner | c1f386c | 2005-01-17 00:00:33 +0000 | [diff] [blame] | 3272 | SelectExpr(SDOperand(User, 0)); |
| 3273 | return; |
| 3274 | } |
| 3275 | } |
Chris Lattner | 28a205e | 2005-01-18 04:00:54 +0000 | [diff] [blame] | 3276 | ExprMap.erase(N); |
Chris Lattner | c1f386c | 2005-01-17 00:00:33 +0000 | [diff] [blame] | 3277 | SelectExpr(N); |
| 3278 | return; |
Chris Lattner | 70ea07c | 2005-05-09 21:17:38 +0000 | [diff] [blame] | 3279 | case ISD::READPORT: |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3280 | case ISD::EXTLOAD: |
| 3281 | case ISD::SEXTLOAD: |
| 3282 | case ISD::ZEXTLOAD: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3283 | case ISD::DYNAMIC_STACKALLOC: |
Chris Lattner | 1b3520c | 2005-05-14 08:48:15 +0000 | [diff] [blame] | 3284 | case X86ISD::TAILCALL: |
| 3285 | case X86ISD::CALL: |
Chris Lattner | 28a205e | 2005-01-18 04:00:54 +0000 | [diff] [blame] | 3286 | ExprMap.erase(N); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3287 | SelectExpr(N); |
| 3288 | return; |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 3289 | case ISD::CopyFromReg: |
Chris Lattner | a36117b | 2005-05-14 06:52:07 +0000 | [diff] [blame] | 3290 | case X86ISD::FILD64m: |
Chris Lattner | 7ce7a8f | 2005-05-12 23:06:28 +0000 | [diff] [blame] | 3291 | ExprMap.erase(N); |
| 3292 | SelectExpr(N.getValue(0)); |
| 3293 | return; |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3294 | |
Chris Lattner | 4738d1b | 2005-07-30 00:05:54 +0000 | [diff] [blame] | 3295 | case X86ISD::FP_TO_INT16_IN_MEM: |
| 3296 | case X86ISD::FP_TO_INT32_IN_MEM: |
Chris Lattner | 6dc60e8 | 2005-07-29 00:54:34 +0000 | [diff] [blame] | 3297 | case X86ISD::FP_TO_INT64_IN_MEM: { |
Chris Lattner | 67756e2 | 2005-07-29 00:40:01 +0000 | [diff] [blame] | 3298 | assert(N.getOperand(1).getValueType() == MVT::f64); |
| 3299 | X86AddressMode AM; |
| 3300 | Select(N.getOperand(0)); // Select the token chain |
| 3301 | |
| 3302 | unsigned ValReg; |
| 3303 | if (getRegPressure(N.getOperand(1)) > getRegPressure(N.getOperand(2))) { |
| 3304 | ValReg = SelectExpr(N.getOperand(1)); |
| 3305 | SelectAddress(N.getOperand(2), AM); |
| 3306 | } else { |
| 3307 | SelectAddress(N.getOperand(2), AM); |
| 3308 | ValReg = SelectExpr(N.getOperand(1)); |
| 3309 | } |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3310 | |
Chris Lattner | 6dc60e8 | 2005-07-29 00:54:34 +0000 | [diff] [blame] | 3311 | // Change the floating point control register to use "round towards zero" |
| 3312 | // mode when truncating to an integer value. |
| 3313 | // |
| 3314 | MachineFunction *F = BB->getParent(); |
| 3315 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2); |
| 3316 | addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx); |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3317 | |
Chris Lattner | 6dc60e8 | 2005-07-29 00:54:34 +0000 | [diff] [blame] | 3318 | // Load the old value of the high byte of the control word... |
Chris Lattner | aeef51b | 2005-07-30 00:17:52 +0000 | [diff] [blame] | 3319 | unsigned OldCW = MakeReg(MVT::i16); |
| 3320 | addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx); |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3321 | |
Chris Lattner | 6dc60e8 | 2005-07-29 00:54:34 +0000 | [diff] [blame] | 3322 | // Set the high part to be round to zero... |
Chris Lattner | 4913457 | 2005-07-30 00:43:00 +0000 | [diff] [blame] | 3323 | addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F); |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3324 | |
Chris Lattner | 6dc60e8 | 2005-07-29 00:54:34 +0000 | [diff] [blame] | 3325 | // Reload the modified control word now... |
| 3326 | addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx); |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3327 | |
Chris Lattner | 6dc60e8 | 2005-07-29 00:54:34 +0000 | [diff] [blame] | 3328 | // Restore the memory image of control word to original value |
Chris Lattner | aeef51b | 2005-07-30 00:17:52 +0000 | [diff] [blame] | 3329 | addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW); |
Chris Lattner | 4738d1b | 2005-07-30 00:05:54 +0000 | [diff] [blame] | 3330 | |
| 3331 | // Get the X86 opcode to use. |
| 3332 | switch (N.getOpcode()) { |
| 3333 | case X86ISD::FP_TO_INT16_IN_MEM: Tmp1 = X86::FIST16m; break; |
| 3334 | case X86ISD::FP_TO_INT32_IN_MEM: Tmp1 = X86::FIST32m; break; |
| 3335 | case X86ISD::FP_TO_INT64_IN_MEM: Tmp1 = X86::FISTP64m; break; |
| 3336 | } |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3337 | |
Chris Lattner | 4738d1b | 2005-07-30 00:05:54 +0000 | [diff] [blame] | 3338 | addFullAddress(BuildMI(BB, Tmp1, 5), AM).addReg(ValReg); |
Jeff Cohen | 546fd59 | 2005-07-30 18:33:25 +0000 | [diff] [blame] | 3339 | |
Chris Lattner | 6dc60e8 | 2005-07-29 00:54:34 +0000 | [diff] [blame] | 3340 | // Reload the original control word now. |
| 3341 | addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx); |
Chris Lattner | 67756e2 | 2005-07-29 00:40:01 +0000 | [diff] [blame] | 3342 | return; |
| 3343 | } |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3344 | |
Chris Lattner | 36db1ed | 2005-07-10 00:29:18 +0000 | [diff] [blame] | 3345 | case ISD::TRUNCSTORE: { // truncstore chain, val, ptr, SRCVALUE, storety |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3346 | X86AddressMode AM; |
Chris Lattner | 36db1ed | 2005-07-10 00:29:18 +0000 | [diff] [blame] | 3347 | MVT::ValueType StoredTy = cast<VTSDNode>(N.getOperand(4))->getVT(); |
Chris Lattner | b14a63a | 2005-01-16 07:34:08 +0000 | [diff] [blame] | 3348 | assert((StoredTy == MVT::i1 || StoredTy == MVT::f32 || |
| 3349 | StoredTy == MVT::i16 /*FIXME: THIS IS JUST FOR TESTING!*/) |
| 3350 | && "Unsupported TRUNCSTORE for this target!"); |
| 3351 | |
| 3352 | if (StoredTy == MVT::i16) { |
| 3353 | // FIXME: This is here just to allow testing. X86 doesn't really have a |
| 3354 | // TRUNCSTORE i16 operation, but this is required for targets that do not |
| 3355 | // have 16-bit integer registers. We occasionally disable 16-bit integer |
| 3356 | // registers to test the promotion code. |
| 3357 | Select(N.getOperand(0)); |
| 3358 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 3359 | SelectAddress(N.getOperand(2), AM); |
| 3360 | |
| 3361 | BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1); |
| 3362 | addFullAddress(BuildMI(BB, X86::MOV16mr, 5), AM).addReg(X86::AX); |
| 3363 | return; |
| 3364 | } |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3365 | |
| 3366 | // Store of constant bool? |
| 3367 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 3368 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) { |
| 3369 | Select(N.getOperand(0)); |
| 3370 | SelectAddress(N.getOperand(2), AM); |
| 3371 | } else { |
| 3372 | SelectAddress(N.getOperand(2), AM); |
| 3373 | Select(N.getOperand(0)); |
| 3374 | } |
| 3375 | addFullAddress(BuildMI(BB, X86::MOV8mi, 5), AM).addImm(CN->getValue()); |
| 3376 | return; |
| 3377 | } |
| 3378 | |
| 3379 | switch (StoredTy) { |
| 3380 | default: assert(0 && "Cannot truncstore this type!"); |
| 3381 | case MVT::i1: Opc = X86::MOV8mr; break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3382 | case MVT::f32: |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3383 | assert(!X86ScalarSSE && "Cannot truncstore scalar SSE regs"); |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3384 | Opc = X86::FST32m; break; |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3385 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 3386 | |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3387 | std::vector<std::pair<unsigned, unsigned> > RP; |
| 3388 | RP.push_back(std::make_pair(getRegPressure(N.getOperand(0)), 0)); |
| 3389 | RP.push_back(std::make_pair(getRegPressure(N.getOperand(1)), 1)); |
| 3390 | RP.push_back(std::make_pair(getRegPressure(N.getOperand(2)), 2)); |
| 3391 | std::sort(RP.begin(), RP.end()); |
| 3392 | |
Chris Lattner | 80c5b97 | 2005-02-23 05:57:21 +0000 | [diff] [blame] | 3393 | Tmp1 = 0; // Silence a warning. |
Chris Lattner | e18a4c4 | 2005-01-15 05:22:24 +0000 | [diff] [blame] | 3394 | for (unsigned i = 0; i != 3; ++i) |
| 3395 | switch (RP[2-i].second) { |
| 3396 | default: assert(0 && "Unknown operand number!"); |
| 3397 | case 0: Select(N.getOperand(0)); break; |
| 3398 | case 1: Tmp1 = SelectExpr(N.getOperand(1)); break; |
| 3399 | case 2: SelectAddress(N.getOperand(2), AM); break; |
| 3400 | } |
| 3401 | |
| 3402 | addFullAddress(BuildMI(BB, Opc, 4+1), AM).addReg(Tmp1); |
| 3403 | return; |
| 3404 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3405 | case ISD::STORE: { |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3406 | X86AddressMode AM; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3407 | |
| 3408 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 3409 | Opc = 0; |
| 3410 | switch (CN->getValueType(0)) { |
| 3411 | default: assert(0 && "Invalid type for operation!"); |
| 3412 | case MVT::i1: |
| 3413 | case MVT::i8: Opc = X86::MOV8mi; break; |
| 3414 | case MVT::i16: Opc = X86::MOV16mi; break; |
| 3415 | case MVT::i32: Opc = X86::MOV32mi; break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3416 | } |
| 3417 | if (Opc) { |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3418 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) { |
| 3419 | Select(N.getOperand(0)); |
| 3420 | SelectAddress(N.getOperand(2), AM); |
| 3421 | } else { |
| 3422 | SelectAddress(N.getOperand(2), AM); |
| 3423 | Select(N.getOperand(0)); |
| 3424 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3425 | addFullAddress(BuildMI(BB, Opc, 4+1), AM).addImm(CN->getValue()); |
| 3426 | return; |
| 3427 | } |
Chris Lattner | adcfc17 | 2005-04-21 19:03:24 +0000 | [diff] [blame] | 3428 | } else if (GlobalAddressSDNode *GA = |
| 3429 | dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) { |
| 3430 | assert(GA->getValueType(0) == MVT::i32 && "Bad pointer operand"); |
| 3431 | |
| 3432 | if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) { |
| 3433 | Select(N.getOperand(0)); |
| 3434 | SelectAddress(N.getOperand(2), AM); |
| 3435 | } else { |
| 3436 | SelectAddress(N.getOperand(2), AM); |
| 3437 | Select(N.getOperand(0)); |
| 3438 | } |
Nate Begeman | a0b5e03 | 2005-07-15 00:38:55 +0000 | [diff] [blame] | 3439 | GlobalValue *GV = GA->getGlobal(); |
| 3440 | // For Darwin, external and weak symbols are indirect, so we want to load |
| 3441 | // the value at address GV, not the value of GV itself. |
Jeff Cohen | 5f4ef3c | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 3442 | if (Subtarget->getIndirectExternAndWeakGlobals() && |
Nate Begeman | a0b5e03 | 2005-07-15 00:38:55 +0000 | [diff] [blame] | 3443 | (GV->hasWeakLinkage() || GV->isExternal())) { |
| 3444 | Tmp1 = MakeReg(MVT::i32); |
| 3445 | BuildMI(BB, X86::MOV32rm, 4, Tmp1).addReg(0).addZImm(1).addReg(0) |
| 3446 | .addGlobalAddress(GV, false, 0); |
| 3447 | addFullAddress(BuildMI(BB, X86::MOV32mr, 4+1),AM).addReg(Tmp1); |
| 3448 | } else { |
| 3449 | addFullAddress(BuildMI(BB, X86::MOV32mi, 4+1),AM).addGlobalAddress(GV); |
| 3450 | } |
Chris Lattner | adcfc17 | 2005-04-21 19:03:24 +0000 | [diff] [blame] | 3451 | return; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3452 | } |
Chris Lattner | 75bac9f | 2005-01-11 23:21:30 +0000 | [diff] [blame] | 3453 | |
| 3454 | // Check to see if this is a load/op/store combination. |
Chris Lattner | 96113fd | 2005-01-17 19:25:26 +0000 | [diff] [blame] | 3455 | if (TryToFoldLoadOpStore(Node)) |
| 3456 | return; |
Chris Lattner | 75bac9f | 2005-01-11 23:21:30 +0000 | [diff] [blame] | 3457 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3458 | switch (N.getOperand(1).getValueType()) { |
| 3459 | default: assert(0 && "Cannot store this type!"); |
| 3460 | case MVT::i1: |
| 3461 | case MVT::i8: Opc = X86::MOV8mr; break; |
| 3462 | case MVT::i16: Opc = X86::MOV16mr; break; |
| 3463 | case MVT::i32: Opc = X86::MOV32mr; break; |
Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 3464 | case MVT::f32: Opc = X86::MOVSSmr; break; |
| 3465 | case MVT::f64: Opc = X86ScalarSSE ? X86::MOVSDmr : X86::FST64m; break; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3466 | } |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 3467 | |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3468 | std::vector<std::pair<unsigned, unsigned> > RP; |
| 3469 | RP.push_back(std::make_pair(getRegPressure(N.getOperand(0)), 0)); |
| 3470 | RP.push_back(std::make_pair(getRegPressure(N.getOperand(1)), 1)); |
| 3471 | RP.push_back(std::make_pair(getRegPressure(N.getOperand(2)), 2)); |
| 3472 | std::sort(RP.begin(), RP.end()); |
| 3473 | |
Chris Lattner | 80c5b97 | 2005-02-23 05:57:21 +0000 | [diff] [blame] | 3474 | Tmp1 = 0; // Silence a warning. |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3475 | for (unsigned i = 0; i != 3; ++i) |
| 3476 | switch (RP[2-i].second) { |
| 3477 | default: assert(0 && "Unknown operand number!"); |
| 3478 | case 0: Select(N.getOperand(0)); break; |
| 3479 | case 1: Tmp1 = SelectExpr(N.getOperand(1)); break; |
Chris Lattner | 8fea42b | 2005-01-11 03:37:59 +0000 | [diff] [blame] | 3480 | case 2: SelectAddress(N.getOperand(2), AM); break; |
Chris Lattner | 0d1f82a | 2005-01-11 03:11:44 +0000 | [diff] [blame] | 3481 | } |
| 3482 | |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3483 | addFullAddress(BuildMI(BB, Opc, 4+1), AM).addReg(Tmp1); |
| 3484 | return; |
| 3485 | } |
Chris Lattner | 2dce703 | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 3486 | case ISD::CALLSEQ_START: |
Chris Lattner | c0e369e | 2005-05-13 21:44:04 +0000 | [diff] [blame] | 3487 | Select(N.getOperand(0)); |
| 3488 | // Stack amount |
| 3489 | Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
| 3490 | BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(Tmp1); |
| 3491 | return; |
Chris Lattner | 2dce703 | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 3492 | case ISD::CALLSEQ_END: |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3493 | Select(N.getOperand(0)); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3494 | return; |
Chris Lattner | 36f7848 | 2005-01-11 06:14:36 +0000 | [diff] [blame] | 3495 | case ISD::MEMSET: { |
| 3496 | Select(N.getOperand(0)); // Select the chain. |
| 3497 | unsigned Align = |
| 3498 | (unsigned)cast<ConstantSDNode>(Node->getOperand(4))->getValue(); |
| 3499 | if (Align == 0) Align = 1; |
| 3500 | |
| 3501 | // Turn the byte code into # iterations |
| 3502 | unsigned CountReg; |
| 3503 | unsigned Opcode; |
| 3504 | if (ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Node->getOperand(2))) { |
| 3505 | unsigned Val = ValC->getValue() & 255; |
| 3506 | |
| 3507 | // If the value is a constant, then we can potentially use larger sets. |
| 3508 | switch (Align & 3) { |
| 3509 | case 2: // WORD aligned |
| 3510 | CountReg = MakeReg(MVT::i32); |
| 3511 | if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) { |
| 3512 | BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/2); |
| 3513 | } else { |
| 3514 | unsigned ByteReg = SelectExpr(Node->getOperand(3)); |
| 3515 | BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1); |
| 3516 | } |
| 3517 | BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val); |
| 3518 | Opcode = X86::REP_STOSW; |
| 3519 | break; |
| 3520 | case 0: // DWORD aligned |
| 3521 | CountReg = MakeReg(MVT::i32); |
| 3522 | if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) { |
| 3523 | BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/4); |
| 3524 | } else { |
| 3525 | unsigned ByteReg = SelectExpr(Node->getOperand(3)); |
| 3526 | BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2); |
| 3527 | } |
| 3528 | Val = (Val << 8) | Val; |
| 3529 | BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val); |
| 3530 | Opcode = X86::REP_STOSD; |
| 3531 | break; |
| 3532 | default: // BYTE aligned |
| 3533 | CountReg = SelectExpr(Node->getOperand(3)); |
| 3534 | BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val); |
| 3535 | Opcode = X86::REP_STOSB; |
| 3536 | break; |
| 3537 | } |
| 3538 | } else { |
| 3539 | // If it's not a constant value we are storing, just fall back. We could |
| 3540 | // try to be clever to form 16 bit and 32 bit values, but we don't yet. |
| 3541 | unsigned ValReg = SelectExpr(Node->getOperand(2)); |
| 3542 | BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg); |
| 3543 | CountReg = SelectExpr(Node->getOperand(3)); |
| 3544 | Opcode = X86::REP_STOSB; |
| 3545 | } |
| 3546 | |
| 3547 | // No matter what the alignment is, we put the source in ESI, the |
| 3548 | // destination in EDI, and the count in ECX. |
| 3549 | unsigned TmpReg1 = SelectExpr(Node->getOperand(1)); |
| 3550 | BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg); |
| 3551 | BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1); |
| 3552 | BuildMI(BB, Opcode, 0); |
| 3553 | return; |
| 3554 | } |
Chris Lattner | 70ea07c | 2005-05-09 21:17:38 +0000 | [diff] [blame] | 3555 | case ISD::MEMCPY: { |
Chris Lattner | c07164e | 2005-01-11 06:19:26 +0000 | [diff] [blame] | 3556 | Select(N.getOperand(0)); // Select the chain. |
| 3557 | unsigned Align = |
| 3558 | (unsigned)cast<ConstantSDNode>(Node->getOperand(4))->getValue(); |
| 3559 | if (Align == 0) Align = 1; |
| 3560 | |
| 3561 | // Turn the byte code into # iterations |
| 3562 | unsigned CountReg; |
| 3563 | unsigned Opcode; |
| 3564 | switch (Align & 3) { |
| 3565 | case 2: // WORD aligned |
| 3566 | CountReg = MakeReg(MVT::i32); |
| 3567 | if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) { |
| 3568 | BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/2); |
| 3569 | } else { |
| 3570 | unsigned ByteReg = SelectExpr(Node->getOperand(3)); |
| 3571 | BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1); |
| 3572 | } |
| 3573 | Opcode = X86::REP_MOVSW; |
| 3574 | break; |
| 3575 | case 0: // DWORD aligned |
| 3576 | CountReg = MakeReg(MVT::i32); |
| 3577 | if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) { |
| 3578 | BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/4); |
| 3579 | } else { |
| 3580 | unsigned ByteReg = SelectExpr(Node->getOperand(3)); |
| 3581 | BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2); |
| 3582 | } |
| 3583 | Opcode = X86::REP_MOVSD; |
| 3584 | break; |
| 3585 | default: // BYTE aligned |
| 3586 | CountReg = SelectExpr(Node->getOperand(3)); |
| 3587 | Opcode = X86::REP_MOVSB; |
| 3588 | break; |
| 3589 | } |
| 3590 | |
| 3591 | // No matter what the alignment is, we put the source in ESI, the |
| 3592 | // destination in EDI, and the count in ECX. |
| 3593 | unsigned TmpReg1 = SelectExpr(Node->getOperand(1)); |
| 3594 | unsigned TmpReg2 = SelectExpr(Node->getOperand(2)); |
| 3595 | BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg); |
| 3596 | BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1); |
| 3597 | BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2); |
| 3598 | BuildMI(BB, Opcode, 0); |
| 3599 | return; |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3600 | } |
Chris Lattner | 70ea07c | 2005-05-09 21:17:38 +0000 | [diff] [blame] | 3601 | case ISD::WRITEPORT: |
| 3602 | if (Node->getOperand(2).getValueType() != MVT::i16) { |
| 3603 | std::cerr << "llvm.writeport: Address size is not 16 bits\n"; |
| 3604 | exit(1); |
| 3605 | } |
| 3606 | Select(Node->getOperand(0)); // Emit the chain. |
| 3607 | |
| 3608 | Tmp1 = SelectExpr(Node->getOperand(1)); |
| 3609 | switch (Node->getOperand(1).getValueType()) { |
| 3610 | case MVT::i8: |
| 3611 | BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(Tmp1); |
| 3612 | Tmp2 = X86::OUT8ir; Opc = X86::OUT8rr; |
| 3613 | break; |
| 3614 | case MVT::i16: |
| 3615 | BuildMI(BB, X86::MOV16rr, 1, X86::AX).addReg(Tmp1); |
| 3616 | Tmp2 = X86::OUT16ir; Opc = X86::OUT16rr; |
| 3617 | break; |
| 3618 | case MVT::i32: |
| 3619 | BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1); |
| 3620 | Tmp2 = X86::OUT32ir; Opc = X86::OUT32rr; |
| 3621 | break; |
| 3622 | default: |
| 3623 | std::cerr << "llvm.writeport: invalid data type for X86 target"; |
| 3624 | exit(1); |
| 3625 | } |
| 3626 | |
| 3627 | // If the port is a single-byte constant, use the immediate form. |
| 3628 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Node->getOperand(2))) |
| 3629 | if ((CN->getValue() & 255) == CN->getValue()) { |
| 3630 | BuildMI(BB, Tmp2, 1).addImm(CN->getValue()); |
| 3631 | return; |
| 3632 | } |
| 3633 | |
| 3634 | // Otherwise, move the I/O port address into the DX register. |
| 3635 | unsigned Reg = SelectExpr(Node->getOperand(2)); |
| 3636 | BuildMI(BB, X86::MOV16rr, 1, X86::DX).addReg(Reg); |
| 3637 | BuildMI(BB, Opc, 0); |
| 3638 | return; |
| 3639 | } |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3640 | assert(0 && "Should not be reached!"); |
| 3641 | } |
| 3642 | |
| 3643 | |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 3644 | /// createX86ISelPattern - This pass converts an LLVM function |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3645 | /// into a machine code representation using pattern matching and a machine |
| 3646 | /// description file. |
| 3647 | /// |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 3648 | FunctionPass *llvm::createX86ISelPattern(TargetMachine &TM) { |
Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 3649 | return new ISel(TM); |
Chris Lattner | 88c8a23 | 2005-01-07 07:49:41 +0000 | [diff] [blame] | 3650 | } |