Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 1 | //===-- MipsSEInstrInfo.cpp - Mips32/64 Instruction Information -----------===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | // This file contains the Mips32/64 implementation of the TargetInstrInfo class. |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "MipsSEInstrInfo.h" |
Richard Trieu | fa29bee | 2019-05-11 01:38:56 +0000 | [diff] [blame] | 14 | #include "MCTargetDesc/MipsInstPrinter.h" |
Mehdi Amini | b550cb1 | 2016-04-18 09:17:29 +0000 | [diff] [blame] | 15 | #include "MipsAnalyzeImmediate.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "MipsMachineFunction.h" |
| 17 | #include "MipsTargetMachine.h" |
| 18 | #include "llvm/ADT/STLExtras.h" |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 20 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 21 | #include "llvm/Support/ErrorHandling.h" |
Simon Dardis | 878c0b1 | 2016-06-14 13:39:43 +0000 | [diff] [blame] | 22 | #include "llvm/Support/MathExtras.h" |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 23 | #include "llvm/Support/TargetRegistry.h" |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 24 | |
| 25 | using namespace llvm; |
| 26 | |
Simon Atanasyan | dc7f04b | 2018-08-29 14:54:01 +0000 | [diff] [blame] | 27 | static unsigned getUnconditionalBranch(const MipsSubtarget &STI) { |
| 28 | if (STI.inMicroMipsMode()) |
| 29 | return STI.isPositionIndependent() ? Mips::B_MM : Mips::J_MM; |
| 30 | return STI.isPositionIndependent() ? Mips::B : Mips::J; |
| 31 | } |
| 32 | |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 33 | MipsSEInstrInfo::MipsSEInstrInfo(const MipsSubtarget &STI) |
Simon Atanasyan | dc7f04b | 2018-08-29 14:54:01 +0000 | [diff] [blame] | 34 | : MipsInstrInfo(STI, getUnconditionalBranch(STI)), RI() {} |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 35 | |
Akira Hatanaka | cb37e13 | 2012-07-31 23:41:32 +0000 | [diff] [blame] | 36 | const MipsRegisterInfo &MipsSEInstrInfo::getRegisterInfo() const { |
| 37 | return RI; |
| 38 | } |
| 39 | |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 40 | /// isLoadFromStackSlot - If the specified machine instruction is a direct |
| 41 | /// load from a stack slot, return the virtual or physical register number of |
| 42 | /// the destination along with the FrameIndex of the loaded stack slot. If |
| 43 | /// not, return 0. This predicate must return 0 if the instruction has |
| 44 | /// any side effects other than loading from the stack slot. |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 45 | unsigned MipsSEInstrInfo::isLoadFromStackSlot(const MachineInstr &MI, |
Eric Christopher | 1933f20 | 2015-01-08 18:18:53 +0000 | [diff] [blame] | 46 | int &FrameIndex) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 47 | unsigned Opc = MI.getOpcode(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 48 | |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 49 | if ((Opc == Mips::LW) || (Opc == Mips::LD) || |
| 50 | (Opc == Mips::LWC1) || (Opc == Mips::LDC1) || (Opc == Mips::LDC164)) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 51 | if ((MI.getOperand(1).isFI()) && // is a stack slot |
| 52 | (MI.getOperand(2).isImm()) && // the imm is zero |
| 53 | (isZeroImm(MI.getOperand(2)))) { |
| 54 | FrameIndex = MI.getOperand(1).getIndex(); |
| 55 | return MI.getOperand(0).getReg(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 56 | } |
| 57 | } |
| 58 | |
| 59 | return 0; |
| 60 | } |
| 61 | |
| 62 | /// isStoreToStackSlot - If the specified machine instruction is a direct |
| 63 | /// store to a stack slot, return the virtual or physical register number of |
| 64 | /// the source reg along with the FrameIndex of the loaded stack slot. If |
| 65 | /// not, return 0. This predicate must return 0 if the instruction has |
| 66 | /// any side effects other than storing to the stack slot. |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 67 | unsigned MipsSEInstrInfo::isStoreToStackSlot(const MachineInstr &MI, |
Eric Christopher | 1933f20 | 2015-01-08 18:18:53 +0000 | [diff] [blame] | 68 | int &FrameIndex) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 69 | unsigned Opc = MI.getOpcode(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 70 | |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 71 | if ((Opc == Mips::SW) || (Opc == Mips::SD) || |
| 72 | (Opc == Mips::SWC1) || (Opc == Mips::SDC1) || (Opc == Mips::SDC164)) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 73 | if ((MI.getOperand(1).isFI()) && // is a stack slot |
| 74 | (MI.getOperand(2).isImm()) && // the imm is zero |
| 75 | (isZeroImm(MI.getOperand(2)))) { |
| 76 | FrameIndex = MI.getOperand(1).getIndex(); |
| 77 | return MI.getOperand(0).getReg(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 78 | } |
| 79 | } |
| 80 | return 0; |
| 81 | } |
| 82 | |
| 83 | void MipsSEInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 84 | MachineBasicBlock::iterator I, |
| 85 | const DebugLoc &DL, unsigned DestReg, |
| 86 | unsigned SrcReg, bool KillSrc) const { |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 87 | unsigned Opc = 0, ZeroReg = 0; |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 88 | bool isMicroMips = Subtarget.inMicroMipsMode(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 89 | |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 90 | if (Mips::GPR32RegClass.contains(DestReg)) { // Copy to CPU Reg. |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 91 | if (Mips::GPR32RegClass.contains(SrcReg)) { |
| 92 | if (isMicroMips) |
| 93 | Opc = Mips::MOVE16_MM; |
| 94 | else |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 95 | Opc = Mips::OR, ZeroReg = Mips::ZERO; |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 96 | } else if (Mips::CCRRegClass.contains(SrcReg)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 97 | Opc = Mips::CFC1; |
| 98 | else if (Mips::FGR32RegClass.contains(SrcReg)) |
| 99 | Opc = Mips::MFC1; |
Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 100 | else if (Mips::HI32RegClass.contains(SrcReg)) { |
| 101 | Opc = isMicroMips ? Mips::MFHI16_MM : Mips::MFHI; |
| 102 | SrcReg = 0; |
| 103 | } else if (Mips::LO32RegClass.contains(SrcReg)) { |
| 104 | Opc = isMicroMips ? Mips::MFLO16_MM : Mips::MFLO; |
| 105 | SrcReg = 0; |
| 106 | } else if (Mips::HI32DSPRegClass.contains(SrcReg)) |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 107 | Opc = Mips::MFHI_DSP; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 108 | else if (Mips::LO32DSPRegClass.contains(SrcReg)) |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 109 | Opc = Mips::MFLO_DSP; |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 110 | else if (Mips::DSPCCRegClass.contains(SrcReg)) { |
| 111 | BuildMI(MBB, I, DL, get(Mips::RDDSP), DestReg).addImm(1 << 4) |
| 112 | .addReg(SrcReg, RegState::Implicit | getKillRegState(KillSrc)); |
| 113 | return; |
| 114 | } |
Daniel Sanders | f9aa1d1 | 2013-08-28 10:26:24 +0000 | [diff] [blame] | 115 | else if (Mips::MSACtrlRegClass.contains(SrcReg)) |
| 116 | Opc = Mips::CFCMSA; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 117 | } |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 118 | else if (Mips::GPR32RegClass.contains(SrcReg)) { // Copy from CPU Reg. |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 119 | if (Mips::CCRRegClass.contains(DestReg)) |
| 120 | Opc = Mips::CTC1; |
| 121 | else if (Mips::FGR32RegClass.contains(DestReg)) |
| 122 | Opc = Mips::MTC1; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 123 | else if (Mips::HI32RegClass.contains(DestReg)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 124 | Opc = Mips::MTHI, DestReg = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 125 | else if (Mips::LO32RegClass.contains(DestReg)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 126 | Opc = Mips::MTLO, DestReg = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 127 | else if (Mips::HI32DSPRegClass.contains(DestReg)) |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 128 | Opc = Mips::MTHI_DSP; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 129 | else if (Mips::LO32DSPRegClass.contains(DestReg)) |
Akira Hatanaka | 4254319 | 2013-04-30 23:22:09 +0000 | [diff] [blame] | 130 | Opc = Mips::MTLO_DSP; |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 131 | else if (Mips::DSPCCRegClass.contains(DestReg)) { |
| 132 | BuildMI(MBB, I, DL, get(Mips::WRDSP)) |
| 133 | .addReg(SrcReg, getKillRegState(KillSrc)).addImm(1 << 4) |
| 134 | .addReg(DestReg, RegState::ImplicitDefine); |
| 135 | return; |
Daniel Sanders | d2a49ec | 2016-06-14 09:11:33 +0000 | [diff] [blame] | 136 | } else if (Mips::MSACtrlRegClass.contains(DestReg)) { |
| 137 | BuildMI(MBB, I, DL, get(Mips::CTCMSA)) |
| 138 | .addReg(DestReg) |
| 139 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 140 | return; |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 141 | } |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 142 | } |
| 143 | else if (Mips::FGR32RegClass.contains(DestReg, SrcReg)) |
| 144 | Opc = Mips::FMOV_S; |
| 145 | else if (Mips::AFGR64RegClass.contains(DestReg, SrcReg)) |
| 146 | Opc = Mips::FMOV_D32; |
| 147 | else if (Mips::FGR64RegClass.contains(DestReg, SrcReg)) |
| 148 | Opc = Mips::FMOV_D64; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 149 | else if (Mips::GPR64RegClass.contains(DestReg)) { // Copy to CPU64 Reg. |
| 150 | if (Mips::GPR64RegClass.contains(SrcReg)) |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 151 | Opc = Mips::OR64, ZeroReg = Mips::ZERO_64; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 152 | else if (Mips::HI64RegClass.contains(SrcReg)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 153 | Opc = Mips::MFHI64, SrcReg = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 154 | else if (Mips::LO64RegClass.contains(SrcReg)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 155 | Opc = Mips::MFLO64, SrcReg = 0; |
| 156 | else if (Mips::FGR64RegClass.contains(SrcReg)) |
| 157 | Opc = Mips::DMFC1; |
| 158 | } |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 159 | else if (Mips::GPR64RegClass.contains(SrcReg)) { // Copy from CPU64 Reg. |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 160 | if (Mips::HI64RegClass.contains(DestReg)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 161 | Opc = Mips::MTHI64, DestReg = 0; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 162 | else if (Mips::LO64RegClass.contains(DestReg)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 163 | Opc = Mips::MTLO64, DestReg = 0; |
| 164 | else if (Mips::FGR64RegClass.contains(DestReg)) |
| 165 | Opc = Mips::DMTC1; |
| 166 | } |
Daniel Sanders | 9ea9ff2 | 2013-09-27 12:03:51 +0000 | [diff] [blame] | 167 | else if (Mips::MSA128BRegClass.contains(DestReg)) { // Copy to MSA reg |
| 168 | if (Mips::MSA128BRegClass.contains(SrcReg)) |
| 169 | Opc = Mips::MOVE_V; |
| 170 | } |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 171 | |
| 172 | assert(Opc && "Cannot copy registers"); |
| 173 | |
| 174 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc)); |
| 175 | |
| 176 | if (DestReg) |
| 177 | MIB.addReg(DestReg, RegState::Define); |
| 178 | |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 179 | if (SrcReg) |
| 180 | MIB.addReg(SrcReg, getKillRegState(KillSrc)); |
Akira Hatanaka | f4236721 | 2012-12-20 04:06:06 +0000 | [diff] [blame] | 181 | |
| 182 | if (ZeroReg) |
| 183 | MIB.addReg(ZeroReg); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 186 | static bool isORCopyInst(const MachineInstr &MI) { |
| 187 | switch (MI.getOpcode()) { |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 188 | default: |
| 189 | break; |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 190 | case Mips::OR_MM: |
| 191 | case Mips::OR: |
| 192 | if (MI.getOperand(2).getReg() == Mips::ZERO) |
| 193 | return true; |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 194 | break; |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 195 | case Mips::OR64: |
| 196 | if (MI.getOperand(2).getReg() == Mips::ZERO_64) |
| 197 | return true; |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 198 | break; |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 199 | } |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 200 | return false; |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | /// If @MI is WRDSP/RRDSP instruction return true with @isWrite set to true |
| 204 | /// if it is WRDSP instruction. |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 205 | static bool isReadOrWriteToDSPReg(const MachineInstr &MI, bool &isWrite) { |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 206 | switch (MI.getOpcode()) { |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 207 | default: |
| 208 | return false; |
| 209 | case Mips::WRDSP: |
| 210 | case Mips::WRDSP_MM: |
| 211 | isWrite = true; |
| 212 | break; |
| 213 | case Mips::RDDSP: |
| 214 | case Mips::RDDSP_MM: |
| 215 | isWrite = false; |
| 216 | break; |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 217 | } |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 218 | return true; |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 219 | } |
| 220 | |
| 221 | /// We check for the common case of 'or', as it's MIPS' preferred instruction |
| 222 | /// for GPRs but we have to check the operands to ensure that is the case. |
| 223 | /// Other move instructions for MIPS are directly identifiable. |
Alexander Ivchenko | af96112 | 2018-08-30 14:32:47 +0000 | [diff] [blame] | 224 | bool MipsSEInstrInfo::isCopyInstrImpl(const MachineInstr &MI, |
| 225 | const MachineOperand *&Src, |
| 226 | const MachineOperand *&Dest) const { |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 227 | bool isDSPControlWrite = false; |
| 228 | // Condition is made to match the creation of WRDSP/RDDSP copy instruction |
| 229 | // from copyPhysReg function. |
Petar Jovanovic | 241f286 | 2018-06-07 13:06:06 +0000 | [diff] [blame] | 230 | if (isReadOrWriteToDSPReg(MI, isDSPControlWrite)) { |
Petar Jovanovic | 8cb6a52 | 2018-06-06 16:36:30 +0000 | [diff] [blame] | 231 | if (!MI.getOperand(1).isImm() || MI.getOperand(1).getImm() != (1<<4)) |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 232 | return false; |
| 233 | else if (isDSPControlWrite) { |
Petar Jovanovic | 8cb6a52 | 2018-06-06 16:36:30 +0000 | [diff] [blame] | 234 | Src = &MI.getOperand(0); |
| 235 | Dest = &MI.getOperand(2); |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 236 | } else { |
Petar Jovanovic | 8cb6a52 | 2018-06-06 16:36:30 +0000 | [diff] [blame] | 237 | Dest = &MI.getOperand(0); |
| 238 | Src = &MI.getOperand(2); |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 239 | } |
| 240 | return true; |
| 241 | } else if (MI.isMoveReg() || isORCopyInst(MI)) { |
Petar Jovanovic | 8cb6a52 | 2018-06-06 16:36:30 +0000 | [diff] [blame] | 242 | Dest = &MI.getOperand(0); |
| 243 | Src = &MI.getOperand(1); |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 244 | return true; |
| 245 | } |
| 246 | return false; |
| 247 | } |
| 248 | |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 249 | void MipsSEInstrInfo:: |
Akira Hatanaka | 465facca | 2013-03-29 02:14:12 +0000 | [diff] [blame] | 250 | storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 251 | unsigned SrcReg, bool isKill, int FI, |
| 252 | const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, |
| 253 | int64_t Offset) const { |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 254 | DebugLoc DL; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 255 | MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore); |
| 256 | |
| 257 | unsigned Opc = 0; |
| 258 | |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 259 | if (Mips::GPR32RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 260 | Opc = Mips::SW; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 261 | else if (Mips::GPR64RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 262 | Opc = Mips::SD; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 263 | else if (Mips::ACC64RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 264 | Opc = Mips::STORE_ACC64; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 265 | else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 266 | Opc = Mips::STORE_ACC64DSP; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 267 | else if (Mips::ACC128RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 268 | Opc = Mips::STORE_ACC128; |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 269 | else if (Mips::DSPCCRegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 270 | Opc = Mips::STORE_CCOND_DSP; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 271 | else if (Mips::FGR32RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 272 | Opc = Mips::SWC1; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 273 | else if (Mips::AFGR64RegClass.hasSubClassEq(RC)) |
| 274 | Opc = Mips::SDC1; |
| 275 | else if (Mips::FGR64RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 276 | Opc = Mips::SDC164; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 277 | else if (TRI->isTypeLegalForClass(*RC, MVT::v16i8)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 278 | Opc = Mips::ST_B; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 279 | else if (TRI->isTypeLegalForClass(*RC, MVT::v8i16) || |
| 280 | TRI->isTypeLegalForClass(*RC, MVT::v8f16)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 281 | Opc = Mips::ST_H; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 282 | else if (TRI->isTypeLegalForClass(*RC, MVT::v4i32) || |
| 283 | TRI->isTypeLegalForClass(*RC, MVT::v4f32)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 284 | Opc = Mips::ST_W; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 285 | else if (TRI->isTypeLegalForClass(*RC, MVT::v2i64) || |
| 286 | TRI->isTypeLegalForClass(*RC, MVT::v2f64)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 287 | Opc = Mips::ST_D; |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 288 | else if (Mips::LO32RegClass.hasSubClassEq(RC)) |
| 289 | Opc = Mips::SW; |
| 290 | else if (Mips::LO64RegClass.hasSubClassEq(RC)) |
| 291 | Opc = Mips::SD; |
| 292 | else if (Mips::HI32RegClass.hasSubClassEq(RC)) |
| 293 | Opc = Mips::SW; |
| 294 | else if (Mips::HI64RegClass.hasSubClassEq(RC)) |
| 295 | Opc = Mips::SD; |
Simon Dardis | 055192c | 2017-10-03 13:45:49 +0000 | [diff] [blame] | 296 | else if (Mips::DSPRRegClass.hasSubClassEq(RC)) |
| 297 | Opc = Mips::SWDSP; |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 298 | |
| 299 | // Hi, Lo are normally caller save but they are callee save |
| 300 | // for interrupt handling. |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 301 | const Function &Func = MBB.getParent()->getFunction(); |
| 302 | if (Func.hasFnAttribute("interrupt")) { |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 303 | if (Mips::HI32RegClass.hasSubClassEq(RC)) { |
| 304 | BuildMI(MBB, I, DL, get(Mips::MFHI), Mips::K0); |
| 305 | SrcReg = Mips::K0; |
| 306 | } else if (Mips::HI64RegClass.hasSubClassEq(RC)) { |
| 307 | BuildMI(MBB, I, DL, get(Mips::MFHI64), Mips::K0_64); |
| 308 | SrcReg = Mips::K0_64; |
| 309 | } else if (Mips::LO32RegClass.hasSubClassEq(RC)) { |
| 310 | BuildMI(MBB, I, DL, get(Mips::MFLO), Mips::K0); |
| 311 | SrcReg = Mips::K0; |
| 312 | } else if (Mips::LO64RegClass.hasSubClassEq(RC)) { |
| 313 | BuildMI(MBB, I, DL, get(Mips::MFLO64), Mips::K0_64); |
| 314 | SrcReg = Mips::K0_64; |
| 315 | } |
| 316 | } |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 317 | |
| 318 | assert(Opc && "Register class not handled!"); |
| 319 | BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill)) |
Akira Hatanaka | 465facca | 2013-03-29 02:14:12 +0000 | [diff] [blame] | 320 | .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 321 | } |
| 322 | |
| 323 | void MipsSEInstrInfo:: |
Akira Hatanaka | 465facca | 2013-03-29 02:14:12 +0000 | [diff] [blame] | 324 | loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 325 | unsigned DestReg, int FI, const TargetRegisterClass *RC, |
| 326 | const TargetRegisterInfo *TRI, int64_t Offset) const { |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 327 | DebugLoc DL; |
| 328 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 329 | MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad); |
| 330 | unsigned Opc = 0; |
| 331 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 332 | const Function &Func = MBB.getParent()->getFunction(); |
| 333 | bool ReqIndirectLoad = Func.hasFnAttribute("interrupt") && |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 334 | (DestReg == Mips::LO0 || DestReg == Mips::LO0_64 || |
| 335 | DestReg == Mips::HI0 || DestReg == Mips::HI0_64); |
| 336 | |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 337 | if (Mips::GPR32RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 338 | Opc = Mips::LW; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 339 | else if (Mips::GPR64RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 340 | Opc = Mips::LD; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 341 | else if (Mips::ACC64RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 342 | Opc = Mips::LOAD_ACC64; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 343 | else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 344 | Opc = Mips::LOAD_ACC64DSP; |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 345 | else if (Mips::ACC128RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 346 | Opc = Mips::LOAD_ACC128; |
Akira Hatanaka | 5705f54 | 2013-05-02 23:07:05 +0000 | [diff] [blame] | 347 | else if (Mips::DSPCCRegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 348 | Opc = Mips::LOAD_CCOND_DSP; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 349 | else if (Mips::FGR32RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 350 | Opc = Mips::LWC1; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 351 | else if (Mips::AFGR64RegClass.hasSubClassEq(RC)) |
| 352 | Opc = Mips::LDC1; |
| 353 | else if (Mips::FGR64RegClass.hasSubClassEq(RC)) |
Akira Hatanaka | 6781fc1 | 2013-08-20 21:08:22 +0000 | [diff] [blame] | 354 | Opc = Mips::LDC164; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 355 | else if (TRI->isTypeLegalForClass(*RC, MVT::v16i8)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 356 | Opc = Mips::LD_B; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 357 | else if (TRI->isTypeLegalForClass(*RC, MVT::v8i16) || |
| 358 | TRI->isTypeLegalForClass(*RC, MVT::v8f16)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 359 | Opc = Mips::LD_H; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 360 | else if (TRI->isTypeLegalForClass(*RC, MVT::v4i32) || |
| 361 | TRI->isTypeLegalForClass(*RC, MVT::v4f32)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 362 | Opc = Mips::LD_W; |
Krzysztof Parzyszek | c8e8e2a | 2017-04-24 19:51:12 +0000 | [diff] [blame] | 363 | else if (TRI->isTypeLegalForClass(*RC, MVT::v2i64) || |
| 364 | TRI->isTypeLegalForClass(*RC, MVT::v2f64)) |
Daniel Sanders | b8bce4d | 2013-08-27 10:04:21 +0000 | [diff] [blame] | 365 | Opc = Mips::LD_D; |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 366 | else if (Mips::HI32RegClass.hasSubClassEq(RC)) |
| 367 | Opc = Mips::LW; |
| 368 | else if (Mips::HI64RegClass.hasSubClassEq(RC)) |
| 369 | Opc = Mips::LD; |
| 370 | else if (Mips::LO32RegClass.hasSubClassEq(RC)) |
| 371 | Opc = Mips::LW; |
| 372 | else if (Mips::LO64RegClass.hasSubClassEq(RC)) |
| 373 | Opc = Mips::LD; |
Simon Dardis | 055192c | 2017-10-03 13:45:49 +0000 | [diff] [blame] | 374 | else if (Mips::DSPRRegClass.hasSubClassEq(RC)) |
| 375 | Opc = Mips::LWDSP; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 376 | |
| 377 | assert(Opc && "Register class not handled!"); |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 378 | |
| 379 | if (!ReqIndirectLoad) |
| 380 | BuildMI(MBB, I, DL, get(Opc), DestReg) |
| 381 | .addFrameIndex(FI) |
| 382 | .addImm(Offset) |
| 383 | .addMemOperand(MMO); |
| 384 | else { |
| 385 | // Load HI/LO through K0. Notably the DestReg is encoded into the |
| 386 | // instruction itself. |
| 387 | unsigned Reg = Mips::K0; |
| 388 | unsigned LdOp = Mips::MTLO; |
| 389 | if (DestReg == Mips::HI0) |
| 390 | LdOp = Mips::MTHI; |
| 391 | |
| 392 | if (Subtarget.getABI().ArePtrs64bit()) { |
| 393 | Reg = Mips::K0_64; |
| 394 | if (DestReg == Mips::HI0_64) |
| 395 | LdOp = Mips::MTHI64; |
| 396 | else |
| 397 | LdOp = Mips::MTLO64; |
| 398 | } |
| 399 | |
| 400 | BuildMI(MBB, I, DL, get(Opc), Reg) |
| 401 | .addFrameIndex(FI) |
| 402 | .addImm(Offset) |
| 403 | .addMemOperand(MMO); |
| 404 | BuildMI(MBB, I, DL, get(LdOp)).addReg(Reg); |
| 405 | } |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 406 | } |
| 407 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 408 | bool MipsSEInstrInfo::expandPostRAPseudo(MachineInstr &MI) const { |
| 409 | MachineBasicBlock &MBB = *MI.getParent(); |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 410 | bool isMicroMips = Subtarget.inMicroMipsMode(); |
Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 411 | unsigned Opc; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 412 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 413 | switch (MI.getDesc().getOpcode()) { |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 414 | default: |
| 415 | return false; |
| 416 | case Mips::RetRA: |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 417 | expandRetRA(MBB, MI); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 418 | break; |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 419 | case Mips::ERet: |
| 420 | expandERet(MBB, MI); |
| 421 | break; |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 422 | case Mips::PseudoMFHI: |
Simon Atanasyan | 4d13cb0 | 2018-09-03 20:48:55 +0000 | [diff] [blame] | 423 | expandPseudoMFHiLo(MBB, MI, Mips::MFHI); |
| 424 | break; |
| 425 | case Mips::PseudoMFHI_MM: |
| 426 | expandPseudoMFHiLo(MBB, MI, Mips::MFHI16_MM); |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 427 | break; |
| 428 | case Mips::PseudoMFLO: |
Simon Atanasyan | 4d13cb0 | 2018-09-03 20:48:55 +0000 | [diff] [blame] | 429 | expandPseudoMFHiLo(MBB, MI, Mips::MFLO); |
| 430 | break; |
| 431 | case Mips::PseudoMFLO_MM: |
| 432 | expandPseudoMFHiLo(MBB, MI, Mips::MFLO16_MM); |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 433 | break; |
| 434 | case Mips::PseudoMFHI64: |
| 435 | expandPseudoMFHiLo(MBB, MI, Mips::MFHI64); |
| 436 | break; |
| 437 | case Mips::PseudoMFLO64: |
| 438 | expandPseudoMFHiLo(MBB, MI, Mips::MFLO64); |
| 439 | break; |
Akira Hatanaka | 06aff57 | 2013-10-15 01:48:30 +0000 | [diff] [blame] | 440 | case Mips::PseudoMTLOHI: |
| 441 | expandPseudoMTLoHi(MBB, MI, Mips::MTLO, Mips::MTHI, false); |
| 442 | break; |
| 443 | case Mips::PseudoMTLOHI64: |
| 444 | expandPseudoMTLoHi(MBB, MI, Mips::MTLO64, Mips::MTHI64, false); |
| 445 | break; |
| 446 | case Mips::PseudoMTLOHI_DSP: |
| 447 | expandPseudoMTLoHi(MBB, MI, Mips::MTLO_DSP, Mips::MTHI_DSP, true); |
| 448 | break; |
Simon Atanasyan | c2b975a | 2019-03-13 11:04:38 +0000 | [diff] [blame] | 449 | case Mips::PseudoMTLOHI_MM: |
| 450 | expandPseudoMTLoHi(MBB, MI, Mips::MTLO_MM, Mips::MTHI_MM, false); |
| 451 | break; |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 452 | case Mips::PseudoCVT_S_W: |
Akira Hatanaka | ae9d8e2 | 2013-06-08 00:14:54 +0000 | [diff] [blame] | 453 | expandCvtFPInt(MBB, MI, Mips::CVT_S_W, Mips::MTC1, false); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 454 | break; |
| 455 | case Mips::PseudoCVT_D32_W: |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 456 | Opc = isMicroMips ? Mips::CVT_D32_W_MM : Mips::CVT_D32_W; |
| 457 | expandCvtFPInt(MBB, MI, Opc, Mips::MTC1, false); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 458 | break; |
| 459 | case Mips::PseudoCVT_S_L: |
Akira Hatanaka | ae9d8e2 | 2013-06-08 00:14:54 +0000 | [diff] [blame] | 460 | expandCvtFPInt(MBB, MI, Mips::CVT_S_L, Mips::DMTC1, true); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 461 | break; |
| 462 | case Mips::PseudoCVT_D64_W: |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 463 | Opc = isMicroMips ? Mips::CVT_D64_W_MM : Mips::CVT_D64_W; |
| 464 | expandCvtFPInt(MBB, MI, Opc, Mips::MTC1, true); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 465 | break; |
| 466 | case Mips::PseudoCVT_D64_L: |
Akira Hatanaka | ae9d8e2 | 2013-06-08 00:14:54 +0000 | [diff] [blame] | 467 | expandCvtFPInt(MBB, MI, Mips::CVT_D64_L, Mips::DMTC1, true); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 468 | break; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 469 | case Mips::BuildPairF64: |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 470 | expandBuildPairF64(MBB, MI, isMicroMips, false); |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 471 | break; |
| 472 | case Mips::BuildPairF64_64: |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 473 | expandBuildPairF64(MBB, MI, isMicroMips, true); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 474 | break; |
| 475 | case Mips::ExtractElementF64: |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 476 | expandExtractElementF64(MBB, MI, isMicroMips, false); |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 477 | break; |
| 478 | case Mips::ExtractElementF64_64: |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 479 | expandExtractElementF64(MBB, MI, isMicroMips, true); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 480 | break; |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 481 | case Mips::MIPSeh_return32: |
| 482 | case Mips::MIPSeh_return64: |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 483 | expandEhReturn(MBB, MI); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 484 | break; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | MBB.erase(MI); |
| 488 | return true; |
| 489 | } |
| 490 | |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 491 | /// getOppositeBranchOpc - Return the inverse of the specified |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 492 | /// opcode, e.g. turning BEQ to BNE. |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 493 | unsigned MipsSEInstrInfo::getOppositeBranchOpc(unsigned Opc) const { |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 494 | switch (Opc) { |
| 495 | default: llvm_unreachable("Illegal opcode!"); |
| 496 | case Mips::BEQ: return Mips::BNE; |
Hrvoje Varga | 2db00ce | 2016-07-22 07:18:33 +0000 | [diff] [blame] | 497 | case Mips::BEQ_MM: return Mips::BNE_MM; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 498 | case Mips::BNE: return Mips::BEQ; |
Hrvoje Varga | 2db00ce | 2016-07-22 07:18:33 +0000 | [diff] [blame] | 499 | case Mips::BNE_MM: return Mips::BEQ_MM; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 500 | case Mips::BGTZ: return Mips::BLEZ; |
| 501 | case Mips::BGEZ: return Mips::BLTZ; |
| 502 | case Mips::BLTZ: return Mips::BGEZ; |
| 503 | case Mips::BLEZ: return Mips::BGTZ; |
Simon Dardis | 5cf9de4 | 2018-05-16 10:03:05 +0000 | [diff] [blame] | 504 | case Mips::BGTZ_MM: return Mips::BLEZ_MM; |
| 505 | case Mips::BGEZ_MM: return Mips::BLTZ_MM; |
| 506 | case Mips::BLTZ_MM: return Mips::BGEZ_MM; |
| 507 | case Mips::BLEZ_MM: return Mips::BGTZ_MM; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 508 | case Mips::BEQ64: return Mips::BNE64; |
| 509 | case Mips::BNE64: return Mips::BEQ64; |
| 510 | case Mips::BGTZ64: return Mips::BLEZ64; |
| 511 | case Mips::BGEZ64: return Mips::BLTZ64; |
| 512 | case Mips::BLTZ64: return Mips::BGEZ64; |
| 513 | case Mips::BLEZ64: return Mips::BGTZ64; |
| 514 | case Mips::BC1T: return Mips::BC1F; |
| 515 | case Mips::BC1F: return Mips::BC1T; |
Simon Dardis | 5cf9de4 | 2018-05-16 10:03:05 +0000 | [diff] [blame] | 516 | case Mips::BC1T_MM: return Mips::BC1F_MM; |
| 517 | case Mips::BC1F_MM: return Mips::BC1T_MM; |
| 518 | case Mips::BEQZ16_MM: return Mips::BNEZ16_MM; |
| 519 | case Mips::BNEZ16_MM: return Mips::BEQZ16_MM; |
| 520 | case Mips::BEQZC_MM: return Mips::BNEZC_MM; |
| 521 | case Mips::BNEZC_MM: return Mips::BEQZC_MM; |
Daniel Sanders | e8efff3 | 2016-03-14 16:24:05 +0000 | [diff] [blame] | 522 | case Mips::BEQZC: return Mips::BNEZC; |
| 523 | case Mips::BNEZC: return Mips::BEQZC; |
Simon Dardis | 5cf9de4 | 2018-05-16 10:03:05 +0000 | [diff] [blame] | 524 | case Mips::BLEZC: return Mips::BGTZC; |
| 525 | case Mips::BGEZC: return Mips::BLTZC; |
| 526 | case Mips::BGEC: return Mips::BLTC; |
| 527 | case Mips::BGTZC: return Mips::BLEZC; |
| 528 | case Mips::BLTZC: return Mips::BGEZC; |
| 529 | case Mips::BLTC: return Mips::BGEC; |
| 530 | case Mips::BGEUC: return Mips::BLTUC; |
| 531 | case Mips::BLTUC: return Mips::BGEUC; |
Daniel Sanders | e8efff3 | 2016-03-14 16:24:05 +0000 | [diff] [blame] | 532 | case Mips::BEQC: return Mips::BNEC; |
| 533 | case Mips::BNEC: return Mips::BEQC; |
Simon Dardis | 5cf9de4 | 2018-05-16 10:03:05 +0000 | [diff] [blame] | 534 | case Mips::BC1EQZ: return Mips::BC1NEZ; |
| 535 | case Mips::BC1NEZ: return Mips::BC1EQZ; |
Simon Dardis | e3c3c5a | 2018-04-27 15:49:49 +0000 | [diff] [blame] | 536 | case Mips::BEQZC_MMR6: return Mips::BNEZC_MMR6; |
| 537 | case Mips::BNEZC_MMR6: return Mips::BEQZC_MMR6; |
Simon Dardis | 5cf9de4 | 2018-05-16 10:03:05 +0000 | [diff] [blame] | 538 | case Mips::BLEZC_MMR6: return Mips::BGTZC_MMR6; |
| 539 | case Mips::BGEZC_MMR6: return Mips::BLTZC_MMR6; |
| 540 | case Mips::BGEC_MMR6: return Mips::BLTC_MMR6; |
| 541 | case Mips::BGTZC_MMR6: return Mips::BLEZC_MMR6; |
| 542 | case Mips::BLTZC_MMR6: return Mips::BGEZC_MMR6; |
| 543 | case Mips::BLTC_MMR6: return Mips::BGEC_MMR6; |
| 544 | case Mips::BGEUC_MMR6: return Mips::BLTUC_MMR6; |
| 545 | case Mips::BLTUC_MMR6: return Mips::BGEUC_MMR6; |
Simon Dardis | e3c3c5a | 2018-04-27 15:49:49 +0000 | [diff] [blame] | 546 | case Mips::BEQC_MMR6: return Mips::BNEC_MMR6; |
| 547 | case Mips::BNEC_MMR6: return Mips::BEQC_MMR6; |
Simon Dardis | 5cf9de4 | 2018-05-16 10:03:05 +0000 | [diff] [blame] | 548 | case Mips::BC1EQZC_MMR6: return Mips::BC1NEZC_MMR6; |
| 549 | case Mips::BC1NEZC_MMR6: return Mips::BC1EQZC_MMR6; |
Simon Dardis | 68a204d | 2016-07-26 10:25:07 +0000 | [diff] [blame] | 550 | case Mips::BEQZC64: return Mips::BNEZC64; |
| 551 | case Mips::BNEZC64: return Mips::BEQZC64; |
| 552 | case Mips::BEQC64: return Mips::BNEC64; |
| 553 | case Mips::BNEC64: return Mips::BEQC64; |
| 554 | case Mips::BGEC64: return Mips::BLTC64; |
| 555 | case Mips::BGEUC64: return Mips::BLTUC64; |
| 556 | case Mips::BLTC64: return Mips::BGEC64; |
| 557 | case Mips::BLTUC64: return Mips::BGEUC64; |
| 558 | case Mips::BGTZC64: return Mips::BLEZC64; |
| 559 | case Mips::BGEZC64: return Mips::BLTZC64; |
| 560 | case Mips::BLTZC64: return Mips::BGEZC64; |
| 561 | case Mips::BLEZC64: return Mips::BGTZC64; |
Strahinja Petrovic | a2b4748 | 2017-08-01 13:42:45 +0000 | [diff] [blame] | 562 | case Mips::BBIT0: return Mips::BBIT1; |
| 563 | case Mips::BBIT1: return Mips::BBIT0; |
| 564 | case Mips::BBIT032: return Mips::BBIT132; |
| 565 | case Mips::BBIT132: return Mips::BBIT032; |
Simon Dardis | 5cf9de4 | 2018-05-16 10:03:05 +0000 | [diff] [blame] | 566 | case Mips::BZ_B: return Mips::BNZ_B; |
| 567 | case Mips::BZ_H: return Mips::BNZ_H; |
| 568 | case Mips::BZ_W: return Mips::BNZ_W; |
| 569 | case Mips::BZ_D: return Mips::BNZ_D; |
| 570 | case Mips::BZ_V: return Mips::BNZ_V; |
| 571 | case Mips::BNZ_B: return Mips::BZ_B; |
| 572 | case Mips::BNZ_H: return Mips::BZ_H; |
| 573 | case Mips::BNZ_W: return Mips::BZ_W; |
| 574 | case Mips::BNZ_D: return Mips::BZ_D; |
| 575 | case Mips::BNZ_V: return Mips::BZ_V; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 576 | } |
| 577 | } |
| 578 | |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 579 | /// Adjust SP by Amount bytes. |
| 580 | void MipsSEInstrInfo::adjustStackPtr(unsigned SP, int64_t Amount, |
| 581 | MachineBasicBlock &MBB, |
| 582 | MachineBasicBlock::iterator I) const { |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 583 | MipsABIInfo ABI = Subtarget.getABI(); |
Petar Jovanovic | 28e2b71 | 2015-08-28 17:53:26 +0000 | [diff] [blame] | 584 | DebugLoc DL; |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 585 | unsigned ADDiu = ABI.GetPtrAddiuOp(); |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 586 | |
Vasileios Kalintiris | b3698a5 | 2015-04-02 10:14:54 +0000 | [diff] [blame] | 587 | if (Amount == 0) |
| 588 | return; |
| 589 | |
Simon Dardis | 878c0b1 | 2016-06-14 13:39:43 +0000 | [diff] [blame] | 590 | if (isInt<16>(Amount)) { |
| 591 | // addi sp, sp, amount |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 592 | BuildMI(MBB, I, DL, get(ADDiu), SP).addReg(SP).addImm(Amount); |
Simon Dardis | 878c0b1 | 2016-06-14 13:39:43 +0000 | [diff] [blame] | 593 | } else { |
| 594 | // For numbers which are not 16bit integers we synthesize Amount inline |
| 595 | // then add or subtract it from sp. |
| 596 | unsigned Opc = ABI.GetPtrAdduOp(); |
| 597 | if (Amount < 0) { |
| 598 | Opc = ABI.GetPtrSubuOp(); |
| 599 | Amount = -Amount; |
| 600 | } |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 601 | unsigned Reg = loadImmediate(Amount, MBB, I, DL, nullptr); |
Simon Dardis | 878c0b1 | 2016-06-14 13:39:43 +0000 | [diff] [blame] | 602 | BuildMI(MBB, I, DL, get(Opc), SP).addReg(SP).addReg(Reg, RegState::Kill); |
Akira Hatanaka | 88d76cf | 2012-07-31 23:52:55 +0000 | [diff] [blame] | 603 | } |
| 604 | } |
| 605 | |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 606 | /// This function generates the sequence of instructions needed to get the |
| 607 | /// result of adding register REG and immediate IMM. |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 608 | unsigned MipsSEInstrInfo::loadImmediate(int64_t Imm, MachineBasicBlock &MBB, |
| 609 | MachineBasicBlock::iterator II, |
| 610 | const DebugLoc &DL, |
| 611 | unsigned *NewImm) const { |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 612 | MipsAnalyzeImmediate AnalyzeImm; |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 613 | const MipsSubtarget &STI = Subtarget; |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 614 | MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo(); |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 615 | unsigned Size = STI.isABI_N64() ? 64 : 32; |
| 616 | unsigned LUi = STI.isABI_N64() ? Mips::LUi64 : Mips::LUi; |
| 617 | unsigned ZEROReg = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO; |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 618 | const TargetRegisterClass *RC = STI.isABI_N64() ? |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 619 | &Mips::GPR64RegClass : &Mips::GPR32RegClass; |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 620 | bool LastInstrIsADDiu = NewImm; |
| 621 | |
| 622 | const MipsAnalyzeImmediate::InstSeq &Seq = |
| 623 | AnalyzeImm.Analyze(Imm, Size, LastInstrIsADDiu); |
| 624 | MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin(); |
| 625 | |
| 626 | assert(Seq.size() && (!LastInstrIsADDiu || (Seq.size() > 1))); |
| 627 | |
| 628 | // The first instruction can be a LUi, which is different from other |
| 629 | // instructions (ADDiu, ORI and SLL) in that it does not have a register |
| 630 | // operand. |
Daniel Sanders | 0c47611 | 2019-08-15 19:22:08 +0000 | [diff] [blame^] | 631 | Register Reg = RegInfo.createVirtualRegister(RC); |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 632 | |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 633 | if (Inst->Opc == LUi) |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 634 | BuildMI(MBB, II, DL, get(LUi), Reg).addImm(SignExtend64<16>(Inst->ImmOpnd)); |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 635 | else |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 636 | BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(ZEROReg) |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 637 | .addImm(SignExtend64<16>(Inst->ImmOpnd)); |
| 638 | |
| 639 | // Build the remaining instructions in Seq. |
| 640 | for (++Inst; Inst != Seq.end() - LastInstrIsADDiu; ++Inst) |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 641 | BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(Reg, RegState::Kill) |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 642 | .addImm(SignExtend64<16>(Inst->ImmOpnd)); |
| 643 | |
| 644 | if (LastInstrIsADDiu) |
| 645 | *NewImm = Inst->ImmOpnd; |
| 646 | |
Akira Hatanaka | 5852e3b | 2012-11-03 00:05:43 +0000 | [diff] [blame] | 647 | return Reg; |
Akira Hatanaka | bf49394 | 2012-08-23 00:21:05 +0000 | [diff] [blame] | 648 | } |
| 649 | |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 650 | unsigned MipsSEInstrInfo::getAnalyzableBrOpc(unsigned Opc) const { |
Hrvoje Varga | 2db00ce | 2016-07-22 07:18:33 +0000 | [diff] [blame] | 651 | return (Opc == Mips::BEQ || Opc == Mips::BEQ_MM || Opc == Mips::BNE || |
| 652 | Opc == Mips::BNE_MM || Opc == Mips::BGTZ || Opc == Mips::BGEZ || |
| 653 | Opc == Mips::BLTZ || Opc == Mips::BLEZ || Opc == Mips::BEQ64 || |
| 654 | Opc == Mips::BNE64 || Opc == Mips::BGTZ64 || Opc == Mips::BGEZ64 || |
| 655 | Opc == Mips::BLTZ64 || Opc == Mips::BLEZ64 || Opc == Mips::BC1T || |
| 656 | Opc == Mips::BC1F || Opc == Mips::B || Opc == Mips::J || |
Simon Atanasyan | a799921 | 2018-08-29 14:53:55 +0000 | [diff] [blame] | 657 | Opc == Mips::J_MM || Opc == Mips::B_MM || Opc == Mips::BEQZC_MM || |
Simon Dardis | c2d3e38 | 2017-11-09 16:02:18 +0000 | [diff] [blame] | 658 | Opc == Mips::BNEZC_MM || Opc == Mips::BEQC || Opc == Mips::BNEC || |
| 659 | Opc == Mips::BLTC || Opc == Mips::BGEC || Opc == Mips::BLTUC || |
| 660 | Opc == Mips::BGEUC || Opc == Mips::BGTZC || Opc == Mips::BLEZC || |
| 661 | Opc == Mips::BGEZC || Opc == Mips::BLTZC || Opc == Mips::BEQZC || |
| 662 | Opc == Mips::BNEZC || Opc == Mips::BEQZC64 || Opc == Mips::BNEZC64 || |
| 663 | Opc == Mips::BEQC64 || Opc == Mips::BNEC64 || Opc == Mips::BGEC64 || |
| 664 | Opc == Mips::BGEUC64 || Opc == Mips::BLTC64 || Opc == Mips::BLTUC64 || |
| 665 | Opc == Mips::BGTZC64 || Opc == Mips::BGEZC64 || |
| 666 | Opc == Mips::BLTZC64 || Opc == Mips::BLEZC64 || Opc == Mips::BC || |
| 667 | Opc == Mips::BBIT0 || Opc == Mips::BBIT1 || Opc == Mips::BBIT032 || |
Simon Dardis | e3c3c5a | 2018-04-27 15:49:49 +0000 | [diff] [blame] | 668 | Opc == Mips::BBIT132 || Opc == Mips::BC_MMR6 || |
| 669 | Opc == Mips::BEQC_MMR6 || Opc == Mips::BNEC_MMR6 || |
| 670 | Opc == Mips::BLTC_MMR6 || Opc == Mips::BGEC_MMR6 || |
| 671 | Opc == Mips::BLTUC_MMR6 || Opc == Mips::BGEUC_MMR6 || |
| 672 | Opc == Mips::BGTZC_MMR6 || Opc == Mips::BLEZC_MMR6 || |
| 673 | Opc == Mips::BGEZC_MMR6 || Opc == Mips::BLTZC_MMR6 || |
| 674 | Opc == Mips::BEQZC_MMR6 || Opc == Mips::BNEZC_MMR6) ? Opc : 0; |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 675 | } |
| 676 | |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 677 | void MipsSEInstrInfo::expandRetRA(MachineBasicBlock &MBB, |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 678 | MachineBasicBlock::iterator I) const { |
Simon Dardis | 158956c | 2017-03-09 11:19:48 +0000 | [diff] [blame] | 679 | |
| 680 | MachineInstrBuilder MIB; |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 681 | if (Subtarget.isGP64bit()) |
Simon Dardis | 158956c | 2017-03-09 11:19:48 +0000 | [diff] [blame] | 682 | MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn64)) |
| 683 | .addReg(Mips::RA_64, RegState::Undef); |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 684 | else |
Simon Dardis | 158956c | 2017-03-09 11:19:48 +0000 | [diff] [blame] | 685 | MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn)) |
| 686 | .addReg(Mips::RA, RegState::Undef); |
| 687 | |
| 688 | // Retain any imp-use flags. |
| 689 | for (auto & MO : I->operands()) { |
| 690 | if (MO.isImplicit()) |
| 691 | MIB.add(MO); |
| 692 | } |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 693 | } |
| 694 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 695 | void MipsSEInstrInfo::expandERet(MachineBasicBlock &MBB, |
| 696 | MachineBasicBlock::iterator I) const { |
| 697 | BuildMI(MBB, I, I->getDebugLoc(), get(Mips::ERET)); |
| 698 | } |
| 699 | |
Akira Hatanaka | 4be04b1 | 2013-06-11 18:48:16 +0000 | [diff] [blame] | 700 | std::pair<bool, bool> |
| 701 | MipsSEInstrInfo::compareOpndSize(unsigned Opc, |
| 702 | const MachineFunction &MF) const { |
Akira Hatanaka | ae9d8e2 | 2013-06-08 00:14:54 +0000 | [diff] [blame] | 703 | const MCInstrDesc &Desc = get(Opc); |
| 704 | assert(Desc.NumOperands == 2 && "Unary instruction expected."); |
Akira Hatanaka | 4be04b1 | 2013-06-11 18:48:16 +0000 | [diff] [blame] | 705 | const MipsRegisterInfo *RI = &getRegisterInfo(); |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame] | 706 | unsigned DstRegSize = RI->getRegSizeInBits(*getRegClass(Desc, 0, RI, MF)); |
| 707 | unsigned SrcRegSize = RI->getRegSizeInBits(*getRegClass(Desc, 1, RI, MF)); |
Akira Hatanaka | ae9d8e2 | 2013-06-08 00:14:54 +0000 | [diff] [blame] | 708 | |
| 709 | return std::make_pair(DstRegSize > SrcRegSize, DstRegSize < SrcRegSize); |
| 710 | } |
| 711 | |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 712 | void MipsSEInstrInfo::expandPseudoMFHiLo(MachineBasicBlock &MBB, |
| 713 | MachineBasicBlock::iterator I, |
| 714 | unsigned NewOpc) const { |
| 715 | BuildMI(MBB, I, I->getDebugLoc(), get(NewOpc), I->getOperand(0).getReg()); |
| 716 | } |
| 717 | |
Akira Hatanaka | 06aff57 | 2013-10-15 01:48:30 +0000 | [diff] [blame] | 718 | void MipsSEInstrInfo::expandPseudoMTLoHi(MachineBasicBlock &MBB, |
| 719 | MachineBasicBlock::iterator I, |
| 720 | unsigned LoOpc, |
| 721 | unsigned HiOpc, |
| 722 | bool HasExplicitDef) const { |
| 723 | // Expand |
| 724 | // lo_hi pseudomtlohi $gpr0, $gpr1 |
| 725 | // to these two instructions: |
| 726 | // mtlo $gpr0 |
| 727 | // mthi $gpr1 |
| 728 | |
| 729 | DebugLoc DL = I->getDebugLoc(); |
| 730 | const MachineOperand &SrcLo = I->getOperand(1), &SrcHi = I->getOperand(2); |
| 731 | MachineInstrBuilder LoInst = BuildMI(MBB, I, DL, get(LoOpc)); |
| 732 | MachineInstrBuilder HiInst = BuildMI(MBB, I, DL, get(HiOpc)); |
Akira Hatanaka | 06aff57 | 2013-10-15 01:48:30 +0000 | [diff] [blame] | 733 | |
| 734 | // Add lo/hi registers if the mtlo/hi instructions created have explicit |
| 735 | // def registers. |
| 736 | if (HasExplicitDef) { |
Daniel Sanders | 0c47611 | 2019-08-15 19:22:08 +0000 | [diff] [blame^] | 737 | Register DstReg = I->getOperand(0).getReg(); |
| 738 | Register DstLo = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo); |
| 739 | Register DstHi = getRegisterInfo().getSubReg(DstReg, Mips::sub_hi); |
Akira Hatanaka | 06aff57 | 2013-10-15 01:48:30 +0000 | [diff] [blame] | 740 | LoInst.addReg(DstLo, RegState::Define); |
| 741 | HiInst.addReg(DstHi, RegState::Define); |
| 742 | } |
Daniel Sanders | 5e1d5a7 | 2016-01-12 15:15:14 +0000 | [diff] [blame] | 743 | |
| 744 | LoInst.addReg(SrcLo.getReg(), getKillRegState(SrcLo.isKill())); |
| 745 | HiInst.addReg(SrcHi.getReg(), getKillRegState(SrcHi.isKill())); |
Akira Hatanaka | 06aff57 | 2013-10-15 01:48:30 +0000 | [diff] [blame] | 746 | } |
| 747 | |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 748 | void MipsSEInstrInfo::expandCvtFPInt(MachineBasicBlock &MBB, |
| 749 | MachineBasicBlock::iterator I, |
| 750 | unsigned CvtOpc, unsigned MovOpc, |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 751 | bool IsI64) const { |
| 752 | const MCInstrDesc &CvtDesc = get(CvtOpc), &MovDesc = get(MovOpc); |
| 753 | const MachineOperand &Dst = I->getOperand(0), &Src = I->getOperand(1); |
| 754 | unsigned DstReg = Dst.getReg(), SrcReg = Src.getReg(), TmpReg = DstReg; |
| 755 | unsigned KillSrc = getKillRegState(Src.isKill()); |
| 756 | DebugLoc DL = I->getDebugLoc(); |
Akira Hatanaka | ae9d8e2 | 2013-06-08 00:14:54 +0000 | [diff] [blame] | 757 | bool DstIsLarger, SrcIsLarger; |
| 758 | |
Benjamin Kramer | d6f1f84 | 2014-03-02 13:30:33 +0000 | [diff] [blame] | 759 | std::tie(DstIsLarger, SrcIsLarger) = |
| 760 | compareOpndSize(CvtOpc, *MBB.getParent()); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 761 | |
| 762 | if (DstIsLarger) |
Akira Hatanaka | 14e31a2 | 2013-08-20 22:58:56 +0000 | [diff] [blame] | 763 | TmpReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 764 | |
| 765 | if (SrcIsLarger) |
Akira Hatanaka | 14e31a2 | 2013-08-20 22:58:56 +0000 | [diff] [blame] | 766 | DstReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo); |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 767 | |
| 768 | BuildMI(MBB, I, DL, MovDesc, TmpReg).addReg(SrcReg, KillSrc); |
| 769 | BuildMI(MBB, I, DL, CvtDesc, DstReg).addReg(TmpReg, RegState::Kill); |
| 770 | } |
| 771 | |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 772 | void MipsSEInstrInfo::expandExtractElementF64(MachineBasicBlock &MBB, |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 773 | MachineBasicBlock::iterator I, |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 774 | bool isMicroMips, |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 775 | bool FP64) const { |
Daniel Sanders | 0c47611 | 2019-08-15 19:22:08 +0000 | [diff] [blame^] | 776 | Register DstReg = I->getOperand(0).getReg(); |
| 777 | Register SrcReg = I->getOperand(1).getReg(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 778 | unsigned N = I->getOperand(2).getImm(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 779 | DebugLoc dl = I->getDebugLoc(); |
| 780 | |
| 781 | assert(N < 2 && "Invalid immediate"); |
Akira Hatanaka | 14e31a2 | 2013-08-20 22:58:56 +0000 | [diff] [blame] | 782 | unsigned SubIdx = N ? Mips::sub_hi : Mips::sub_lo; |
Daniel Sanders | 0c47611 | 2019-08-15 19:22:08 +0000 | [diff] [blame^] | 783 | Register SubReg = getRegisterInfo().getSubReg(SrcReg, SubIdx); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 784 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 785 | // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload |
| 786 | // in MipsSEFrameLowering.cpp. |
| 787 | assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2())); |
| 788 | |
| 789 | // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload |
| 790 | // in MipsSEFrameLowering.cpp. |
| 791 | assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg())); |
| 792 | |
| 793 | if (SubIdx == Mips::sub_hi && Subtarget.hasMTHC1()) { |
Daniel Sanders | 24e08fd | 2014-07-14 12:41:31 +0000 | [diff] [blame] | 794 | // FIXME: Strictly speaking MFHC1 only reads the top 32-bits however, we |
| 795 | // claim to read the whole 64-bits as part of a white lie used to |
Daniel Sanders | 059e4b1 | 2014-03-10 15:01:57 +0000 | [diff] [blame] | 796 | // temporarily work around a widespread bug in the -mfp64 support. |
| 797 | // The problem is that none of the 32-bit fpu ops mention the fact |
| 798 | // that they clobber the upper 32-bits of the 64-bit FPR. Fixing that |
| 799 | // requires a major overhaul of the FPU implementation which can't |
| 800 | // be done right now due to time constraints. |
Daniel Sanders | 61c76cc | 2014-03-12 13:35:43 +0000 | [diff] [blame] | 801 | // MFHC1 is one of two instructions that are affected since they are |
| 802 | // the only instructions that don't read the lower 32-bits. |
| 803 | // We therefore pretend that it reads the bottom 32-bits to |
| 804 | // artificially create a dependency and prevent the scheduler |
| 805 | // changing the behaviour of the code. |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 806 | BuildMI(MBB, I, dl, |
| 807 | get(isMicroMips ? (FP64 ? Mips::MFHC1_D64_MM : Mips::MFHC1_D32_MM) |
| 808 | : (FP64 ? Mips::MFHC1_D64 : Mips::MFHC1_D32)), |
| 809 | DstReg) |
Daniel Sanders | 24e08fd | 2014-07-14 12:41:31 +0000 | [diff] [blame] | 810 | .addReg(SrcReg); |
Daniel Sanders | 059e4b1 | 2014-03-10 15:01:57 +0000 | [diff] [blame] | 811 | } else |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 812 | BuildMI(MBB, I, dl, get(Mips::MFC1), DstReg).addReg(SubReg); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 813 | } |
| 814 | |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 815 | void MipsSEInstrInfo::expandBuildPairF64(MachineBasicBlock &MBB, |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 816 | MachineBasicBlock::iterator I, |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 817 | bool isMicroMips, bool FP64) const { |
Daniel Sanders | 0c47611 | 2019-08-15 19:22:08 +0000 | [diff] [blame^] | 818 | Register DstReg = I->getOperand(0).getReg(); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 819 | unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg(); |
| 820 | const MCInstrDesc& Mtc1Tdd = get(Mips::MTC1); |
| 821 | DebugLoc dl = I->getDebugLoc(); |
| 822 | const TargetRegisterInfo &TRI = getRegisterInfo(); |
| 823 | |
Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 824 | // When mthc1 is available, use: |
Daniel Sanders | 08d3cd1 | 2013-11-18 13:12:43 +0000 | [diff] [blame] | 825 | // mtc1 Lo, $fp |
| 826 | // mthc1 Hi, $fp |
Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 827 | // |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 828 | // Otherwise, for O32 FPXX ABI: |
Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 829 | // spill + reload via ldc1 |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 830 | // This case is handled by the frame lowering code. |
Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 831 | // |
| 832 | // Otherwise, for FP32: |
| 833 | // mtc1 Lo, $fp |
| 834 | // mtc1 Hi, $fp + 1 |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 835 | // |
| 836 | // The case where dmtc1 is available doesn't need to be handled here |
| 837 | // because it never creates a BuildPairF64 node. |
Daniel Sanders | 08d3cd1 | 2013-11-18 13:12:43 +0000 | [diff] [blame] | 838 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 839 | // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload |
| 840 | // in MipsSEFrameLowering.cpp. |
| 841 | assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2())); |
| 842 | |
| 843 | // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload |
| 844 | // in MipsSEFrameLowering.cpp. |
| 845 | assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg())); |
| 846 | |
Akira Hatanaka | 14e31a2 | 2013-08-20 22:58:56 +0000 | [diff] [blame] | 847 | BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_lo)) |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 848 | .addReg(LoReg); |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 849 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 850 | if (Subtarget.hasMTHC1()) { |
Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 851 | // FIXME: The .addReg(DstReg) is a white lie used to temporarily work |
| 852 | // around a widespread bug in the -mfp64 support. |
Daniel Sanders | 61c76cc | 2014-03-12 13:35:43 +0000 | [diff] [blame] | 853 | // The problem is that none of the 32-bit fpu ops mention the fact |
| 854 | // that they clobber the upper 32-bits of the 64-bit FPR. Fixing that |
| 855 | // requires a major overhaul of the FPU implementation which can't |
| 856 | // be done right now due to time constraints. |
| 857 | // MTHC1 is one of two instructions that are affected since they are |
| 858 | // the only instructions that don't read the lower 32-bits. |
| 859 | // We therefore pretend that it reads the bottom 32-bits to |
| 860 | // artificially create a dependency and prevent the scheduler |
| 861 | // changing the behaviour of the code. |
Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 862 | BuildMI(MBB, I, dl, |
| 863 | get(isMicroMips ? (FP64 ? Mips::MTHC1_D64_MM : Mips::MTHC1_D32_MM) |
| 864 | : (FP64 ? Mips::MTHC1_D64 : Mips::MTHC1_D32)), |
| 865 | DstReg) |
Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 866 | .addReg(DstReg) |
| 867 | .addReg(HiReg); |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 868 | } else if (Subtarget.isABI_FPXX()) |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 869 | llvm_unreachable("BuildPairF64 not expanded in frame lowering code!"); |
| 870 | else |
Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 871 | BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_hi)) |
| 872 | .addReg(HiReg); |
Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 873 | } |
Akira Hatanaka | fab8929 | 2012-08-02 18:21:47 +0000 | [diff] [blame] | 874 | |
Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 875 | void MipsSEInstrInfo::expandEhReturn(MachineBasicBlock &MBB, |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 876 | MachineBasicBlock::iterator I) const { |
| 877 | // This pseudo instruction is generated as part of the lowering of |
| 878 | // ISD::EH_RETURN. We convert it to a stack increment by OffsetReg, and |
| 879 | // indirect jump to TargetReg |
Daniel Sanders | 81eb66c | 2015-04-17 09:50:21 +0000 | [diff] [blame] | 880 | MipsABIInfo ABI = Subtarget.getABI(); |
| 881 | unsigned ADDU = ABI.GetPtrAdduOp(); |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 882 | unsigned SP = Subtarget.isGP64bit() ? Mips::SP_64 : Mips::SP; |
| 883 | unsigned RA = Subtarget.isGP64bit() ? Mips::RA_64 : Mips::RA; |
| 884 | unsigned T9 = Subtarget.isGP64bit() ? Mips::T9_64 : Mips::T9; |
| 885 | unsigned ZERO = Subtarget.isGP64bit() ? Mips::ZERO_64 : Mips::ZERO; |
Daniel Sanders | 0c47611 | 2019-08-15 19:22:08 +0000 | [diff] [blame^] | 886 | Register OffsetReg = I->getOperand(0).getReg(); |
| 887 | Register TargetReg = I->getOperand(1).getReg(); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 888 | |
Akira Hatanaka | 44ff81d | 2013-07-22 18:52:22 +0000 | [diff] [blame] | 889 | // addu $ra, $v0, $zero |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 890 | // addu $sp, $sp, $v1 |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 891 | // jr $ra (via RetRA) |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 892 | const TargetMachine &TM = MBB.getParent()->getTarget(); |
Rafael Espindola | b30e66b | 2016-06-28 14:33:28 +0000 | [diff] [blame] | 893 | if (TM.isPositionIndependent()) |
Eric Christopher | 09455d9 | 2015-01-08 18:18:50 +0000 | [diff] [blame] | 894 | BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), T9) |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 895 | .addReg(TargetReg) |
| 896 | .addReg(ZERO); |
Eric Christopher | 09455d9 | 2015-01-08 18:18:50 +0000 | [diff] [blame] | 897 | BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), RA) |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 898 | .addReg(TargetReg) |
| 899 | .addReg(ZERO); |
Eric Christopher | 09455d9 | 2015-01-08 18:18:50 +0000 | [diff] [blame] | 900 | BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), SP).addReg(SP).addReg(OffsetReg); |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 901 | expandRetRA(MBB, I); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 902 | } |
| 903 | |
Eric Christopher | 675cb4d | 2014-07-18 23:25:00 +0000 | [diff] [blame] | 904 | const MipsInstrInfo *llvm::createMipsSEInstrInfo(const MipsSubtarget &STI) { |
| 905 | return new MipsSEInstrInfo(STI); |
Akira Hatanaka | fab8929 | 2012-08-02 18:21:47 +0000 | [diff] [blame] | 906 | } |