blob: d0e127a8f33532f24ba174109dd44b9489270fd0 [file] [log] [blame]
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001//===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARMMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner63274cb2010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengad5f4852011-07-23 00:00:19 +000016#include "MCTargetDesc/ARMBaseInfo.h"
17#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chenga20cde32011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMMCExpr.h"
Evan Chengad5f4852011-07-23 00:00:19 +000019#include "MCTargetDesc/ARMMCTargetDesc.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000020#include "llvm/MC/MCCodeEmitter.h"
Eric Christopher6ac277c2012-08-09 22:10:21 +000021#include "llvm/MC/MCContext.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000024#include "llvm/MC/MCInstrInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000025#include "llvm/MC/MCRegisterInfo.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000026#include "llvm/MC/MCSubtargetInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000027#include "llvm/ADT/APFloat.h"
Jim Grosbach91029092010-10-07 22:12:50 +000028#include "llvm/ADT/Statistic.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000029#include "llvm/Support/raw_ostream.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000030
Jim Grosbach1287f4f2010-09-17 18:46:17 +000031using namespace llvm;
32
Jim Grosbach0fb841f2010-11-04 01:12:30 +000033STATISTIC(MCNumEmitted, "Number of MC instructions emitted.");
34STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created.");
Jim Grosbach91029092010-10-07 22:12:50 +000035
Jim Grosbach1287f4f2010-09-17 18:46:17 +000036namespace {
37class ARMMCCodeEmitter : public MCCodeEmitter {
Craig Toppera60c0f12012-09-15 17:09:36 +000038 ARMMCCodeEmitter(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION;
39 void operator=(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION;
Evan Chengc5e6d2f2011-07-11 03:57:24 +000040 const MCInstrInfo &MCII;
41 const MCSubtargetInfo &STI;
Eric Christopher6ac277c2012-08-09 22:10:21 +000042 const MCContext &CTX;
Jim Grosbach1287f4f2010-09-17 18:46:17 +000043
44public:
Evan Chengc5e6d2f2011-07-11 03:57:24 +000045 ARMMCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
46 MCContext &ctx)
Eric Christopher6ac277c2012-08-09 22:10:21 +000047 : MCII(mcii), STI(sti), CTX(ctx) {
Jim Grosbach1287f4f2010-09-17 18:46:17 +000048 }
49
50 ~ARMMCCodeEmitter() {}
51
Evan Chengc5e6d2f2011-07-11 03:57:24 +000052 bool isThumb() const {
53 // FIXME: Can tablegen auto-generate this?
54 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
55 }
56 bool isThumb2() const {
57 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) != 0;
58 }
59 bool isTargetDarwin() const {
60 Triple TT(STI.getTargetTriple());
61 Triple::OSType OS = TT.getOS();
62 return OS == Triple::Darwin || OS == Triple::MacOSX || OS == Triple::IOS;
63 }
64
Jim Grosbach6fead932010-10-12 17:11:26 +000065 unsigned getMachineSoImmOpValue(unsigned SoImm) const;
66
Jim Grosbach8aed3862010-10-07 21:57:55 +000067 // getBinaryCodeForInstr - TableGen'erated function for getting the
68 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000069 uint64_t getBinaryCodeForInstr(const MCInst &MI,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000070 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000071
72 /// getMachineOpValue - Return binary encoding of operand. If the machine
73 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +000074 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
75 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000076
Evan Cheng965b3c72011-01-13 07:58:56 +000077 /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of
Owen Anderson4ebf4712011-02-08 22:39:40 +000078 /// the specified operand. This is used for operands with :lower16: and
Evan Cheng965b3c72011-01-13 07:58:56 +000079 /// :upper16: prefixes.
80 uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
81 SmallVectorImpl<MCFixup> &Fixups) const;
Jason W Kim5a97bd82010-11-18 23:37:15 +000082
Bill Wendlinge84eb992010-11-03 01:49:29 +000083 bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000084 unsigned &Reg, unsigned &Imm,
85 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +000086
Jim Grosbach9e199462010-12-06 23:57:07 +000087 /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate
Bill Wendling3392bfc2010-12-09 00:39:08 +000088 /// BL branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +000089 uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
90 SmallVectorImpl<MCFixup> &Fixups) const;
91
Bill Wendling3392bfc2010-12-09 00:39:08 +000092 /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
93 /// BLX branch target.
94 uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
95 SmallVectorImpl<MCFixup> &Fixups) const;
96
Jim Grosbache119da12010-12-10 18:21:33 +000097 /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
98 uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
99 SmallVectorImpl<MCFixup> &Fixups) const;
100
Jim Grosbach78485ad2010-12-10 17:13:40 +0000101 /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
102 uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
103 SmallVectorImpl<MCFixup> &Fixups) const;
104
Jim Grosbach62b68112010-12-09 19:04:53 +0000105 /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
106 uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000107 SmallVectorImpl<MCFixup> &Fixups) const;
108
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000109 /// getBranchTargetOpValue - Return encoding info for 24-bit immediate
110 /// branch target.
111 uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
112 SmallVectorImpl<MCFixup> &Fixups) const;
113
Owen Anderson578074b2010-12-13 19:31:11 +0000114 /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
115 /// immediate Thumb2 direct branch target.
116 uint32_t getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
117 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson1732c2e2011-08-30 21:58:18 +0000118
Jason W Kimd2e2f562011-02-04 19:47:15 +0000119 /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate
120 /// branch target.
121 uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
122 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach7b811d32012-02-27 21:36:23 +0000123 uint32_t getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
124 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonb205c022011-08-26 23:32:08 +0000125 uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach7b811d32012-02-27 21:36:23 +0000126 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson578074b2010-12-13 19:31:11 +0000127
Jim Grosbachdc35e062010-12-01 19:47:31 +0000128 /// getAdrLabelOpValue - Return encoding info for 12-bit immediate
129 /// ADR label target.
130 uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
131 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000132 uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
133 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson6d375e52010-12-14 00:36:49 +0000134 uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
135 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000136
Jim Grosbachdc35e062010-12-01 19:47:31 +0000137
Bill Wendlinge84eb992010-11-03 01:49:29 +0000138 /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12'
139 /// operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000140 uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
141 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +0000142
Bill Wendling092a7bd2010-12-14 03:36:38 +0000143 /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand.
144 uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
145 SmallVectorImpl<MCFixup> &Fixups)const;
Owen Andersonb0fa1272010-12-10 22:11:13 +0000146
Owen Anderson943fb602010-12-01 19:18:46 +0000147 /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2'
148 /// operand.
149 uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
150 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbacha05627e2011-09-09 18:37:27 +0000151
152 /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for 'reg + imm8<<2'
153 /// operand.
154 uint32_t getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
155 SmallVectorImpl<MCFixup> &Fixups) const;
156
Jim Grosbach7db8d692011-09-08 22:07:06 +0000157 /// getT2Imm8s4OpValue - Return encoding info for '+/- imm8<<2'
158 /// operand.
159 uint32_t getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
160 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson943fb602010-12-01 19:18:46 +0000161
162
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000163 /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm'
164 /// operand as needed by load/store instructions.
165 uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
166 SmallVectorImpl<MCFixup> &Fixups) const;
167
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000168 /// getLdStmModeOpValue - Return encoding for load/store multiple mode.
169 uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx,
170 SmallVectorImpl<MCFixup> &Fixups) const {
171 ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm();
172 switch (Mode) {
Craig Toppere55c5562012-02-07 02:50:20 +0000173 default: llvm_unreachable("Unknown addressing sub-mode!");
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000174 case ARM_AM::da: return 0;
175 case ARM_AM::ia: return 1;
176 case ARM_AM::db: return 2;
177 case ARM_AM::ib: return 3;
178 }
179 }
Jim Grosbach38b469e2010-11-15 20:47:07 +0000180 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
181 ///
182 unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const {
183 switch (ShOpc) {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000184 case ARM_AM::no_shift:
185 case ARM_AM::lsl: return 0;
186 case ARM_AM::lsr: return 1;
187 case ARM_AM::asr: return 2;
188 case ARM_AM::ror:
189 case ARM_AM::rrx: return 3;
190 }
David Blaikie46a9f012012-01-20 21:51:11 +0000191 llvm_unreachable("Invalid ShiftOpc!");
Jim Grosbach38b469e2010-11-15 20:47:07 +0000192 }
193
194 /// getAddrMode2OpValue - Return encoding for addrmode2 operands.
195 uint32_t getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
196 SmallVectorImpl<MCFixup> &Fixups) const;
197
198 /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands.
199 uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
200 SmallVectorImpl<MCFixup> &Fixups) const;
201
Jim Grosbachd3595712011-08-03 23:50:40 +0000202 /// getPostIdxRegOpValue - Return encoding for postidx_reg operands.
203 uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
204 SmallVectorImpl<MCFixup> &Fixups) const;
205
Jim Grosbach68685e62010-11-11 16:55:29 +0000206 /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands.
207 uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
208 SmallVectorImpl<MCFixup> &Fixups) const;
209
Jim Grosbach607efcb2010-11-11 01:09:40 +0000210 /// getAddrMode3OpValue - Return encoding for addrmode3 operands.
211 uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
212 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000213
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000214 /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12'
215 /// operand.
216 uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
217 SmallVectorImpl<MCFixup> &Fixups) const;
218
Bill Wendling092a7bd2010-12-14 03:36:38 +0000219 /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
220 uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +0000221 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000222
Bill Wendling8a6449c2010-12-08 01:57:09 +0000223 /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
224 uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
225 SmallVectorImpl<MCFixup> &Fixups) const;
226
Bill Wendlinge84eb992010-11-03 01:49:29 +0000227 /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm8' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000228 uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
229 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000230
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000231 /// getCCOutOpValue - Return encoding of the 's' bit.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000232 unsigned getCCOutOpValue(const MCInst &MI, unsigned Op,
233 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000234 // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
235 // '1' respectively.
236 return MI.getOperand(Op).getReg() == ARM::CPSR;
237 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000238
Jim Grosbach12e493a2010-10-12 23:18:08 +0000239 /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000240 unsigned getSOImmOpValue(const MCInst &MI, unsigned Op,
241 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach12e493a2010-10-12 23:18:08 +0000242 unsigned SoImm = MI.getOperand(Op).getImm();
243 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
244 assert(SoImmVal != -1 && "Not a valid so_imm value!");
245
246 // Encode rotate_imm.
247 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
248 << ARMII::SoRotImmShift;
249
250 // Encode immed_8.
251 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
252 return Binary;
253 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000254
Owen Anderson8fdd1722010-11-12 21:12:40 +0000255 /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value.
256 unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op,
257 SmallVectorImpl<MCFixup> &Fixups) const {
258 unsigned SoImm = MI.getOperand(Op).getImm();
259 unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm);
260 assert(Encoded != ~0U && "Not a Thumb2 so_imm value?");
261 return Encoded;
262 }
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000263
Owen Anderson50d662b2010-11-29 22:44:32 +0000264 unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
265 SmallVectorImpl<MCFixup> &Fixups) const;
266 unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
267 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersone22c7322010-11-30 00:14:31 +0000268 unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
269 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson299382e2010-11-30 19:19:31 +0000270 unsigned getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
271 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson50d662b2010-11-29 22:44:32 +0000272
Jim Grosbachefd53692010-10-12 23:53:58 +0000273 /// getSORegOpValue - Return an encoded so_reg shifted register value.
Owen Anderson04912702011-07-21 23:38:37 +0000274 unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op,
275 SmallVectorImpl<MCFixup> &Fixups) const;
276 unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op,
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000277 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson8fdd1722010-11-12 21:12:40 +0000278 unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op,
279 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachefd53692010-10-12 23:53:58 +0000280
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000281 unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op,
282 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfadb9512010-10-27 22:49:00 +0000283 return 64 - MI.getOperand(Op).getImm();
284 }
Jim Grosbach68a335e2010-10-15 17:15:16 +0000285
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000286 unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
287 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach5edb03e2010-10-21 22:03:21 +0000288
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000289 unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op,
290 SmallVectorImpl<MCFixup> &Fixups) const;
291 unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
292 SmallVectorImpl<MCFixup> &Fixups) const;
Mon P Wang92ff16b2011-05-09 17:47:27 +0000293 unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
294 SmallVectorImpl<MCFixup> &Fixups) const;
Bob Wilson318ce7c2010-11-30 00:00:42 +0000295 unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
296 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000297 unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
298 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000299
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000300 unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op,
301 SmallVectorImpl<MCFixup> &Fixups) const;
302 unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op,
303 SmallVectorImpl<MCFixup> &Fixups) const;
304 unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op,
305 SmallVectorImpl<MCFixup> &Fixups) const;
306 unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op,
307 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling3b1459b2011-03-01 01:00:59 +0000308
Owen Andersonc4030382011-08-08 20:42:17 +0000309 unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op,
310 SmallVectorImpl<MCFixup> &Fixups) const;
311
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000312 unsigned NEONThumb2DataIPostEncoder(const MCInst &MI,
313 unsigned EncodedValue) const;
Owen Anderson99a8cb42010-11-11 21:36:43 +0000314 unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000315 unsigned EncodedValue) const;
Owen Andersonce2250f2010-11-11 23:12:55 +0000316 unsigned NEONThumb2DupPostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000317 unsigned EncodedValue) const;
318
319 unsigned VFPThumb2PostEncoder(const MCInst &MI,
320 unsigned EncodedValue) const;
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000321
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000322 void EmitByte(unsigned char C, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000323 OS << (char)C;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000324 }
325
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000326 void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000327 // Output the constant in little endian byte order.
328 for (unsigned i = 0; i != Size; ++i) {
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000329 EmitByte(Val & 255, OS);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000330 Val >>= 8;
331 }
332 }
333
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000334 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
335 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000336};
337
338} // end anonymous namespace
339
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000340MCCodeEmitter *llvm::createARMMCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000341 const MCRegisterInfo &MRI,
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000342 const MCSubtargetInfo &STI,
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000343 MCContext &Ctx) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000344 return new ARMMCCodeEmitter(MCII, STI, Ctx);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000345}
346
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000347/// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing
348/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000349/// Thumb2 mode.
350unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI,
351 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000352 if (isThumb2()) {
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000353 // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000354 // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are
355 // set to 1111.
356 unsigned Bit24 = EncodedValue & 0x01000000;
357 unsigned Bit28 = Bit24 << 4;
358 EncodedValue &= 0xEFFFFFFF;
359 EncodedValue |= Bit28;
360 EncodedValue |= 0x0F000000;
361 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000362
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000363 return EncodedValue;
364}
365
Owen Anderson99a8cb42010-11-11 21:36:43 +0000366/// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000367/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson99a8cb42010-11-11 21:36:43 +0000368/// Thumb2 mode.
369unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI,
370 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000371 if (isThumb2()) {
Owen Anderson99a8cb42010-11-11 21:36:43 +0000372 EncodedValue &= 0xF0FFFFFF;
373 EncodedValue |= 0x09000000;
374 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000375
Owen Anderson99a8cb42010-11-11 21:36:43 +0000376 return EncodedValue;
377}
378
Owen Andersonce2250f2010-11-11 23:12:55 +0000379/// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000380/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Andersonce2250f2010-11-11 23:12:55 +0000381/// Thumb2 mode.
382unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI,
383 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000384 if (isThumb2()) {
Owen Andersonce2250f2010-11-11 23:12:55 +0000385 EncodedValue &= 0x00FFFFFF;
386 EncodedValue |= 0xEE000000;
387 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000388
Owen Andersonce2250f2010-11-11 23:12:55 +0000389 return EncodedValue;
390}
391
Bill Wendling87240d42010-12-01 21:54:50 +0000392/// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite
393/// them to their Thumb2 form if we are currently in Thumb2 mode.
394unsigned ARMMCCodeEmitter::
395VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000396 if (isThumb2()) {
Bill Wendling87240d42010-12-01 21:54:50 +0000397 EncodedValue &= 0x0FFFFFFF;
398 EncodedValue |= 0xE0000000;
399 }
400 return EncodedValue;
401}
Owen Anderson99a8cb42010-11-11 21:36:43 +0000402
Jim Grosbachc43c9302010-10-08 21:45:55 +0000403/// getMachineOpValue - Return binary encoding of operand. If the machine
404/// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000405unsigned ARMMCCodeEmitter::
406getMachineOpValue(const MCInst &MI, const MCOperand &MO,
407 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000408 if (MO.isReg()) {
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000409 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000410 unsigned RegNo = CTX.getRegisterInfo().getEncodingValue(Reg);
Jim Grosbach96d82842010-10-29 23:21:03 +0000411
Jim Grosbachee48d2d2010-11-30 23:51:41 +0000412 // Q registers are encoded as 2x their register number.
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000413 switch (Reg) {
414 default:
415 return RegNo;
416 case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
417 case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
418 case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
419 case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
420 return 2 * RegNo;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000421 }
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000422 } else if (MO.isImm()) {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000423 return static_cast<unsigned>(MO.getImm());
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000424 } else if (MO.isFPImm()) {
425 return static_cast<unsigned>(APFloat(MO.getFPImm())
426 .bitcastToAPInt().getHiBits(32).getLimitedValue());
Jim Grosbachc43c9302010-10-08 21:45:55 +0000427 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000428
Jim Grosbach2aeb8b92010-11-19 00:27:09 +0000429 llvm_unreachable("Unable to encode MCOperand!");
Jim Grosbachc43c9302010-10-08 21:45:55 +0000430}
431
Bill Wendling603bd8f2010-11-02 22:31:46 +0000432/// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000433bool ARMMCCodeEmitter::
434EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg,
435 unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000436 const MCOperand &MO = MI.getOperand(OpIdx);
437 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Jim Grosbach2ba03aa2010-11-01 23:45:50 +0000438
Eric Christopher6ac277c2012-08-09 22:10:21 +0000439 Reg = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Bill Wendlinge84eb992010-11-03 01:49:29 +0000440
441 int32_t SImm = MO1.getImm();
442 bool isAdd = true;
Bill Wendling603bd8f2010-11-02 22:31:46 +0000443
Jim Grosbach505607e2010-10-28 18:34:10 +0000444 // Special value for #-0
Owen Anderson967674d2011-08-29 19:36:44 +0000445 if (SImm == INT32_MIN) {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000446 SImm = 0;
Owen Anderson967674d2011-08-29 19:36:44 +0000447 isAdd = false;
448 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000449
Jim Grosbach505607e2010-10-28 18:34:10 +0000450 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Bill Wendlinge84eb992010-11-03 01:49:29 +0000451 if (SImm < 0) {
452 SImm = -SImm;
453 isAdd = false;
454 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000455
Bill Wendlinge84eb992010-11-03 01:49:29 +0000456 Imm = SImm;
457 return isAdd;
458}
459
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000460/// getBranchTargetOpValue - Helper function to get the branch target operand,
461/// which is either an immediate or requires a fixup.
462static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
463 unsigned FixupKind,
464 SmallVectorImpl<MCFixup> &Fixups) {
465 const MCOperand &MO = MI.getOperand(OpIdx);
466
467 // If the destination is an immediate, we have nothing to do.
468 if (MO.isImm()) return MO.getImm();
469 assert(MO.isExpr() && "Unexpected branch target type!");
470 const MCExpr *Expr = MO.getExpr();
471 MCFixupKind Kind = MCFixupKind(FixupKind);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000472 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000473
474 // All of the information is in the fixup.
475 return 0;
476}
477
Owen Anderson5c160fd2011-08-31 18:30:20 +0000478// Thumb BL and BLX use a strange offset encoding where bits 22 and 21 are
479// determined by negating them and XOR'ing them with bit 23.
480static int32_t encodeThumbBLOffset(int32_t offset) {
481 offset >>= 1;
482 uint32_t S = (offset & 0x800000) >> 23;
483 uint32_t J1 = (offset & 0x400000) >> 22;
484 uint32_t J2 = (offset & 0x200000) >> 21;
485 J1 = (~J1 & 0x1);
486 J2 = (~J2 & 0x1);
487 J1 ^= S;
488 J2 ^= S;
489
490 offset &= ~0x600000;
491 offset |= J1 << 22;
492 offset |= J2 << 21;
493
494 return offset;
495}
496
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000497/// getThumbBLTargetOpValue - Return encoding info for immediate branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +0000498uint32_t ARMMCCodeEmitter::
499getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
500 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000501 const MCOperand MO = MI.getOperand(OpIdx);
502 if (MO.isExpr())
503 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl,
504 Fixups);
505 return encodeThumbBLOffset(MO.getImm());
Jim Grosbach9e199462010-12-06 23:57:07 +0000506}
507
Bill Wendling3392bfc2010-12-09 00:39:08 +0000508/// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
509/// BLX branch target.
510uint32_t ARMMCCodeEmitter::
511getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
512 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000513 const MCOperand MO = MI.getOperand(OpIdx);
514 if (MO.isExpr())
515 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx,
516 Fixups);
517 return encodeThumbBLOffset(MO.getImm());
Bill Wendling3392bfc2010-12-09 00:39:08 +0000518}
519
Jim Grosbache119da12010-12-10 18:21:33 +0000520/// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
521uint32_t ARMMCCodeEmitter::
522getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
523 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson543c89f2011-08-30 22:03:20 +0000524 const MCOperand MO = MI.getOperand(OpIdx);
525 if (MO.isExpr())
Owen Anderson5c160fd2011-08-31 18:30:20 +0000526 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br,
527 Fixups);
Owen Anderson543c89f2011-08-30 22:03:20 +0000528 return (MO.getImm() >> 1);
Jim Grosbache119da12010-12-10 18:21:33 +0000529}
530
Jim Grosbach78485ad2010-12-10 17:13:40 +0000531/// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
532uint32_t ARMMCCodeEmitter::
533getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbache119da12010-12-10 18:21:33 +0000534 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona455a0b2011-08-31 20:26:14 +0000535 const MCOperand MO = MI.getOperand(OpIdx);
536 if (MO.isExpr())
537 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc,
538 Fixups);
539 return (MO.getImm() >> 1);
Jim Grosbach78485ad2010-12-10 17:13:40 +0000540}
541
Jim Grosbach62b68112010-12-09 19:04:53 +0000542/// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000543uint32_t ARMMCCodeEmitter::
Jim Grosbach62b68112010-12-09 19:04:53 +0000544getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000545 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfdf3cd72011-08-30 22:15:17 +0000546 const MCOperand MO = MI.getOperand(OpIdx);
547 if (MO.isExpr())
548 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups);
549 return (MO.getImm() >> 1);
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000550}
551
Jason W Kimd2e2f562011-02-04 19:47:15 +0000552/// Return true if this branch has a non-always predication
553static bool HasConditionalBranch(const MCInst &MI) {
554 int NumOp = MI.getNumOperands();
555 if (NumOp >= 2) {
556 for (int i = 0; i < NumOp-1; ++i) {
557 const MCOperand &MCOp1 = MI.getOperand(i);
558 const MCOperand &MCOp2 = MI.getOperand(i + 1);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000559 if (MCOp1.isImm() && MCOp2.isReg() &&
Jason W Kimd2e2f562011-02-04 19:47:15 +0000560 (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000561 if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL)
Jason W Kimd2e2f562011-02-04 19:47:15 +0000562 return true;
563 }
564 }
565 }
566 return false;
567}
568
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000569/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
570/// target.
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000571uint32_t ARMMCCodeEmitter::
572getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000573 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachaecdd872010-12-10 23:41:10 +0000574 // FIXME: This really, really shouldn't use TargetMachine. We don't want
575 // coupling between MC and TM anywhere we can help it.
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000576 if (isThumb2())
Owen Anderson578074b2010-12-13 19:31:11 +0000577 return
578 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000579 return getARMBranchTargetOpValue(MI, OpIdx, Fixups);
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000580}
581
Jason W Kimd2e2f562011-02-04 19:47:15 +0000582/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
583/// target.
584uint32_t ARMMCCodeEmitter::
585getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
586 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson6c70e582011-08-26 22:54:51 +0000587 const MCOperand MO = MI.getOperand(OpIdx);
588 if (MO.isExpr()) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000589 if (HasConditionalBranch(MI))
Owen Anderson6c70e582011-08-26 22:54:51 +0000590 return ::getBranchTargetOpValue(MI, OpIdx,
591 ARM::fixup_arm_condbranch, Fixups);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000592 return ::getBranchTargetOpValue(MI, OpIdx,
Owen Anderson6c70e582011-08-26 22:54:51 +0000593 ARM::fixup_arm_uncondbranch, Fixups);
594 }
595
596 return MO.getImm() >> 2;
Jason W Kimd2e2f562011-02-04 19:47:15 +0000597}
598
Owen Andersonb205c022011-08-26 23:32:08 +0000599uint32_t ARMMCCodeEmitter::
Jim Grosbach7b811d32012-02-27 21:36:23 +0000600getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
601 SmallVectorImpl<MCFixup> &Fixups) const {
602 const MCOperand MO = MI.getOperand(OpIdx);
James Molloyfb5cd602012-03-30 09:15:32 +0000603 if (MO.isExpr()) {
604 if (HasConditionalBranch(MI))
605 return ::getBranchTargetOpValue(MI, OpIdx,
606 ARM::fixup_arm_condbl, Fixups);
607 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_uncondbl, Fixups);
608 }
Jim Grosbach7b811d32012-02-27 21:36:23 +0000609
610 return MO.getImm() >> 2;
611}
612
613uint32_t ARMMCCodeEmitter::
Owen Andersonb205c022011-08-26 23:32:08 +0000614getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
615 SmallVectorImpl<MCFixup> &Fixups) const {
616 const MCOperand MO = MI.getOperand(OpIdx);
Jim Grosbach7b811d32012-02-27 21:36:23 +0000617 if (MO.isExpr())
618 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_blx, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000619
Owen Andersonb205c022011-08-26 23:32:08 +0000620 return MO.getImm() >> 1;
621}
Jason W Kimd2e2f562011-02-04 19:47:15 +0000622
Owen Anderson578074b2010-12-13 19:31:11 +0000623/// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
624/// immediate branch target.
625uint32_t ARMMCCodeEmitter::
626getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
627 SmallVectorImpl<MCFixup> &Fixups) const {
628 unsigned Val =
629 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups);
630 bool I = (Val & 0x800000);
631 bool J1 = (Val & 0x400000);
632 bool J2 = (Val & 0x200000);
633 if (I ^ J1)
634 Val &= ~0x400000;
635 else
636 Val |= 0x400000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000637
Owen Anderson578074b2010-12-13 19:31:11 +0000638 if (I ^ J2)
639 Val &= ~0x200000;
640 else
641 Val |= 0x200000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000642
Owen Anderson578074b2010-12-13 19:31:11 +0000643 return Val;
644}
645
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000646/// getAdrLabelOpValue - Return encoding info for 12-bit shifted-immediate
647/// ADR label target.
Jim Grosbachdc35e062010-12-01 19:47:31 +0000648uint32_t ARMMCCodeEmitter::
649getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
650 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000651 const MCOperand MO = MI.getOperand(OpIdx);
652 if (MO.isExpr())
653 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12,
654 Fixups);
655 int32_t offset = MO.getImm();
656 uint32_t Val = 0x2000;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000657
658 if (offset == INT32_MIN) {
659 Val = 0x1000;
660 offset = 0;
661 } else if (offset < 0) {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000662 Val = 0x1000;
663 offset *= -1;
664 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000665
666 int SoImmVal = ARM_AM::getSOImmVal(offset);
667 assert(SoImmVal != -1 && "Not a valid so_imm value!");
668
669 Val |= SoImmVal;
Owen Andersona01bcbf2011-08-26 18:09:22 +0000670 return Val;
Jim Grosbachdc35e062010-12-01 19:47:31 +0000671}
672
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000673/// getT2AdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
Owen Anderson6d375e52010-12-14 00:36:49 +0000674/// target.
675uint32_t ARMMCCodeEmitter::
676getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
677 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000678 const MCOperand MO = MI.getOperand(OpIdx);
679 if (MO.isExpr())
680 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12,
681 Fixups);
Owen Anderson5bfb0e02011-09-09 22:24:36 +0000682 int32_t Val = MO.getImm();
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000683 if (Val == INT32_MIN)
684 Val = 0x1000;
685 else if (Val < 0) {
Owen Anderson5bfb0e02011-09-09 22:24:36 +0000686 Val *= -1;
687 Val |= 0x1000;
688 }
689 return Val;
Owen Anderson6d375e52010-12-14 00:36:49 +0000690}
691
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000692/// getThumbAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000693/// target.
694uint32_t ARMMCCodeEmitter::
695getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
696 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000697 const MCOperand MO = MI.getOperand(OpIdx);
698 if (MO.isExpr())
699 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10,
700 Fixups);
701 return MO.getImm();
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000702}
703
Bill Wendling092a7bd2010-12-14 03:36:38 +0000704/// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg'
705/// operand.
Owen Andersonb0fa1272010-12-10 22:11:13 +0000706uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +0000707getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
708 SmallVectorImpl<MCFixup> &) const {
709 // [Rn, Rm]
710 // {5-3} = Rm
711 // {2-0} = Rn
Owen Andersonb0fa1272010-12-10 22:11:13 +0000712 const MCOperand &MO1 = MI.getOperand(OpIdx);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000713 const MCOperand &MO2 = MI.getOperand(OpIdx + 1);
Eric Christopher6ac277c2012-08-09 22:10:21 +0000714 unsigned Rn = CTX.getRegisterInfo().getEncodingValue(MO1.getReg());
715 unsigned Rm = CTX.getRegisterInfo().getEncodingValue(MO2.getReg());
Owen Andersonb0fa1272010-12-10 22:11:13 +0000716 return (Rm << 3) | Rn;
717}
718
Bill Wendlinge84eb992010-11-03 01:49:29 +0000719/// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000720uint32_t ARMMCCodeEmitter::
721getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
722 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000723 // {17-13} = reg
724 // {12} = (U)nsigned (add == '1', sub == '0')
725 // {11-0} = imm12
726 unsigned Reg, Imm12;
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000727 bool isAdd = true;
728 // If The first operand isn't a register, we have a label reference.
729 const MCOperand &MO = MI.getOperand(OpIdx);
Owen Anderson4ebf4712011-02-08 22:39:40 +0000730 if (!MO.isReg()) {
Eric Christopher6ac277c2012-08-09 22:10:21 +0000731 Reg = CTX.getRegisterInfo().getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000732 Imm12 = 0;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +0000733 isAdd = false ; // 'U' bit is set as part of the fixup.
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000734
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000735 if (MO.isExpr()) {
736 const MCExpr *Expr = MO.getExpr();
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000737
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000738 MCFixupKind Kind;
739 if (isThumb2())
740 Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12);
741 else
742 Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000743 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000744
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000745 ++MCNumCPRelocations;
746 } else {
747 Reg = ARM::PC;
748 int32_t Offset = MO.getImm();
Jim Grosbach94298a92012-01-18 22:46:46 +0000749 // FIXME: Handle #-0.
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000750 if (Offset < 0) {
751 Offset *= -1;
752 isAdd = false;
753 }
754 Imm12 = Offset;
755 }
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000756 } else
757 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups);
Bill Wendlinge84eb992010-11-03 01:49:29 +0000758
Bill Wendlinge84eb992010-11-03 01:49:29 +0000759 uint32_t Binary = Imm12 & 0xfff;
760 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach505607e2010-10-28 18:34:10 +0000761 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +0000762 Binary |= (1 << 12);
763 Binary |= (Reg << 13);
764 return Binary;
765}
766
Jim Grosbach7db8d692011-09-08 22:07:06 +0000767/// getT2Imm8s4OpValue - Return encoding info for
768/// '+/- imm8<<2' operand.
769uint32_t ARMMCCodeEmitter::
770getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
771 SmallVectorImpl<MCFixup> &Fixups) const {
772 // FIXME: The immediate operand should have already been encoded like this
773 // before ever getting here. The encoder method should just need to combine
774 // the MI operands for the register and the offset into a single
775 // representation for the complex operand in the .td file. This isn't just
776 // style, unfortunately. As-is, we can't represent the distinct encoding
777 // for #-0.
778
779 // {8} = (U)nsigned (add == '1', sub == '0')
780 // {7-0} = imm8
781 int32_t Imm8 = MI.getOperand(OpIdx).getImm();
782 bool isAdd = Imm8 >= 0;
783
784 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
785 if (Imm8 < 0)
Richard Smithf3c75f72012-08-24 00:35:46 +0000786 Imm8 = -(uint32_t)Imm8;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000787
788 // Scaled by 4.
789 Imm8 /= 4;
790
791 uint32_t Binary = Imm8 & 0xff;
792 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
793 if (isAdd)
794 Binary |= (1 << 8);
795 return Binary;
796}
797
Owen Anderson943fb602010-12-01 19:18:46 +0000798/// getT2AddrModeImm8s4OpValue - Return encoding info for
799/// 'reg +/- imm8<<2' operand.
800uint32_t ARMMCCodeEmitter::
801getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
802 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbache69f7242010-12-10 21:05:07 +0000803 // {12-9} = reg
804 // {8} = (U)nsigned (add == '1', sub == '0')
805 // {7-0} = imm8
Owen Anderson943fb602010-12-01 19:18:46 +0000806 unsigned Reg, Imm8;
807 bool isAdd = true;
808 // If The first operand isn't a register, we have a label reference.
809 const MCOperand &MO = MI.getOperand(OpIdx);
810 if (!MO.isReg()) {
Eric Christopher6ac277c2012-08-09 22:10:21 +0000811 Reg = CTX.getRegisterInfo().getEncodingValue(ARM::PC); // Rn is PC.
Owen Anderson943fb602010-12-01 19:18:46 +0000812 Imm8 = 0;
813 isAdd = false ; // 'U' bit is set as part of the fixup.
814
815 assert(MO.isExpr() && "Unexpected machine operand type!");
816 const MCExpr *Expr = MO.getExpr();
Jim Grosbach8648c102011-12-19 23:06:24 +0000817 MCFixupKind Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000818 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Owen Anderson943fb602010-12-01 19:18:46 +0000819
820 ++MCNumCPRelocations;
821 } else
822 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
823
Jim Grosbach7db8d692011-09-08 22:07:06 +0000824 // FIXME: The immediate operand should have already been encoded like this
825 // before ever getting here. The encoder method should just need to combine
826 // the MI operands for the register and the offset into a single
827 // representation for the complex operand in the .td file. This isn't just
828 // style, unfortunately. As-is, we can't represent the distinct encoding
829 // for #-0.
Owen Anderson943fb602010-12-01 19:18:46 +0000830 uint32_t Binary = (Imm8 >> 2) & 0xff;
831 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
832 if (isAdd)
Jim Grosbache69f7242010-12-10 21:05:07 +0000833 Binary |= (1 << 8);
Owen Anderson943fb602010-12-01 19:18:46 +0000834 Binary |= (Reg << 9);
835 return Binary;
836}
837
Jim Grosbacha05627e2011-09-09 18:37:27 +0000838/// getT2AddrModeImm0_1020s4OpValue - Return encoding info for
839/// 'reg + imm8<<2' operand.
840uint32_t ARMMCCodeEmitter::
841getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
842 SmallVectorImpl<MCFixup> &Fixups) const {
843 // {11-8} = reg
844 // {7-0} = imm8
845 const MCOperand &MO = MI.getOperand(OpIdx);
846 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Eric Christopher6ac277c2012-08-09 22:10:21 +0000847 unsigned Reg = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Jim Grosbacha05627e2011-09-09 18:37:27 +0000848 unsigned Imm8 = MO1.getImm();
849 return (Reg << 8) | Imm8;
850}
851
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000852// FIXME: This routine assumes that a binary
853// expression will always result in a PCRel expression
854// In reality, its only true if one or more subexpressions
855// is itself a PCRel (i.e. "." in asm or some other pcrel construct)
856// but this is good enough for now.
857static bool EvaluateAsPCRel(const MCExpr *Expr) {
858 switch (Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000859 default: llvm_unreachable("Unexpected expression type");
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000860 case MCExpr::SymbolRef: return false;
861 case MCExpr::Binary: return true;
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000862 }
863}
864
Evan Cheng965b3c72011-01-13 07:58:56 +0000865uint32_t
866ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
867 SmallVectorImpl<MCFixup> &Fixups) const {
Jason W Kim5a97bd82010-11-18 23:37:15 +0000868 // {20-16} = imm{15-12}
869 // {11-0} = imm{11-0}
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000870 const MCOperand &MO = MI.getOperand(OpIdx);
Evan Cheng965b3c72011-01-13 07:58:56 +0000871 if (MO.isImm())
872 // Hi / lo 16 bits already extracted during earlier passes.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000873 return static_cast<unsigned>(MO.getImm());
Evan Cheng965b3c72011-01-13 07:58:56 +0000874
875 // Handle :upper16: and :lower16: assembly prefixes.
876 const MCExpr *E = MO.getExpr();
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000877 MCFixupKind Kind;
Evan Cheng965b3c72011-01-13 07:58:56 +0000878 if (E->getKind() == MCExpr::Target) {
879 const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E);
880 E = ARM16Expr->getSubExpr();
881
Evan Cheng965b3c72011-01-13 07:58:56 +0000882 switch (ARM16Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000883 default: llvm_unreachable("Unsupported ARMFixup");
Evan Cheng965b3c72011-01-13 07:58:56 +0000884 case ARMMCExpr::VK_ARM_HI16:
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000885 if (!isTargetDarwin() && EvaluateAsPCRel(E))
886 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000887 ? ARM::fixup_t2_movt_hi16_pcrel
888 : ARM::fixup_arm_movt_hi16_pcrel);
889 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000890 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000891 ? ARM::fixup_t2_movt_hi16
892 : ARM::fixup_arm_movt_hi16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000893 break;
Evan Cheng965b3c72011-01-13 07:58:56 +0000894 case ARMMCExpr::VK_ARM_LO16:
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000895 if (!isTargetDarwin() && EvaluateAsPCRel(E))
896 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000897 ? ARM::fixup_t2_movw_lo16_pcrel
898 : ARM::fixup_arm_movw_lo16_pcrel);
899 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000900 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000901 ? ARM::fixup_t2_movw_lo16
902 : ARM::fixup_arm_movw_lo16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000903 break;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000904 }
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000905 Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc()));
Jason W Kim5a97bd82010-11-18 23:37:15 +0000906 return 0;
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000907 }
908 // If the expression doesn't have :upper16: or :lower16: on it,
909 // it's just a plain immediate expression, and those evaluate to
910 // the lower 16 bits of the expression regardless of whether
911 // we have a movt or a movw.
912 if (!isTargetDarwin() && EvaluateAsPCRel(E))
913 Kind = MCFixupKind(isThumb2()
914 ? ARM::fixup_t2_movw_lo16_pcrel
915 : ARM::fixup_arm_movw_lo16_pcrel);
916 else
917 Kind = MCFixupKind(isThumb2()
918 ? ARM::fixup_t2_movw_lo16
919 : ARM::fixup_arm_movw_lo16);
920 Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc()));
921 return 0;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000922}
923
924uint32_t ARMMCCodeEmitter::
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000925getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
926 SmallVectorImpl<MCFixup> &Fixups) const {
927 const MCOperand &MO = MI.getOperand(OpIdx);
928 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
929 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
Eric Christopher6ac277c2012-08-09 22:10:21 +0000930 unsigned Rn = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
931 unsigned Rm = CTX.getRegisterInfo().getEncodingValue(MO1.getReg());
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000932 unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm());
933 bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add;
Jim Grosbach38b469e2010-11-15 20:47:07 +0000934 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm());
935 unsigned SBits = getShiftOp(ShOp);
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000936
Tim Northover0c97e762012-09-22 11:18:12 +0000937 // While "lsr #32" and "asr #32" exist, they are encoded with a 0 in the shift
938 // amount. However, it would be an easy mistake to make so check here.
939 assert((ShImm & ~0x1f) == 0 && "Out of range shift amount");
940
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000941 // {16-13} = Rn
942 // {12} = isAdd
943 // {11-0} = shifter
944 // {3-0} = Rm
945 // {4} = 0
946 // {6-5} = type
947 // {11-7} = imm
Jim Grosbach607efcb2010-11-11 01:09:40 +0000948 uint32_t Binary = Rm;
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000949 Binary |= Rn << 13;
950 Binary |= SBits << 5;
951 Binary |= ShImm << 7;
952 if (isAdd)
953 Binary |= 1 << 12;
954 return Binary;
955}
956
Jim Grosbach607efcb2010-11-11 01:09:40 +0000957uint32_t ARMMCCodeEmitter::
Jim Grosbach38b469e2010-11-15 20:47:07 +0000958getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
959 SmallVectorImpl<MCFixup> &Fixups) const {
960 // {17-14} Rn
961 // {13} 1 == imm12, 0 == Rm
962 // {12} isAdd
963 // {11-0} imm12/Rm
964 const MCOperand &MO = MI.getOperand(OpIdx);
Eric Christopher6ac277c2012-08-09 22:10:21 +0000965 unsigned Rn = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Jim Grosbach38b469e2010-11-15 20:47:07 +0000966 uint32_t Binary = getAddrMode2OffsetOpValue(MI, OpIdx + 1, Fixups);
967 Binary |= Rn << 14;
968 return Binary;
969}
970
971uint32_t ARMMCCodeEmitter::
972getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
973 SmallVectorImpl<MCFixup> &Fixups) const {
974 // {13} 1 == imm12, 0 == Rm
975 // {12} isAdd
976 // {11-0} imm12/Rm
977 const MCOperand &MO = MI.getOperand(OpIdx);
978 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
979 unsigned Imm = MO1.getImm();
980 bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add;
981 bool isReg = MO.getReg() != 0;
982 uint32_t Binary = ARM_AM::getAM2Offset(Imm);
983 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12
984 if (isReg) {
985 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm);
986 Binary <<= 7; // Shift amount is bits [11:7]
987 Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5]
Eric Christopher6ac277c2012-08-09 22:10:21 +0000988 Binary |= CTX.getRegisterInfo().getEncodingValue(MO.getReg()); // Rm is bits [3:0]
Jim Grosbach38b469e2010-11-15 20:47:07 +0000989 }
990 return Binary | (isAdd << 12) | (isReg << 13);
991}
992
993uint32_t ARMMCCodeEmitter::
Jim Grosbachd3595712011-08-03 23:50:40 +0000994getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
995 SmallVectorImpl<MCFixup> &Fixups) const {
996 // {4} isAdd
997 // {3-0} Rm
998 const MCOperand &MO = MI.getOperand(OpIdx);
999 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00001000 bool isAdd = MO1.getImm() != 0;
Eric Christopher6ac277c2012-08-09 22:10:21 +00001001 return CTX.getRegisterInfo().getEncodingValue(MO.getReg()) | (isAdd << 4);
Jim Grosbachd3595712011-08-03 23:50:40 +00001002}
1003
1004uint32_t ARMMCCodeEmitter::
Jim Grosbach68685e62010-11-11 16:55:29 +00001005getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
1006 SmallVectorImpl<MCFixup> &Fixups) const {
1007 // {9} 1 == imm8, 0 == Rm
1008 // {8} isAdd
1009 // {7-4} imm7_4/zero
1010 // {3-0} imm3_0/Rm
1011 const MCOperand &MO = MI.getOperand(OpIdx);
1012 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1013 unsigned Imm = MO1.getImm();
1014 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1015 bool isImm = MO.getReg() == 0;
1016 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1017 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1018 if (!isImm)
Eric Christopher6ac277c2012-08-09 22:10:21 +00001019 Imm8 = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Jim Grosbach68685e62010-11-11 16:55:29 +00001020 return Imm8 | (isAdd << 8) | (isImm << 9);
1021}
1022
1023uint32_t ARMMCCodeEmitter::
Jim Grosbach607efcb2010-11-11 01:09:40 +00001024getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
1025 SmallVectorImpl<MCFixup> &Fixups) const {
1026 // {13} 1 == imm8, 0 == Rm
1027 // {12-9} Rn
1028 // {8} isAdd
1029 // {7-4} imm7_4/zero
1030 // {3-0} imm3_0/Rm
1031 const MCOperand &MO = MI.getOperand(OpIdx);
1032 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1033 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
Jim Grosbach8648c102011-12-19 23:06:24 +00001034
1035 // If The first operand isn't a register, we have a label reference.
1036 if (!MO.isReg()) {
Eric Christopher6ac277c2012-08-09 22:10:21 +00001037 unsigned Rn = CTX.getRegisterInfo().getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach8648c102011-12-19 23:06:24 +00001038
1039 assert(MO.isExpr() && "Unexpected machine operand type!");
1040 const MCExpr *Expr = MO.getExpr();
1041 MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10_unscaled);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001042 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach8648c102011-12-19 23:06:24 +00001043
1044 ++MCNumCPRelocations;
1045 return (Rn << 9) | (1 << 13);
1046 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00001047 unsigned Rn = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Jim Grosbach607efcb2010-11-11 01:09:40 +00001048 unsigned Imm = MO2.getImm();
1049 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1050 bool isImm = MO1.getReg() == 0;
1051 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1052 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1053 if (!isImm)
Eric Christopher6ac277c2012-08-09 22:10:21 +00001054 Imm8 = CTX.getRegisterInfo().getEncodingValue(MO1.getReg());
Jim Grosbach607efcb2010-11-11 01:09:40 +00001055 return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13);
1056}
1057
Bill Wendling8a6449c2010-12-08 01:57:09 +00001058/// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands.
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001059uint32_t ARMMCCodeEmitter::
1060getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
1061 SmallVectorImpl<MCFixup> &Fixups) const {
1062 // [SP, #imm]
1063 // {7-0} = imm8
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001064 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001065 assert(MI.getOperand(OpIdx).getReg() == ARM::SP &&
1066 "Unexpected base register!");
Bill Wendling7d3bde92010-12-15 23:32:27 +00001067
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001068 // The immediate is already shifted for the implicit zeroes, so no change
1069 // here.
1070 return MO1.getImm() & 0xff;
1071}
1072
Bill Wendling092a7bd2010-12-14 03:36:38 +00001073/// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
Bill Wendling0c4838b2010-12-09 21:49:07 +00001074uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +00001075getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +00001076 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling811c9362010-11-30 07:44:32 +00001077 // [Rn, #imm]
1078 // {7-3} = imm5
1079 // {2-0} = Rn
1080 const MCOperand &MO = MI.getOperand(OpIdx);
1081 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Eric Christopher6ac277c2012-08-09 22:10:21 +00001082 unsigned Rn = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Matt Beaumont-Gaye9afc742010-12-16 01:34:26 +00001083 unsigned Imm5 = MO1.getImm();
Bill Wendling0c4838b2010-12-09 21:49:07 +00001084 return ((Imm5 & 0x1f) << 3) | Rn;
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001085}
1086
Bill Wendling8a6449c2010-12-08 01:57:09 +00001087/// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
1088uint32_t ARMMCCodeEmitter::
1089getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
1090 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond16fb432011-08-30 22:10:03 +00001091 const MCOperand MO = MI.getOperand(OpIdx);
1092 if (MO.isExpr())
1093 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups);
1094 return (MO.getImm() >> 2);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001095}
1096
Jim Grosbach30eb6c72010-12-01 21:09:40 +00001097/// getAddrMode5OpValue - Return encoding info for 'reg +/- imm10' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001098uint32_t ARMMCCodeEmitter::
1099getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
1100 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +00001101 // {12-9} = reg
1102 // {8} = (U)nsigned (add == '1', sub == '0')
1103 // {7-0} = imm8
1104 unsigned Reg, Imm8;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001105 bool isAdd;
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001106 // If The first operand isn't a register, we have a label reference.
1107 const MCOperand &MO = MI.getOperand(OpIdx);
1108 if (!MO.isReg()) {
Eric Christopher6ac277c2012-08-09 22:10:21 +00001109 Reg = CTX.getRegisterInfo().getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001110 Imm8 = 0;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001111 isAdd = false; // 'U' bit is handled as part of the fixup.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001112
1113 assert(MO.isExpr() && "Unexpected machine operand type!");
1114 const MCExpr *Expr = MO.getExpr();
Owen Anderson0f7142d2010-12-08 00:18:36 +00001115 MCFixupKind Kind;
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001116 if (isThumb2())
Owen Anderson0f7142d2010-12-08 00:18:36 +00001117 Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
1118 else
1119 Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001120 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001121
1122 ++MCNumCPRelocations;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001123 } else {
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001124 EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001125 isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
1126 }
Bill Wendlinge84eb992010-11-03 01:49:29 +00001127
Bill Wendlinge84eb992010-11-03 01:49:29 +00001128 uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
1129 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001130 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +00001131 Binary |= (1 << 8);
1132 Binary |= (Reg << 9);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001133 return Binary;
1134}
1135
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001136unsigned ARMMCCodeEmitter::
Owen Anderson04912702011-07-21 23:38:37 +00001137getSORegRegOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001138 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001139 // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be
Owen Anderson7c965e72011-07-28 17:56:55 +00001140 // shifted. The second is Rs, the amount to shift by, and the third specifies
1141 // the type of the shift.
Jim Grosbach49b0c452010-11-03 22:03:20 +00001142 //
Jim Grosbachefd53692010-10-12 23:53:58 +00001143 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001144 // {4} = 1
Jim Grosbachefd53692010-10-12 23:53:58 +00001145 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001146 // {11-8} = Rs
1147 // {7} = 0
Jim Grosbachefd53692010-10-12 23:53:58 +00001148
1149 const MCOperand &MO = MI.getOperand(OpIdx);
1150 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1151 const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
1152 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
1153
1154 // Encode Rm.
Eric Christopher6ac277c2012-08-09 22:10:21 +00001155 unsigned Binary = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Jim Grosbachefd53692010-10-12 23:53:58 +00001156
1157 // Encode the shift opcode.
1158 unsigned SBits = 0;
1159 unsigned Rs = MO1.getReg();
1160 if (Rs) {
1161 // Set shift operand (bit[7:4]).
1162 // LSL - 0001
1163 // LSR - 0011
1164 // ASR - 0101
1165 // ROR - 0111
Jim Grosbachefd53692010-10-12 23:53:58 +00001166 switch (SOpc) {
1167 default: llvm_unreachable("Unknown shift opc!");
1168 case ARM_AM::lsl: SBits = 0x1; break;
1169 case ARM_AM::lsr: SBits = 0x3; break;
1170 case ARM_AM::asr: SBits = 0x5; break;
1171 case ARM_AM::ror: SBits = 0x7; break;
Jim Grosbachefd53692010-10-12 23:53:58 +00001172 }
1173 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001174
Jim Grosbachefd53692010-10-12 23:53:58 +00001175 Binary |= SBits << 4;
Jim Grosbachefd53692010-10-12 23:53:58 +00001176
Owen Anderson7c965e72011-07-28 17:56:55 +00001177 // Encode the shift operation Rs.
Owen Anderson04912702011-07-21 23:38:37 +00001178 // Encode Rs bit[11:8].
1179 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Eric Christopher6ac277c2012-08-09 22:10:21 +00001180 return Binary | (CTX.getRegisterInfo().getEncodingValue(Rs) << ARMII::RegRsShift);
Owen Anderson04912702011-07-21 23:38:37 +00001181}
1182
1183unsigned ARMMCCodeEmitter::
1184getSORegImmOpValue(const MCInst &MI, unsigned OpIdx,
1185 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson7c965e72011-07-28 17:56:55 +00001186 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1187 // shifted. The second is the amount to shift by.
Owen Anderson04912702011-07-21 23:38:37 +00001188 //
1189 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001190 // {4} = 0
Owen Anderson04912702011-07-21 23:38:37 +00001191 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001192 // {11-7} = imm
Owen Anderson04912702011-07-21 23:38:37 +00001193
1194 const MCOperand &MO = MI.getOperand(OpIdx);
1195 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1196 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1197
1198 // Encode Rm.
Eric Christopher6ac277c2012-08-09 22:10:21 +00001199 unsigned Binary = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Owen Anderson04912702011-07-21 23:38:37 +00001200
1201 // Encode the shift opcode.
1202 unsigned SBits = 0;
1203
1204 // Set shift operand (bit[6:4]).
1205 // LSL - 000
1206 // LSR - 010
1207 // ASR - 100
1208 // ROR - 110
1209 // RRX - 110 and bit[11:8] clear.
1210 switch (SOpc) {
1211 default: llvm_unreachable("Unknown shift opc!");
1212 case ARM_AM::lsl: SBits = 0x0; break;
1213 case ARM_AM::lsr: SBits = 0x2; break;
1214 case ARM_AM::asr: SBits = 0x4; break;
1215 case ARM_AM::ror: SBits = 0x6; break;
1216 case ARM_AM::rrx:
1217 Binary |= 0x60;
1218 return Binary;
Jim Grosbachefd53692010-10-12 23:53:58 +00001219 }
1220
1221 // Encode shift_imm bit[11:7].
Owen Anderson04912702011-07-21 23:38:37 +00001222 Binary |= SBits << 4;
Owen Andersone33c95d2011-08-11 18:41:59 +00001223 unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001224 assert(Offset < 32 && "Offset must be in range 0-31!");
Owen Andersone33c95d2011-08-11 18:41:59 +00001225 return Binary | (Offset << 7);
Jim Grosbachefd53692010-10-12 23:53:58 +00001226}
1227
Owen Anderson04912702011-07-21 23:38:37 +00001228
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001229unsigned ARMMCCodeEmitter::
Owen Anderson50d662b2010-11-29 22:44:32 +00001230getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
1231 SmallVectorImpl<MCFixup> &Fixups) const {
1232 const MCOperand &MO1 = MI.getOperand(OpNum);
1233 const MCOperand &MO2 = MI.getOperand(OpNum+1);
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001234 const MCOperand &MO3 = MI.getOperand(OpNum+2);
1235
Owen Anderson50d662b2010-11-29 22:44:32 +00001236 // Encoded as [Rn, Rm, imm].
1237 // FIXME: Needs fixup support.
Eric Christopher6ac277c2012-08-09 22:10:21 +00001238 unsigned Value = CTX.getRegisterInfo().getEncodingValue(MO1.getReg());
Owen Anderson50d662b2010-11-29 22:44:32 +00001239 Value <<= 4;
Eric Christopher6ac277c2012-08-09 22:10:21 +00001240 Value |= CTX.getRegisterInfo().getEncodingValue(MO2.getReg());
Owen Anderson50d662b2010-11-29 22:44:32 +00001241 Value <<= 2;
1242 Value |= MO3.getImm();
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001243
Owen Anderson50d662b2010-11-29 22:44:32 +00001244 return Value;
1245}
1246
1247unsigned ARMMCCodeEmitter::
1248getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
1249 SmallVectorImpl<MCFixup> &Fixups) const {
1250 const MCOperand &MO1 = MI.getOperand(OpNum);
1251 const MCOperand &MO2 = MI.getOperand(OpNum+1);
1252
1253 // FIXME: Needs fixup support.
Eric Christopher6ac277c2012-08-09 22:10:21 +00001254 unsigned Value = CTX.getRegisterInfo().getEncodingValue(MO1.getReg());
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001255
Owen Anderson50d662b2010-11-29 22:44:32 +00001256 // Even though the immediate is 8 bits long, we need 9 bits in order
1257 // to represent the (inverse of the) sign bit.
1258 Value <<= 9;
Owen Andersone22c7322010-11-30 00:14:31 +00001259 int32_t tmp = (int32_t)MO2.getImm();
1260 if (tmp < 0)
1261 tmp = abs(tmp);
1262 else
1263 Value |= 256; // Set the ADD bit
1264 Value |= tmp & 255;
1265 return Value;
1266}
1267
1268unsigned ARMMCCodeEmitter::
1269getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
1270 SmallVectorImpl<MCFixup> &Fixups) const {
1271 const MCOperand &MO1 = MI.getOperand(OpNum);
1272
1273 // FIXME: Needs fixup support.
1274 unsigned Value = 0;
1275 int32_t tmp = (int32_t)MO1.getImm();
1276 if (tmp < 0)
1277 tmp = abs(tmp);
1278 else
1279 Value |= 256; // Set the ADD bit
1280 Value |= tmp & 255;
Owen Anderson50d662b2010-11-29 22:44:32 +00001281 return Value;
1282}
1283
1284unsigned ARMMCCodeEmitter::
Owen Anderson299382e2010-11-30 19:19:31 +00001285getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
1286 SmallVectorImpl<MCFixup> &Fixups) const {
1287 const MCOperand &MO1 = MI.getOperand(OpNum);
1288
1289 // FIXME: Needs fixup support.
1290 unsigned Value = 0;
1291 int32_t tmp = (int32_t)MO1.getImm();
1292 if (tmp < 0)
1293 tmp = abs(tmp);
1294 else
1295 Value |= 4096; // Set the ADD bit
1296 Value |= tmp & 4095;
1297 return Value;
1298}
1299
1300unsigned ARMMCCodeEmitter::
Owen Anderson8fdd1722010-11-12 21:12:40 +00001301getT2SORegOpValue(const MCInst &MI, unsigned OpIdx,
1302 SmallVectorImpl<MCFixup> &Fixups) const {
1303 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1304 // shifted. The second is the amount to shift by.
1305 //
1306 // {3-0} = Rm.
1307 // {4} = 0
1308 // {6-5} = type
1309 // {11-7} = imm
1310
1311 const MCOperand &MO = MI.getOperand(OpIdx);
1312 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1313 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1314
1315 // Encode Rm.
Eric Christopher6ac277c2012-08-09 22:10:21 +00001316 unsigned Binary = CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Owen Anderson8fdd1722010-11-12 21:12:40 +00001317
1318 // Encode the shift opcode.
1319 unsigned SBits = 0;
1320 // Set shift operand (bit[6:4]).
1321 // LSL - 000
1322 // LSR - 010
1323 // ASR - 100
1324 // ROR - 110
1325 switch (SOpc) {
1326 default: llvm_unreachable("Unknown shift opc!");
1327 case ARM_AM::lsl: SBits = 0x0; break;
1328 case ARM_AM::lsr: SBits = 0x2; break;
1329 case ARM_AM::asr: SBits = 0x4; break;
Owen Andersonc3c60a02011-09-13 17:34:32 +00001330 case ARM_AM::rrx: // FALLTHROUGH
Owen Anderson8fdd1722010-11-12 21:12:40 +00001331 case ARM_AM::ror: SBits = 0x6; break;
1332 }
1333
1334 Binary |= SBits << 4;
1335 if (SOpc == ARM_AM::rrx)
1336 return Binary;
1337
1338 // Encode shift_imm bit[11:7].
1339 return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7;
1340}
1341
1342unsigned ARMMCCodeEmitter::
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001343getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
1344 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00001345 // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
1346 // msb of the mask.
1347 const MCOperand &MO = MI.getOperand(Op);
1348 uint32_t v = ~MO.getImm();
1349 uint32_t lsb = CountTrailingZeros_32(v);
1350 uint32_t msb = (32 - CountLeadingZeros_32 (v)) - 1;
1351 assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
1352 return lsb | (msb << 5);
1353}
1354
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001355unsigned ARMMCCodeEmitter::
1356getRegisterListOpValue(const MCInst &MI, unsigned Op,
Bill Wendling1b83ed52010-11-09 00:30:18 +00001357 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling345b48f2010-11-17 00:45:23 +00001358 // VLDM/VSTM:
1359 // {12-8} = Vd
1360 // {7-0} = Number of registers
1361 //
1362 // LDM/STM:
1363 // {15-0} = Bitfield of GPRs.
1364 unsigned Reg = MI.getOperand(Op).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001365 bool SPRRegs = ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg);
1366 bool DPRRegs = ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg);
Bill Wendling345b48f2010-11-17 00:45:23 +00001367
Bill Wendling1b83ed52010-11-09 00:30:18 +00001368 unsigned Binary = 0;
Bill Wendling345b48f2010-11-17 00:45:23 +00001369
1370 if (SPRRegs || DPRRegs) {
1371 // VLDM/VSTM
Eric Christopher6ac277c2012-08-09 22:10:21 +00001372 unsigned RegNo = CTX.getRegisterInfo().getEncodingValue(Reg);
Bill Wendling345b48f2010-11-17 00:45:23 +00001373 unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff;
1374 Binary |= (RegNo & 0x1f) << 8;
1375 if (SPRRegs)
1376 Binary |= NumRegs;
1377 else
1378 Binary |= NumRegs * 2;
1379 } else {
1380 for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) {
Eric Christopher6ac277c2012-08-09 22:10:21 +00001381 unsigned RegNo = CTX.getRegisterInfo().getEncodingValue(MI.getOperand(I).getReg());
Bill Wendling345b48f2010-11-17 00:45:23 +00001382 Binary |= 1 << RegNo;
1383 }
Bill Wendling1b83ed52010-11-09 00:30:18 +00001384 }
Bill Wendling345b48f2010-11-17 00:45:23 +00001385
Jim Grosbach74ef9e12010-10-30 00:37:59 +00001386 return Binary;
1387}
1388
Bob Wilson318ce7c2010-11-30 00:00:42 +00001389/// getAddrMode6AddressOpValue - Encode an addrmode6 register number along
1390/// with the alignment operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001391unsigned ARMMCCodeEmitter::
1392getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
1393 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonad402342010-11-02 00:05:05 +00001394 const MCOperand &Reg = MI.getOperand(Op);
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001395 const MCOperand &Imm = MI.getOperand(Op + 1);
Jim Grosbach49b0c452010-11-03 22:03:20 +00001396
Eric Christopher6ac277c2012-08-09 22:10:21 +00001397 unsigned RegNo = CTX.getRegisterInfo().getEncodingValue(Reg.getReg());
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001398 unsigned Align = 0;
1399
1400 switch (Imm.getImm()) {
1401 default: break;
1402 case 2:
1403 case 4:
1404 case 8: Align = 0x01; break;
1405 case 16: Align = 0x02; break;
1406 case 32: Align = 0x03; break;
Owen Andersonad402342010-11-02 00:05:05 +00001407 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001408
Owen Andersonad402342010-11-02 00:05:05 +00001409 return RegNo | (Align << 4);
1410}
1411
Mon P Wang92ff16b2011-05-09 17:47:27 +00001412/// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number
1413/// along with the alignment operand for use in VST1 and VLD1 with size 32.
1414unsigned ARMMCCodeEmitter::
1415getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
1416 SmallVectorImpl<MCFixup> &Fixups) const {
1417 const MCOperand &Reg = MI.getOperand(Op);
1418 const MCOperand &Imm = MI.getOperand(Op + 1);
1419
Eric Christopher6ac277c2012-08-09 22:10:21 +00001420 unsigned RegNo = CTX.getRegisterInfo().getEncodingValue(Reg.getReg());
Mon P Wang92ff16b2011-05-09 17:47:27 +00001421 unsigned Align = 0;
1422
1423 switch (Imm.getImm()) {
1424 default: break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001425 case 8:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00001426 case 16:
1427 case 32: // Default '0' value for invalid alignments of 8, 16, 32 bytes.
1428 case 2: Align = 0x00; break;
1429 case 4: Align = 0x03; break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001430 }
1431
1432 return RegNo | (Align << 4);
1433}
1434
1435
Bob Wilson318ce7c2010-11-30 00:00:42 +00001436/// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and
1437/// alignment operand for use in VLD-dup instructions. This is the same as
1438/// getAddrMode6AddressOpValue except for the alignment encoding, which is
1439/// different for VLD4-dup.
1440unsigned ARMMCCodeEmitter::
1441getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
1442 SmallVectorImpl<MCFixup> &Fixups) const {
1443 const MCOperand &Reg = MI.getOperand(Op);
1444 const MCOperand &Imm = MI.getOperand(Op + 1);
1445
Eric Christopher6ac277c2012-08-09 22:10:21 +00001446 unsigned RegNo = CTX.getRegisterInfo().getEncodingValue(Reg.getReg());
Bob Wilson318ce7c2010-11-30 00:00:42 +00001447 unsigned Align = 0;
1448
1449 switch (Imm.getImm()) {
1450 default: break;
1451 case 2:
1452 case 4:
1453 case 8: Align = 0x01; break;
1454 case 16: Align = 0x03; break;
1455 }
1456
1457 return RegNo | (Align << 4);
1458}
1459
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001460unsigned ARMMCCodeEmitter::
1461getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
1462 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001463 const MCOperand &MO = MI.getOperand(Op);
1464 if (MO.getReg() == 0) return 0x0D;
Eric Christopher6ac277c2012-08-09 22:10:21 +00001465 return CTX.getRegisterInfo().getEncodingValue(MO.getReg());
Owen Anderson526ffd52010-11-02 01:24:55 +00001466}
1467
Bill Wendling3b1459b2011-03-01 01:00:59 +00001468unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001469getShiftRight8Imm(const MCInst &MI, unsigned Op,
1470 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001471 return 8 - MI.getOperand(Op).getImm();
1472}
1473
1474unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001475getShiftRight16Imm(const MCInst &MI, unsigned Op,
1476 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001477 return 16 - MI.getOperand(Op).getImm();
1478}
1479
1480unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001481getShiftRight32Imm(const MCInst &MI, unsigned Op,
1482 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001483 return 32 - MI.getOperand(Op).getImm();
1484}
1485
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001486unsigned ARMMCCodeEmitter::
1487getShiftRight64Imm(const MCInst &MI, unsigned Op,
1488 SmallVectorImpl<MCFixup> &Fixups) const {
1489 return 64 - MI.getOperand(Op).getImm();
1490}
1491
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001492void ARMMCCodeEmitter::
1493EncodeInstruction(const MCInst &MI, raw_ostream &OS,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001494 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach91029092010-10-07 22:12:50 +00001495 // Pseudo instructions don't get encoded.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001496 const MCInstrDesc &Desc = MCII.get(MI.getOpcode());
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001497 uint64_t TSFlags = Desc.TSFlags;
1498 if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
Jim Grosbach91029092010-10-07 22:12:50 +00001499 return;
Owen Anderson651b2302011-07-13 23:22:26 +00001500
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001501 int Size;
Owen Anderson651b2302011-07-13 23:22:26 +00001502 if (Desc.getSize() == 2 || Desc.getSize() == 4)
1503 Size = Desc.getSize();
1504 else
1505 llvm_unreachable("Unexpected instruction size!");
Owen Anderson1732c2e2011-08-30 21:58:18 +00001506
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001507 uint32_t Binary = getBinaryCodeForInstr(MI, Fixups);
Evan Cheng965b3c72011-01-13 07:58:56 +00001508 // Thumb 32-bit wide instructions need to emit the high order halfword
1509 // first.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001510 if (isThumb() && Size == 4) {
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001511 EmitConstant(Binary >> 16, 2, OS);
1512 EmitConstant(Binary & 0xffff, 2, OS);
1513 } else
1514 EmitConstant(Binary, Size, OS);
Bill Wendling91da9ab2010-11-02 22:44:12 +00001515 ++MCNumEmitted; // Keep track of the # of mi's emitted.
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001516}
Jim Grosbach8aed3862010-10-07 21:57:55 +00001517
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001518#include "ARMGenMCCodeEmitter.inc"