blob: c7a6431e8fcb21a4db74b0e27888cb67003d0ffc [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/PPCMCTargetDesc.h"
Ulrich Weigand96e65782013-06-20 16:23:52 +000011#include "MCTargetDesc/PPCMCExpr.h"
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +000012#include "PPCTargetStreamer.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000013#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000014#include "llvm/ADT/SmallString.h"
15#include "llvm/ADT/SmallVector.h"
16#include "llvm/ADT/StringSwitch.h"
17#include "llvm/ADT/Twine.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "llvm/MC/MCExpr.h"
19#include "llvm/MC/MCInst.h"
20#include "llvm/MC/MCInstrInfo.h"
21#include "llvm/MC/MCParser/MCAsmLexer.h"
22#include "llvm/MC/MCParser/MCAsmParser.h"
23#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
24#include "llvm/MC/MCRegisterInfo.h"
25#include "llvm/MC/MCStreamer.h"
26#include "llvm/MC/MCSubtargetInfo.h"
27#include "llvm/MC/MCTargetAsmParser.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000028#include "llvm/Support/SourceMgr.h"
29#include "llvm/Support/TargetRegistry.h"
30#include "llvm/Support/raw_ostream.h"
31
32using namespace llvm;
33
34namespace {
35
36static unsigned RRegs[32] = {
37 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
38 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
39 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
40 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
41 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
42 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
43 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
44 PPC::R28, PPC::R29, PPC::R30, PPC::R31
45};
46static unsigned RRegsNoR0[32] = {
47 PPC::ZERO,
48 PPC::R1, PPC::R2, PPC::R3,
49 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
50 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
51 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
52 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
53 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
54 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
55 PPC::R28, PPC::R29, PPC::R30, PPC::R31
56};
57static unsigned XRegs[32] = {
58 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
59 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
60 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
61 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
62 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
63 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
64 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
65 PPC::X28, PPC::X29, PPC::X30, PPC::X31
66};
67static unsigned XRegsNoX0[32] = {
68 PPC::ZERO8,
69 PPC::X1, PPC::X2, PPC::X3,
70 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
71 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
72 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
73 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
74 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
75 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
76 PPC::X28, PPC::X29, PPC::X30, PPC::X31
77};
78static unsigned FRegs[32] = {
79 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
80 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
81 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
82 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
83 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
84 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
85 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
86 PPC::F28, PPC::F29, PPC::F30, PPC::F31
87};
88static unsigned VRegs[32] = {
89 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
90 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
91 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
92 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
93 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
94 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
95 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
96 PPC::V28, PPC::V29, PPC::V30, PPC::V31
97};
Hal Finkel27774d92014-03-13 07:58:58 +000098static unsigned VSRegs[64] = {
99 PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
100 PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
101 PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
102 PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
103 PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
104 PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
105 PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
106 PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
107
108 PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3,
109 PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7,
110 PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11,
111 PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
112 PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
113 PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
114 PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
115 PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
116};
Hal Finkel19be5062014-03-29 05:29:01 +0000117static unsigned VSFRegs[64] = {
118 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
119 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
120 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
121 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
122 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
123 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
124 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
125 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
126
127 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
128 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
129 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
130 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
131 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
132 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
133 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
134 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
135};
Ulrich Weigand640192d2013-05-03 19:49:39 +0000136static unsigned CRBITRegs[32] = {
137 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
138 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
139 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
140 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
141 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
142 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
143 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
144 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
145};
146static unsigned CRRegs[8] = {
147 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
148 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
149};
150
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000151// Evaluate an expression containing condition register
152// or condition register field symbols. Returns positive
153// value on success, or -1 on error.
154static int64_t
155EvaluateCRExpr(const MCExpr *E) {
156 switch (E->getKind()) {
157 case MCExpr::Target:
158 return -1;
159
160 case MCExpr::Constant: {
161 int64_t Res = cast<MCConstantExpr>(E)->getValue();
162 return Res < 0 ? -1 : Res;
163 }
164
165 case MCExpr::SymbolRef: {
166 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
167 StringRef Name = SRE->getSymbol().getName();
168
169 if (Name == "lt") return 0;
170 if (Name == "gt") return 1;
171 if (Name == "eq") return 2;
172 if (Name == "so") return 3;
173 if (Name == "un") return 3;
174
175 if (Name == "cr0") return 0;
176 if (Name == "cr1") return 1;
177 if (Name == "cr2") return 2;
178 if (Name == "cr3") return 3;
179 if (Name == "cr4") return 4;
180 if (Name == "cr5") return 5;
181 if (Name == "cr6") return 6;
182 if (Name == "cr7") return 7;
183
184 return -1;
185 }
186
187 case MCExpr::Unary:
188 return -1;
189
190 case MCExpr::Binary: {
191 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
192 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
193 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
194 int64_t Res;
195
196 if (LHSVal < 0 || RHSVal < 0)
197 return -1;
198
199 switch (BE->getOpcode()) {
200 default: return -1;
201 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
202 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
203 }
204
205 return Res < 0 ? -1 : Res;
206 }
207 }
208
209 llvm_unreachable("Invalid expression kind!");
210}
211
Ulrich Weigand640192d2013-05-03 19:49:39 +0000212struct PPCOperand;
213
214class PPCAsmParser : public MCTargetAsmParser {
215 MCSubtargetInfo &STI;
216 MCAsmParser &Parser;
Hal Finkel0096dbd2013-09-12 14:40:06 +0000217 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000218 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000219 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000220
221 MCAsmParser &getParser() const { return Parser; }
222 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
223
224 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
225 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
226
227 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000228 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000229
230 bool MatchRegisterName(const AsmToken &Tok,
231 unsigned &RegNo, int64_t &IntVal);
232
233 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
234
Ulrich Weigand96e65782013-06-20 16:23:52 +0000235 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
236 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000237 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000238 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000239 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000240
Ulrich Weigand640192d2013-05-03 19:49:39 +0000241 bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands);
242
243 bool ParseDirectiveWord(unsigned Size, SMLoc L);
244 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000245 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000246 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000247
248 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
249 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
250 MCStreamer &Out, unsigned &ErrorInfo,
251 bool MatchingInlineAsm);
252
Ulrich Weigandd8394902013-05-03 19:50:27 +0000253 void ProcessInstruction(MCInst &Inst,
254 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
255
Ulrich Weigand640192d2013-05-03 19:49:39 +0000256 /// @name Auto-generated Match Functions
257 /// {
258
259#define GET_ASSEMBLER_HEADER
260#include "PPCGenAsmMatcher.inc"
261
262 /// }
263
264
265public:
Joey Gouly0e76fa72013-09-12 10:28:05 +0000266 PPCAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000267 const MCInstrInfo &_MII,
268 const MCTargetOptions &Options)
Hal Finkel0096dbd2013-09-12 14:40:06 +0000269 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(_MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000270 // Check for 64-bit vs. 32-bit pointer mode.
271 Triple TheTriple(STI.getTargetTriple());
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000272 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
273 TheTriple.getArch() == Triple::ppc64le);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000274 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000275 // Initialize the set of available features.
276 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
277 }
278
279 virtual bool ParseInstruction(ParseInstructionInfo &Info,
280 StringRef Name, SMLoc NameLoc,
281 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
282
283 virtual bool ParseDirective(AsmToken DirectiveID);
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000284
285 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000286
287 virtual const MCExpr *applyModifierToExpr(const MCExpr *E,
288 MCSymbolRefExpr::VariantKind,
289 MCContext &Ctx);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000290};
291
292/// PPCOperand - Instances of this class represent a parsed PowerPC machine
293/// instruction.
294struct PPCOperand : public MCParsedAsmOperand {
295 enum KindTy {
296 Token,
297 Immediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000298 Expression,
299 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000300 } Kind;
301
302 SMLoc StartLoc, EndLoc;
303 bool IsPPC64;
304
305 struct TokOp {
306 const char *Data;
307 unsigned Length;
308 };
309
310 struct ImmOp {
311 int64_t Val;
312 };
313
314 struct ExprOp {
315 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000316 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000317 };
318
Ulrich Weigand5b427592013-07-05 12:22:36 +0000319 struct TLSRegOp {
320 const MCSymbolRefExpr *Sym;
321 };
322
Ulrich Weigand640192d2013-05-03 19:49:39 +0000323 union {
324 struct TokOp Tok;
325 struct ImmOp Imm;
326 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000327 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000328 };
329
330 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
331public:
332 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
333 Kind = o.Kind;
334 StartLoc = o.StartLoc;
335 EndLoc = o.EndLoc;
336 IsPPC64 = o.IsPPC64;
337 switch (Kind) {
338 case Token:
339 Tok = o.Tok;
340 break;
341 case Immediate:
342 Imm = o.Imm;
343 break;
344 case Expression:
345 Expr = o.Expr;
346 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000347 case TLSRegister:
348 TLSReg = o.TLSReg;
349 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000350 }
351 }
352
353 /// getStartLoc - Get the location of the first token of this operand.
354 SMLoc getStartLoc() const { return StartLoc; }
355
356 /// getEndLoc - Get the location of the last token of this operand.
357 SMLoc getEndLoc() const { return EndLoc; }
358
359 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
360 bool isPPC64() const { return IsPPC64; }
361
362 int64_t getImm() const {
363 assert(Kind == Immediate && "Invalid access!");
364 return Imm.Val;
365 }
366
367 const MCExpr *getExpr() const {
368 assert(Kind == Expression && "Invalid access!");
369 return Expr.Val;
370 }
371
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000372 int64_t getExprCRVal() const {
373 assert(Kind == Expression && "Invalid access!");
374 return Expr.CRVal;
375 }
376
Ulrich Weigand5b427592013-07-05 12:22:36 +0000377 const MCExpr *getTLSReg() const {
378 assert(Kind == TLSRegister && "Invalid access!");
379 return TLSReg.Sym;
380 }
381
Ulrich Weigand640192d2013-05-03 19:49:39 +0000382 unsigned getReg() const {
383 assert(isRegNumber() && "Invalid access!");
384 return (unsigned) Imm.Val;
385 }
386
Hal Finkel27774d92014-03-13 07:58:58 +0000387 unsigned getVSReg() const {
388 assert(isVSRegNumber() && "Invalid access!");
389 return (unsigned) Imm.Val;
390 }
391
Ulrich Weigand640192d2013-05-03 19:49:39 +0000392 unsigned getCCReg() const {
393 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000394 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
395 }
396
397 unsigned getCRBit() const {
398 assert(isCRBitNumber() && "Invalid access!");
399 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000400 }
401
402 unsigned getCRBitMask() const {
403 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000404 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000405 }
406
407 bool isToken() const { return Kind == Token; }
408 bool isImm() const { return Kind == Immediate || Kind == Expression; }
Hal Finkel27774d92014-03-13 07:58:58 +0000409 bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000410 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
411 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
412 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
413 bool isU16Imm() const { return Kind == Expression ||
414 (Kind == Immediate && isUInt<16>(getImm())); }
415 bool isS16Imm() const { return Kind == Expression ||
416 (Kind == Immediate && isInt<16>(getImm())); }
417 bool isS16ImmX4() const { return Kind == Expression ||
418 (Kind == Immediate && isInt<16>(getImm()) &&
419 (getImm() & 3) == 0); }
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000420 bool isS17Imm() const { return Kind == Expression ||
421 (Kind == Immediate && isInt<17>(getImm())); }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000422 bool isTLSReg() const { return Kind == TLSRegister; }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000423 bool isDirectBr() const { return Kind == Expression ||
424 (Kind == Immediate && isInt<26>(getImm()) &&
425 (getImm() & 3) == 0); }
426 bool isCondBr() const { return Kind == Expression ||
427 (Kind == Immediate && isInt<16>(getImm()) &&
428 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000429 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000430 bool isVSRegNumber() const { return Kind == Immediate && isUInt<6>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000431 bool isCCRegNumber() const { return (Kind == Expression
432 && isUInt<3>(getExprCRVal())) ||
433 (Kind == Immediate
434 && isUInt<3>(getImm())); }
435 bool isCRBitNumber() const { return (Kind == Expression
436 && isUInt<5>(getExprCRVal())) ||
437 (Kind == Immediate
438 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000439 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
440 isPowerOf2_32(getImm()); }
441 bool isMem() const { return false; }
442 bool isReg() const { return false; }
443
444 void addRegOperands(MCInst &Inst, unsigned N) const {
445 llvm_unreachable("addRegOperands");
446 }
447
448 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
449 assert(N == 1 && "Invalid number of operands!");
450 Inst.addOperand(MCOperand::CreateReg(RRegs[getReg()]));
451 }
452
453 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
454 assert(N == 1 && "Invalid number of operands!");
455 Inst.addOperand(MCOperand::CreateReg(RRegsNoR0[getReg()]));
456 }
457
458 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
459 assert(N == 1 && "Invalid number of operands!");
460 Inst.addOperand(MCOperand::CreateReg(XRegs[getReg()]));
461 }
462
463 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
464 assert(N == 1 && "Invalid number of operands!");
465 Inst.addOperand(MCOperand::CreateReg(XRegsNoX0[getReg()]));
466 }
467
468 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
469 if (isPPC64())
470 addRegG8RCOperands(Inst, N);
471 else
472 addRegGPRCOperands(Inst, N);
473 }
474
475 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
476 if (isPPC64())
477 addRegG8RCNoX0Operands(Inst, N);
478 else
479 addRegGPRCNoR0Operands(Inst, N);
480 }
481
482 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
483 assert(N == 1 && "Invalid number of operands!");
484 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
485 }
486
487 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
488 assert(N == 1 && "Invalid number of operands!");
489 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
490 }
491
492 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
493 assert(N == 1 && "Invalid number of operands!");
494 Inst.addOperand(MCOperand::CreateReg(VRegs[getReg()]));
495 }
496
Hal Finkel27774d92014-03-13 07:58:58 +0000497 void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
498 assert(N == 1 && "Invalid number of operands!");
499 Inst.addOperand(MCOperand::CreateReg(VSRegs[getVSReg()]));
500 }
501
Hal Finkel19be5062014-03-29 05:29:01 +0000502 void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
503 assert(N == 1 && "Invalid number of operands!");
504 Inst.addOperand(MCOperand::CreateReg(VSFRegs[getVSReg()]));
505 }
506
Ulrich Weigand640192d2013-05-03 19:49:39 +0000507 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
508 assert(N == 1 && "Invalid number of operands!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000509 Inst.addOperand(MCOperand::CreateReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000510 }
511
512 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
513 assert(N == 1 && "Invalid number of operands!");
514 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCCReg()]));
515 }
516
517 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
518 assert(N == 1 && "Invalid number of operands!");
519 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCRBitMask()]));
520 }
521
522 void addImmOperands(MCInst &Inst, unsigned N) const {
523 assert(N == 1 && "Invalid number of operands!");
524 if (Kind == Immediate)
525 Inst.addOperand(MCOperand::CreateImm(getImm()));
526 else
527 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
528 }
529
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000530 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
531 assert(N == 1 && "Invalid number of operands!");
532 if (Kind == Immediate)
533 Inst.addOperand(MCOperand::CreateImm(getImm() / 4));
534 else
535 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
536 }
537
Ulrich Weigand5b427592013-07-05 12:22:36 +0000538 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
539 assert(N == 1 && "Invalid number of operands!");
540 Inst.addOperand(MCOperand::CreateExpr(getTLSReg()));
541 }
542
Ulrich Weigand640192d2013-05-03 19:49:39 +0000543 StringRef getToken() const {
544 assert(Kind == Token && "Invalid access!");
545 return StringRef(Tok.Data, Tok.Length);
546 }
547
548 virtual void print(raw_ostream &OS) const;
549
550 static PPCOperand *CreateToken(StringRef Str, SMLoc S, bool IsPPC64) {
551 PPCOperand *Op = new PPCOperand(Token);
552 Op->Tok.Data = Str.data();
553 Op->Tok.Length = Str.size();
554 Op->StartLoc = S;
555 Op->EndLoc = S;
556 Op->IsPPC64 = IsPPC64;
557 return Op;
558 }
559
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000560 static PPCOperand *CreateTokenWithStringCopy(StringRef Str, SMLoc S,
561 bool IsPPC64) {
562 // Allocate extra memory for the string and copy it.
563 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
564 PPCOperand *Op = new (Mem) PPCOperand(Token);
565 Op->Tok.Data = (const char *)(Op + 1);
566 Op->Tok.Length = Str.size();
567 std::memcpy((char *)(Op + 1), Str.data(), Str.size());
568 Op->StartLoc = S;
569 Op->EndLoc = S;
570 Op->IsPPC64 = IsPPC64;
571 return Op;
572 }
573
Ulrich Weigand640192d2013-05-03 19:49:39 +0000574 static PPCOperand *CreateImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
575 PPCOperand *Op = new PPCOperand(Immediate);
576 Op->Imm.Val = Val;
577 Op->StartLoc = S;
578 Op->EndLoc = E;
579 Op->IsPPC64 = IsPPC64;
580 return Op;
581 }
582
583 static PPCOperand *CreateExpr(const MCExpr *Val,
584 SMLoc S, SMLoc E, bool IsPPC64) {
585 PPCOperand *Op = new PPCOperand(Expression);
586 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000587 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000588 Op->StartLoc = S;
589 Op->EndLoc = E;
590 Op->IsPPC64 = IsPPC64;
591 return Op;
592 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000593
594 static PPCOperand *CreateTLSReg(const MCSymbolRefExpr *Sym,
595 SMLoc S, SMLoc E, bool IsPPC64) {
596 PPCOperand *Op = new PPCOperand(TLSRegister);
597 Op->TLSReg.Sym = Sym;
598 Op->StartLoc = S;
599 Op->EndLoc = E;
600 Op->IsPPC64 = IsPPC64;
601 return Op;
602 }
603
604 static PPCOperand *CreateFromMCExpr(const MCExpr *Val,
605 SMLoc S, SMLoc E, bool IsPPC64) {
606 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
607 return CreateImm(CE->getValue(), S, E, IsPPC64);
608
609 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
610 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
611 return CreateTLSReg(SRE, S, E, IsPPC64);
612
613 return CreateExpr(Val, S, E, IsPPC64);
614 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000615};
616
617} // end anonymous namespace.
618
619void PPCOperand::print(raw_ostream &OS) const {
620 switch (Kind) {
621 case Token:
622 OS << "'" << getToken() << "'";
623 break;
624 case Immediate:
625 OS << getImm();
626 break;
627 case Expression:
628 getExpr()->print(OS);
629 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000630 case TLSRegister:
631 getTLSReg()->print(OS);
632 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000633 }
634}
635
636
Ulrich Weigandd8394902013-05-03 19:50:27 +0000637void PPCAsmParser::
638ProcessInstruction(MCInst &Inst,
639 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000640 int Opcode = Inst.getOpcode();
641 switch (Opcode) {
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000642 case PPC::LAx: {
643 MCInst TmpInst;
644 TmpInst.setOpcode(PPC::LA);
645 TmpInst.addOperand(Inst.getOperand(0));
646 TmpInst.addOperand(Inst.getOperand(2));
647 TmpInst.addOperand(Inst.getOperand(1));
648 Inst = TmpInst;
649 break;
650 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000651 case PPC::SUBI: {
652 MCInst TmpInst;
653 int64_t N = Inst.getOperand(2).getImm();
654 TmpInst.setOpcode(PPC::ADDI);
655 TmpInst.addOperand(Inst.getOperand(0));
656 TmpInst.addOperand(Inst.getOperand(1));
657 TmpInst.addOperand(MCOperand::CreateImm(-N));
658 Inst = TmpInst;
659 break;
660 }
661 case PPC::SUBIS: {
662 MCInst TmpInst;
663 int64_t N = Inst.getOperand(2).getImm();
664 TmpInst.setOpcode(PPC::ADDIS);
665 TmpInst.addOperand(Inst.getOperand(0));
666 TmpInst.addOperand(Inst.getOperand(1));
667 TmpInst.addOperand(MCOperand::CreateImm(-N));
668 Inst = TmpInst;
669 break;
670 }
671 case PPC::SUBIC: {
672 MCInst TmpInst;
673 int64_t N = Inst.getOperand(2).getImm();
674 TmpInst.setOpcode(PPC::ADDIC);
675 TmpInst.addOperand(Inst.getOperand(0));
676 TmpInst.addOperand(Inst.getOperand(1));
677 TmpInst.addOperand(MCOperand::CreateImm(-N));
678 Inst = TmpInst;
679 break;
680 }
681 case PPC::SUBICo: {
682 MCInst TmpInst;
683 int64_t N = Inst.getOperand(2).getImm();
684 TmpInst.setOpcode(PPC::ADDICo);
685 TmpInst.addOperand(Inst.getOperand(0));
686 TmpInst.addOperand(Inst.getOperand(1));
687 TmpInst.addOperand(MCOperand::CreateImm(-N));
688 Inst = TmpInst;
689 break;
690 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000691 case PPC::EXTLWI:
692 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000693 MCInst TmpInst;
694 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000695 int64_t B = Inst.getOperand(3).getImm();
696 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
697 TmpInst.addOperand(Inst.getOperand(0));
698 TmpInst.addOperand(Inst.getOperand(1));
699 TmpInst.addOperand(MCOperand::CreateImm(B));
700 TmpInst.addOperand(MCOperand::CreateImm(0));
701 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
702 Inst = TmpInst;
703 break;
704 }
705 case PPC::EXTRWI:
706 case PPC::EXTRWIo: {
707 MCInst TmpInst;
708 int64_t N = Inst.getOperand(2).getImm();
709 int64_t B = Inst.getOperand(3).getImm();
710 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
711 TmpInst.addOperand(Inst.getOperand(0));
712 TmpInst.addOperand(Inst.getOperand(1));
713 TmpInst.addOperand(MCOperand::CreateImm(B + N));
714 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
715 TmpInst.addOperand(MCOperand::CreateImm(31));
716 Inst = TmpInst;
717 break;
718 }
719 case PPC::INSLWI:
720 case PPC::INSLWIo: {
721 MCInst TmpInst;
722 int64_t N = Inst.getOperand(2).getImm();
723 int64_t B = Inst.getOperand(3).getImm();
724 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
725 TmpInst.addOperand(Inst.getOperand(0));
726 TmpInst.addOperand(Inst.getOperand(0));
727 TmpInst.addOperand(Inst.getOperand(1));
728 TmpInst.addOperand(MCOperand::CreateImm(32 - B));
729 TmpInst.addOperand(MCOperand::CreateImm(B));
730 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
731 Inst = TmpInst;
732 break;
733 }
734 case PPC::INSRWI:
735 case PPC::INSRWIo: {
736 MCInst TmpInst;
737 int64_t N = Inst.getOperand(2).getImm();
738 int64_t B = Inst.getOperand(3).getImm();
739 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
740 TmpInst.addOperand(Inst.getOperand(0));
741 TmpInst.addOperand(Inst.getOperand(0));
742 TmpInst.addOperand(Inst.getOperand(1));
743 TmpInst.addOperand(MCOperand::CreateImm(32 - (B + N)));
744 TmpInst.addOperand(MCOperand::CreateImm(B));
745 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
746 Inst = TmpInst;
747 break;
748 }
749 case PPC::ROTRWI:
750 case PPC::ROTRWIo: {
751 MCInst TmpInst;
752 int64_t N = Inst.getOperand(2).getImm();
753 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
754 TmpInst.addOperand(Inst.getOperand(0));
755 TmpInst.addOperand(Inst.getOperand(1));
756 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
757 TmpInst.addOperand(MCOperand::CreateImm(0));
758 TmpInst.addOperand(MCOperand::CreateImm(31));
759 Inst = TmpInst;
760 break;
761 }
762 case PPC::SLWI:
763 case PPC::SLWIo: {
764 MCInst TmpInst;
765 int64_t N = Inst.getOperand(2).getImm();
766 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000767 TmpInst.addOperand(Inst.getOperand(0));
768 TmpInst.addOperand(Inst.getOperand(1));
769 TmpInst.addOperand(MCOperand::CreateImm(N));
770 TmpInst.addOperand(MCOperand::CreateImm(0));
771 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
772 Inst = TmpInst;
773 break;
774 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000775 case PPC::SRWI:
776 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000777 MCInst TmpInst;
778 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000779 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000780 TmpInst.addOperand(Inst.getOperand(0));
781 TmpInst.addOperand(Inst.getOperand(1));
782 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
783 TmpInst.addOperand(MCOperand::CreateImm(N));
784 TmpInst.addOperand(MCOperand::CreateImm(31));
785 Inst = TmpInst;
786 break;
787 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000788 case PPC::CLRRWI:
789 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000790 MCInst TmpInst;
791 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000792 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
793 TmpInst.addOperand(Inst.getOperand(0));
794 TmpInst.addOperand(Inst.getOperand(1));
795 TmpInst.addOperand(MCOperand::CreateImm(0));
796 TmpInst.addOperand(MCOperand::CreateImm(0));
797 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
798 Inst = TmpInst;
799 break;
800 }
801 case PPC::CLRLSLWI:
802 case PPC::CLRLSLWIo: {
803 MCInst TmpInst;
804 int64_t B = Inst.getOperand(2).getImm();
805 int64_t N = Inst.getOperand(3).getImm();
806 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
807 TmpInst.addOperand(Inst.getOperand(0));
808 TmpInst.addOperand(Inst.getOperand(1));
809 TmpInst.addOperand(MCOperand::CreateImm(N));
810 TmpInst.addOperand(MCOperand::CreateImm(B - N));
811 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
812 Inst = TmpInst;
813 break;
814 }
815 case PPC::EXTLDI:
816 case PPC::EXTLDIo: {
817 MCInst TmpInst;
818 int64_t N = Inst.getOperand(2).getImm();
819 int64_t B = Inst.getOperand(3).getImm();
820 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
821 TmpInst.addOperand(Inst.getOperand(0));
822 TmpInst.addOperand(Inst.getOperand(1));
823 TmpInst.addOperand(MCOperand::CreateImm(B));
824 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
825 Inst = TmpInst;
826 break;
827 }
828 case PPC::EXTRDI:
829 case PPC::EXTRDIo: {
830 MCInst TmpInst;
831 int64_t N = Inst.getOperand(2).getImm();
832 int64_t B = Inst.getOperand(3).getImm();
833 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
834 TmpInst.addOperand(Inst.getOperand(0));
835 TmpInst.addOperand(Inst.getOperand(1));
836 TmpInst.addOperand(MCOperand::CreateImm(B + N));
837 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
838 Inst = TmpInst;
839 break;
840 }
841 case PPC::INSRDI:
842 case PPC::INSRDIo: {
843 MCInst TmpInst;
844 int64_t N = Inst.getOperand(2).getImm();
845 int64_t B = Inst.getOperand(3).getImm();
846 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
847 TmpInst.addOperand(Inst.getOperand(0));
848 TmpInst.addOperand(Inst.getOperand(0));
849 TmpInst.addOperand(Inst.getOperand(1));
850 TmpInst.addOperand(MCOperand::CreateImm(64 - (B + N)));
851 TmpInst.addOperand(MCOperand::CreateImm(B));
852 Inst = TmpInst;
853 break;
854 }
855 case PPC::ROTRDI:
856 case PPC::ROTRDIo: {
857 MCInst TmpInst;
858 int64_t N = Inst.getOperand(2).getImm();
859 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
860 TmpInst.addOperand(Inst.getOperand(0));
861 TmpInst.addOperand(Inst.getOperand(1));
862 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
863 TmpInst.addOperand(MCOperand::CreateImm(0));
864 Inst = TmpInst;
865 break;
866 }
867 case PPC::SLDI:
868 case PPC::SLDIo: {
869 MCInst TmpInst;
870 int64_t N = Inst.getOperand(2).getImm();
871 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000872 TmpInst.addOperand(Inst.getOperand(0));
873 TmpInst.addOperand(Inst.getOperand(1));
874 TmpInst.addOperand(MCOperand::CreateImm(N));
875 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
876 Inst = TmpInst;
877 break;
878 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000879 case PPC::SRDI:
880 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000881 MCInst TmpInst;
882 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000883 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000884 TmpInst.addOperand(Inst.getOperand(0));
885 TmpInst.addOperand(Inst.getOperand(1));
886 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
887 TmpInst.addOperand(MCOperand::CreateImm(N));
888 Inst = TmpInst;
889 break;
890 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000891 case PPC::CLRRDI:
892 case PPC::CLRRDIo: {
893 MCInst TmpInst;
894 int64_t N = Inst.getOperand(2).getImm();
895 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
896 TmpInst.addOperand(Inst.getOperand(0));
897 TmpInst.addOperand(Inst.getOperand(1));
898 TmpInst.addOperand(MCOperand::CreateImm(0));
899 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
900 Inst = TmpInst;
901 break;
902 }
903 case PPC::CLRLSLDI:
904 case PPC::CLRLSLDIo: {
905 MCInst TmpInst;
906 int64_t B = Inst.getOperand(2).getImm();
907 int64_t N = Inst.getOperand(3).getImm();
908 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
909 TmpInst.addOperand(Inst.getOperand(0));
910 TmpInst.addOperand(Inst.getOperand(1));
911 TmpInst.addOperand(MCOperand::CreateImm(N));
912 TmpInst.addOperand(MCOperand::CreateImm(B - N));
913 Inst = TmpInst;
914 break;
915 }
Ulrich Weigandd8394902013-05-03 19:50:27 +0000916 }
917}
918
Ulrich Weigand640192d2013-05-03 19:49:39 +0000919bool PPCAsmParser::
920MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
921 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
922 MCStreamer &Out, unsigned &ErrorInfo,
923 bool MatchingInlineAsm) {
924 MCInst Inst;
925
926 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
927 default: break;
928 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +0000929 // Post-process instructions (typically extended mnemonics)
930 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000931 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +0000932 Out.EmitInstruction(Inst, STI);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000933 return false;
934 case Match_MissingFeature:
935 return Error(IDLoc, "instruction use requires an option to be enabled");
936 case Match_MnemonicFail:
937 return Error(IDLoc, "unrecognized instruction mnemonic");
938 case Match_InvalidOperand: {
939 SMLoc ErrorLoc = IDLoc;
940 if (ErrorInfo != ~0U) {
941 if (ErrorInfo >= Operands.size())
942 return Error(IDLoc, "too few operands for instruction");
943
944 ErrorLoc = ((PPCOperand*)Operands[ErrorInfo])->getStartLoc();
945 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
946 }
947
948 return Error(ErrorLoc, "invalid operand for instruction");
949 }
950 }
951
952 llvm_unreachable("Implement any new match types added!");
953}
954
955bool PPCAsmParser::
956MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
957 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +0000958 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000959
Ulrich Weigand509c2402013-05-06 11:16:57 +0000960 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000961 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
962 IntVal = 8;
963 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +0000964 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000965 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
966 IntVal = 9;
967 return false;
Hal Finkel52727c62013-07-02 03:39:34 +0000968 } else if (Name.equals_lower("vrsave")) {
969 RegNo = PPC::VRSAVE;
970 IntVal = 256;
971 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000972 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000973 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
974 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
975 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000976 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000977 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
978 RegNo = FRegs[IntVal];
979 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000980 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000981 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
982 RegNo = VRegs[IntVal];
983 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +0000984 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000985 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
986 RegNo = CRRegs[IntVal];
987 return false;
988 }
989 }
990
991 return true;
992}
993
994bool PPCAsmParser::
995ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
996 const AsmToken &Tok = Parser.getTok();
997 StartLoc = Tok.getLoc();
998 EndLoc = Tok.getEndLoc();
999 RegNo = 0;
1000 int64_t IntVal;
1001
1002 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
1003 Parser.Lex(); // Eat identifier token.
1004 return false;
1005 }
1006
1007 return Error(StartLoc, "invalid register name");
1008}
1009
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001010/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +00001011/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +00001012/// symbol variants. If all symbols with modifier use the same
1013/// variant, return the corresponding PPCMCExpr::VariantKind,
1014/// and a modified expression using the default symbol variant.
1015/// Otherwise, return NULL.
1016const MCExpr *PPCAsmParser::
1017ExtractModifierFromExpr(const MCExpr *E,
1018 PPCMCExpr::VariantKind &Variant) {
1019 MCContext &Context = getParser().getContext();
1020 Variant = PPCMCExpr::VK_PPC_None;
1021
1022 switch (E->getKind()) {
1023 case MCExpr::Target:
1024 case MCExpr::Constant:
Craig Topper062a2ba2014-04-25 05:30:21 +00001025 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001026
1027 case MCExpr::SymbolRef: {
1028 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1029
1030 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001031 case MCSymbolRefExpr::VK_PPC_LO:
1032 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001033 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +00001034 case MCSymbolRefExpr::VK_PPC_HI:
1035 Variant = PPCMCExpr::VK_PPC_HI;
1036 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001037 case MCSymbolRefExpr::VK_PPC_HA:
1038 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001039 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +00001040 case MCSymbolRefExpr::VK_PPC_HIGHER:
1041 Variant = PPCMCExpr::VK_PPC_HIGHER;
1042 break;
1043 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1044 Variant = PPCMCExpr::VK_PPC_HIGHERA;
1045 break;
1046 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1047 Variant = PPCMCExpr::VK_PPC_HIGHEST;
1048 break;
1049 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1050 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1051 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001052 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001053 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001054 }
1055
1056 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Context);
1057 }
1058
1059 case MCExpr::Unary: {
1060 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1061 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1062 if (!Sub)
Craig Topper062a2ba2014-04-25 05:30:21 +00001063 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001064 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1065 }
1066
1067 case MCExpr::Binary: {
1068 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1069 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1070 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1071 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1072
1073 if (!LHS && !RHS)
Craig Topper062a2ba2014-04-25 05:30:21 +00001074 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001075
1076 if (!LHS) LHS = BE->getLHS();
1077 if (!RHS) RHS = BE->getRHS();
1078
1079 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1080 Variant = RHSVariant;
1081 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1082 Variant = LHSVariant;
1083 else if (LHSVariant == RHSVariant)
1084 Variant = LHSVariant;
1085 else
Craig Topper062a2ba2014-04-25 05:30:21 +00001086 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001087
1088 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1089 }
1090 }
1091
1092 llvm_unreachable("Invalid expression kind!");
1093}
1094
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001095/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1096/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1097/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1098/// FIXME: This is a hack.
1099const MCExpr *PPCAsmParser::
1100FixupVariantKind(const MCExpr *E) {
1101 MCContext &Context = getParser().getContext();
1102
1103 switch (E->getKind()) {
1104 case MCExpr::Target:
1105 case MCExpr::Constant:
1106 return E;
1107
1108 case MCExpr::SymbolRef: {
1109 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1110 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1111
1112 switch (SRE->getKind()) {
1113 case MCSymbolRefExpr::VK_TLSGD:
1114 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1115 break;
1116 case MCSymbolRefExpr::VK_TLSLD:
1117 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1118 break;
1119 default:
1120 return E;
1121 }
1122 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, Context);
1123 }
1124
1125 case MCExpr::Unary: {
1126 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1127 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1128 if (Sub == UE->getSubExpr())
1129 return E;
1130 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1131 }
1132
1133 case MCExpr::Binary: {
1134 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1135 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1136 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1137 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1138 return E;
1139 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1140 }
1141 }
1142
1143 llvm_unreachable("Invalid expression kind!");
1144}
1145
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001146/// ParseExpression. This differs from the default "parseExpression" in that
1147/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001148bool PPCAsmParser::
1149ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001150
1151 if (isDarwin())
1152 return ParseDarwinExpression(EVal);
1153
1154 // (ELF Platforms)
1155 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001156 if (getParser().parseExpression(EVal))
1157 return true;
1158
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001159 EVal = FixupVariantKind(EVal);
1160
Ulrich Weigand96e65782013-06-20 16:23:52 +00001161 PPCMCExpr::VariantKind Variant;
1162 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1163 if (E)
Ulrich Weigand266db7f2013-07-08 20:20:51 +00001164 EVal = PPCMCExpr::Create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001165
1166 return false;
1167}
1168
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001169/// ParseDarwinExpression. (MachO Platforms)
1170/// This differs from the default "parseExpression" in that it handles detection
1171/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1172/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1173/// syntax form so it is done here. TODO: Determine if there is merit in arranging
1174/// for this to be done at a higher level.
1175bool PPCAsmParser::
1176ParseDarwinExpression(const MCExpr *&EVal) {
1177 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1178 switch (getLexer().getKind()) {
1179 default:
1180 break;
1181 case AsmToken::Identifier:
1182 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1183 // something starting with any other char should be part of the
1184 // asm syntax. If handwritten asm includes an identifier like lo16,
1185 // then all bets are off - but no-one would do that, right?
1186 StringRef poss = Parser.getTok().getString();
1187 if (poss.equals_lower("lo16")) {
1188 Variant = PPCMCExpr::VK_PPC_LO;
1189 } else if (poss.equals_lower("hi16")) {
1190 Variant = PPCMCExpr::VK_PPC_HI;
1191 } else if (poss.equals_lower("ha16")) {
1192 Variant = PPCMCExpr::VK_PPC_HA;
1193 }
1194 if (Variant != PPCMCExpr::VK_PPC_None) {
1195 Parser.Lex(); // Eat the xx16
1196 if (getLexer().isNot(AsmToken::LParen))
1197 return Error(Parser.getTok().getLoc(), "expected '('");
1198 Parser.Lex(); // Eat the '('
1199 }
1200 break;
1201 }
1202
1203 if (getParser().parseExpression(EVal))
1204 return true;
1205
1206 if (Variant != PPCMCExpr::VK_PPC_None) {
1207 if (getLexer().isNot(AsmToken::RParen))
1208 return Error(Parser.getTok().getLoc(), "expected ')'");
1209 Parser.Lex(); // Eat the ')'
1210 EVal = PPCMCExpr::Create(Variant, EVal, false, getParser().getContext());
1211 }
1212 return false;
1213}
1214
1215/// ParseOperand
1216/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1217/// rNN for MachO.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001218bool PPCAsmParser::
1219ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1220 SMLoc S = Parser.getTok().getLoc();
1221 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1222 const MCExpr *EVal;
1223 PPCOperand *Op;
1224
1225 // Attempt to parse the next token as an immediate
1226 switch (getLexer().getKind()) {
1227 // Special handling for register names. These are interpreted
1228 // as immediates corresponding to the register number.
1229 case AsmToken::Percent:
1230 Parser.Lex(); // Eat the '%'.
1231 unsigned RegNo;
1232 int64_t IntVal;
1233 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1234 Parser.Lex(); // Eat the identifier token.
1235 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1236 Operands.push_back(Op);
1237 return false;
1238 }
1239 return Error(S, "invalid register name");
1240
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001241 case AsmToken::Identifier:
1242 // Note that non-register-name identifiers from the compiler will begin
1243 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1244 // identifiers like r31foo - so we fall through in the event that parsing
1245 // a register name fails.
1246 if (isDarwin()) {
1247 unsigned RegNo;
1248 int64_t IntVal;
1249 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1250 Parser.Lex(); // Eat the identifier token.
1251 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1252 Operands.push_back(Op);
1253 return false;
1254 }
1255 }
1256 // Fall-through to process non-register-name identifiers as expression.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001257 // All other expressions
1258 case AsmToken::LParen:
1259 case AsmToken::Plus:
1260 case AsmToken::Minus:
1261 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001262 case AsmToken::Dot:
1263 case AsmToken::Dollar:
Roman Divackya26f9a62014-03-12 19:25:57 +00001264 case AsmToken::Exclaim:
1265 case AsmToken::Tilde:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001266 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001267 break;
1268 /* fall through */
1269 default:
1270 return Error(S, "unknown operand");
1271 }
1272
Ulrich Weigand640192d2013-05-03 19:49:39 +00001273 // Push the parsed operand into the list of operands
Ulrich Weigand5b427592013-07-05 12:22:36 +00001274 Op = PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001275 Operands.push_back(Op);
1276
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001277 // Check whether this is a TLS call expression
1278 bool TLSCall = false;
1279 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1280 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1281
1282 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1283 const MCExpr *TLSSym;
1284
1285 Parser.Lex(); // Eat the '('.
1286 S = Parser.getTok().getLoc();
1287 if (ParseExpression(TLSSym))
1288 return Error(S, "invalid TLS call expression");
1289 if (getLexer().isNot(AsmToken::RParen))
1290 return Error(Parser.getTok().getLoc(), "missing ')'");
1291 E = Parser.getTok().getLoc();
1292 Parser.Lex(); // Eat the ')'.
1293
Ulrich Weigand5b427592013-07-05 12:22:36 +00001294 Op = PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64());
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001295 Operands.push_back(Op);
1296 }
1297
1298 // Otherwise, check for D-form memory operands
1299 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001300 Parser.Lex(); // Eat the '('.
1301 S = Parser.getTok().getLoc();
1302
1303 int64_t IntVal;
1304 switch (getLexer().getKind()) {
1305 case AsmToken::Percent:
1306 Parser.Lex(); // Eat the '%'.
1307 unsigned RegNo;
1308 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1309 return Error(S, "invalid register name");
1310 Parser.Lex(); // Eat the identifier token.
1311 break;
1312
1313 case AsmToken::Integer:
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001314 if (!isDarwin()) {
1315 if (getParser().parseAbsoluteExpression(IntVal) ||
Ulrich Weigand640192d2013-05-03 19:49:39 +00001316 IntVal < 0 || IntVal > 31)
1317 return Error(S, "invalid register number");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001318 } else {
1319 return Error(S, "unexpected integer value");
1320 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001321 break;
1322
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001323 case AsmToken::Identifier:
1324 if (isDarwin()) {
1325 unsigned RegNo;
1326 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1327 Parser.Lex(); // Eat the identifier token.
1328 break;
1329 }
1330 }
1331 // Fall-through..
1332
Ulrich Weigand640192d2013-05-03 19:49:39 +00001333 default:
1334 return Error(S, "invalid memory operand");
1335 }
1336
1337 if (getLexer().isNot(AsmToken::RParen))
1338 return Error(Parser.getTok().getLoc(), "missing ')'");
1339 E = Parser.getTok().getLoc();
1340 Parser.Lex(); // Eat the ')'.
1341
1342 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1343 Operands.push_back(Op);
1344 }
1345
1346 return false;
1347}
1348
1349/// Parse an instruction mnemonic followed by its operands.
1350bool PPCAsmParser::
1351ParseInstruction(ParseInstructionInfo &Info, StringRef Name, SMLoc NameLoc,
1352 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1353 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001354 // If the next character is a '+' or '-', we need to add it to the
1355 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001356 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001357 if (getLexer().is(AsmToken::Plus)) {
1358 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001359 NewOpcode = Name;
1360 NewOpcode += '+';
1361 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001362 }
1363 if (getLexer().is(AsmToken::Minus)) {
1364 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001365 NewOpcode = Name;
1366 NewOpcode += '-';
1367 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001368 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001369 // If the instruction ends in a '.', we need to create a separate
1370 // token for it, to match what TableGen is doing.
1371 size_t Dot = Name.find('.');
1372 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001373 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1374 Operands.push_back(
1375 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1376 else
1377 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001378 if (Dot != StringRef::npos) {
1379 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1380 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001381 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1382 Operands.push_back(
1383 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1384 else
1385 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001386 }
1387
1388 // If there are no more operands then finish
1389 if (getLexer().is(AsmToken::EndOfStatement))
1390 return false;
1391
1392 // Parse the first operand
1393 if (ParseOperand(Operands))
1394 return true;
1395
1396 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1397 getLexer().is(AsmToken::Comma)) {
1398 // Consume the comma token
1399 getLexer().Lex();
1400
1401 // Parse the next operand
1402 if (ParseOperand(Operands))
1403 return true;
1404 }
1405
1406 return false;
1407}
1408
1409/// ParseDirective parses the PPC specific directives
1410bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1411 StringRef IDVal = DirectiveID.getIdentifier();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001412 if (!isDarwin()) {
1413 if (IDVal == ".word")
1414 return ParseDirectiveWord(2, DirectiveID.getLoc());
1415 if (IDVal == ".llong")
1416 return ParseDirectiveWord(8, DirectiveID.getLoc());
1417 if (IDVal == ".tc")
1418 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1419 if (IDVal == ".machine")
1420 return ParseDirectiveMachine(DirectiveID.getLoc());
1421 } else {
1422 if (IDVal == ".machine")
1423 return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1424 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001425 return true;
1426}
1427
1428/// ParseDirectiveWord
1429/// ::= .word [ expression (, expression)* ]
1430bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
1431 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1432 for (;;) {
1433 const MCExpr *Value;
1434 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001435 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001436
1437 getParser().getStreamer().EmitValue(Value, Size);
1438
1439 if (getLexer().is(AsmToken::EndOfStatement))
1440 break;
1441
1442 if (getLexer().isNot(AsmToken::Comma))
1443 return Error(L, "unexpected token in directive");
1444 Parser.Lex();
1445 }
1446 }
1447
1448 Parser.Lex();
1449 return false;
1450}
1451
1452/// ParseDirectiveTC
1453/// ::= .tc [ symbol (, expression)* ]
1454bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
1455 // Skip TC symbol, which is only used with XCOFF.
1456 while (getLexer().isNot(AsmToken::EndOfStatement)
1457 && getLexer().isNot(AsmToken::Comma))
1458 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001459 if (getLexer().isNot(AsmToken::Comma)) {
1460 Error(L, "unexpected token in directive");
1461 return false;
1462 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001463 Parser.Lex();
1464
1465 // Align to word size.
1466 getParser().getStreamer().EmitValueToAlignment(Size);
1467
1468 // Emit expressions.
1469 return ParseDirectiveWord(Size, L);
1470}
1471
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001472/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001473/// ::= .machine [ cpu | "push" | "pop" ]
1474bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
1475 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001476 getLexer().isNot(AsmToken::String)) {
1477 Error(L, "unexpected token in directive");
1478 return false;
1479 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001480
1481 StringRef CPU = Parser.getTok().getIdentifier();
1482 Parser.Lex();
1483
1484 // FIXME: Right now, the parser always allows any available
1485 // instruction, so the .machine directive is not useful.
1486 // Implement ".machine any" (by doing nothing) for the benefit
1487 // of existing assembler code. Likewise, we can then implement
1488 // ".machine push" and ".machine pop" as no-op.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001489 if (CPU != "any" && CPU != "push" && CPU != "pop") {
1490 Error(L, "unrecognized machine type");
1491 return false;
1492 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001493
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001494 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1495 Error(L, "unexpected token in directive");
1496 return false;
1497 }
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +00001498 PPCTargetStreamer &TStreamer =
1499 *static_cast<PPCTargetStreamer *>(
1500 getParser().getStreamer().getTargetStreamer());
1501 TStreamer.emitMachine(CPU);
Ulrich Weigand55daa772013-07-09 10:00:34 +00001502
1503 return false;
1504}
1505
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001506/// ParseDarwinDirectiveMachine (Mach-o platforms)
1507/// ::= .machine cpu-identifier
1508bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
1509 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001510 getLexer().isNot(AsmToken::String)) {
1511 Error(L, "unexpected token in directive");
1512 return false;
1513 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001514
1515 StringRef CPU = Parser.getTok().getIdentifier();
1516 Parser.Lex();
1517
1518 // FIXME: this is only the 'default' set of cpu variants.
1519 // However we don't act on this information at present, this is simply
1520 // allowing parsing to proceed with minimal sanity checking.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001521 if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1522 Error(L, "unrecognized cpu type");
1523 return false;
1524 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001525
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001526 if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1527 Error(L, "wrong cpu type specified for 64bit");
1528 return false;
1529 }
1530 if (!isPPC64() && CPU == "ppc64") {
1531 Error(L, "wrong cpu type specified for 32bit");
1532 return false;
1533 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001534
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001535 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1536 Error(L, "unexpected token in directive");
1537 return false;
1538 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001539
1540 return false;
1541}
1542
Ulrich Weigand640192d2013-05-03 19:49:39 +00001543/// Force static initialization.
1544extern "C" void LLVMInitializePowerPCAsmParser() {
1545 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1546 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001547 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001548}
1549
1550#define GET_REGISTER_MATCHER
1551#define GET_MATCHER_IMPLEMENTATION
1552#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001553
1554// Define this matcher function after the auto-generated include so we
1555// have the match class enum definitions.
1556unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
1557 unsigned Kind) {
1558 // If the kind is a token for a literal immediate, check if our asm
1559 // operand matches. This is for InstAliases which have a fixed-value
1560 // immediate in the syntax.
1561 int64_t ImmVal;
1562 switch (Kind) {
1563 case MCK_0: ImmVal = 0; break;
1564 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001565 case MCK_2: ImmVal = 2; break;
1566 case MCK_3: ImmVal = 3; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001567 default: return Match_InvalidOperand;
1568 }
1569
1570 PPCOperand *Op = static_cast<PPCOperand*>(AsmOp);
1571 if (Op->isImm() && Op->getImm() == ImmVal)
1572 return Match_Success;
1573
1574 return Match_InvalidOperand;
1575}
1576
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001577const MCExpr *
1578PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1579 MCSymbolRefExpr::VariantKind Variant,
1580 MCContext &Ctx) {
1581 switch (Variant) {
1582 case MCSymbolRefExpr::VK_PPC_LO:
1583 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
1584 case MCSymbolRefExpr::VK_PPC_HI:
1585 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
1586 case MCSymbolRefExpr::VK_PPC_HA:
1587 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
1588 case MCSymbolRefExpr::VK_PPC_HIGHER:
1589 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
1590 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1591 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
1592 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1593 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
1594 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1595 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
1596 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001597 return nullptr;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001598 }
1599}