blob: fdfb8c9bfc9d6d3a65295357b4281849b92f8811 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Andrew Trickccb67362012-02-03 05:12:41 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/MC/MCStreamer.h"
18#include "llvm/PassManager.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000019#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/Target/TargetOptions.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000023using namespace llvm;
24
Hal Finkel96c2d4d2012-06-08 15:38:21 +000025static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000026opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
27 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000028
Hal Finkel174e5902014-03-25 23:29:21 +000029static cl::opt<bool>
30VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
31 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
32
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000033extern "C" void LLVMInitializePowerPCTarget() {
34 // Register the targets
Andrew Trick808a7a62012-02-03 05:12:30 +000035 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000036 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +000037 RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000038}
Douglas Gregor1b731d52009-06-16 20:12:29 +000039
Rafael Espindola5b358582013-12-11 00:09:06 +000040/// Return the datalayout string of a subtarget.
41static std::string getDataLayoutString(const PPCSubtarget &ST) {
Rafael Espindola345d7182013-12-17 15:29:48 +000042 const Triple &T = ST.getTargetTriple();
43
Will Schmidtacae4682014-03-12 14:59:17 +000044 std::string Ret;
45
46 // Most PPC* platforms are big endian, PPC64LE is little endian.
47 if (ST.isLittleEndian())
48 Ret = "e";
49 else
50 Ret = "E";
Rafael Espindola5b358582013-12-11 00:09:06 +000051
Rafael Espindola58873562014-01-03 19:21:54 +000052 Ret += DataLayout::getManglingComponent(T);
53
Rafael Espindola345d7182013-12-17 15:29:48 +000054 // PPC32 has 32 bit pointers. The PS3 (OS Lv2) is a PPC64 machine with 32 bit
55 // pointers.
56 if (!ST.isPPC64() || T.getOS() == Triple::Lv2)
Rafael Espindola5b358582013-12-11 00:09:06 +000057 Ret += "-p:32:32";
58
59 // Note, the alignment values for f64 and i64 on ppc64 in Darwin
60 // documentation are wrong; these are correct (i.e. "what gcc does").
Rafael Espindola382ee382013-12-18 14:35:37 +000061 if (ST.isPPC64() || ST.isSVR4ABI())
62 Ret += "-i64:64";
Rafael Espindola988f35e2013-12-18 15:06:25 +000063 else
64 Ret += "-f64:32:64";
Rafael Espindola5b358582013-12-11 00:09:06 +000065
Gabor Greif5fde43b2013-12-12 08:00:34 +000066 // PPC64 has 32 and 64 bit registers, PPC32 has only 32 bit ones.
Rafael Espindola5b358582013-12-11 00:09:06 +000067 if (ST.isPPC64())
68 Ret += "-n32:64";
69 else
70 Ret += "-n32";
71
72 return Ret;
73}
74
Evan Cheng2129f592011-07-19 06:37:02 +000075PPCTargetMachine::PPCTargetMachine(const Target &T, StringRef TT,
76 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000077 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000078 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +000079 CodeGenOpt::Level OL,
Evan Chengefd9b422011-07-20 07:51:56 +000080 bool is64Bit)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000081 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Hal Finkel940ab932014-02-28 00:27:01 +000082 Subtarget(TT, CPU, FS, is64Bit, OL),
Rafael Espindola5b358582013-12-11 00:09:06 +000083 DL(getDataLayoutString(Subtarget)), InstrInfo(*this),
Anton Korobeynikov2f931282011-01-10 12:39:04 +000084 FrameLowering(Subtarget), JITInfo(*this, is64Bit),
Dan Gohmanbb919df2010-05-11 17:31:57 +000085 TLInfo(*this), TSInfo(*this),
Chandler Carruth664e3542013-01-07 01:37:14 +000086 InstrItins(Subtarget.getInstrItineraryData()) {
Rafael Espindola227144c2013-05-13 01:16:13 +000087 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +000088}
89
David Blaikiea379b1812011-12-20 02:50:00 +000090void PPC32TargetMachine::anchor() { }
91
Andrew Trick808a7a62012-02-03 05:12:30 +000092PPC32TargetMachine::PPC32TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000093 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000094 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000095 Reloc::Model RM, CodeModel::Model CM,
96 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000097 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000098}
99
David Blaikiea379b1812011-12-20 02:50:00 +0000100void PPC64TargetMachine::anchor() { }
Chris Lattner0c4aa142006-06-16 01:37:27 +0000101
Andrew Trick808a7a62012-02-03 05:12:30 +0000102PPC64TargetMachine::PPC64TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +0000103 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000104 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000105 Reloc::Model RM, CodeModel::Model CM,
106 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000107 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner0c4aa142006-06-16 01:37:27 +0000108}
109
Misha Brukmanb4402432005-04-21 23:30:14 +0000110
Chris Lattner12e97302006-09-04 04:14:57 +0000111//===----------------------------------------------------------------------===//
112// Pass Pipeline Configuration
113//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000114
Andrew Trickccb67362012-02-03 05:12:41 +0000115namespace {
116/// PPC Code Generator Pass Configuration Options.
117class PPCPassConfig : public TargetPassConfig {
118public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000119 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
120 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000121
122 PPCTargetMachine &getPPCTargetMachine() const {
123 return getTM<PPCTargetMachine>();
124 }
125
Hal Finkeled6a2852013-04-05 23:29:01 +0000126 const PPCSubtarget &getPPCSubtarget() const {
127 return *getPPCTargetMachine().getSubtargetImpl();
128 }
129
Craig Topper0d3fa922014-04-29 07:57:37 +0000130 bool addPreISel() override;
131 bool addILPOpts() override;
132 bool addInstSelector() override;
133 bool addPreRegAlloc() override;
134 bool addPreSched2() override;
135 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000136};
137} // namespace
138
Andrew Trickf8ea1082012-02-04 02:56:59 +0000139TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000140 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000141}
142
Hal Finkel25c19922013-05-15 21:37:41 +0000143bool PPCPassConfig::addPreISel() {
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000144 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000145 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000146
147 return false;
148}
149
Hal Finkeled6a2852013-04-05 23:29:01 +0000150bool PPCPassConfig::addILPOpts() {
151 if (getPPCSubtarget().hasISEL()) {
152 addPass(&EarlyIfConverterID);
153 return true;
154 }
155
156 return false;
157}
158
Andrew Trickccb67362012-02-03 05:12:41 +0000159bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000160 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000161 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000162
163#ifndef NDEBUG
164 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
165 addPass(createPPCCTRLoopsVerify());
166#endif
167
Hal Finkel32854b042014-03-24 09:51:41 +0000168 if (getPPCSubtarget().hasVSX())
169 addPass(createPPCVSXCopyPass());
Hal Finkel27774d92014-03-13 07:58:58 +0000170
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000171 return false;
172}
173
Hal Finkel174e5902014-03-25 23:29:21 +0000174bool PPCPassConfig::addPreRegAlloc() {
175 if (getPPCSubtarget().hasVSX()) {
176 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
177 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
178 &PPCVSXFMAMutateID);
179 }
180
181 return false;
182}
183
Hal Finkel5711eca2013-04-09 22:58:37 +0000184bool PPCPassConfig::addPreSched2() {
Hal Finkelc6fc9b82014-03-27 23:12:31 +0000185 if (getPPCSubtarget().hasVSX())
186 addPass(createPPCVSXCopyCleanupPass());
187
Hal Finkel5711eca2013-04-09 22:58:37 +0000188 if (getOptLevel() != CodeGenOpt::None)
189 addPass(&IfConverterID);
190
191 return true;
192}
193
Andrew Trickccb67362012-02-03 05:12:41 +0000194bool PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000195 if (getOptLevel() != CodeGenOpt::None)
196 addPass(createPPCEarlyReturnPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000197 // Must run branch selection immediately preceding the asm printer.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000198 addPass(createPPCBranchSelectionPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000199 return false;
200}
201
Bill Wendling026e5d72009-04-29 23:29:43 +0000202bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
Daniel Dunbarc9013922009-07-15 22:33:19 +0000203 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000204 // Inform the subtarget that we are in JIT mode. FIXME: does this break macho
205 // writing?
206 Subtarget.SetJITMode();
Andrew Trick808a7a62012-02-03 05:12:30 +0000207
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000208 // Machine code emitter pass for PowerPC.
209 PM.add(createPPCJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000210
211 return false;
212}
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000213
214void PPCTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
215 // Add first the target-independent BasicTTI pass, then our PPC pass. This
216 // allows the PPC pass to delegate to the target independent layer when
217 // appropriate.
Bill Wendlingafc10362013-06-19 20:51:24 +0000218 PM.add(createBasicTargetTransformInfoPass(this));
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000219 PM.add(createPPCTargetTransformInfoPass(this));
220}
221