blob: 01acde0ffdb2cb0072e8b2324c1f5c03c16ad71c [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARM specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Evan Chenge45d6852011-01-11 21:46:47 +000015#include "ARMBaseRegisterInfo.h"
Evan Cheng43b9ca62009-08-28 23:18:09 +000016#include "llvm/GlobalValue.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000017#include "llvm/Target/TargetSubtarget.h"
Bob Wilson45825302009-06-22 21:01:46 +000018#include "llvm/Support/CommandLine.h"
David Goodwin0d412c22009-11-10 00:48:55 +000019#include "llvm/ADT/SmallVector.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000020
21#define GET_SUBTARGETINFO_CTOR
22#define GET_SUBTARGETINFO_MC_DESC
23#define GET_SUBTARGETINFO_TARGET_DESC
24#include "ARMGenSubtarget.inc"
25
Evan Cheng10043e22007-01-19 07:51:42 +000026using namespace llvm;
27
Bob Wilson45825302009-06-22 21:01:46 +000028static cl::opt<bool>
29ReserveR9("arm-reserve-r9", cl::Hidden,
30 cl::desc("Reserve R9, making it unavailable as GPR"));
31
Anton Korobeynikov25229082009-11-24 00:44:37 +000032static cl::opt<bool>
Evan Cheng2f2435d2011-01-21 18:55:51 +000033DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov25229082009-11-24 00:44:37 +000034
Bob Wilson3dc97322010-09-28 04:09:35 +000035static cl::opt<bool>
36StrictAlign("arm-strict-align", cl::Hidden,
37 cl::desc("Disallow all unaligned memory accesses"));
38
Evan Chengfe6e4052011-06-30 01:53:36 +000039ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
40 const std::string &FS, bool isT)
Evan Cheng54b68e32011-07-01 20:45:01 +000041 : ARMGenSubtargetInfo()
42 , ARMArchVersion(V4)
Evan Chengbf407072010-09-10 01:29:16 +000043 , ARMProcFamily(Others)
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +000044 , ARMFPUType(None)
Jim Grosbach71fcb4f2010-03-25 23:47:34 +000045 , UseNEONForSinglePrecisionFP(false)
Evan Cheng62c7b5b2010-12-05 22:04:16 +000046 , SlowFPVMLx(false)
Benjamin Kramerbb21fac2011-04-01 09:20:31 +000047 , HasVMLxForwarding(false)
Evan Cheng891f8312010-08-09 19:19:36 +000048 , SlowFPBrcc(false)
Evan Cheng03da4db2009-10-16 06:11:08 +000049 , IsThumb(isT)
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000050 , ThumbMode(Thumb1)
Evan Cheng5190f092010-08-11 07:17:46 +000051 , NoARM(false)
David Goodwin17199b52009-09-30 00:10:16 +000052 , PostRAScheduler(false)
Bob Wilson45825302009-06-22 21:01:46 +000053 , IsR9Reserved(ReserveR9)
Evan Chengdfce83c2011-01-17 08:03:18 +000054 , UseMovt(false)
Anton Korobeynikov0a65a372010-03-14 18:42:38 +000055 , HasFP16(false)
Bob Wilsondd6eb5b2010-10-12 16:22:47 +000056 , HasD16(false)
Jim Grosbach151cd8f2010-05-05 23:44:43 +000057 , HasHardwareDivide(false)
58 , HasT2ExtractPack(false)
Evan Cheng6e809de2010-08-11 06:22:01 +000059 , HasDataBarrier(false)
Evan Cheng891f8312010-08-09 19:19:36 +000060 , Pref32BitThumb(false)
Bob Wilsona2881ee2011-04-19 18:11:49 +000061 , AvoidCPSRPartialUpdate(false)
Evan Cheng8740ee32010-11-03 06:34:55 +000062 , HasMPExtension(false)
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +000063 , FPOnlySP(false)
Bob Wilson3dc97322010-09-28 04:09:35 +000064 , AllowsUnalignedMem(false)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000065 , stackAlignment(4)
Evan Chengfe6e4052011-06-30 01:53:36 +000066 , CPUString(CPU)
Evan Chenge45d6852011-01-11 21:46:47 +000067 , TargetTriple(TT)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000068 , TargetABI(ARM_ABI_APCS) {
Evan Cheng10043e22007-01-19 07:51:42 +000069 // Determine default and user specified characteristics
Evan Cheng10043e22007-01-19 07:51:42 +000070
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000071 // When no arch is specified either by CPU or by attributes, make the default
72 // ARMv4T.
Bob Wilsond0046ca2010-11-09 22:50:47 +000073 const char *ARMArchFeature = "";
Evan Chengfe6e4052011-06-30 01:53:36 +000074 if (CPUString.empty())
75 CPUString = "generic";
Bob Wilsond0046ca2010-11-09 22:50:47 +000076 if (CPUString == "generic" && (FS.empty() || FS == "generic")) {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000077 ARMArchVersion = V4T;
Evan Chengfe6e4052011-06-30 01:53:36 +000078 ARMArchFeature = "+v4t";
Bob Wilsond0046ca2010-11-09 22:50:47 +000079 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000080
Evan Cheng10043e22007-01-19 07:51:42 +000081 // Set the boolean corresponding to the current target triple, or the default
82 // if one cannot be determined, to true.
Evan Chengec415ef2009-03-08 04:02:49 +000083 unsigned Len = TT.length();
Evan Cheng0ee0da82009-03-09 20:25:39 +000084 unsigned Idx = 0;
Anton Korobeynikovb6f45382009-05-29 23:41:08 +000085
Evan Cheng0ee0da82009-03-09 20:25:39 +000086 if (Len >= 5 && TT.substr(0, 4) == "armv")
87 Idx = 4;
Bob Wilson48249562009-06-22 21:28:22 +000088 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000089 IsThumb = true;
Evan Cheng0ee0da82009-03-09 20:25:39 +000090 if (Len >= 7 && TT[5] == 'v')
91 Idx = 6;
92 }
93 if (Idx) {
94 unsigned SubVer = TT[Idx];
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000095 if (SubVer >= '7' && SubVer <= '9') {
96 ARMArchVersion = V7A;
Evan Chengfe6e4052011-06-30 01:53:36 +000097 ARMArchFeature = "+v7a";
Bob Wilsond0046ca2010-11-09 22:50:47 +000098 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Jim Grosbach92d999002010-05-05 20:44:35 +000099 ARMArchVersion = V7M;
Evan Chengfe6e4052011-06-30 01:53:36 +0000100 ARMArchFeature = "+v7m";
Bob Wilsond0046ca2010-11-09 22:50:47 +0000101 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000102 } else if (SubVer == '6') {
103 ARMArchVersion = V6;
Evan Chengfe6e4052011-06-30 01:53:36 +0000104 ARMArchFeature = "+v6";
Bob Wilsond0046ca2010-11-09 22:50:47 +0000105 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2') {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000106 ARMArchVersion = V6T2;
Evan Chengfe6e4052011-06-30 01:53:36 +0000107 ARMArchFeature = "+v6t2";
Bob Wilsond0046ca2010-11-09 22:50:47 +0000108 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000109 } else if (SubVer == '5') {
110 ARMArchVersion = V5T;
Evan Chengfe6e4052011-06-30 01:53:36 +0000111 ARMArchFeature = "+v5t";
Bob Wilsond0046ca2010-11-09 22:50:47 +0000112 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e') {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000113 ARMArchVersion = V5TE;
Evan Chengfe6e4052011-06-30 01:53:36 +0000114 ARMArchFeature = "+v5te";
Bob Wilsond0046ca2010-11-09 22:50:47 +0000115 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000116 } else if (SubVer == '4') {
Bob Wilsond0046ca2010-11-09 22:50:47 +0000117 if (Len >= Idx+2 && TT[Idx+1] == 't') {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000118 ARMArchVersion = V4T;
Evan Chengfe6e4052011-06-30 01:53:36 +0000119 ARMArchFeature = "+v4t";
Bob Wilsond0046ca2010-11-09 22:50:47 +0000120 } else {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000121 ARMArchVersion = V4;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000122 ARMArchFeature = "";
123 }
Evan Chengec415ef2009-03-08 04:02:49 +0000124 }
125 }
126
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000127 if (TT.find("eabi") != std::string::npos)
128 TargetABI = ARM_ABI_AAPCS;
129
Evan Cheng0b33a322011-06-30 02:12:44 +0000130 // Insert the architecture feature derived from the target triple into the
131 // feature string. This is important for setting features that are implied
132 // based on the architecture version.
133 std::string FSWithArch = std::string(ARMArchFeature);
134 if (FSWithArch.empty())
Bob Wilsond0046ca2010-11-09 22:50:47 +0000135 FSWithArch = FS;
Evan Cheng0b33a322011-06-30 02:12:44 +0000136 else if (!FS.empty())
137 FSWithArch = FSWithArch + "," + FS;
Evan Chengfe6e4052011-06-30 01:53:36 +0000138 ParseSubtargetFeatures(FSWithArch, CPUString);
Bob Wilsond0046ca2010-11-09 22:50:47 +0000139
Evan Cheng54b68e32011-07-01 20:45:01 +0000140 // Initialize scheduling itinerary for the specified CPU.
141 InstrItins = getInstrItineraryForCPU(CPUString);
142
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000143 // After parsing Itineraries, set ItinData.IssueWidth.
144 computeIssueWidth();
145
Bob Wilsond0046ca2010-11-09 22:50:47 +0000146 // Thumb2 implies at least V6T2.
147 if (ARMArchVersion >= V6T2)
148 ThumbMode = Thumb2;
149 else if (ThumbMode >= Thumb2)
150 ARMArchVersion = V6T2;
151
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000152 if (isAAPCS_ABI())
153 stackAlignment = 8;
154
Evan Chengdfce83c2011-01-17 08:03:18 +0000155 if (!isTargetDarwin())
156 UseMovt = hasV6T2Ops();
157 else {
Bob Wilson45825302009-06-22 21:01:46 +0000158 IsR9Reserved = ReserveR9 | (ARMArchVersion < V6);
Evan Cheng2f2435d2011-01-21 18:55:51 +0000159 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Chengdfce83c2011-01-17 08:03:18 +0000160 }
David Goodwin9a051a52009-10-01 21:46:35 +0000161
Evan Cheng03da4db2009-10-16 06:11:08 +0000162 if (!isThumb() || hasThumb2())
163 PostRAScheduler = true;
Bob Wilson3dc97322010-09-28 04:09:35 +0000164
165 // v6+ may or may not support unaligned mem access depending on the system
166 // configuration.
167 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
168 AllowsUnalignedMem = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000169}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000170
171/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng1b389522009-09-03 07:04:02 +0000172bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000173ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
174 Reloc::Model RelocM) const {
Evan Cheng1b389522009-09-03 07:04:02 +0000175 if (RelocM == Reloc::Static)
Evan Cheng43b9ca62009-08-28 23:18:09 +0000176 return false;
Evan Cheng1b389522009-09-03 07:04:02 +0000177
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000178 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
179 // load from stub.
Evan Cheng2ce66302011-02-22 06:58:34 +0000180 bool isDecl = GV->hasAvailableExternallyLinkage();
181 if (GV->isDeclaration() && !GV->isMaterializable())
182 isDecl = true;
Evan Cheng1b389522009-09-03 07:04:02 +0000183
184 if (!isTargetDarwin()) {
185 // Extra load is needed for all externally visible.
186 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
187 return false;
188 return true;
189 } else {
190 if (RelocM == Reloc::PIC_) {
191 // If this is a strong reference to a definition, it is definitely not
192 // through a stub.
193 if (!isDecl && !GV->isWeakForLinker())
194 return false;
195
196 // Unless we have a symbol with hidden visibility, we have to go through a
197 // normal $non_lazy_ptr stub because this symbol might be resolved late.
198 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
199 return true;
200
201 // If symbol visibility is hidden, we have a stub for common symbol
202 // references and external declarations.
203 if (isDecl || GV->hasCommonLinkage())
204 // Hidden $non_lazy_ptr reference.
205 return true;
206
207 return false;
208 } else {
209 // If this is a strong reference to a definition, it is definitely not
210 // through a stub.
211 if (!isDecl && !GV->isWeakForLinker())
212 return false;
Andrew Trickc416ba62010-12-24 04:28:06 +0000213
Evan Cheng1b389522009-09-03 07:04:02 +0000214 // Unless we have a symbol with hidden visibility, we have to go through a
215 // normal $non_lazy_ptr stub because this symbol might be resolved late.
216 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
217 return true;
218 }
219 }
220
221 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000222}
David Goodwin0d412c22009-11-10 00:48:55 +0000223
Owen Andersona3181e22010-09-28 21:57:50 +0000224unsigned ARMSubtarget::getMispredictionPenalty() const {
225 // If we have a reasonable estimate of the pipeline depth, then we can
226 // estimate the penalty of a misprediction based on that.
227 if (isCortexA8())
228 return 13;
229 else if (isCortexA9())
230 return 8;
Andrew Trickc416ba62010-12-24 04:28:06 +0000231
Owen Andersona3181e22010-09-28 21:57:50 +0000232 // Otherwise, just return a sensible default.
233 return 10;
234}
235
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000236void ARMSubtarget::computeIssueWidth() {
237 unsigned allStage1Units = 0;
238 for (const InstrItinerary *itin = InstrItins.Itineraries;
239 itin->FirstStage != ~0U; ++itin) {
240 const InstrStage *IS = InstrItins.Stages + itin->FirstStage;
241 allStage1Units |= IS->getUnits();
242 }
243 InstrItins.IssueWidth = 0;
244 while (allStage1Units) {
245 ++InstrItins.IssueWidth;
246 // clear the lowest bit
247 allStage1Units ^= allStage1Units & ~(allStage1Units - 1);
248 }
Andrew Trick163a2442011-01-04 00:32:57 +0000249 assert(InstrItins.IssueWidth <= 2 && "itinerary bug, too many stage 1 units");
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000250}
251
David Goodwin0d412c22009-11-10 00:48:55 +0000252bool ARMSubtarget::enablePostRAScheduler(
253 CodeGenOpt::Level OptLevel,
254 TargetSubtarget::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000255 RegClassVector& CriticalPathRCs) const {
David Goodwin0d412c22009-11-10 00:48:55 +0000256 Mode = TargetSubtarget::ANTIDEP_CRITICAL;
David Goodwinb9fe5d52009-11-13 19:52:48 +0000257 CriticalPathRCs.clear();
258 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwin0d412c22009-11-10 00:48:55 +0000259 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
260}