blob: 8693a9a269d3202fbf6492af4845bef49e70eed2 [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the class that prints out the LLVM IR and machine
11// functions using the MIR serialization format.
12//
13//===----------------------------------------------------------------------===//
14
15#include "MIRPrinter.h"
16#include "llvm/ADT/STLExtras.h"
Tim Northoverd28d3cc2016-09-12 11:20:10 +000017#include "llvm/ADT/SmallBitVector.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000018#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
19#include "llvm/CodeGen/MIRYamlMapping.h"
Alex Lorenzab980492015-07-20 20:51:18 +000020#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000022#include "llvm/CodeGen/MachineFunction.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Alex Lorenzf4baeb52015-07-21 22:28:27 +000024#include "llvm/CodeGen/MachineModuleInfo.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000026#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000027#include "llvm/IR/Constants.h"
Reid Kleckner28865802016-04-14 18:29:59 +000028#include "llvm/IR/DebugInfo.h"
Alex Lorenz6ede3742015-07-21 16:59:53 +000029#include "llvm/IR/IRPrintingPasses.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000030#include "llvm/IR/Instructions.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000031#include "llvm/IR/Intrinsics.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000032#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000033#include "llvm/IR/ModuleSlotTracker.h"
Alex Lorenzf22ca8a2015-08-21 21:12:44 +000034#include "llvm/MC/MCSymbol.h"
Geoff Berryb51774a2016-11-18 19:37:24 +000035#include "llvm/Support/Format.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000036#include "llvm/Support/MemoryBuffer.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000037#include "llvm/Support/YAMLTraits.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000038#include "llvm/Support/raw_ostream.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000039#include "llvm/Target/TargetInstrInfo.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000040#include "llvm/Target/TargetIntrinsicInfo.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000041#include "llvm/Target/TargetSubtargetInfo.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000042
43using namespace llvm;
44
45namespace {
46
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000047/// This structure describes how to print out stack object references.
48struct FrameIndexOperand {
49 std::string Name;
50 unsigned ID;
51 bool IsFixed;
52
53 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
54 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
55
56 /// Return an ordinary stack object reference.
57 static FrameIndexOperand create(StringRef Name, unsigned ID) {
58 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
59 }
60
61 /// Return a fixed stack object reference.
62 static FrameIndexOperand createFixed(unsigned ID) {
63 return FrameIndexOperand("", ID, /*IsFixed=*/true);
64 }
65};
66
Alex Lorenz618b2832015-07-30 16:54:38 +000067} // end anonymous namespace
68
69namespace llvm {
70
Alex Lorenz345c1442015-06-15 23:52:35 +000071/// This class prints out the machine functions using the MIR serialization
72/// format.
73class MIRPrinter {
74 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +000075 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000076 /// Maps from stack object indices to operand indices which will be used when
77 /// printing frame index machine operands.
78 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +000079
80public:
81 MIRPrinter(raw_ostream &OS) : OS(OS) {}
82
83 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +000084
Alex Lorenz28148ba2015-07-09 22:23:13 +000085 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
86 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +000087 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
88 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +000089 void convert(yaml::MachineFunction &MF,
90 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +000091 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
92 const MachineJumpTableInfo &JTI);
Matthias Braunef331ef2016-11-30 23:48:50 +000093 void convertStackObjects(yaml::MachineFunction &YMF,
94 const MachineFunction &MF, ModuleSlotTracker &MST);
Alex Lorenz8f6f4282015-06-29 16:57:06 +000095
96private:
97 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +000098};
99
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000100/// This class prints out the machine instructions using the MIR serialization
101/// format.
102class MIPrinter {
103 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000104 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000105 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000106 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000107
108public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000109 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000110 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
111 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
112 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
113 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000114
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000115 void print(const MachineBasicBlock &MBB);
116
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000117 void print(const MachineInstr &MI);
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000118 void printMBBReference(const MachineBasicBlock &MBB);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000119 void printIRBlockReference(const BasicBlock &BB);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000120 void printIRValueReference(const Value &V);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000121 void printStackObjectReference(int FrameIndex);
Alex Lorenz5672a892015-08-05 22:26:15 +0000122 void printOffset(int64_t Offset);
Alex Lorenz49873a82015-08-06 00:44:07 +0000123 void printTargetFlags(const MachineOperand &Op);
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000124 void print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Quentin Colombet4e14a492016-03-07 21:57:52 +0000125 unsigned I, bool ShouldPrintRegisterTies,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000126 LLT TypeToPrint, bool IsDef = false);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000127 void print(const MachineMemOperand &Op);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000128
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000129 void print(const MCCFIInstruction &CFI, const TargetRegisterInfo *TRI);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000130};
131
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000132} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000133
134namespace llvm {
135namespace yaml {
136
137/// This struct serializes the LLVM IR module.
138template <> struct BlockScalarTraits<Module> {
139 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
140 Mod.print(OS, nullptr);
141 }
142 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
143 llvm_unreachable("LLVM Module is supposed to be parsed separately");
144 return "";
145 }
146};
147
148} // end namespace yaml
149} // end namespace llvm
150
Alex Lorenz15a00a82015-07-14 21:18:25 +0000151static void printReg(unsigned Reg, raw_ostream &OS,
152 const TargetRegisterInfo *TRI) {
153 // TODO: Print Stack Slots.
154 if (!Reg)
155 OS << '_';
156 else if (TargetRegisterInfo::isVirtualRegister(Reg))
157 OS << '%' << TargetRegisterInfo::virtReg2Index(Reg);
158 else if (Reg < TRI->getNumRegs())
159 OS << '%' << StringRef(TRI->getName(Reg)).lower();
160 else
161 llvm_unreachable("Can't print this kind of register yet");
162}
163
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000164static void printReg(unsigned Reg, yaml::StringValue &Dest,
165 const TargetRegisterInfo *TRI) {
166 raw_string_ostream OS(Dest.Value);
167 printReg(Reg, OS, TRI);
168}
169
Alex Lorenz345c1442015-06-15 23:52:35 +0000170void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000171 initRegisterMaskIds(MF);
172
Alex Lorenz345c1442015-06-15 23:52:35 +0000173 yaml::MachineFunction YamlMF;
174 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000175 YamlMF.Alignment = MF.getAlignment();
176 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
Derek Schuffad154c82016-03-28 17:05:30 +0000177
Tim Northover0d98b032017-03-15 18:38:13 +0000178 YamlMF.NoVRegs = MF.getProperties().hasProperty(
179 MachineFunctionProperties::Property::NoVRegs);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000180 YamlMF.Legalized = MF.getProperties().hasProperty(
181 MachineFunctionProperties::Property::Legalized);
Ahmed Bougacha24712652016-08-02 16:17:10 +0000182 YamlMF.RegBankSelected = MF.getProperties().hasProperty(
183 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab109d512016-08-02 16:49:19 +0000184 YamlMF.Selected = MF.getProperties().hasProperty(
185 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000186
Alex Lorenz28148ba2015-07-09 22:23:13 +0000187 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000188 ModuleSlotTracker MST(MF.getFunction()->getParent());
189 MST.incorporateFunction(*MF.getFunction());
Matthias Braun941a7052016-07-28 18:40:00 +0000190 convert(MST, YamlMF.FrameInfo, MF.getFrameInfo());
Matthias Braunef331ef2016-11-30 23:48:50 +0000191 convertStackObjects(YamlMF, MF, MST);
Alex Lorenzab980492015-07-20 20:51:18 +0000192 if (const auto *ConstantPool = MF.getConstantPool())
193 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000194 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
195 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000196 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
197 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000198 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000199 if (IsNewlineNeeded)
200 StrOS << "\n";
201 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
202 .print(MBB);
203 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000204 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000205 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000206 yaml::Output Out(OS);
207 Out << YamlMF;
208}
209
Alex Lorenz54565cf2015-06-24 19:56:10 +0000210void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000211 const MachineRegisterInfo &RegInfo,
212 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000213 MF.TracksRegLiveness = RegInfo.tracksLiveness();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000214
215 // Print the virtual register definitions.
216 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
217 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
218 yaml::VirtualRegisterDefinition VReg;
219 VReg.ID = I;
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000220 if (RegInfo.getRegClassOrNull(Reg))
Quentin Colombet050b2112016-03-08 01:17:03 +0000221 VReg.Class =
222 StringRef(TRI->getRegClassName(RegInfo.getRegClass(Reg))).lower();
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000223 else if (RegInfo.getRegBankOrNull(Reg))
224 VReg.Class = StringRef(RegInfo.getRegBankOrNull(Reg)->getName()).lower();
Quentin Colombet050b2112016-03-08 01:17:03 +0000225 else {
226 VReg.Class = std::string("_");
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000227 assert((RegInfo.def_empty(Reg) || RegInfo.getType(Reg).isValid()) &&
Tim Northover0f140c72016-09-09 11:46:34 +0000228 "Generic registers must have a valid type");
Quentin Colombet050b2112016-03-08 01:17:03 +0000229 }
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000230 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
231 if (PreferredReg)
232 printReg(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000233 MF.VirtualRegisters.push_back(VReg);
234 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000235
236 // Print the live ins.
237 for (auto I = RegInfo.livein_begin(), E = RegInfo.livein_end(); I != E; ++I) {
238 yaml::MachineFunctionLiveIn LiveIn;
239 printReg(I->first, LiveIn.Register, TRI);
240 if (I->second)
241 printReg(I->second, LiveIn.VirtualRegister, TRI);
242 MF.LiveIns.push_back(LiveIn);
243 }
Alex Lorenzc4838082015-08-11 00:32:49 +0000244 // The used physical register mask is printed as an inverted callee saved
245 // register mask.
246 const BitVector &UsedPhysRegMask = RegInfo.getUsedPhysRegsMask();
247 if (UsedPhysRegMask.none())
248 return;
249 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
250 for (unsigned I = 0, E = UsedPhysRegMask.size(); I != E; ++I) {
251 if (!UsedPhysRegMask[I]) {
252 yaml::FlowStringValue Reg;
253 printReg(I, Reg, TRI);
254 CalleeSavedRegisters.push_back(Reg);
255 }
256 }
257 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenz54565cf2015-06-24 19:56:10 +0000258}
259
Alex Lorenza6f9a372015-07-29 21:09:09 +0000260void MIRPrinter::convert(ModuleSlotTracker &MST,
261 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000262 const MachineFrameInfo &MFI) {
263 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
264 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
265 YamlMFI.HasStackMap = MFI.hasStackMap();
266 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
267 YamlMFI.StackSize = MFI.getStackSize();
268 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
269 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
270 YamlMFI.AdjustsStack = MFI.adjustsStack();
271 YamlMFI.HasCalls = MFI.hasCalls();
272 YamlMFI.MaxCallFrameSize = MFI.getMaxCallFrameSize();
273 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
274 YamlMFI.HasVAStart = MFI.hasVAStart();
275 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000276 if (MFI.getSavePoint()) {
277 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
278 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
279 .printMBBReference(*MFI.getSavePoint());
280 }
281 if (MFI.getRestorePoint()) {
282 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
283 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
284 .printMBBReference(*MFI.getRestorePoint());
285 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000286}
287
Matthias Braunef331ef2016-11-30 23:48:50 +0000288void MIRPrinter::convertStackObjects(yaml::MachineFunction &YMF,
289 const MachineFunction &MF,
290 ModuleSlotTracker &MST) {
291 const MachineFrameInfo &MFI = MF.getFrameInfo();
292 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Alex Lorenzde491f02015-07-13 18:07:26 +0000293 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000294 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000295 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
296 if (MFI.isDeadObjectIndex(I))
297 continue;
298
299 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000300 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000301 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
302 ? yaml::FixedMachineStackObject::SpillSlot
303 : yaml::FixedMachineStackObject::DefaultType;
304 YamlObject.Offset = MFI.getObjectOffset(I);
305 YamlObject.Size = MFI.getObjectSize(I);
306 YamlObject.Alignment = MFI.getObjectAlignment(I);
307 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
308 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
Matthias Braunef331ef2016-11-30 23:48:50 +0000309 YMF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000310 StackObjectOperandMapping.insert(
311 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000312 }
313
314 // Process ordinary stack objects.
315 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000316 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
317 if (MFI.isDeadObjectIndex(I))
318 continue;
319
320 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000321 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000322 if (const auto *Alloca = MFI.getObjectAllocation(I))
323 YamlObject.Name.Value =
324 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000325 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
326 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000327 : MFI.isVariableSizedObjectIndex(I)
328 ? yaml::MachineStackObject::VariableSized
329 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000330 YamlObject.Offset = MFI.getObjectOffset(I);
331 YamlObject.Size = MFI.getObjectSize(I);
332 YamlObject.Alignment = MFI.getObjectAlignment(I);
333
Matthias Braunef331ef2016-11-30 23:48:50 +0000334 YMF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000335 StackObjectOperandMapping.insert(std::make_pair(
336 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000337 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000338
339 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
340 yaml::StringValue Reg;
341 printReg(CSInfo.getReg(), Reg, TRI);
342 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
343 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
344 "Invalid stack object index");
345 const FrameIndexOperand &StackObject = StackObjectInfo->second;
346 if (StackObject.IsFixed)
Matthias Braunef331ef2016-11-30 23:48:50 +0000347 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000348 else
Matthias Braunef331ef2016-11-30 23:48:50 +0000349 YMF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000350 }
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000351 for (unsigned I = 0, E = MFI.getLocalFrameObjectCount(); I < E; ++I) {
352 auto LocalObject = MFI.getLocalFrameObjectMap(I);
353 auto StackObjectInfo = StackObjectOperandMapping.find(LocalObject.first);
354 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
355 "Invalid stack object index");
356 const FrameIndexOperand &StackObject = StackObjectInfo->second;
357 assert(!StackObject.IsFixed && "Expected a locally mapped stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000358 YMF.StackObjects[StackObject.ID].LocalOffset = LocalObject.second;
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000359 }
Alex Lorenza314d812015-08-18 22:26:26 +0000360
361 // Print the stack object references in the frame information class after
362 // converting the stack objects.
363 if (MFI.hasStackProtectorIndex()) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000364 raw_string_ostream StrOS(YMF.FrameInfo.StackProtector.Value);
Alex Lorenza314d812015-08-18 22:26:26 +0000365 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
366 .printStackObjectReference(MFI.getStackProtectorIndex());
367 }
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000368
369 // Print the debug variable information.
Matthias Braunef331ef2016-11-30 23:48:50 +0000370 for (const MachineFunction::VariableDbgInfo &DebugVar :
371 MF.getVariableDbgInfo()) {
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000372 auto StackObjectInfo = StackObjectOperandMapping.find(DebugVar.Slot);
373 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
374 "Invalid stack object index");
375 const FrameIndexOperand &StackObject = StackObjectInfo->second;
376 assert(!StackObject.IsFixed && "Expected a non-fixed stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000377 auto &Object = YMF.StackObjects[StackObject.ID];
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000378 {
379 raw_string_ostream StrOS(Object.DebugVar.Value);
380 DebugVar.Var->printAsOperand(StrOS, MST);
381 }
382 {
383 raw_string_ostream StrOS(Object.DebugExpr.Value);
384 DebugVar.Expr->printAsOperand(StrOS, MST);
385 }
386 {
387 raw_string_ostream StrOS(Object.DebugLoc.Value);
388 DebugVar.Loc->printAsOperand(StrOS, MST);
389 }
390 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000391}
392
Alex Lorenzab980492015-07-20 20:51:18 +0000393void MIRPrinter::convert(yaml::MachineFunction &MF,
394 const MachineConstantPool &ConstantPool) {
395 unsigned ID = 0;
396 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
397 // TODO: Serialize target specific constant pool entries.
398 if (Constant.isMachineConstantPoolEntry())
399 llvm_unreachable("Can't print target specific constant pool entries yet");
400
401 yaml::MachineConstantPoolValue YamlConstant;
402 std::string Str;
403 raw_string_ostream StrOS(Str);
404 Constant.Val.ConstVal->printAsOperand(StrOS);
405 YamlConstant.ID = ID++;
406 YamlConstant.Value = StrOS.str();
407 YamlConstant.Alignment = Constant.getAlignment();
408 MF.Constants.push_back(YamlConstant);
409 }
410}
411
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000412void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000413 yaml::MachineJumpTable &YamlJTI,
414 const MachineJumpTableInfo &JTI) {
415 YamlJTI.Kind = JTI.getEntryKind();
416 unsigned ID = 0;
417 for (const auto &Table : JTI.getJumpTables()) {
418 std::string Str;
419 yaml::MachineJumpTable::Entry Entry;
420 Entry.ID = ID++;
421 for (const auto *MBB : Table.MBBs) {
422 raw_string_ostream StrOS(Str);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000423 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
424 .printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000425 Entry.Blocks.push_back(StrOS.str());
426 Str.clear();
427 }
428 YamlJTI.Entries.push_back(Entry);
429 }
430}
431
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000432void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
433 const auto *TRI = MF.getSubtarget().getRegisterInfo();
434 unsigned I = 0;
435 for (const uint32_t *Mask : TRI->getRegMasks())
436 RegisterMaskIds.insert(std::make_pair(Mask, I++));
437}
438
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000439void MIPrinter::print(const MachineBasicBlock &MBB) {
440 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
441 OS << "bb." << MBB.getNumber();
442 bool HasAttributes = false;
443 if (const auto *BB = MBB.getBasicBlock()) {
444 if (BB->hasName()) {
445 OS << "." << BB->getName();
446 } else {
447 HasAttributes = true;
448 OS << " (";
449 int Slot = MST.getLocalSlot(BB);
450 if (Slot == -1)
451 OS << "<ir-block badref>";
452 else
453 OS << (Twine("%ir-block.") + Twine(Slot)).str();
454 }
455 }
456 if (MBB.hasAddressTaken()) {
457 OS << (HasAttributes ? ", " : " (");
458 OS << "address-taken";
459 HasAttributes = true;
460 }
Reid Kleckner0e288232015-08-27 23:27:47 +0000461 if (MBB.isEHPad()) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000462 OS << (HasAttributes ? ", " : " (");
463 OS << "landing-pad";
464 HasAttributes = true;
465 }
466 if (MBB.getAlignment()) {
467 OS << (HasAttributes ? ", " : " (");
468 OS << "align " << MBB.getAlignment();
469 HasAttributes = true;
470 }
471 if (HasAttributes)
472 OS << ")";
473 OS << ":\n";
474
475 bool HasLineAttributes = false;
476 // Print the successors
477 if (!MBB.succ_empty()) {
478 OS.indent(2) << "successors: ";
479 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
480 if (I != MBB.succ_begin())
481 OS << ", ";
482 printMBBReference(**I);
Cong Houd97c1002015-12-01 05:29:22 +0000483 if (MBB.hasSuccessorProbabilities())
Geoff Berryb51774a2016-11-18 19:37:24 +0000484 OS << '('
485 << format("0x%08" PRIx32, MBB.getSuccProbability(I).getNumerator())
486 << ')';
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000487 }
488 OS << "\n";
489 HasLineAttributes = true;
490 }
491
492 // Print the live in registers.
Matthias Braun11723322017-01-05 20:01:19 +0000493 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
494 if (MRI.tracksLiveness() && !MBB.livein_empty()) {
495 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000496 OS.indent(2) << "liveins: ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000497 bool First = true;
Matthias Braund9da1622015-09-09 18:08:03 +0000498 for (const auto &LI : MBB.liveins()) {
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000499 if (!First)
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000500 OS << ", ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000501 First = false;
Matthias Braun11723322017-01-05 20:01:19 +0000502 printReg(LI.PhysReg, OS, &TRI);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000503 if (!LI.LaneMask.all())
Krzysztof Parzyszekd62669d2016-10-12 21:06:45 +0000504 OS << ":0x" << PrintLaneMask(LI.LaneMask);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000505 }
506 OS << "\n";
507 HasLineAttributes = true;
508 }
509
510 if (HasLineAttributes)
511 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000512 bool IsInBundle = false;
513 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
514 const MachineInstr &MI = *I;
515 if (IsInBundle && !MI.isInsideBundle()) {
516 OS.indent(2) << "}\n";
517 IsInBundle = false;
518 }
519 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000520 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000521 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
522 OS << " {";
523 IsInBundle = true;
524 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000525 OS << "\n";
526 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000527 if (IsInBundle)
528 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000529}
530
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000531/// Return true when an instruction has tied register that can't be determined
532/// by the instruction's descriptor.
533static bool hasComplexRegisterTies(const MachineInstr &MI) {
534 const MCInstrDesc &MCID = MI.getDesc();
535 for (unsigned I = 0, E = MI.getNumOperands(); I < E; ++I) {
536 const auto &Operand = MI.getOperand(I);
537 if (!Operand.isReg() || Operand.isDef())
538 // Ignore the defined registers as MCID marks only the uses as tied.
539 continue;
540 int ExpectedTiedIdx = MCID.getOperandConstraint(I, MCOI::TIED_TO);
541 int TiedIdx = Operand.isTied() ? int(MI.findTiedOperandIdx(I)) : -1;
542 if (ExpectedTiedIdx != TiedIdx)
543 return true;
544 }
545 return false;
546}
547
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000548static LLT getTypeToPrint(const MachineInstr &MI, unsigned OpIdx,
549 SmallBitVector &PrintedTypes,
550 const MachineRegisterInfo &MRI) {
551 const MachineOperand &Op = MI.getOperand(OpIdx);
552 if (!Op.isReg())
553 return LLT{};
554
555 if (MI.isVariadic() || OpIdx >= MI.getNumExplicitOperands())
556 return MRI.getType(Op.getReg());
557
558 auto &OpInfo = MI.getDesc().OpInfo[OpIdx];
559 if (!OpInfo.isGenericType())
560 return MRI.getType(Op.getReg());
561
562 if (PrintedTypes[OpInfo.getGenericTypeIndex()])
563 return LLT{};
564
565 PrintedTypes.set(OpInfo.getGenericTypeIndex());
566 return MRI.getType(Op.getReg());
567}
568
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000569void MIPrinter::print(const MachineInstr &MI) {
Quentin Colombet4e14a492016-03-07 21:57:52 +0000570 const auto *MF = MI.getParent()->getParent();
571 const auto &MRI = MF->getRegInfo();
572 const auto &SubTarget = MF->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000573 const auto *TRI = SubTarget.getRegisterInfo();
574 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000575 const auto *TII = SubTarget.getInstrInfo();
576 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000577 if (MI.isCFIInstruction())
578 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000579
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000580 SmallBitVector PrintedTypes(8);
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000581 bool ShouldPrintRegisterTies = hasComplexRegisterTies(MI);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000582 unsigned I = 0, E = MI.getNumOperands();
583 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
584 !MI.getOperand(I).isImplicit();
585 ++I) {
586 if (I)
587 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000588 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
589 getTypeToPrint(MI, I, PrintedTypes, MRI),
Quentin Colombet4e14a492016-03-07 21:57:52 +0000590 /*IsDef=*/true);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000591 }
592
593 if (I)
594 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000595 if (MI.getFlag(MachineInstr::FrameSetup))
596 OS << "frame-setup ";
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000597 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000598 if (I < E)
599 OS << ' ';
600
601 bool NeedComma = false;
602 for (; I < E; ++I) {
603 if (NeedComma)
604 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000605 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
606 getTypeToPrint(MI, I, PrintedTypes, MRI));
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000607 NeedComma = true;
608 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000609
610 if (MI.getDebugLoc()) {
611 if (NeedComma)
612 OS << ',';
613 OS << " debug-location ";
614 MI.getDebugLoc()->printAsOperand(OS, MST);
615 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000616
617 if (!MI.memoperands_empty()) {
618 OS << " :: ";
619 bool NeedComma = false;
620 for (const auto *Op : MI.memoperands()) {
621 if (NeedComma)
622 OS << ", ";
623 print(*Op);
624 NeedComma = true;
625 }
626 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000627}
628
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000629void MIPrinter::printMBBReference(const MachineBasicBlock &MBB) {
630 OS << "%bb." << MBB.getNumber();
631 if (const auto *BB = MBB.getBasicBlock()) {
632 if (BB->hasName())
633 OS << '.' << BB->getName();
634 }
635}
636
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000637static void printIRSlotNumber(raw_ostream &OS, int Slot) {
638 if (Slot == -1)
639 OS << "<badref>";
640 else
641 OS << Slot;
642}
643
Alex Lorenzdeb53492015-07-28 17:28:03 +0000644void MIPrinter::printIRBlockReference(const BasicBlock &BB) {
645 OS << "%ir-block.";
646 if (BB.hasName()) {
647 printLLVMNameWithoutPrefix(OS, BB.getName());
648 return;
649 }
Alex Lorenzcba8c5f2015-08-06 23:57:04 +0000650 const Function *F = BB.getParent();
651 int Slot;
652 if (F == MST.getCurrentFunction()) {
653 Slot = MST.getLocalSlot(&BB);
654 } else {
655 ModuleSlotTracker CustomMST(F->getParent(),
656 /*ShouldInitializeAllMetadata=*/false);
657 CustomMST.incorporateFunction(*F);
658 Slot = CustomMST.getLocalSlot(&BB);
659 }
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000660 printIRSlotNumber(OS, Slot);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000661}
662
Alex Lorenz4af7e612015-08-03 23:08:19 +0000663void MIPrinter::printIRValueReference(const Value &V) {
Alex Lorenz36efd382015-08-20 00:20:03 +0000664 if (isa<GlobalValue>(V)) {
665 V.printAsOperand(OS, /*PrintType=*/false, MST);
666 return;
667 }
Alex Lorenzc1136ef32015-08-21 21:54:12 +0000668 if (isa<Constant>(V)) {
669 // Machine memory operands can load/store to/from constant value pointers.
670 OS << '`';
671 V.printAsOperand(OS, /*PrintType=*/true, MST);
672 OS << '`';
673 return;
674 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000675 OS << "%ir.";
676 if (V.hasName()) {
677 printLLVMNameWithoutPrefix(OS, V.getName());
678 return;
679 }
Alex Lorenzdd13be02015-08-19 23:31:05 +0000680 printIRSlotNumber(OS, MST.getLocalSlot(&V));
Alex Lorenz4af7e612015-08-03 23:08:19 +0000681}
682
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000683void MIPrinter::printStackObjectReference(int FrameIndex) {
684 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
685 assert(ObjectInfo != StackObjectOperandMapping.end() &&
686 "Invalid frame index");
687 const FrameIndexOperand &Operand = ObjectInfo->second;
688 if (Operand.IsFixed) {
689 OS << "%fixed-stack." << Operand.ID;
690 return;
691 }
692 OS << "%stack." << Operand.ID;
693 if (!Operand.Name.empty())
694 OS << '.' << Operand.Name;
695}
696
Alex Lorenz5672a892015-08-05 22:26:15 +0000697void MIPrinter::printOffset(int64_t Offset) {
698 if (Offset == 0)
699 return;
700 if (Offset < 0) {
701 OS << " - " << -Offset;
702 return;
703 }
704 OS << " + " << Offset;
705}
706
Alex Lorenz49873a82015-08-06 00:44:07 +0000707static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) {
708 auto Flags = TII->getSerializableDirectMachineOperandTargetFlags();
709 for (const auto &I : Flags) {
710 if (I.first == TF) {
711 return I.second;
712 }
713 }
714 return nullptr;
715}
716
717void MIPrinter::printTargetFlags(const MachineOperand &Op) {
718 if (!Op.getTargetFlags())
719 return;
720 const auto *TII =
721 Op.getParent()->getParent()->getParent()->getSubtarget().getInstrInfo();
722 assert(TII && "expected instruction info");
723 auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags());
724 OS << "target-flags(";
Alex Lorenzf3630112015-08-18 22:52:15 +0000725 const bool HasDirectFlags = Flags.first;
726 const bool HasBitmaskFlags = Flags.second;
727 if (!HasDirectFlags && !HasBitmaskFlags) {
728 OS << "<unknown>) ";
729 return;
730 }
731 if (HasDirectFlags) {
732 if (const auto *Name = getTargetFlagName(TII, Flags.first))
733 OS << Name;
734 else
735 OS << "<unknown target flag>";
736 }
737 if (!HasBitmaskFlags) {
738 OS << ") ";
739 return;
740 }
741 bool IsCommaNeeded = HasDirectFlags;
742 unsigned BitMask = Flags.second;
743 auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags();
744 for (const auto &Mask : BitMasks) {
745 // Check if the flag's bitmask has the bits of the current mask set.
746 if ((BitMask & Mask.first) == Mask.first) {
747 if (IsCommaNeeded)
748 OS << ", ";
749 IsCommaNeeded = true;
750 OS << Mask.second;
751 // Clear the bits which were serialized from the flag's bitmask.
752 BitMask &= ~(Mask.first);
753 }
754 }
755 if (BitMask) {
756 // When the resulting flag's bitmask isn't zero, we know that we didn't
757 // serialize all of the bit flags.
758 if (IsCommaNeeded)
759 OS << ", ";
760 OS << "<unknown bitmask target flag>";
761 }
Alex Lorenz49873a82015-08-06 00:44:07 +0000762 OS << ") ";
763}
764
Alex Lorenzef5c1962015-07-28 23:02:45 +0000765static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
766 const auto *TII = MF.getSubtarget().getInstrInfo();
767 assert(TII && "expected instruction info");
768 auto Indices = TII->getSerializableTargetIndices();
769 for (const auto &I : Indices) {
770 if (I.first == Index) {
771 return I.second;
772 }
773 }
774 return nullptr;
775}
776
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000777void MIPrinter::print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000778 unsigned I, bool ShouldPrintRegisterTies, LLT TypeToPrint,
779 bool IsDef) {
Alex Lorenz49873a82015-08-06 00:44:07 +0000780 printTargetFlags(Op);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000781 switch (Op.getType()) {
782 case MachineOperand::MO_Register:
Alex Lorenzcb268d42015-07-06 23:07:26 +0000783 if (Op.isImplicit())
784 OS << (Op.isDef() ? "implicit-def " : "implicit ");
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000785 else if (!IsDef && Op.isDef())
786 // Print the 'def' flag only when the operand is defined after '='.
787 OS << "def ";
Alex Lorenz1039fd12015-08-14 19:07:07 +0000788 if (Op.isInternalRead())
789 OS << "internal ";
Alex Lorenzcbbfd0b2015-07-07 20:34:53 +0000790 if (Op.isDead())
791 OS << "dead ";
Alex Lorenz495ad872015-07-08 21:23:34 +0000792 if (Op.isKill())
793 OS << "killed ";
Alex Lorenz4d026b892015-07-08 23:58:31 +0000794 if (Op.isUndef())
795 OS << "undef ";
Alex Lorenz01c1a5e2015-08-05 17:49:03 +0000796 if (Op.isEarlyClobber())
797 OS << "early-clobber ";
Alex Lorenz90752582015-08-05 17:41:17 +0000798 if (Op.isDebug())
799 OS << "debug-use ";
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000800 printReg(Op.getReg(), OS, TRI);
Alex Lorenz2eacca82015-07-13 23:24:34 +0000801 // Print the sub register.
802 if (Op.getSubReg() != 0)
Matthias Braun333e4682016-07-26 21:49:34 +0000803 OS << '.' << TRI->getSubRegIndexName(Op.getSubReg());
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000804 if (ShouldPrintRegisterTies && Op.isTied() && !Op.isDef())
805 OS << "(tied-def " << Op.getParent()->findTiedOperandIdx(I) << ")";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000806 if (TypeToPrint.isValid())
807 OS << '(' << TypeToPrint << ')';
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000808 break;
Alex Lorenz240fc1e2015-06-23 23:42:28 +0000809 case MachineOperand::MO_Immediate:
810 OS << Op.getImm();
811 break;
Alex Lorenz05e38822015-08-05 18:52:21 +0000812 case MachineOperand::MO_CImmediate:
813 Op.getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
814 break;
Alex Lorenzad156fb2015-07-31 20:49:21 +0000815 case MachineOperand::MO_FPImmediate:
816 Op.getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST);
817 break;
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000818 case MachineOperand::MO_MachineBasicBlock:
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000819 printMBBReference(*Op.getMBB());
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000820 break;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000821 case MachineOperand::MO_FrameIndex:
822 printStackObjectReference(Op.getIndex());
823 break;
Alex Lorenzab980492015-07-20 20:51:18 +0000824 case MachineOperand::MO_ConstantPoolIndex:
825 OS << "%const." << Op.getIndex();
Alex Lorenz5672a892015-08-05 22:26:15 +0000826 printOffset(Op.getOffset());
Alex Lorenzab980492015-07-20 20:51:18 +0000827 break;
Alex Lorenzef5c1962015-07-28 23:02:45 +0000828 case MachineOperand::MO_TargetIndex: {
829 OS << "target-index(";
830 if (const auto *Name = getTargetIndexName(
831 *Op.getParent()->getParent()->getParent(), Op.getIndex()))
832 OS << Name;
833 else
834 OS << "<unknown>";
835 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000836 printOffset(Op.getOffset());
Alex Lorenzef5c1962015-07-28 23:02:45 +0000837 break;
838 }
Alex Lorenz31d70682015-07-15 23:38:35 +0000839 case MachineOperand::MO_JumpTableIndex:
840 OS << "%jump-table." << Op.getIndex();
Alex Lorenz31d70682015-07-15 23:38:35 +0000841 break;
Alex Lorenz6ede3742015-07-21 16:59:53 +0000842 case MachineOperand::MO_ExternalSymbol:
843 OS << '$';
844 printLLVMNameWithoutPrefix(OS, Op.getSymbolName());
Alex Lorenz5672a892015-08-05 22:26:15 +0000845 printOffset(Op.getOffset());
Alex Lorenz6ede3742015-07-21 16:59:53 +0000846 break;
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000847 case MachineOperand::MO_GlobalAddress:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000848 Op.getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Alex Lorenz5672a892015-08-05 22:26:15 +0000849 printOffset(Op.getOffset());
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000850 break;
Alex Lorenzdeb53492015-07-28 17:28:03 +0000851 case MachineOperand::MO_BlockAddress:
852 OS << "blockaddress(";
853 Op.getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false,
854 MST);
855 OS << ", ";
856 printIRBlockReference(*Op.getBlockAddress()->getBasicBlock());
857 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000858 printOffset(Op.getOffset());
Alex Lorenzdeb53492015-07-28 17:28:03 +0000859 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000860 case MachineOperand::MO_RegisterMask: {
861 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
862 if (RegMaskInfo != RegisterMaskIds.end())
863 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
864 else
865 llvm_unreachable("Can't print this machine register mask yet.");
866 break;
867 }
Alex Lorenzb97c9ef2015-08-10 23:24:42 +0000868 case MachineOperand::MO_RegisterLiveOut: {
869 const uint32_t *RegMask = Op.getRegLiveOut();
870 OS << "liveout(";
871 bool IsCommaNeeded = false;
872 for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) {
873 if (RegMask[Reg / 32] & (1U << (Reg % 32))) {
874 if (IsCommaNeeded)
875 OS << ", ";
876 printReg(Reg, OS, TRI);
877 IsCommaNeeded = true;
878 }
879 }
880 OS << ")";
881 break;
882 }
Alex Lorenz35e44462015-07-22 17:58:46 +0000883 case MachineOperand::MO_Metadata:
884 Op.getMetadata()->printAsOperand(OS, MST);
885 break;
Alex Lorenzf22ca8a2015-08-21 21:12:44 +0000886 case MachineOperand::MO_MCSymbol:
887 OS << "<mcsymbol " << *Op.getMCSymbol() << ">";
888 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000889 case MachineOperand::MO_CFIIndex: {
Matthias Braunf23ef432016-11-30 23:48:42 +0000890 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
891 print(MF.getFrameInstructions()[Op.getCFIIndex()], TRI);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000892 break;
893 }
Tim Northover6b3bd612016-07-29 20:32:59 +0000894 case MachineOperand::MO_IntrinsicID: {
895 Intrinsic::ID ID = Op.getIntrinsicID();
896 if (ID < Intrinsic::num_intrinsics)
Pete Cooper15239252016-08-22 22:27:05 +0000897 OS << "intrinsic(@" << Intrinsic::getName(ID, None) << ')';
Tim Northover6b3bd612016-07-29 20:32:59 +0000898 else {
899 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
900 const TargetIntrinsicInfo *TII = MF.getTarget().getIntrinsicInfo();
901 OS << "intrinsic(@" << TII->getName(ID) << ')';
902 }
903 break;
904 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000905 case MachineOperand::MO_Predicate: {
906 auto Pred = static_cast<CmpInst::Predicate>(Op.getPredicate());
907 OS << (CmpInst::isIntPredicate(Pred) ? "int" : "float") << "pred("
908 << CmpInst::getPredicateName(Pred) << ')';
909 break;
910 }
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000911 case MachineOperand::MO_Placeholder:
912 OS << "<placeholder>";
913 break;
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000914 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000915}
916
Alex Lorenz4af7e612015-08-03 23:08:19 +0000917void MIPrinter::print(const MachineMemOperand &Op) {
918 OS << '(';
Alex Lorenzdc8de2a2015-08-06 16:55:53 +0000919 // TODO: Print operand's target specific flags.
Alex Lorenza518b792015-08-04 00:24:45 +0000920 if (Op.isVolatile())
921 OS << "volatile ";
Alex Lorenz10fd0382015-08-06 16:49:30 +0000922 if (Op.isNonTemporal())
923 OS << "non-temporal ";
Justin Lebaradbf09e2016-09-11 01:38:58 +0000924 if (Op.isDereferenceable())
925 OS << "dereferenceable ";
Alex Lorenzdc8de2a2015-08-06 16:55:53 +0000926 if (Op.isInvariant())
927 OS << "invariant ";
Alex Lorenz4af7e612015-08-03 23:08:19 +0000928 if (Op.isLoad())
929 OS << "load ";
930 else {
931 assert(Op.isStore() && "Non load machine operand must be a store");
932 OS << "store ";
933 }
Tim Northoverb73e3092017-02-13 22:14:08 +0000934
935 if (Op.getSynchScope() == SynchronizationScope::SingleThread)
936 OS << "singlethread ";
937
938 if (Op.getOrdering() != AtomicOrdering::NotAtomic)
939 OS << toIRString(Op.getOrdering()) << ' ';
940 if (Op.getFailureOrdering() != AtomicOrdering::NotAtomic)
941 OS << toIRString(Op.getFailureOrdering()) << ' ';
942
Matthias Braunc25c9cc2016-06-04 00:06:31 +0000943 OS << Op.getSize();
Alex Lorenz91097a32015-08-12 20:33:26 +0000944 if (const Value *Val = Op.getValue()) {
Matthias Braunc25c9cc2016-06-04 00:06:31 +0000945 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz4af7e612015-08-03 23:08:19 +0000946 printIRValueReference(*Val);
Matthias Braunc25c9cc2016-06-04 00:06:31 +0000947 } else if (const PseudoSourceValue *PVal = Op.getPseudoValue()) {
948 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz91097a32015-08-12 20:33:26 +0000949 assert(PVal && "Expected a pseudo source value");
950 switch (PVal->kind()) {
Alex Lorenz46e95582015-08-12 20:44:16 +0000951 case PseudoSourceValue::Stack:
952 OS << "stack";
953 break;
Alex Lorenzd858f872015-08-12 21:00:22 +0000954 case PseudoSourceValue::GOT:
955 OS << "got";
956 break;
Alex Lorenz4be56e92015-08-12 21:11:08 +0000957 case PseudoSourceValue::JumpTable:
958 OS << "jump-table";
959 break;
Alex Lorenz91097a32015-08-12 20:33:26 +0000960 case PseudoSourceValue::ConstantPool:
961 OS << "constant-pool";
962 break;
Alex Lorenz0cc671b2015-08-12 21:23:17 +0000963 case PseudoSourceValue::FixedStack:
964 printStackObjectReference(
965 cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex());
966 break;
Alex Lorenz50b826f2015-08-14 21:08:30 +0000967 case PseudoSourceValue::GlobalValueCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +0000968 OS << "call-entry ";
Alex Lorenz50b826f2015-08-14 21:08:30 +0000969 cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand(
970 OS, /*PrintType=*/false, MST);
971 break;
Alex Lorenzc3ba7502015-08-14 21:14:50 +0000972 case PseudoSourceValue::ExternalSymbolCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +0000973 OS << "call-entry $";
Alex Lorenzc3ba7502015-08-14 21:14:50 +0000974 printLLVMNameWithoutPrefix(
975 OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol());
Alex Lorenz91097a32015-08-12 20:33:26 +0000976 break;
Tom Stellard7761abb2016-12-17 04:41:53 +0000977 case PseudoSourceValue::TargetCustom:
978 llvm_unreachable("TargetCustom pseudo source values are not supported");
979 break;
Alex Lorenz91097a32015-08-12 20:33:26 +0000980 }
981 }
Alex Lorenz83127732015-08-07 20:26:52 +0000982 printOffset(Op.getOffset());
Alex Lorenz61420f72015-08-07 20:48:30 +0000983 if (Op.getBaseAlignment() != Op.getSize())
984 OS << ", align " << Op.getBaseAlignment();
Alex Lorenza617c912015-08-17 22:05:15 +0000985 auto AAInfo = Op.getAAInfo();
986 if (AAInfo.TBAA) {
987 OS << ", !tbaa ";
988 AAInfo.TBAA->printAsOperand(OS, MST);
989 }
Alex Lorenza16f6242015-08-17 22:06:40 +0000990 if (AAInfo.Scope) {
991 OS << ", !alias.scope ";
992 AAInfo.Scope->printAsOperand(OS, MST);
993 }
Alex Lorenz03e940d2015-08-17 22:08:02 +0000994 if (AAInfo.NoAlias) {
995 OS << ", !noalias ";
996 AAInfo.NoAlias->printAsOperand(OS, MST);
997 }
Alex Lorenzeb625682015-08-17 22:09:52 +0000998 if (Op.getRanges()) {
999 OS << ", !range ";
1000 Op.getRanges()->printAsOperand(OS, MST);
1001 }
Alex Lorenz4af7e612015-08-03 23:08:19 +00001002 OS << ')';
1003}
1004
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001005static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS,
1006 const TargetRegisterInfo *TRI) {
1007 int Reg = TRI->getLLVMRegNum(DwarfReg, true);
1008 if (Reg == -1) {
1009 OS << "<badreg>";
1010 return;
1011 }
1012 printReg(Reg, OS, TRI);
1013}
1014
1015void MIPrinter::print(const MCCFIInstruction &CFI,
1016 const TargetRegisterInfo *TRI) {
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001017 switch (CFI.getOperation()) {
Alex Lorenz577d2712015-08-14 21:55:58 +00001018 case MCCFIInstruction::OpSameValue:
Matthias Braunee067922016-07-26 18:20:00 +00001019 OS << "same_value ";
Alex Lorenz577d2712015-08-14 21:55:58 +00001020 if (CFI.getLabel())
1021 OS << "<mcsymbol> ";
1022 printCFIRegister(CFI.getRegister(), OS, TRI);
1023 break;
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001024 case MCCFIInstruction::OpOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001025 OS << "offset ";
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001026 if (CFI.getLabel())
1027 OS << "<mcsymbol> ";
1028 printCFIRegister(CFI.getRegister(), OS, TRI);
1029 OS << ", " << CFI.getOffset();
1030 break;
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001031 case MCCFIInstruction::OpDefCfaRegister:
Matthias Braunee067922016-07-26 18:20:00 +00001032 OS << "def_cfa_register ";
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001033 if (CFI.getLabel())
1034 OS << "<mcsymbol> ";
1035 printCFIRegister(CFI.getRegister(), OS, TRI);
1036 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001037 case MCCFIInstruction::OpDefCfaOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001038 OS << "def_cfa_offset ";
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001039 if (CFI.getLabel())
1040 OS << "<mcsymbol> ";
1041 OS << CFI.getOffset();
1042 break;
Alex Lorenzb1393232015-07-29 18:57:23 +00001043 case MCCFIInstruction::OpDefCfa:
Matthias Braunee067922016-07-26 18:20:00 +00001044 OS << "def_cfa ";
Alex Lorenzb1393232015-07-29 18:57:23 +00001045 if (CFI.getLabel())
1046 OS << "<mcsymbol> ";
1047 printCFIRegister(CFI.getRegister(), OS, TRI);
1048 OS << ", " << CFI.getOffset();
1049 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001050 default:
1051 // TODO: Print the other CFI Operations.
1052 OS << "<unserializable cfi operation>";
1053 break;
1054 }
1055}
1056
Alex Lorenz345c1442015-06-15 23:52:35 +00001057void llvm::printMIR(raw_ostream &OS, const Module &M) {
1058 yaml::Output Out(OS);
1059 Out << const_cast<Module &>(M);
1060}
1061
1062void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
1063 MIRPrinter Printer(OS);
1064 Printer.print(MF);
1065}