blob: 251e5c27a0b73f1bf5f509af9da6c7a97a74038e [file] [log] [blame]
Evan Cheng2d37f192008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson3968c6a2010-03-23 17:23:59 +00002//
Evan Cheng2d37f192008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson3968c6a2010-03-23 17:23:59 +00007//
Evan Cheng2d37f192008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson69ba1bc2010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng2d37f192008-08-28 23:39:26 +000020}
21
Evan Chengfabdcce2008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng2d37f192008-08-28 23:39:26 +000026
Evan Chengfabdcce2008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng2d37f192008-08-28 23:39:26 +000029
Evan Chengfabdcce2008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng2d37f192008-08-28 23:39:26 +000035
Johnny Chen0dab68f2010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +000037
Johnny Chen0dab68f2010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson96649842010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000041
Bob Wilson96649842010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000052
Bob Wilson96649842010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng2d37f192008-08-28 23:39:26 +000055
Bob Wilson96649842010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chenf833fad2010-03-20 00:17:00 +000071
Evan Cheng14965762009-07-08 01:46:35 +000072// Misc flags.
73
Evan Cheng81889d012008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng14965762009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng2d37f192008-08-28 23:39:26 +000082
Evan Cheng2d37f192008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilsona4d86b62010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Chengb23b50d2009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbache9298992010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Chengb23b50d2009-06-29 07:51:04 +000090}
Bill Wendlingb70dc872010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilsondeb35af2009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000127
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Chengb23b50d2009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000138
Evan Chengcd4cdd12009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbard8042b72010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Chengcd4cdd12009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbard8042b72010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000157 string EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000163 string EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chen9a3e2392010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chen9a3e2392010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Chengcd4cdd12009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng2d37f192008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chenc28e6292009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng2d37f192008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng2d37f192008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng2d37f192008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng2d37f192008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng2d37f192008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson69ba1bc2010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Cheng81889d012008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng14965762009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner7ff33462010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson3968c6a2010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbache9298992010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000218
Evan Cheng2d37f192008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwinb062c232009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng2d37f192008-08-28 23:39:26 +0000221}
222
Johnny Chenc28e6292009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson3968c6a2010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson3968c6a2010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng2d37f192008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng2d37f192008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Cheng47b546d2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng2d37f192008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingb70dc872010-08-31 07:50:46 +0000261
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng2d37f192008-08-28 23:39:26 +0000275
Bill Wendlingf8dfa462010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Cheng47b546d2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach5476a272010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach5476a272010-10-11 18:51:51 +0000288
Evan Cheng2d37f192008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilson59351842010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Chenga2827232008-09-01 07:19:00 +0000296// Special cases
Evan Cheng47b546d2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Chenga2827232008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Chenga2827232008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwinb062c232009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng49d66522008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Chengfa558782008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwinb062c232009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000331}
David Goodwinb062c232009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000337}
David Goodwinb062c232009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranbyff66cd42010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Chengfa558782008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwinb062c232009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng7095cd22008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng624844b2008-09-01 01:51:14 +0000348
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen098bd1b2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000377}
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000391
Evan Cheng624844b2008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwinb062c232009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000399}
David Goodwinb062c232009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwinb062c232009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Chengc139c222008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000413}
Bob Wilson3968c6a2010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng01fd3f12008-08-31 19:02:21 +0000418
Evan Cheng624844b2008-09-01 01:51:14 +0000419
420// addrmode2 loads and stores
David Goodwinb062c232009-08-06 16:52:47 +0000421class AI2<dag oops, dag iops, Format f, InstrItinClass itin,
422 string opc, string asm, list<dag> pattern>
423 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
424 opc, asm, "", pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +0000425 let Inst{27-26} = 0b01;
Evan Cheng01fd3f12008-08-31 19:02:21 +0000426}
Evan Chengcccca872008-09-01 01:27:33 +0000427
428// loads
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000429
Jim Grosbach338de3e2010-10-27 23:12:14 +0000430// LDR/LDRB/STR/STRB
431class AIldst1<bits<3> op, bit opc22, bit isLd, dag oops, dag iops, AddrMode am,
432 Format f, InstrItinClass itin, string opc, string asm,
433 list<dag> pattern>
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000434 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
435 "", pattern> {
436 let Inst{27-25} = op;
437 let Inst{24} = 1; // 24 == P
438 // 23 == U
439 let Inst{22} = opc22;
440 let Inst{21} = 0; // 21 == W
Jim Grosbach338de3e2010-10-27 23:12:14 +0000441 let Inst{20} = isLd;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000442}
443// LDRH/LDRSB/LDRSH/LDRD
444class AIldr2<bits<4> op, bit opc22, bit opc20, dag oops, dag iops, AddrMode am,
445 Format f, InstrItinClass itin, string opc, string asm,
446 list<dag> pattern>
447 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
448 "", pattern> {
449 let Inst{27-25} = 0b000;
450 let Inst{24} = 1; // 24 == P
451 // 23 == U
452 let Inst{22} = opc22;
453 let Inst{21} = 0; // 21 == W
454 let Inst{20} = opc20;
455
456 let Inst{7-4} = op;
457}
458
459
460
461
David Goodwinb062c232009-08-06 16:52:47 +0000462class AI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
463 string opc, string asm, list<dag> pattern>
464 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
465 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000466 let Inst{20} = 1; // L bit
Evan Cheng01fd3f12008-08-31 19:02:21 +0000467 let Inst{21} = 0; // W bit
468 let Inst{22} = 0; // B bit
469 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000470 let Inst{27-26} = 0b01;
Evan Cheng01fd3f12008-08-31 19:02:21 +0000471}
Bob Wilson3968c6a2010-03-23 17:23:59 +0000472class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000476 let Inst{20} = 1; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 0; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Chengc37532b2008-09-01 07:34:13 +0000481}
David Goodwinb062c232009-08-06 16:52:47 +0000482class AI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
483 string opc, string asm, list<dag> pattern>
484 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
485 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000486 let Inst{20} = 1; // L bit
Evan Cheng01fd3f12008-08-31 19:02:21 +0000487 let Inst{21} = 0; // W bit
488 let Inst{22} = 1; // B bit
489 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000490 let Inst{27-26} = 0b01;
Evan Cheng01fd3f12008-08-31 19:02:21 +0000491}
Bob Wilson3968c6a2010-03-23 17:23:59 +0000492class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000493 string asm, list<dag> pattern>
494 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000495 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000496 let Inst{20} = 1; // L bit
497 let Inst{21} = 0; // W bit
498 let Inst{22} = 1; // B bit
499 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000500 let Inst{27-26} = 0b01;
Evan Chengc37532b2008-09-01 07:34:13 +0000501}
Evan Cheng01fd3f12008-08-31 19:02:21 +0000502
Evan Chengcccca872008-09-01 01:27:33 +0000503// stores
David Goodwinb062c232009-08-06 16:52:47 +0000504class AI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
505 string opc, string asm, list<dag> pattern>
506 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
507 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000508 let Inst{20} = 0; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000509 let Inst{21} = 0; // W bit
510 let Inst{22} = 0; // B bit
511 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000512 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000513}
David Goodwinb062c232009-08-06 16:52:47 +0000514class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
515 string asm, list<dag> pattern>
516 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000517 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000518 let Inst{20} = 0; // L bit
519 let Inst{21} = 0; // W bit
520 let Inst{22} = 0; // B bit
521 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000522 let Inst{27-26} = 0b01;
Evan Chengc37532b2008-09-01 07:34:13 +0000523}
David Goodwinb062c232009-08-06 16:52:47 +0000524class AI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
525 string opc, string asm, list<dag> pattern>
526 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
527 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000528 let Inst{20} = 0; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000529 let Inst{21} = 0; // W bit
530 let Inst{22} = 1; // B bit
531 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000532 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000533}
David Goodwinb062c232009-08-06 16:52:47 +0000534class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
535 string asm, list<dag> pattern>
536 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000537 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000538 let Inst{20} = 0; // L bit
539 let Inst{21} = 0; // W bit
540 let Inst{22} = 1; // B bit
541 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000542 let Inst{27-26} = 0b01;
Evan Chengc37532b2008-09-01 07:34:13 +0000543}
Evan Chengcccca872008-09-01 01:27:33 +0000544
Evan Cheng169eccc2008-09-01 07:00:14 +0000545// Pre-indexed loads
David Goodwinb062c232009-08-06 16:52:47 +0000546class AI2ldwpr<dag oops, dag iops, Format f, InstrItinClass itin,
547 string opc, string asm, string cstr, list<dag> pattern>
548 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
549 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000550 let Inst{20} = 1; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000551 let Inst{21} = 1; // W bit
552 let Inst{22} = 0; // B bit
553 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000554 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000555}
David Goodwinb062c232009-08-06 16:52:47 +0000556class AI2ldbpr<dag oops, dag iops, Format f, InstrItinClass itin,
557 string opc, string asm, string cstr, list<dag> pattern>
558 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
559 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000560 let Inst{20} = 1; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000561 let Inst{21} = 1; // W bit
562 let Inst{22} = 1; // B bit
563 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000564 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000565}
566
Evan Cheng169eccc2008-09-01 07:00:14 +0000567// Pre-indexed stores
David Goodwinb062c232009-08-06 16:52:47 +0000568class AI2stwpr<dag oops, dag iops, Format f, InstrItinClass itin,
569 string opc, string asm, string cstr, list<dag> pattern>
570 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
571 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000572 let Inst{20} = 0; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000573 let Inst{21} = 1; // W bit
574 let Inst{22} = 0; // B bit
575 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000576 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000577}
David Goodwinb062c232009-08-06 16:52:47 +0000578class AI2stbpr<dag oops, dag iops, Format f, InstrItinClass itin,
579 string opc, string asm, string cstr, list<dag> pattern>
580 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
581 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000582 let Inst{20} = 0; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000583 let Inst{21} = 1; // W bit
584 let Inst{22} = 1; // B bit
585 let Inst{24} = 1; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000586 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000587}
588
Evan Cheng169eccc2008-09-01 07:00:14 +0000589// Post-indexed loads
David Goodwinb062c232009-08-06 16:52:47 +0000590class AI2ldwpo<dag oops, dag iops, Format f, InstrItinClass itin,
591 string opc, string asm, string cstr, list<dag> pattern>
592 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
593 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000594 let Inst{20} = 1; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000595 let Inst{21} = 0; // W bit
596 let Inst{22} = 0; // B bit
597 let Inst{24} = 0; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000598 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000599}
David Goodwinb062c232009-08-06 16:52:47 +0000600class AI2ldbpo<dag oops, dag iops, Format f, InstrItinClass itin,
601 string opc, string asm, string cstr, list<dag> pattern>
602 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
603 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000604 let Inst{20} = 1; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000605 let Inst{21} = 0; // W bit
606 let Inst{22} = 1; // B bit
607 let Inst{24} = 0; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000608 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000609}
610
Evan Cheng169eccc2008-09-01 07:00:14 +0000611// Post-indexed stores
David Goodwinb062c232009-08-06 16:52:47 +0000612class AI2stwpo<dag oops, dag iops, Format f, InstrItinClass itin,
613 string opc, string asm, string cstr, list<dag> pattern>
614 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
615 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000616 let Inst{20} = 0; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000617 let Inst{21} = 0; // W bit
618 let Inst{22} = 0; // B bit
619 let Inst{24} = 0; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000620 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000621}
David Goodwinb062c232009-08-06 16:52:47 +0000622class AI2stbpo<dag oops, dag iops, Format f, InstrItinClass itin,
623 string opc, string asm, string cstr, list<dag> pattern>
624 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
625 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000626 let Inst{20} = 0; // L bit
Evan Chengcccca872008-09-01 01:27:33 +0000627 let Inst{21} = 0; // W bit
628 let Inst{22} = 1; // B bit
629 let Inst{24} = 0; // P bit
Bill Wendlingb70dc872010-08-31 07:50:46 +0000630 let Inst{27-26} = 0b01;
Evan Chengcccca872008-09-01 01:27:33 +0000631}
632
Evan Cheng624844b2008-09-01 01:51:14 +0000633// addrmode3 instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +0000634class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000635 string opc, string asm, list<dag> pattern>
636 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
637 opc, asm, "", pattern>;
638class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
639 string asm, list<dag> pattern>
640 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
641 asm, "", pattern>;
Evan Cheng624844b2008-09-01 01:51:14 +0000642
Evan Cheng169eccc2008-09-01 07:00:14 +0000643// loads
David Goodwinb062c232009-08-06 16:52:47 +0000644class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
645 string opc, string asm, list<dag> pattern>
646 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
647 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000648 let Inst{4} = 1;
649 let Inst{5} = 1; // H bit
650 let Inst{6} = 0; // S bit
651 let Inst{7} = 1;
652 let Inst{20} = 1; // L bit
653 let Inst{21} = 0; // W bit
654 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000655 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000656}
David Goodwinb062c232009-08-06 16:52:47 +0000657class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
658 string asm, list<dag> pattern>
659 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000660 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000661 let Inst{4} = 1;
662 let Inst{5} = 1; // H bit
663 let Inst{6} = 0; // S bit
664 let Inst{7} = 1;
665 let Inst{20} = 1; // L bit
666 let Inst{21} = 0; // W bit
667 let Inst{24} = 1; // P bit
668}
David Goodwinb062c232009-08-06 16:52:47 +0000669class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
670 string opc, string asm, list<dag> pattern>
671 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
672 opc, asm, "", pattern> {
Jim Grosbachf18b9512010-11-11 01:55:59 +0000673 bits<14> addr;
674 bits<4> Rt;
Evan Cheng5edd90c2009-07-08 22:51:32 +0000675 let Inst{27-25} = 0b000;
Jim Grosbachf18b9512010-11-11 01:55:59 +0000676 let Inst{24} = 1; // P bit
677 let Inst{23} = addr{8}; // U bit
678 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
679 let Inst{21} = 0; // W bit
680 let Inst{20} = 1; // L bit
681 let Inst{19-16} = addr{12-9}; // Rn
682 let Inst{15-12} = Rt; // Rt
683 let Inst{11-8} = addr{7-4}; // imm7_4/zero
684 let Inst{7-4} = 0b1111;
685 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng169eccc2008-09-01 07:00:14 +0000686}
David Goodwinb062c232009-08-06 16:52:47 +0000687class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
688 string asm, list<dag> pattern>
689 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000690 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000691 let Inst{4} = 1;
692 let Inst{5} = 1; // H bit
693 let Inst{6} = 1; // S bit
694 let Inst{7} = 1;
695 let Inst{20} = 1; // L bit
696 let Inst{21} = 0; // W bit
697 let Inst{24} = 1; // P bit
698}
David Goodwinb062c232009-08-06 16:52:47 +0000699class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
700 string opc, string asm, list<dag> pattern>
701 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
702 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000703 let Inst{4} = 1;
704 let Inst{5} = 0; // H bit
705 let Inst{6} = 1; // S bit
706 let Inst{7} = 1;
707 let Inst{20} = 1; // L bit
708 let Inst{21} = 0; // W bit
709 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000710 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000711}
David Goodwinb062c232009-08-06 16:52:47 +0000712class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
713 string asm, list<dag> pattern>
714 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000715 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000716 let Inst{4} = 1;
717 let Inst{5} = 0; // H bit
718 let Inst{6} = 1; // S bit
719 let Inst{7} = 1;
720 let Inst{20} = 1; // L bit
721 let Inst{21} = 0; // W bit
722 let Inst{24} = 1; // P bit
723}
David Goodwinb062c232009-08-06 16:52:47 +0000724class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
725 string opc, string asm, list<dag> pattern>
726 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
727 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000728 let Inst{4} = 1;
729 let Inst{5} = 0; // H bit
730 let Inst{6} = 1; // S bit
731 let Inst{7} = 1;
732 let Inst{20} = 0; // L bit
733 let Inst{21} = 0; // W bit
734 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000735 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000736}
737
738// stores
David Goodwinb062c232009-08-06 16:52:47 +0000739class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
740 string opc, string asm, list<dag> pattern>
741 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
742 opc, asm, "", pattern> {
Jim Grosbach607efcb2010-11-11 01:09:40 +0000743 bits<14> addr;
744 bits<4> Rt;
Evan Cheng5edd90c2009-07-08 22:51:32 +0000745 let Inst{27-25} = 0b000;
Jim Grosbach607efcb2010-11-11 01:09:40 +0000746 let Inst{24} = 1; // P bit
747 let Inst{23} = addr{8}; // U bit
748 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
749 let Inst{21} = 0; // W bit
750 let Inst{20} = 0; // L bit
751 let Inst{19-16} = addr{12-9}; // Rn
752 let Inst{15-12} = Rt; // Rt
753 let Inst{11-8} = addr{7-4}; // imm7_4/zero
754 let Inst{7-4} = 0b1011;
755 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng169eccc2008-09-01 07:00:14 +0000756}
David Goodwinb062c232009-08-06 16:52:47 +0000757class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
758 string asm, list<dag> pattern>
759 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Chengfd2adbf2008-11-05 23:22:34 +0000760 asm, "", pattern> {
Evan Chengc37532b2008-09-01 07:34:13 +0000761 let Inst{4} = 1;
762 let Inst{5} = 1; // H bit
763 let Inst{6} = 0; // S bit
764 let Inst{7} = 1;
765 let Inst{20} = 0; // L bit
766 let Inst{21} = 0; // W bit
767 let Inst{24} = 1; // P bit
768}
David Goodwinb062c232009-08-06 16:52:47 +0000769class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
770 string opc, string asm, list<dag> pattern>
771 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
772 opc, asm, "", pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000773 let Inst{4} = 1;
774 let Inst{5} = 1; // H bit
775 let Inst{6} = 1; // S bit
776 let Inst{7} = 1;
777 let Inst{20} = 0; // L bit
778 let Inst{21} = 0; // W bit
779 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000780 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000781}
782
783// Pre-indexed loads
David Goodwinb062c232009-08-06 16:52:47 +0000784class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
785 string opc, string asm, string cstr, list<dag> pattern>
786 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
787 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000788 let Inst{4} = 1;
789 let Inst{5} = 1; // H bit
790 let Inst{6} = 0; // S bit
791 let Inst{7} = 1;
792 let Inst{20} = 1; // L bit
793 let Inst{21} = 1; // W bit
794 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000795 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000796}
David Goodwinb062c232009-08-06 16:52:47 +0000797class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
798 string opc, string asm, string cstr, list<dag> pattern>
799 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
800 opc, asm, cstr, pattern> {
Jim Grosbachf18b9512010-11-11 01:55:59 +0000801 bits<14> addr;
802 bits<4> Rt;
Evan Cheng5edd90c2009-07-08 22:51:32 +0000803 let Inst{27-25} = 0b000;
Jim Grosbachf18b9512010-11-11 01:55:59 +0000804 let Inst{24} = 1; // P bit
805 let Inst{23} = addr{8}; // U bit
806 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
807 let Inst{21} = 1; // W bit
808 let Inst{20} = 1; // L bit
809 let Inst{19-16} = addr{12-9}; // Rn
810 let Inst{15-12} = Rt; // Rt
811 let Inst{11-8} = addr{7-4}; // imm7_4/zero
812 let Inst{7-4} = 0b1111;
813 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng169eccc2008-09-01 07:00:14 +0000814}
David Goodwinb062c232009-08-06 16:52:47 +0000815class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
816 string opc, string asm, string cstr, list<dag> pattern>
817 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
818 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000819 let Inst{4} = 1;
820 let Inst{5} = 0; // H bit
821 let Inst{6} = 1; // S bit
822 let Inst{7} = 1;
823 let Inst{20} = 1; // L bit
824 let Inst{21} = 1; // W bit
825 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000826 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000827}
Johnny Chen688a90e2010-02-18 22:31:18 +0000828class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
829 string opc, string asm, string cstr, list<dag> pattern>
830 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
831 opc, asm, cstr, pattern> {
832 let Inst{4} = 1;
833 let Inst{5} = 0; // H bit
834 let Inst{6} = 1; // S bit
835 let Inst{7} = 1;
836 let Inst{20} = 0; // L bit
837 let Inst{21} = 1; // W bit
838 let Inst{24} = 1; // P bit
839 let Inst{27-25} = 0b000;
840}
841
Evan Cheng169eccc2008-09-01 07:00:14 +0000842
843// Pre-indexed stores
David Goodwinb062c232009-08-06 16:52:47 +0000844class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
845 string opc, string asm, string cstr, list<dag> pattern>
846 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
847 opc, asm, cstr, pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000848 let Inst{4} = 1;
849 let Inst{5} = 1; // H bit
850 let Inst{6} = 0; // S bit
851 let Inst{7} = 1;
852 let Inst{20} = 0; // L bit
853 let Inst{21} = 1; // W bit
854 let Inst{24} = 1; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000855 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000856}
Johnny Chen688a90e2010-02-18 22:31:18 +0000857class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
858 string opc, string asm, string cstr, list<dag> pattern>
859 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
860 opc, asm, cstr, pattern> {
861 let Inst{4} = 1;
862 let Inst{5} = 1; // H bit
863 let Inst{6} = 1; // S bit
864 let Inst{7} = 1;
865 let Inst{20} = 0; // L bit
866 let Inst{21} = 1; // W bit
867 let Inst{24} = 1; // P bit
868 let Inst{27-25} = 0b000;
869}
Evan Cheng169eccc2008-09-01 07:00:14 +0000870
871// Post-indexed loads
David Goodwinb062c232009-08-06 16:52:47 +0000872class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
873 string opc, string asm, string cstr, list<dag> pattern>
874 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
875 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000876 let Inst{4} = 1;
877 let Inst{5} = 1; // H bit
878 let Inst{6} = 0; // S bit
879 let Inst{7} = 1;
880 let Inst{20} = 1; // L bit
Johnny Chen74c90452010-02-18 03:27:42 +0000881 let Inst{21} = 0; // W bit
Evan Cheng169eccc2008-09-01 07:00:14 +0000882 let Inst{24} = 0; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000883 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000884}
David Goodwinb062c232009-08-06 16:52:47 +0000885class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
886 string opc, string asm, string cstr, list<dag> pattern>
887 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
888 opc, asm, cstr,pattern> {
Jim Grosbach68685e62010-11-11 16:55:29 +0000889 bits<10> offset;
890 bits<4> Rt;
891 bits<4> Rn;
Evan Cheng5edd90c2009-07-08 22:51:32 +0000892 let Inst{27-25} = 0b000;
Jim Grosbach68685e62010-11-11 16:55:29 +0000893 let Inst{24} = 0; // P bit
894 let Inst{23} = offset{8}; // U bit
895 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
896 let Inst{21} = 0; // W bit
897 let Inst{20} = 1; // L bit
898 let Inst{19-16} = Rn; // Rn
899 let Inst{15-12} = Rt; // Rt
900 let Inst{11-8} = offset{7-4}; // imm7_4/zero
901 let Inst{7-4} = 0b1111;
902 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng169eccc2008-09-01 07:00:14 +0000903}
David Goodwinb062c232009-08-06 16:52:47 +0000904class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
905 string opc, string asm, string cstr, list<dag> pattern>
906 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
907 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000908 let Inst{4} = 1;
909 let Inst{5} = 0; // H bit
910 let Inst{6} = 1; // S bit
911 let Inst{7} = 1;
912 let Inst{20} = 1; // L bit
Johnny Chen74c90452010-02-18 03:27:42 +0000913 let Inst{21} = 0; // W bit
Evan Cheng169eccc2008-09-01 07:00:14 +0000914 let Inst{24} = 0; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000915 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000916}
Johnny Chen688a90e2010-02-18 22:31:18 +0000917class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
918 string opc, string asm, string cstr, list<dag> pattern>
919 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
920 opc, asm, cstr, pattern> {
921 let Inst{4} = 1;
922 let Inst{5} = 0; // H bit
923 let Inst{6} = 1; // S bit
924 let Inst{7} = 1;
925 let Inst{20} = 0; // L bit
926 let Inst{21} = 0; // W bit
927 let Inst{24} = 0; // P bit
928 let Inst{27-25} = 0b000;
929}
Evan Cheng169eccc2008-09-01 07:00:14 +0000930
931// Post-indexed stores
David Goodwinb062c232009-08-06 16:52:47 +0000932class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
933 string opc, string asm, string cstr, list<dag> pattern>
934 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
935 opc, asm, cstr,pattern> {
Evan Cheng169eccc2008-09-01 07:00:14 +0000936 let Inst{4} = 1;
937 let Inst{5} = 1; // H bit
938 let Inst{6} = 0; // S bit
939 let Inst{7} = 1;
940 let Inst{20} = 0; // L bit
Johnny Chen718ed8a2010-03-01 19:22:00 +0000941 let Inst{21} = 0; // W bit
Evan Cheng169eccc2008-09-01 07:00:14 +0000942 let Inst{24} = 0; // P bit
Evan Cheng5edd90c2009-07-08 22:51:32 +0000943 let Inst{27-25} = 0b000;
Evan Cheng169eccc2008-09-01 07:00:14 +0000944}
Johnny Chen688a90e2010-02-18 22:31:18 +0000945class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
946 string opc, string asm, string cstr, list<dag> pattern>
947 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
948 opc, asm, cstr, pattern> {
949 let Inst{4} = 1;
950 let Inst{5} = 1; // H bit
951 let Inst{6} = 1; // S bit
952 let Inst{7} = 1;
953 let Inst{20} = 0; // L bit
954 let Inst{21} = 0; // W bit
955 let Inst{24} = 0; // P bit
956 let Inst{27-25} = 0b000;
957}
Evan Cheng169eccc2008-09-01 07:00:14 +0000958
Evan Cheng624844b2008-09-01 01:51:14 +0000959// addrmode4 instructions
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000960class AXI4ld<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000961 string asm, string cstr, list<dag> pattern>
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000962 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000963 asm, cstr, pattern> {
Jim Grosbachc4dd2342010-11-10 23:44:32 +0000964 bits<4> p;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000965 bits<16> dsts;
Jim Grosbache39a9fc2010-11-10 23:12:48 +0000966 bits<4> Rn;
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000967 bits<2> amode;
Jim Grosbachc4dd2342010-11-10 23:44:32 +0000968 let Inst{31-28} = p;
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000969 let Inst{27-25} = 0b100;
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000970 let Inst{24-23} = amode;
971 let Inst{22} = 0; // S bit
Jim Grosbache39a9fc2010-11-10 23:12:48 +0000972 let Inst{20} = 1; // L bit
973 let Inst{19-16} = Rn;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000974 let Inst{15-0} = dsts;
Evan Chengc288cc02008-09-01 07:48:18 +0000975}
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000976class AXI4st<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000977 string asm, string cstr, list<dag> pattern>
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000978 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000979 asm, cstr, pattern> {
Jim Grosbachc4dd2342010-11-10 23:44:32 +0000980 bits<4> p;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000981 bits<16> srcs;
Jim Grosbachc4dd2342010-11-10 23:44:32 +0000982 bits<4> Rn;
983 bits<2> amode;
984 let Inst{31-28} = p;
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000985 let Inst{27-25} = 0b100;
Jim Grosbachc4dd2342010-11-10 23:44:32 +0000986 let Inst{24-23} = amode;
987 let Inst{22} = 0; // S bit
988 let Inst{20} = 0; // L bit
989 let Inst{19-16} = Rn;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000990 let Inst{15-0} = srcs;
Evan Chengc288cc02008-09-01 07:48:18 +0000991}
Evan Cheng2d37f192008-08-28 23:39:26 +0000992
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000993// Unsigned multiply, multiply-accumulate instructions.
David Goodwinb062c232009-08-06 16:52:47 +0000994class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
995 string opc, string asm, list<dag> pattern>
996 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
997 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000998 let Inst{7-4} = 0b1001;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000999 let Inst{20} = 0; // S bit
Evan Cheng47b546d2008-11-06 08:47:38 +00001000 let Inst{27-21} = opcod;
Jim Grosbach4d0549e2008-11-03 18:38:31 +00001001}
David Goodwinb062c232009-08-06 16:52:47 +00001002class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
1003 string opc, string asm, list<dag> pattern>
1004 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
1005 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +00001006 let Inst{7-4} = 0b1001;
Evan Cheng47b546d2008-11-06 08:47:38 +00001007 let Inst{27-21} = opcod;
Evan Cheng2686c8f2008-11-06 01:21:28 +00001008}
1009
1010// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00001011class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
1012 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001013 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
1014 opc, asm, "", pattern> {
Jim Grosbach22261602010-10-22 17:16:17 +00001015 bits<4> Rd;
1016 bits<4> Rn;
1017 bits<4> Rm;
1018 let Inst{7-4} = opc7_4;
Evan Cheng2686c8f2008-11-06 01:21:28 +00001019 let Inst{20} = 1;
Evan Cheng47b546d2008-11-06 08:47:38 +00001020 let Inst{27-21} = opcod;
Jim Grosbach22261602010-10-22 17:16:17 +00001021 let Inst{19-16} = Rd;
1022 let Inst{11-8} = Rm;
1023 let Inst{3-0} = Rn;
1024}
1025// MSW multiple w/ Ra operand
1026class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
1027 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1028 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
1029 bits<4> Ra;
1030 let Inst{15-12} = Ra;
Jim Grosbach4d0549e2008-11-03 18:38:31 +00001031}
Evan Cheng2d37f192008-08-28 23:39:26 +00001032
Evan Cheng36ae4032008-11-06 03:35:07 +00001033// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach6956a602010-10-22 18:35:16 +00001034class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbachf98df082010-10-22 17:42:06 +00001035 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001036 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
1037 opc, asm, "", pattern> {
Jim Grosbach6956a602010-10-22 18:35:16 +00001038 bits<4> Rn;
1039 bits<4> Rm;
Evan Cheng36ae4032008-11-06 03:35:07 +00001040 let Inst{4} = 0;
1041 let Inst{7} = 1;
1042 let Inst{20} = 0;
Evan Cheng47b546d2008-11-06 08:47:38 +00001043 let Inst{27-21} = opcod;
Jim Grosbachf98df082010-10-22 17:42:06 +00001044 let Inst{6-5} = bit6_5;
Jim Grosbach6956a602010-10-22 18:35:16 +00001045 let Inst{11-8} = Rm;
1046 let Inst{3-0} = Rn;
1047}
1048class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1049 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1050 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1051 bits<4> Rd;
1052 let Inst{19-16} = Rd;
1053}
1054
1055// AMulxyI with Ra operand
1056class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1057 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1058 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1059 bits<4> Ra;
1060 let Inst{15-12} = Ra;
1061}
1062// SMLAL*
1063class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1064 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1065 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1066 bits<4> RdLo;
1067 bits<4> RdHi;
1068 let Inst{19-16} = RdHi;
1069 let Inst{15-12} = RdLo;
Evan Cheng36ae4032008-11-06 03:35:07 +00001070}
1071
Evan Cheng49d66522008-11-06 22:15:19 +00001072// Extend instructions.
David Goodwinb062c232009-08-06 16:52:47 +00001073class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
1074 string opc, string asm, list<dag> pattern>
1075 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
1076 opc, asm, "", pattern> {
Jim Grosbach1e7db682010-10-13 19:56:10 +00001077 // All AExtI instructions have Rd and Rm register operands.
1078 bits<4> Rd;
1079 bits<4> Rm;
1080 let Inst{15-12} = Rd;
1081 let Inst{3-0} = Rm;
Evan Cheng49d66522008-11-06 22:15:19 +00001082 let Inst{7-4} = 0b0111;
Jim Grosbach1e7db682010-10-13 19:56:10 +00001083 let Inst{9-8} = 0b00;
Evan Cheng49d66522008-11-06 22:15:19 +00001084 let Inst{27-20} = opcod;
1085}
1086
Evan Cheng98dc53e2008-11-07 01:41:35 +00001087// Misc Arithmetic instructions.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00001088class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
1089 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001090 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1091 opc, asm, "", pattern> {
Jim Grosbach2c9ae052010-10-22 22:12:16 +00001092 bits<4> Rd;
1093 bits<4> Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +00001094 let Inst{27-20} = opcod;
Jim Grosbach2c9ae052010-10-22 22:12:16 +00001095 let Inst{19-16} = 0b1111;
1096 let Inst{15-12} = Rd;
1097 let Inst{11-8} = 0b1111;
1098 let Inst{7-4} = opc7_4;
1099 let Inst{3-0} = Rm;
1100}
1101
1102// PKH instructions
1103class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
1104 string opc, string asm, list<dag> pattern>
1105 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1106 opc, asm, "", pattern> {
1107 bits<4> Rd;
1108 bits<4> Rn;
1109 bits<4> Rm;
1110 bits<8> sh;
1111 let Inst{27-20} = opcod;
1112 let Inst{19-16} = Rn;
1113 let Inst{15-12} = Rd;
1114 let Inst{11-7} = sh{7-3};
1115 let Inst{6} = tb;
1116 let Inst{5-4} = 0b01;
1117 let Inst{3-0} = Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +00001118}
1119
Evan Cheng2d37f192008-08-28 23:39:26 +00001120//===----------------------------------------------------------------------===//
1121
1122// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
1123class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
1124 list<Predicate> Predicates = [IsARM];
1125}
1126class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
1127 list<Predicate> Predicates = [IsARM, HasV5TE];
1128}
1129class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
1130 list<Predicate> Predicates = [IsARM, HasV6];
1131}
Evan Chengee98fa92008-08-29 06:41:12 +00001132
1133//===----------------------------------------------------------------------===//
1134//
1135// Thumb Instruction Format Definitions.
1136//
1137
Evan Chengee98fa92008-08-29 06:41:12 +00001138// TI - Thumb instruction.
1139
Evan Chengcd4cdd12009-07-11 06:43:01 +00001140class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001141 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +00001142 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +00001143 let OutOperandList = oops;
1144 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001145 let AsmString = asm;
Evan Chengee98fa92008-08-29 06:41:12 +00001146 let Pattern = pattern;
1147 list<Predicate> Predicates = [IsThumb];
1148}
1149
David Goodwinb062c232009-08-06 16:52:47 +00001150class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1151 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +00001152
Evan Cheng7cc6aca2009-08-04 23:47:55 +00001153// Two-address instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +00001154class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1155 list<dag> pattern>
1156 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1157 pattern>;
Evan Cheng7cc6aca2009-08-04 23:47:55 +00001158
Johnny Chenc28e6292009-12-15 17:24:14 +00001159// tBL, tBX 32-bit instructions
1160class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001161 dag oops, dag iops, InstrItinClass itin, string asm,
1162 list<dag> pattern>
1163 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1164 Encoding {
Johnny Chenc28e6292009-12-15 17:24:14 +00001165 let Inst{31-27} = opcod1;
1166 let Inst{15-14} = opcod2;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001167 let Inst{12} = opcod3;
Johnny Chenc28e6292009-12-15 17:24:14 +00001168}
Evan Chengee98fa92008-08-29 06:41:12 +00001169
1170// BR_JT instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +00001171class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1172 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001173 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +00001174
Evan Chengbec1dba892009-06-23 19:38:13 +00001175// Thumb1 only
Evan Chengcd4cdd12009-07-11 06:43:01 +00001176class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001177 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +00001178 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +00001179 let OutOperandList = oops;
1180 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001181 let AsmString = asm;
Evan Chengbec1dba892009-06-23 19:38:13 +00001182 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001183 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengbec1dba892009-06-23 19:38:13 +00001184}
1185
David Goodwinb062c232009-08-06 16:52:47 +00001186class T1I<dag oops, dag iops, InstrItinClass itin,
1187 string asm, list<dag> pattern>
1188 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1189class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1190 string asm, list<dag> pattern>
1191 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1192class T1JTI<dag oops, dag iops, InstrItinClass itin,
1193 string asm, list<dag> pattern>
Johnny Chen466231a2009-12-16 02:32:54 +00001194 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +00001195
1196// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +00001197class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001198 string asm, string cstr, list<dag> pattern>
Bob Wilson3968c6a2010-03-23 17:23:59 +00001199 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001200 asm, cstr, pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001201
1202// Thumb1 instruction that can either be predicated or set CPSR.
1203class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001204 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +00001205 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +00001206 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001207 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1208 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001209 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +00001210 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001211 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengcd4cdd12009-07-11 06:43:01 +00001212}
1213
David Goodwinb062c232009-08-06 16:52:47 +00001214class T1sI<dag oops, dag iops, InstrItinClass itin,
1215 string opc, string asm, list<dag> pattern>
1216 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001217
1218// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +00001219class T1sIt<dag oops, dag iops, InstrItinClass itin,
1220 string opc, string asm, list<dag> pattern>
1221 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001222 "$lhs = $dst", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001223
1224// Thumb1 instruction that can be predicated.
1225class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001226 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +00001227 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +00001228 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +00001229 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001230 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001231 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +00001232 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001233 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengcd4cdd12009-07-11 06:43:01 +00001234}
1235
David Goodwinb062c232009-08-06 16:52:47 +00001236class T1pI<dag oops, dag iops, InstrItinClass itin,
1237 string opc, string asm, list<dag> pattern>
1238 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001239
1240// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +00001241class T1pIt<dag oops, dag iops, InstrItinClass itin,
1242 string opc, string asm, list<dag> pattern>
1243 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001244 "$lhs = $dst", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001245
David Goodwinb062c232009-08-06 16:52:47 +00001246class T1pI1<dag oops, dag iops, InstrItinClass itin,
1247 string opc, string asm, list<dag> pattern>
1248 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1249class T1pI2<dag oops, dag iops, InstrItinClass itin,
1250 string opc, string asm, list<dag> pattern>
1251 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1252class T1pI4<dag oops, dag iops, InstrItinClass itin,
1253 string opc, string asm, list<dag> pattern>
1254 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson3968c6a2010-03-23 17:23:59 +00001255class T1pIs<dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001256 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1257 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +00001258
Johnny Chen466231a2009-12-16 02:32:54 +00001259class Encoding16 : Encoding {
1260 let Inst{31-16} = 0x0000;
1261}
1262
Johnny Chenc28e6292009-12-15 17:24:14 +00001263// A6.2 16-bit Thumb instruction encoding
Johnny Chen466231a2009-12-16 02:32:54 +00001264class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001265 let Inst{15-10} = opcode;
1266}
1267
1268// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001269class T1General<bits<5> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001270 let Inst{15-14} = 0b00;
1271 let Inst{13-9} = opcode;
1272}
1273
1274// A6.2.2 Data-processing encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001275class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001276 let Inst{15-10} = 0b010000;
1277 let Inst{9-6} = opcode;
1278}
1279
1280// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001281class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001282 let Inst{15-10} = 0b010001;
1283 let Inst{9-6} = opcode;
1284}
1285
1286// A6.2.4 Load/store single data item encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001287class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001288 let Inst{15-12} = opA;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001289 let Inst{11-9} = opB;
Johnny Chenc28e6292009-12-15 17:24:14 +00001290}
Bill Wendlingb70dc872010-08-31 07:50:46 +00001291class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chenc28e6292009-12-15 17:24:14 +00001292class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1293class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1294class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingb70dc872010-08-31 07:50:46 +00001295class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chenc28e6292009-12-15 17:24:14 +00001296
1297// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001298class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001299 let Inst{15-12} = 0b1011;
1300 let Inst{11-5} = opcode;
1301}
1302
Evan Chengd76f0be2009-06-25 02:08:06 +00001303// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1304class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001305 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001306 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001307 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +00001308 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001309 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001310 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +00001311 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001312 list<Predicate> Predicates = [IsThumb2];
Evan Chengd76f0be2009-06-25 02:08:06 +00001313}
1314
Bill Wendlingb70dc872010-08-31 07:50:46 +00001315// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1316// input operand since by default it's a zero register. It will become an
1317// implicit def once it's "flipped".
Jim Grosbachb9386552010-10-13 23:12:26 +00001318//
Evan Chengd76f0be2009-06-25 02:08:06 +00001319// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1320// more consistent.
1321class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001322 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001323 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001324 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +00001325 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001326 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner04c342e2010-10-06 00:05:18 +00001327 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +00001328 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001329 list<Predicate> Predicates = [IsThumb2];
Evan Chengd76f0be2009-06-25 02:08:06 +00001330}
1331
1332// Special cases
1333class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001334 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001335 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001336 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +00001337 let OutOperandList = oops;
1338 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001339 let AsmString = asm;
Evan Cheng431cf562009-06-23 17:48:47 +00001340 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001341 list<Predicate> Predicates = [IsThumb2];
Evan Cheng431cf562009-06-23 17:48:47 +00001342}
1343
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001344class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001345 InstrItinClass itin,
1346 string asm, string cstr, list<dag> pattern>
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001347 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1348 let OutOperandList = oops;
1349 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001350 let AsmString = asm;
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001351 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001352 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001353}
1354
David Goodwinb062c232009-08-06 16:52:47 +00001355class T2I<dag oops, dag iops, InstrItinClass itin,
1356 string opc, string asm, list<dag> pattern>
1357 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1358class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1359 string opc, string asm, list<dag> pattern>
Bob Wilson3968c6a2010-03-23 17:23:59 +00001360 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001361class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1362 string opc, string asm, list<dag> pattern>
1363 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1364class T2Iso<dag oops, dag iops, InstrItinClass itin,
1365 string opc, string asm, list<dag> pattern>
1366 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1367class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1368 string opc, string asm, list<dag> pattern>
1369 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chenc28e6292009-12-15 17:24:14 +00001370class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +00001371 string opc, string asm, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +00001372 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1373 pattern> {
1374 let Inst{31-27} = 0b11101;
1375 let Inst{26-25} = 0b00;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001376 let Inst{24} = P;
1377 let Inst{23} = ?; // The U bit.
1378 let Inst{22} = 1;
1379 let Inst{21} = W;
1380 let Inst{20} = load;
Johnny Chenc28e6292009-12-15 17:24:14 +00001381}
Evan Chengd76f0be2009-06-25 02:08:06 +00001382
David Goodwinb062c232009-08-06 16:52:47 +00001383class T2sI<dag oops, dag iops, InstrItinClass itin,
1384 string opc, string asm, list<dag> pattern>
1385 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Chengd76f0be2009-06-25 02:08:06 +00001386
David Goodwinb062c232009-08-06 16:52:47 +00001387class T2XI<dag oops, dag iops, InstrItinClass itin,
1388 string asm, list<dag> pattern>
1389 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1390class T2JTI<dag oops, dag iops, InstrItinClass itin,
1391 string asm, list<dag> pattern>
1392 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng431cf562009-06-23 17:48:47 +00001393
Evan Cheng83e0d482009-09-28 09:14:39 +00001394class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001395 string opc, string asm, list<dag> pattern>
Evan Cheng83e0d482009-09-28 09:14:39 +00001396 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1397
Bob Wilson947f04b2010-03-13 01:08:20 +00001398// Two-address instructions
1399class T2XIt<dag oops, dag iops, InstrItinClass itin,
1400 string asm, string cstr, list<dag> pattern>
1401 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng83e0d482009-09-28 09:14:39 +00001402
Evan Cheng84c6cda2009-07-02 07:28:31 +00001403// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chenc28e6292009-12-15 17:24:14 +00001404class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1405 dag oops, dag iops,
1406 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Cheng84c6cda2009-07-02 07:28:31 +00001407 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001408 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng84c6cda2009-07-02 07:28:31 +00001409 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001410 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001411 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001412 let Pattern = pattern;
1413 list<Predicate> Predicates = [IsThumb2];
Johnny Chenc28e6292009-12-15 17:24:14 +00001414 let Inst{31-27} = 0b11111;
1415 let Inst{26-25} = 0b00;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001416 let Inst{24} = signed;
1417 let Inst{23} = 0;
Johnny Chenc28e6292009-12-15 17:24:14 +00001418 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001419 let Inst{20} = load;
1420 let Inst{11} = 1;
Johnny Chenc28e6292009-12-15 17:24:14 +00001421 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingb70dc872010-08-31 07:50:46 +00001422 let Inst{10} = pre; // The P bit.
1423 let Inst{8} = 1; // The W bit.
Evan Cheng84c6cda2009-07-02 07:28:31 +00001424}
1425
Johnny Chen38e7bb62010-02-26 22:04:29 +00001426// Helper class for disassembly only
1427// A6.3.16 & A6.3.17
1428// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1429class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1430 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1431 : T2I<oops, iops, itin, opc, asm, pattern> {
1432 let Inst{31-27} = 0b11111;
1433 let Inst{26-24} = 0b011;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001434 let Inst{23} = long;
Johnny Chen38e7bb62010-02-26 22:04:29 +00001435 let Inst{22-20} = op22_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001436 let Inst{7-4} = op7_4;
Johnny Chen38e7bb62010-02-26 22:04:29 +00001437}
1438
David Goodwine5b969f2009-07-27 19:59:26 +00001439// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1440class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001441 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwine5b969f2009-07-27 19:59:26 +00001442}
1443
1444// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1445class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001446 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwine5b969f2009-07-27 19:59:26 +00001447}
Evan Cheng84c6cda2009-07-02 07:28:31 +00001448
Evan Chengeab9ca72009-06-27 02:26:13 +00001449// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1450class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Cheng2c450d32009-07-02 06:38:40 +00001451 list<Predicate> Predicates = [IsThumb2];
Evan Cheng431cf562009-06-23 17:48:47 +00001452}
1453
Evan Chengee98fa92008-08-29 06:41:12 +00001454//===----------------------------------------------------------------------===//
1455
Evan Chengac2af2f2008-11-11 02:11:05 +00001456//===----------------------------------------------------------------------===//
1457// ARM VFP Instruction templates.
1458//
1459
David Goodwin81cdd212009-07-10 17:03:29 +00001460// Almost all VFP instructions are predicable.
1461class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001462 IndexMode im, Format f, InstrItinClass itin,
1463 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001464 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach576640f2010-10-12 21:22:40 +00001465 bits<4> p;
1466 let Inst{31-28} = p;
David Goodwin81cdd212009-07-10 17:03:29 +00001467 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001468 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001469 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin81cdd212009-07-10 17:03:29 +00001470 let Pattern = pattern;
1471 list<Predicate> Predicates = [HasVFP2];
1472}
1473
1474// Special cases
1475class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwinb062c232009-08-06 16:52:47 +00001476 IndexMode im, Format f, InstrItinClass itin,
1477 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001478 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin81cdd212009-07-10 17:03:29 +00001479 let OutOperandList = oops;
1480 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001481 let AsmString = asm;
David Goodwin81cdd212009-07-10 17:03:29 +00001482 let Pattern = pattern;
1483 list<Predicate> Predicates = [HasVFP2];
1484}
1485
David Goodwinb062c232009-08-06 16:52:47 +00001486class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1487 string opc, string asm, list<dag> pattern>
1488 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1489 opc, asm, "", pattern>;
David Goodwin81cdd212009-07-10 17:03:29 +00001490
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001491// ARM VFP addrmode5 loads and stores
1492class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001493 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001494 string opc, string asm, list<dag> pattern>
David Goodwin81cdd212009-07-10 17:03:29 +00001495 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001496 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001497 // Instruction operands.
1498 bits<5> Dd;
1499 bits<13> addr;
1500
1501 // Encode instruction operands.
1502 let Inst{23} = addr{8}; // U (add = (U == '1'))
1503 let Inst{22} = Dd{4};
1504 let Inst{19-16} = addr{12-9}; // Rn
1505 let Inst{15-12} = Dd{3-0};
1506 let Inst{7-0} = addr{7-0}; // imm8
1507
Evan Chengac2af2f2008-11-11 02:11:05 +00001508 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001509 let Inst{27-24} = opcod1;
1510 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001511 let Inst{11-9} = 0b101;
1512 let Inst{8} = 1; // Double precision
Anton Korobeynikov8cce1eb2009-11-02 00:11:06 +00001513
1514 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +00001515 let D = VFPNeonDomain;
Evan Chengac2af2f2008-11-11 02:11:05 +00001516}
1517
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001518class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001519 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001520 string opc, string asm, list<dag> pattern>
David Goodwin81cdd212009-07-10 17:03:29 +00001521 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001522 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001523 // Instruction operands.
1524 bits<5> Sd;
1525 bits<13> addr;
1526
1527 // Encode instruction operands.
1528 let Inst{23} = addr{8}; // U (add = (U == '1'))
1529 let Inst{22} = Sd{0};
1530 let Inst{19-16} = addr{12-9}; // Rn
1531 let Inst{15-12} = Sd{4-1};
1532 let Inst{7-0} = addr{7-0}; // imm8
1533
Evan Chengac2af2f2008-11-11 02:11:05 +00001534 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001535 let Inst{27-24} = opcod1;
1536 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001537 let Inst{11-9} = 0b101;
1538 let Inst{8} = 0; // Single precision
Evan Chengac2af2f2008-11-11 02:11:05 +00001539}
1540
Bob Wilson6b853c32010-09-16 00:31:02 +00001541// VFP Load / store multiple pseudo instructions.
1542class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1543 list<dag> pattern>
1544 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1545 cstr, itin> {
1546 let OutOperandList = oops;
1547 let InOperandList = !con(iops, (ins pred:$p));
1548 let Pattern = pattern;
1549 list<Predicate> Predicates = [HasVFP2];
1550}
1551
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001552// Load / store multiple
Jim Grosbachabcbe242010-09-08 00:25:50 +00001553class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001554 string asm, string cstr, list<dag> pattern>
Jim Grosbachabcbe242010-09-08 00:25:50 +00001555 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001556 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001557 // TODO: Mark the instructions with the appropriate subtarget info.
1558 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001559 let Inst{11-9} = 0b101;
1560 let Inst{8} = 1; // Double precision
Anton Korobeynikov8cce1eb2009-11-02 00:11:06 +00001561
1562 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +00001563 let D = VFPNeonDomain;
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001564}
1565
Jim Grosbachabcbe242010-09-08 00:25:50 +00001566class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001567 string asm, string cstr, list<dag> pattern>
Jim Grosbachabcbe242010-09-08 00:25:50 +00001568 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001569 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001570 // TODO: Mark the instructions with the appropriate subtarget info.
1571 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001572 let Inst{11-9} = 0b101;
1573 let Inst{8} = 0; // Single precision
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001574}
1575
Evan Chengac2af2f2008-11-11 02:11:05 +00001576// Double precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001577class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1578 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1579 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001580 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001581 // Instruction operands.
1582 bits<5> Dd;
1583 bits<5> Dm;
1584
1585 // Encode instruction operands.
1586 let Inst{3-0} = Dm{3-0};
1587 let Inst{5} = Dm{4};
1588 let Inst{15-12} = Dd{3-0};
1589 let Inst{22} = Dd{4};
1590
Johnny Chen34a6afc2010-01-29 23:21:10 +00001591 let Inst{27-23} = opcod1;
1592 let Inst{21-20} = opcod2;
1593 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001594 let Inst{11-9} = 0b101;
1595 let Inst{8} = 1; // Double precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001596 let Inst{7-6} = opcod4;
1597 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001598}
1599
1600// Double precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001601class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001602 dag iops, InstrItinClass itin, string opc, string asm,
1603 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001604 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001605 // Instruction operands.
1606 bits<5> Dd;
1607 bits<5> Dn;
1608 bits<5> Dm;
1609
1610 // Encode instruction operands.
1611 let Inst{3-0} = Dm{3-0};
1612 let Inst{5} = Dm{4};
1613 let Inst{19-16} = Dn{3-0};
1614 let Inst{7} = Dn{4};
1615 let Inst{15-12} = Dd{3-0};
1616 let Inst{22} = Dd{4};
1617
Johnny Chen34a6afc2010-01-29 23:21:10 +00001618 let Inst{27-23} = opcod1;
1619 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001620 let Inst{11-9} = 0b101;
1621 let Inst{8} = 1; // Double precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001622 let Inst{6} = op6;
1623 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001624}
1625
Jim Grosbach34de7762010-03-24 22:31:46 +00001626// Double precision, binary, VML[AS] (for additional predicate)
1627class ADbI_vmlX<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
1628 dag iops, InstrItinClass itin, string opc, string asm,
1629 list<dag> pattern>
1630 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling418bd532010-11-01 21:17:06 +00001631 // Instruction operands.
1632 bits<5> Dd;
1633 bits<5> Dn;
1634 bits<5> Dm;
1635
1636 // Encode instruction operands.
1637 let Inst{19-16} = Dn{3-0};
1638 let Inst{7} = Dn{4};
1639 let Inst{15-12} = Dd{3-0};
1640 let Inst{22} = Dd{4};
1641 let Inst{3-0} = Dm{3-0};
1642 let Inst{5} = Dm{4};
1643
Jim Grosbach34de7762010-03-24 22:31:46 +00001644 let Inst{27-23} = opcod1;
1645 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001646 let Inst{11-9} = 0b101;
1647 let Inst{8} = 1; // Double precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001648 let Inst{6} = op6;
1649 let Inst{4} = op4;
Jim Grosbach34de7762010-03-24 22:31:46 +00001650 list<Predicate> Predicates = [HasVFP2, UseVMLx];
1651}
1652
Evan Chengac2af2f2008-11-11 02:11:05 +00001653// Single precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001654class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1655 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1656 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001657 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001658 // Instruction operands.
1659 bits<5> Sd;
1660 bits<5> Sm;
1661
1662 // Encode instruction operands.
1663 let Inst{3-0} = Sm{4-1};
1664 let Inst{5} = Sm{0};
1665 let Inst{15-12} = Sd{4-1};
1666 let Inst{22} = Sd{0};
1667
Johnny Chen34a6afc2010-01-29 23:21:10 +00001668 let Inst{27-23} = opcod1;
1669 let Inst{21-20} = opcod2;
1670 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001671 let Inst{11-9} = 0b101;
1672 let Inst{8} = 0; // Single precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001673 let Inst{7-6} = opcod4;
1674 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001675}
1676
David Goodwin85b5b022009-08-10 22:17:39 +00001677// Single precision unary, if no NEON
David Goodwin30bf6252009-08-04 20:39:05 +00001678// Same as ASuI except not available if NEON is enabled
Johnny Chen34a6afc2010-01-29 23:21:10 +00001679class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1680 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1681 string asm, list<dag> pattern>
1682 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1683 pattern> {
David Goodwin30bf6252009-08-04 20:39:05 +00001684 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1685}
1686
Evan Chengac2af2f2008-11-11 02:11:05 +00001687// Single precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001688class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1689 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001690 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001691 // Instruction operands.
1692 bits<5> Sd;
1693 bits<5> Sn;
1694 bits<5> Sm;
1695
1696 // Encode instruction operands.
1697 let Inst{3-0} = Sm{4-1};
1698 let Inst{5} = Sm{0};
1699 let Inst{19-16} = Sn{4-1};
1700 let Inst{7} = Sn{0};
1701 let Inst{15-12} = Sd{4-1};
1702 let Inst{22} = Sd{0};
1703
Johnny Chen34a6afc2010-01-29 23:21:10 +00001704 let Inst{27-23} = opcod1;
1705 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001706 let Inst{11-9} = 0b101;
1707 let Inst{8} = 0; // Single precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001708 let Inst{6} = op6;
1709 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001710}
1711
David Goodwin85b5b022009-08-10 22:17:39 +00001712// Single precision binary, if no NEON
David Goodwin3b9c52c2009-08-04 17:53:06 +00001713// Same as ASbI except not available if NEON is enabled
Johnny Chen34a6afc2010-01-29 23:21:10 +00001714class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001715 dag iops, InstrItinClass itin, string opc, string asm,
1716 list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001717 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin3b9c52c2009-08-04 17:53:06 +00001718 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling26233432010-11-01 06:00:39 +00001719
1720 // Instruction operands.
1721 bits<5> Sd;
1722 bits<5> Sn;
1723 bits<5> Sm;
1724
1725 // Encode instruction operands.
1726 let Inst{3-0} = Sm{4-1};
1727 let Inst{5} = Sm{0};
1728 let Inst{19-16} = Sn{4-1};
1729 let Inst{7} = Sn{0};
1730 let Inst{15-12} = Sd{4-1};
1731 let Inst{22} = Sd{0};
David Goodwin3b9c52c2009-08-04 17:53:06 +00001732}
1733
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001734// VFP conversion instructions
Johnny Chen34a6afc2010-01-29 23:21:10 +00001735class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1736 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1737 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001738 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen34a6afc2010-01-29 23:21:10 +00001739 let Inst{27-23} = opcod1;
1740 let Inst{21-20} = opcod2;
1741 let Inst{19-16} = opcod3;
1742 let Inst{11-8} = opcod4;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001743 let Inst{6} = 1;
Johnny Chen34a6afc2010-01-29 23:21:10 +00001744 let Inst{4} = 0;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001745}
1746
Johnny Chen39640592010-02-11 18:47:03 +00001747// VFP conversion between floating-point and fixed-point
1748class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001749 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1750 list<dag> pattern>
Johnny Chen39640592010-02-11 18:47:03 +00001751 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1752 // size (fixed-point number): sx == 0 ? 16 : 32
1753 let Inst{7} = op5; // sx
1754}
1755
David Goodwin85b5b022009-08-10 22:17:39 +00001756// VFP conversion instructions, if no NEON
Johnny Chen34a6afc2010-01-29 23:21:10 +00001757class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin85b5b022009-08-10 22:17:39 +00001758 dag oops, dag iops, InstrItinClass itin,
1759 string opc, string asm, list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001760 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1761 pattern> {
David Goodwin85b5b022009-08-10 22:17:39 +00001762 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1763}
1764
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001765class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwinb062c232009-08-06 16:52:47 +00001766 InstrItinClass itin,
1767 string opc, string asm, list<dag> pattern>
1768 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001769 let Inst{27-20} = opcod1;
Evan Cheng38c9a142008-11-11 19:40:26 +00001770 let Inst{11-8} = opcod2;
1771 let Inst{4} = 1;
1772}
1773
David Goodwinb062c232009-08-06 16:52:47 +00001774class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1775 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1776 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng97ccab82008-11-11 22:46:12 +00001777
Bob Wilson3968c6a2010-03-23 17:23:59 +00001778class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001779 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1780 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001781
David Goodwinb062c232009-08-06 16:52:47 +00001782class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1783 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1784 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001785
David Goodwinb062c232009-08-06 16:52:47 +00001786class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1787 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1788 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng38c9a142008-11-11 19:40:26 +00001789
Evan Chengac2af2f2008-11-11 02:11:05 +00001790//===----------------------------------------------------------------------===//
1791
Bob Wilson2e076c42009-06-22 23:27:02 +00001792//===----------------------------------------------------------------------===//
1793// ARM NEON Instruction templates.
1794//
Evan Chengee98fa92008-08-29 06:41:12 +00001795
Johnny Chenf833fad2010-03-20 00:17:00 +00001796class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1797 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1798 list<dag> pattern>
1799 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001800 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001801 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001802 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00001803 let Pattern = pattern;
1804 list<Predicate> Predicates = [HasNEON];
1805}
1806
1807// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen020023a2010-03-23 20:40:44 +00001808class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1809 InstrItinClass itin, string opc, string asm, string cstr,
1810 list<dag> pattern>
1811 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001812 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001813 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001814 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson2e076c42009-06-22 23:27:02 +00001815 let Pattern = pattern;
1816 list<Predicate> Predicates = [HasNEON];
Evan Chengee98fa92008-08-29 06:41:12 +00001817}
1818
Bob Wilson50820a22009-10-07 21:53:04 +00001819class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1820 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001821 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenf833fad2010-03-20 00:17:00 +00001822 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1823 cstr, pattern> {
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001824 let Inst{31-24} = 0b11110100;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001825 let Inst{23} = op23;
Jim Grosbach68f495c2009-10-20 00:19:08 +00001826 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001827 let Inst{11-8} = op11_8;
1828 let Inst{7-4} = op7_4;
Owen Andersonad402342010-11-02 00:05:05 +00001829
Owen Anderson99a8cb42010-11-11 21:36:43 +00001830 string PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
1831
Owen Andersonad402342010-11-02 00:05:05 +00001832 bits<5> Vd;
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001833 bits<6> Rn;
1834 bits<4> Rm;
Owen Andersonad402342010-11-02 00:05:05 +00001835
1836 let Inst{22} = Vd{4};
1837 let Inst{15-12} = Vd{3-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001838 let Inst{19-16} = Rn{3-0};
1839 let Inst{3-0} = Rm{3-0};
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001840}
1841
Owen Anderson9f20daf2010-11-02 20:47:39 +00001842class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1843 dag oops, dag iops, InstrItinClass itin,
1844 string opc, string dt, string asm, string cstr, list<dag> pattern>
1845 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1846 dt, asm, cstr, pattern> {
1847 bits<3> lane;
1848}
1849
Bob Wilson9392b0e2010-08-25 23:27:42 +00001850class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1851 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1852 itin> {
1853 let OutOperandList = oops;
1854 let InOperandList = !con(iops, (ins pred:$p));
1855 list<Predicate> Predicates = [HasNEON];
1856}
1857
Jim Grosbach233b3a22010-10-06 20:36:55 +00001858class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1859 list<dag> pattern>
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001860 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1861 itin> {
1862 let OutOperandList = oops;
1863 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach233b3a22010-10-06 20:36:55 +00001864 let Pattern = pattern;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001865 list<Predicate> Predicates = [HasNEON];
1866}
1867
Johnny Chenac5024b2010-03-23 16:43:47 +00001868class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001869 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenac5024b2010-03-23 16:43:47 +00001870 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1871 pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001872 let Inst{31-25} = 0b1111001;
Owen Anderson7ffe3b32010-11-11 19:07:48 +00001873 string PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Cheng738a97a2009-11-23 21:57:23 +00001874}
1875
Johnny Chen020023a2010-03-23 20:40:44 +00001876class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001877 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen020023a2010-03-23 20:40:44 +00001878 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001879 cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001880 let Inst{31-25} = 0b1111001;
1881}
1882
1883// NEON "one register and a modified immediate" format.
1884class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1885 bit op5, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001886 dag oops, dag iops, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001887 string opc, string dt, string asm, string cstr,
1888 list<dag> pattern>
Johnny Chen6a643202010-03-23 23:09:14 +00001889 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001890 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001891 let Inst{21-19} = op21_19;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001892 let Inst{11-8} = op11_8;
1893 let Inst{7} = op7;
1894 let Inst{6} = op6;
1895 let Inst{5} = op5;
1896 let Inst{4} = op4;
Owen Anderson284cb362010-10-26 17:40:54 +00001897
1898 // Instruction operands.
1899 bits<5> Vd;
1900 bits<13> SIMM;
1901
1902 let Inst{15-12} = Vd{3-0};
1903 let Inst{22} = Vd{4};
1904 let Inst{24} = SIMM{7};
1905 let Inst{18-16} = SIMM{6-4};
1906 let Inst{3-0} = SIMM{3-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001907}
1908
1909// NEON 2 vector register format.
1910class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1911 bits<5> op11_7, bit op6, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001912 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001913 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001914 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001915 let Inst{24-23} = op24_23;
1916 let Inst{21-20} = op21_20;
1917 let Inst{19-18} = op19_18;
1918 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001919 let Inst{11-7} = op11_7;
1920 let Inst{6} = op6;
1921 let Inst{4} = op4;
Owen Anderson24774462010-10-25 18:43:52 +00001922
1923 // Instruction operands.
1924 bits<5> Vd;
1925 bits<5> Vm;
1926
1927 let Inst{15-12} = Vd{3-0};
1928 let Inst{22} = Vd{4};
1929 let Inst{3-0} = Vm{3-0};
1930 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00001931}
1932
1933// Same as N2V except it doesn't have a datatype suffix.
1934class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001935 bits<5> op11_7, bit op6, bit op4,
1936 dag oops, dag iops, InstrItinClass itin,
1937 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001938 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001939 let Inst{24-23} = op24_23;
1940 let Inst{21-20} = op21_20;
1941 let Inst{19-18} = op19_18;
1942 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001943 let Inst{11-7} = op11_7;
1944 let Inst{6} = op6;
1945 let Inst{4} = op4;
Owen Anderson24774462010-10-25 18:43:52 +00001946
1947 // Instruction operands.
1948 bits<5> Vd;
1949 bits<5> Vm;
1950
1951 let Inst{15-12} = Vd{3-0};
1952 let Inst{22} = Vd{4};
1953 let Inst{3-0} = Vm{3-0};
1954 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00001955}
1956
1957// NEON 2 vector register with immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001958class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chend82f9002010-03-25 20:39:04 +00001959 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001960 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chend82f9002010-03-25 20:39:04 +00001961 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001962 let Inst{24} = op24;
1963 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001964 let Inst{11-8} = op11_8;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001965 let Inst{7} = op7;
1966 let Inst{6} = op6;
1967 let Inst{4} = op4;
Owen Anderson3665fee2010-10-26 20:56:57 +00001968
1969 // Instruction operands.
1970 bits<5> Vd;
1971 bits<5> Vm;
1972 bits<6> SIMM;
1973
1974 let Inst{15-12} = Vd{3-0};
1975 let Inst{22} = Vd{4};
1976 let Inst{3-0} = Vm{3-0};
1977 let Inst{5} = Vm{4};
1978 let Inst{21-16} = SIMM{5-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001979}
1980
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001981// NEON 3 vector register format.
1982class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1983 dag oops, dag iops, Format f, InstrItinClass itin,
1984 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen2cf04952010-03-26 21:26:28 +00001985 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001986 let Inst{24} = op24;
1987 let Inst{23} = op23;
Evan Cheng738a97a2009-11-23 21:57:23 +00001988 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001989 let Inst{11-8} = op11_8;
1990 let Inst{6} = op6;
1991 let Inst{4} = op4;
Owen Anderson9e44cf22010-10-21 20:21:49 +00001992
1993 // Instruction operands.
1994 bits<5> Vd;
1995 bits<5> Vn;
1996 bits<5> Vm;
1997
1998 let Inst{15-12} = Vd{3-0};
1999 let Inst{22} = Vd{4};
2000 let Inst{19-16} = Vn{3-0};
2001 let Inst{7} = Vn{4};
2002 let Inst{3-0} = Vm{3-0};
2003 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00002004}
2005
Johnny Chen8a687232010-03-23 21:35:03 +00002006// Same as N3V except it doesn't have a data type suffix.
Bob Wilson3968c6a2010-03-23 17:23:59 +00002007class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
2008 bit op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002009 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00002010 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002011 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00002012 let Inst{24} = op24;
2013 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00002014 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00002015 let Inst{11-8} = op11_8;
2016 let Inst{6} = op6;
2017 let Inst{4} = op4;
Owen Andersondff239c2010-10-25 18:28:30 +00002018
2019 // Instruction operands.
2020 bits<5> Vd;
2021 bits<5> Vn;
2022 bits<5> Vm;
2023
2024 let Inst{15-12} = Vd{3-0};
2025 let Inst{22} = Vd{4};
2026 let Inst{19-16} = Vn{3-0};
2027 let Inst{7} = Vn{4};
2028 let Inst{3-0} = Vm{3-0};
2029 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00002030}
2031
2032// NEON VMOVs between scalar and core registers.
2033class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00002034 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002035 string opc, string dt, string asm, list<dag> pattern>
Evan Chengb4559192010-10-26 02:03:05 +00002036 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson3968c6a2010-03-23 17:23:59 +00002037 "", itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002038 let Inst{27-20} = opcod1;
Bill Wendlingb70dc872010-08-31 07:50:46 +00002039 let Inst{11-8} = opcod2;
2040 let Inst{6-5} = opcod3;
2041 let Inst{4} = 1;
Evan Cheng738a97a2009-11-23 21:57:23 +00002042
2043 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00002044 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00002045 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00002046 let Pattern = pattern;
Bob Wilson2e076c42009-06-22 23:27:02 +00002047 list<Predicate> Predicates = [HasNEON];
Owen Anderson40d24a42010-10-27 19:25:54 +00002048
Owen Andersonce2250f2010-11-11 23:12:55 +00002049 string PostEncoderMethod = "NEONThumb2DupPostEncoder";
2050
Owen Andersoned9652f2010-10-27 21:28:09 +00002051 bits<5> V;
2052 bits<4> R;
Owen Anderson40d24a42010-10-27 19:25:54 +00002053 bits<4> p;
Owen Andersoned9652f2010-10-27 21:28:09 +00002054 bits<4> lane;
Owen Anderson40d24a42010-10-27 19:25:54 +00002055
2056 let Inst{31-28} = p{3-0};
Owen Andersoned9652f2010-10-27 21:28:09 +00002057 let Inst{7} = V{4};
2058 let Inst{19-16} = V{3-0};
2059 let Inst{15-12} = R{3-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00002060}
2061class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00002062 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002063 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00002064 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002065 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002066class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00002067 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002068 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00002069 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002070 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002071class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00002072 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002073 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00002074 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002075 opc, dt, asm, pattern>;
David Goodwin3b9c52c2009-08-04 17:53:06 +00002076
Johnny Chen45ab3f32010-03-25 17:01:27 +00002077// Vector Duplicate Lane (from scalar to all elements)
2078class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
2079 InstrItinClass itin, string opc, string dt, string asm,
2080 list<dag> pattern>
Johnny Chen91d27742010-03-25 21:49:12 +00002081 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chen45ab3f32010-03-25 17:01:27 +00002082 let Inst{24-23} = 0b11;
2083 let Inst{21-20} = 0b11;
2084 let Inst{19-16} = op19_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00002085 let Inst{11-7} = 0b11000;
2086 let Inst{6} = op6;
2087 let Inst{4} = 0;
Owen Anderson40d24a42010-10-27 19:25:54 +00002088
2089 bits<5> Vd;
2090 bits<5> Vm;
2091 bits<4> lane;
2092
2093 let Inst{22} = Vd{4};
2094 let Inst{15-12} = Vd{3-0};
2095 let Inst{5} = Vm{4};
2096 let Inst{3-0} = Vm{3-0};
Johnny Chen45ab3f32010-03-25 17:01:27 +00002097}
2098
David Goodwin3b9c52c2009-08-04 17:53:06 +00002099// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
2100// for single-precision FP.
2101class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
2102 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
2103}