blob: 6a43f4a05c1f5ceab5727259a4d87fdf1ecf31f7 [file] [log] [blame]
Adrian Prantlb16d9eb2015-01-12 22:19:22 +00001//===-- llvm/CodeGen/DwarfExpression.cpp - Dwarf Debug Framework ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains support for writing dwarf debug info into asm files.
11//
12//===----------------------------------------------------------------------===//
13
14#include "DwarfExpression.h"
Adrian Prantla4c30d62015-01-12 23:36:56 +000015#include "DwarfDebug.h"
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000016#include "llvm/ADT/SmallBitVector.h"
Adrian Prantla4c30d62015-01-12 23:36:56 +000017#include "llvm/CodeGen/AsmPrinter.h"
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000018#include "llvm/Support/Dwarf.h"
19#include "llvm/Target/TargetMachine.h"
20#include "llvm/Target/TargetRegisterInfo.h"
21#include "llvm/Target/TargetSubtargetInfo.h"
22
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000023using namespace llvm;
24
Adrian Prantla63b8e82017-03-16 17:42:45 +000025void DwarfExpression::addReg(int DwarfReg, const char *Comment) {
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000026 assert(DwarfReg >= 0 && "invalid negative dwarf register number");
27 if (DwarfReg < 32) {
Adrian Prantla63b8e82017-03-16 17:42:45 +000028 emitOp(dwarf::DW_OP_reg0 + DwarfReg, Comment);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000029 } else {
Adrian Prantla63b8e82017-03-16 17:42:45 +000030 emitOp(dwarf::DW_OP_regx, Comment);
31 emitUnsigned(DwarfReg);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000032 }
33}
34
Adrian Prantla63b8e82017-03-16 17:42:45 +000035void DwarfExpression::addRegIndirect(int DwarfReg, int Offset) {
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000036 assert(DwarfReg >= 0 && "invalid negative dwarf register number");
37 if (DwarfReg < 32) {
Adrian Prantla63b8e82017-03-16 17:42:45 +000038 emitOp(dwarf::DW_OP_breg0 + DwarfReg);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000039 } else {
Adrian Prantla63b8e82017-03-16 17:42:45 +000040 emitOp(dwarf::DW_OP_bregx);
41 emitUnsigned(DwarfReg);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000042 }
Adrian Prantla63b8e82017-03-16 17:42:45 +000043 emitSigned(Offset);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000044}
45
Adrian Prantla63b8e82017-03-16 17:42:45 +000046void DwarfExpression::addOpPiece(unsigned SizeInBits, unsigned OffsetInBits) {
Adrian Prantl8fafb8d2016-12-09 20:43:40 +000047 if (!SizeInBits)
48 return;
49
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000050 const unsigned SizeOfByte = 8;
51 if (OffsetInBits > 0 || SizeInBits % SizeOfByte) {
Adrian Prantla63b8e82017-03-16 17:42:45 +000052 emitOp(dwarf::DW_OP_bit_piece);
53 emitUnsigned(SizeInBits);
54 emitUnsigned(OffsetInBits);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000055 } else {
Adrian Prantla63b8e82017-03-16 17:42:45 +000056 emitOp(dwarf::DW_OP_piece);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000057 unsigned ByteSize = SizeInBits / SizeOfByte;
Adrian Prantla63b8e82017-03-16 17:42:45 +000058 emitUnsigned(ByteSize);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000059 }
Adrian Prantl8fafb8d2016-12-09 20:43:40 +000060 this->OffsetInBits += SizeInBits;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000061}
62
Adrian Prantla63b8e82017-03-16 17:42:45 +000063void DwarfExpression::addShr(unsigned ShiftBy) {
64 emitOp(dwarf::DW_OP_constu);
65 emitUnsigned(ShiftBy);
66 emitOp(dwarf::DW_OP_shr);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000067}
68
Adrian Prantla63b8e82017-03-16 17:42:45 +000069void DwarfExpression::addAnd(unsigned Mask) {
70 emitOp(dwarf::DW_OP_constu);
71 emitUnsigned(Mask);
72 emitOp(dwarf::DW_OP_and);
Adrian Prantl981f03e2017-03-16 17:14:56 +000073}
74
Adrian Prantla63b8e82017-03-16 17:42:45 +000075bool DwarfExpression::addMachineRegIndirect(const TargetRegisterInfo &TRI,
Peter Collingbourne96c9ae62016-05-20 19:35:17 +000076 unsigned MachineReg, int Offset) {
77 if (isFrameRegister(TRI, MachineReg)) {
Adrian Prantl00dbc2a2015-01-12 22:19:26 +000078 // If variable offset is based in frame register then use fbreg.
Adrian Prantla63b8e82017-03-16 17:42:45 +000079 emitOp(dwarf::DW_OP_fbreg);
80 emitSigned(Offset);
Adrian Prantlb2838152015-03-03 20:12:52 +000081 return true;
Adrian Prantl00dbc2a2015-01-12 22:19:26 +000082 }
Adrian Prantlb2838152015-03-03 20:12:52 +000083
84 int DwarfReg = TRI.getDwarfRegNum(MachineReg, false);
85 if (DwarfReg < 0)
86 return false;
87
Adrian Prantla63b8e82017-03-16 17:42:45 +000088 addRegIndirect(DwarfReg, Offset);
Adrian Prantl00dbc2a2015-01-12 22:19:26 +000089 return true;
90}
91
Adrian Prantla63b8e82017-03-16 17:42:45 +000092bool DwarfExpression::addMachineReg(const TargetRegisterInfo &TRI,
Adrian Prantl5542da42016-12-22 06:10:41 +000093 unsigned MachineReg, unsigned MaxSize) {
Adrian Prantl92da14b2015-03-02 22:02:33 +000094 if (!TRI.isPhysicalRegister(MachineReg))
Adrian Prantl40cb8192015-01-25 19:04:08 +000095 return false;
96
Adrian Prantl92da14b2015-03-02 22:02:33 +000097 int Reg = TRI.getDwarfRegNum(MachineReg, false);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +000098
99 // If this is a valid register number, emit it.
100 if (Reg >= 0) {
Adrian Prantla63b8e82017-03-16 17:42:45 +0000101 addReg(Reg);
Adrian Prantlad768c32015-01-14 01:01:28 +0000102 return true;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000103 }
104
105 // Walk up the super-register chain until we find a valid number.
Adrian Prantl941fa752016-12-05 18:04:47 +0000106 // For example, EAX on x86_64 is a 32-bit fragment of RAX with offset 0.
Adrian Prantl92da14b2015-03-02 22:02:33 +0000107 for (MCSuperRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) {
108 Reg = TRI.getDwarfRegNum(*SR, false);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000109 if (Reg >= 0) {
Adrian Prantl92da14b2015-03-02 22:02:33 +0000110 unsigned Idx = TRI.getSubRegIndex(*SR, MachineReg);
111 unsigned Size = TRI.getSubRegIdxSize(Idx);
112 unsigned RegOffset = TRI.getSubRegIdxOffset(Idx);
Adrian Prantla63b8e82017-03-16 17:42:45 +0000113 addReg(Reg, "super-register");
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000114 // Use a DW_OP_bit_piece to describe the sub-register.
115 setSubRegisterPiece(Size, RegOffset);
Adrian Prantlad768c32015-01-14 01:01:28 +0000116 return true;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000117 }
118 }
119
120 // Otherwise, attempt to find a covering set of sub-register numbers.
121 // For example, Q0 on ARM is a composition of D0+D1.
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000122 unsigned CurPos = 0;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000123 // The size of the register in bits, assuming 8 bits per byte.
Adrian Prantl92da14b2015-03-02 22:02:33 +0000124 unsigned RegSize = TRI.getMinimalPhysRegClass(MachineReg)->getSize() * 8;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000125 // Keep track of the bits in the register we already emitted, so we
126 // can avoid emitting redundant aliasing subregs.
127 SmallBitVector Coverage(RegSize, false);
Adrian Prantl92da14b2015-03-02 22:02:33 +0000128 for (MCSubRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) {
129 unsigned Idx = TRI.getSubRegIndex(MachineReg, *SR);
130 unsigned Size = TRI.getSubRegIdxSize(Idx);
131 unsigned Offset = TRI.getSubRegIdxOffset(Idx);
132 Reg = TRI.getDwarfRegNum(*SR, false);
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000133
134 // Intersection between the bits we already emitted and the bits
135 // covered by this subregister.
136 SmallBitVector Intersection(RegSize, false);
137 Intersection.set(Offset, Offset + Size);
138 Intersection ^= Coverage;
139
140 // If this sub-register has a DWARF number and we haven't covered
141 // its range, emit a DWARF piece for it.
142 if (Reg >= 0 && Intersection.any()) {
Adrian Prantla63b8e82017-03-16 17:42:45 +0000143 addReg(Reg, "sub-register");
Adrian Prantl5542da42016-12-22 06:10:41 +0000144 if (Offset >= MaxSize)
145 break;
Adrian Prantla63b8e82017-03-16 17:42:45 +0000146 // emit a piece for the any gap in the coverage.
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000147 if (Offset > CurPos)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000148 addOpPiece(Offset - CurPos);
149 addOpPiece(std::min<unsigned>(Size, MaxSize - Offset));
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000150 CurPos = Offset + Size;
151
152 // Mark it as emitted.
153 Coverage.set(Offset, Offset + Size);
154 }
155 }
156
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000157 return CurPos;
Adrian Prantlb16d9eb2015-01-12 22:19:22 +0000158}
Adrian Prantl66f25952015-01-13 00:04:06 +0000159
Adrian Prantla63b8e82017-03-16 17:42:45 +0000160void DwarfExpression::addStackValue() {
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000161 if (DwarfVersion >= 4)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000162 emitOp(dwarf::DW_OP_stack_value);
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000163}
164
Adrian Prantla63b8e82017-03-16 17:42:45 +0000165void DwarfExpression::addSignedConstant(int64_t Value) {
166 emitOp(dwarf::DW_OP_consts);
167 emitSigned(Value);
168 addStackValue();
Adrian Prantl66f25952015-01-13 00:04:06 +0000169}
170
Adrian Prantla63b8e82017-03-16 17:42:45 +0000171void DwarfExpression::addUnsignedConstant(uint64_t Value) {
172 emitOp(dwarf::DW_OP_constu);
173 emitUnsigned(Value);
174 addStackValue();
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000175}
176
Adrian Prantla63b8e82017-03-16 17:42:45 +0000177void DwarfExpression::addUnsignedConstant(const APInt &Value) {
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000178 unsigned Size = Value.getBitWidth();
179 const uint64_t *Data = Value.getRawData();
180
181 // Chop it up into 64-bit pieces, because that's the maximum that
Adrian Prantla63b8e82017-03-16 17:42:45 +0000182 // addUnsignedConstant takes.
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000183 unsigned Offset = 0;
184 while (Offset < Size) {
Adrian Prantla63b8e82017-03-16 17:42:45 +0000185 addUnsignedConstant(*Data++);
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000186 if (Offset == 0 && Size <= 64)
187 break;
Adrian Prantla63b8e82017-03-16 17:42:45 +0000188 addOpPiece(std::min(Size-Offset, 64u), Offset);
Adrian Prantl3e9c8872016-04-08 00:38:37 +0000189 Offset += 64;
190 }
Adrian Prantl66f25952015-01-13 00:04:06 +0000191}
Adrian Prantl092d9482015-01-13 23:39:11 +0000192
Adrian Prantla63b8e82017-03-16 17:42:45 +0000193bool DwarfExpression::addMachineRegExpression(const TargetRegisterInfo &TRI,
Adrian Prantl54286bd2016-11-02 16:12:20 +0000194 DIExpressionCursor &ExprCursor,
Adrian Prantl092d9482015-01-13 23:39:11 +0000195 unsigned MachineReg,
Adrian Prantl941fa752016-12-05 18:04:47 +0000196 unsigned FragmentOffsetInBits) {
Adrian Prantl54286bd2016-11-02 16:12:20 +0000197 if (!ExprCursor)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000198 return addMachineReg(TRI, MachineReg);
Adrian Prantl531641a2015-01-22 00:00:59 +0000199
Adrian Prantl0f615792015-03-04 17:39:33 +0000200 // Pattern-match combinations for which more efficient representations exist
201 // first.
Adrian Prantl531641a2015-01-22 00:00:59 +0000202 bool ValidReg = false;
Adrian Prantl54286bd2016-11-02 16:12:20 +0000203 auto Op = ExprCursor.peek();
204 switch (Op->getOp()) {
Adrian Prantl5542da42016-12-22 06:10:41 +0000205 default: {
206 auto Fragment = ExprCursor.getFragmentInfo();
Adrian Prantla63b8e82017-03-16 17:42:45 +0000207 ValidReg = addMachineReg(TRI, MachineReg,
Adrian Prantl5542da42016-12-22 06:10:41 +0000208 Fragment ? Fragment->SizeInBits : ~1U);
Adrian Prantl54286bd2016-11-02 16:12:20 +0000209 break;
Adrian Prantl5542da42016-12-22 06:10:41 +0000210 }
Evgeniy Stepanovf6081112015-09-30 19:55:43 +0000211 case dwarf::DW_OP_plus:
212 case dwarf::DW_OP_minus: {
213 // [DW_OP_reg,Offset,DW_OP_plus, DW_OP_deref] --> [DW_OP_breg, Offset].
214 // [DW_OP_reg,Offset,DW_OP_minus,DW_OP_deref] --> [DW_OP_breg,-Offset].
Adrian Prantl54286bd2016-11-02 16:12:20 +0000215 auto N = ExprCursor.peekNext();
216 if (N && N->getOp() == dwarf::DW_OP_deref) {
217 unsigned Offset = Op->getArg(0);
Adrian Prantla63b8e82017-03-16 17:42:45 +0000218 ValidReg = addMachineRegIndirect(
Adrian Prantl54286bd2016-11-02 16:12:20 +0000219 TRI, MachineReg, Op->getOp() == dwarf::DW_OP_plus ? Offset : -Offset);
220 ExprCursor.consume(2);
David Blaikie0ebe35b2015-06-09 18:01:51 +0000221 } else
Adrian Prantla63b8e82017-03-16 17:42:45 +0000222 ValidReg = addMachineReg(TRI, MachineReg);
Adrian Prantl54286bd2016-11-02 16:12:20 +0000223 break;
Adrian Prantl0f615792015-03-04 17:39:33 +0000224 }
Adrian Prantl54286bd2016-11-02 16:12:20 +0000225 case dwarf::DW_OP_deref:
226 // [DW_OP_reg,DW_OP_deref] --> [DW_OP_breg].
Adrian Prantla63b8e82017-03-16 17:42:45 +0000227 ValidReg = addMachineRegIndirect(TRI, MachineReg);
Adrian Prantl54286bd2016-11-02 16:12:20 +0000228 ExprCursor.take();
229 break;
Adrian Prantl531641a2015-01-22 00:00:59 +0000230 }
Adrian Prantlad768c32015-01-14 01:01:28 +0000231
Adrian Prantl54286bd2016-11-02 16:12:20 +0000232 return ValidReg;
Adrian Prantl092d9482015-01-13 23:39:11 +0000233}
234
Adrian Prantla63b8e82017-03-16 17:42:45 +0000235void DwarfExpression::addExpression(DIExpressionCursor &&ExprCursor,
Adrian Prantl941fa752016-12-05 18:04:47 +0000236 unsigned FragmentOffsetInBits) {
Adrian Prantl54286bd2016-11-02 16:12:20 +0000237 while (ExprCursor) {
238 auto Op = ExprCursor.take();
Adrian Prantl981f03e2017-03-16 17:14:56 +0000239
240 // If we need to mask out a subregister, do it now, unless the next
241 // operation would emit an OpPiece anyway.
242 if (SubRegisterSizeInBits && Op->getOp() != dwarf::DW_OP_LLVM_fragment)
243 maskSubRegister();
244
Adrian Prantl54286bd2016-11-02 16:12:20 +0000245 switch (Op->getOp()) {
Adrian Prantl941fa752016-12-05 18:04:47 +0000246 case dwarf::DW_OP_LLVM_fragment: {
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000247 unsigned SizeInBits = Op->getArg(1);
248 unsigned FragmentOffset = Op->getArg(0);
249 // The fragment offset must have already been adjusted by emitting an
250 // empty DW_OP_piece / DW_OP_bit_piece before we emitted the base
251 // location.
252 assert(OffsetInBits >= FragmentOffset && "fragment offset not added?");
253
Adrian Prantla63b8e82017-03-16 17:42:45 +0000254 // If \a addMachineReg already emitted DW_OP_piece operations to represent
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000255 // a super-register by splicing together sub-registers, subtract the size
256 // of the pieces that was already emitted.
257 SizeInBits -= OffsetInBits - FragmentOffset;
258
Adrian Prantla63b8e82017-03-16 17:42:45 +0000259 // If \a addMachineReg requested a DW_OP_bit_piece to stencil out a
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000260 // sub-register that is smaller than the current fragment's size, use it.
261 if (SubRegisterSizeInBits)
262 SizeInBits = std::min<unsigned>(SizeInBits, SubRegisterSizeInBits);
263
Adrian Prantla63b8e82017-03-16 17:42:45 +0000264 addOpPiece(SizeInBits, SubRegisterOffsetInBits);
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000265 setSubRegisterPiece(0, 0);
Adrian Prantl092d9482015-01-13 23:39:11 +0000266 break;
267 }
268 case dwarf::DW_OP_plus:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000269 emitOp(dwarf::DW_OP_plus_uconst);
270 emitUnsigned(Op->getArg(0));
Adrian Prantl092d9482015-01-13 23:39:11 +0000271 break;
Evgeniy Stepanovf6081112015-09-30 19:55:43 +0000272 case dwarf::DW_OP_minus:
273 // There is no OP_minus_uconst.
Adrian Prantla63b8e82017-03-16 17:42:45 +0000274 emitOp(dwarf::DW_OP_constu);
275 emitUnsigned(Op->getArg(0));
276 emitOp(dwarf::DW_OP_minus);
Evgeniy Stepanovf6081112015-09-30 19:55:43 +0000277 break;
Adrian Prantl092d9482015-01-13 23:39:11 +0000278 case dwarf::DW_OP_deref:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000279 emitOp(dwarf::DW_OP_deref);
Adrian Prantl092d9482015-01-13 23:39:11 +0000280 break;
Peter Collingbourned4135bb2016-09-13 01:12:59 +0000281 case dwarf::DW_OP_constu:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000282 emitOp(dwarf::DW_OP_constu);
283 emitUnsigned(Op->getArg(0));
Peter Collingbourned4135bb2016-09-13 01:12:59 +0000284 break;
285 case dwarf::DW_OP_stack_value:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000286 addStackValue();
Peter Collingbourned4135bb2016-09-13 01:12:59 +0000287 break;
Konstantin Zhuravlyovf9b41cd2017-03-08 00:28:57 +0000288 case dwarf::DW_OP_swap:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000289 emitOp(dwarf::DW_OP_swap);
Konstantin Zhuravlyovf9b41cd2017-03-08 00:28:57 +0000290 break;
291 case dwarf::DW_OP_xderef:
Adrian Prantla63b8e82017-03-16 17:42:45 +0000292 emitOp(dwarf::DW_OP_xderef);
Konstantin Zhuravlyovf9b41cd2017-03-08 00:28:57 +0000293 break;
Adrian Prantl092d9482015-01-13 23:39:11 +0000294 default:
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +0000295 llvm_unreachable("unhandled opcode found in expression");
Adrian Prantl092d9482015-01-13 23:39:11 +0000296 }
297 }
298}
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000299
Adrian Prantla63b8e82017-03-16 17:42:45 +0000300/// add masking operations to stencil out a subregister.
Adrian Prantl981f03e2017-03-16 17:14:56 +0000301void DwarfExpression::maskSubRegister() {
302 assert(SubRegisterSizeInBits && "no subregister was registered");
303 if (SubRegisterOffsetInBits > 0)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000304 addShr(SubRegisterOffsetInBits);
Adrian Prantl981f03e2017-03-16 17:14:56 +0000305 uint64_t Mask = (1UL << SubRegisterSizeInBits) - 1;
Adrian Prantla63b8e82017-03-16 17:42:45 +0000306 addAnd(Mask);
Adrian Prantl981f03e2017-03-16 17:14:56 +0000307}
308
309
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000310void DwarfExpression::finalize() {
Adrian Prantl981f03e2017-03-16 17:14:56 +0000311 // Emit any outstanding DW_OP_piece operations to mask out subregisters.
312 if (SubRegisterSizeInBits == 0)
313 return;
314 // Don't emit a DW_OP_piece for a subregister at offset 0.
315 if (SubRegisterOffsetInBits == 0)
316 return;
Adrian Prantla63b8e82017-03-16 17:42:45 +0000317 addOpPiece(SubRegisterSizeInBits, SubRegisterOffsetInBits);
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000318}
319
320void DwarfExpression::addFragmentOffset(const DIExpression *Expr) {
321 if (!Expr || !Expr->isFragment())
322 return;
323
Adrian Prantl49797ca2016-12-22 05:27:12 +0000324 uint64_t FragmentOffset = Expr->getFragmentInfo()->OffsetInBits;
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000325 assert(FragmentOffset >= OffsetInBits &&
326 "overlapping or duplicate fragments");
327 if (FragmentOffset > OffsetInBits)
Adrian Prantla63b8e82017-03-16 17:42:45 +0000328 addOpPiece(FragmentOffset - OffsetInBits);
Adrian Prantl8fafb8d2016-12-09 20:43:40 +0000329 OffsetInBits = FragmentOffset;
330}