blob: 437a500206d321e44d698a7c956b0c3e6f98e9e3 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
13// Refer the ELF spec for the single letter varaibles, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000032#include "Thunks.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000033
34#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000035#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000036#include "llvm/Support/Endian.h"
37#include "llvm/Support/ELF.h"
38
39using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000040using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000041using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000042using namespace llvm::ELF;
43
44namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000045namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000046
Rui Ueyamac1c282a2016-02-11 21:18:01 +000047TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rafael Espindolae7e57b22015-11-09 21:43:00 +000049static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000050
George Rimare6389d12016-06-08 12:22:26 +000051StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000052 return getELFRelocationTypeName(Config->EMachine, Type);
53}
54
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000055template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000056 if (!isInt<N>(V))
57 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000058}
59
60template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000061 if (!isUInt<N>(V))
62 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000063}
64
Igor Kudrinfea8ed52015-11-26 10:05:24 +000065template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000066 if (!isInt<N>(V) && !isUInt<N>(V))
67 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000068}
69
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000070template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000071 if ((V & (N - 1)) != 0)
72 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000073}
74
Rafael Espindola24de7672016-06-09 20:39:01 +000075static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000076 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000077 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000078}
79
Rui Ueyamaefc23de2015-10-14 21:30:32 +000080namespace {
81class X86TargetInfo final : public TargetInfo {
82public:
83 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000084 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000085 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000086 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000087 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000088 bool isTlsLocalDynamicRel(uint32_t Type) const override;
89 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
90 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000091 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000092 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000093 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
94 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000095 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000096
Rafael Espindola69f54022016-06-04 23:22:34 +000097 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
98 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000099 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
100 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
101 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
102 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000103};
104
Rui Ueyama46626e12016-07-12 23:28:31 +0000105template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000106public:
107 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000108 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000109 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000110 bool isTlsLocalDynamicRel(uint32_t Type) const override;
111 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
112 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000113 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000114 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000115 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000116 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
117 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000118 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000119
Rafael Espindola5c66b822016-06-04 22:58:54 +0000120 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
121 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000122 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000123 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
124 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
125 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
126 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000127
128private:
129 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
130 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000131};
132
Davide Italiano8c3444362016-01-11 19:45:33 +0000133class PPCTargetInfo final : public TargetInfo {
134public:
135 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000136 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000137 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000138};
139
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000140class PPC64TargetInfo final : public TargetInfo {
141public:
142 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000143 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000144 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
145 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000146 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000147};
148
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000149class AArch64TargetInfo final : public TargetInfo {
150public:
151 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000152 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000153 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000154 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000155 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000156 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000157 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
158 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000159 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000160 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000161 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
162 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000163 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000164 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000165 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000166};
167
Tom Stellard80efb162016-01-07 03:59:08 +0000168class AMDGPUTargetInfo final : public TargetInfo {
169public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000170 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000171 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
172 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000173};
174
Peter Smith8646ced2016-06-07 09:31:52 +0000175class ARMTargetInfo final : public TargetInfo {
176public:
177 ARMTargetInfo();
178 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
179 uint32_t getDynRel(uint32_t Type) const override;
180 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000181 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000182 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000183 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
184 int32_t Index, unsigned RelOff) const override;
Peter Smithfb05cd92016-07-08 16:10:27 +0000185 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType,
186 const InputFile &File,
187 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000188 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
189};
190
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000191template <class ELFT> class MipsTargetInfo final : public TargetInfo {
192public:
193 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000194 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000195 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000196 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000197 bool isTlsLocalDynamicRel(uint32_t Type) const override;
198 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000199 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000200 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000201 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
202 int32_t Index, unsigned RelOff) const override;
Peter Smithfb05cd92016-07-08 16:10:27 +0000203 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType,
204 const InputFile &File,
205 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000206 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000207 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000208};
209} // anonymous namespace
210
Rui Ueyama91004392015-10-13 16:08:15 +0000211TargetInfo *createTarget() {
212 switch (Config->EMachine) {
213 case EM_386:
214 return new X86TargetInfo();
215 case EM_AARCH64:
216 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000217 case EM_AMDGPU:
218 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000219 case EM_ARM:
220 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000221 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000222 switch (Config->EKind) {
223 case ELF32LEKind:
224 return new MipsTargetInfo<ELF32LE>();
225 case ELF32BEKind:
226 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000227 case ELF64LEKind:
228 return new MipsTargetInfo<ELF64LE>();
229 case ELF64BEKind:
230 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000231 default:
George Rimar777f9632016-03-12 08:31:34 +0000232 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000233 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000234 case EM_PPC:
235 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000236 case EM_PPC64:
237 return new PPC64TargetInfo();
238 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000239 if (Config->EKind == ELF32LEKind)
240 return new X86_64TargetInfo<ELF32LE>();
241 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000242 }
George Rimar777f9632016-03-12 08:31:34 +0000243 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000244}
245
Rafael Espindola01205f72015-09-22 18:19:46 +0000246TargetInfo::~TargetInfo() {}
247
Rafael Espindola666625b2016-04-01 14:36:09 +0000248uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
249 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000250 return 0;
251}
252
Rui Ueyama484a4952016-07-13 18:40:59 +0000253uint64_t TargetInfo::getImageBase() const {
254 return Config->Pic ? 0 : ImageBase;
255}
Igor Kudrinf6f45472015-11-10 08:39:27 +0000256
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000257bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000258
Peter Smithfb05cd92016-07-08 16:10:27 +0000259RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
260 const InputFile &File,
261 const SymbolBody &S) const {
262 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000263}
264
George Rimar98b060d2016-03-06 06:01:07 +0000265bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000266
George Rimar98b060d2016-03-06 06:01:07 +0000267bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000268
George Rimar98b060d2016-03-06 06:01:07 +0000269bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000270 return false;
271}
272
Rafael Espindola5c66b822016-06-04 22:58:54 +0000273RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
274 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000275 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000276}
277
278void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
279 llvm_unreachable("Should not have claimed to be relaxable");
280}
281
Rafael Espindola22ef9562016-04-13 01:40:19 +0000282void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
283 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000284 llvm_unreachable("Should not have claimed to be relaxable");
285}
286
Rafael Espindola22ef9562016-04-13 01:40:19 +0000287void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
288 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000289 llvm_unreachable("Should not have claimed to be relaxable");
290}
291
Rafael Espindola22ef9562016-04-13 01:40:19 +0000292void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
293 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000294 llvm_unreachable("Should not have claimed to be relaxable");
295}
296
Rafael Espindola22ef9562016-04-13 01:40:19 +0000297void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
298 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000299 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000300}
George Rimar77d1cb12015-11-24 09:00:06 +0000301
Rafael Espindola7f074422015-09-22 21:35:51 +0000302X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000303 CopyRel = R_386_COPY;
304 GotRel = R_386_GLOB_DAT;
305 PltRel = R_386_JUMP_SLOT;
306 IRelativeRel = R_386_IRELATIVE;
307 RelativeRel = R_386_RELATIVE;
308 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000309 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
310 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000311 GotEntrySize = 4;
312 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000313 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000314 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000315 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000316}
317
318RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
319 switch (Type) {
320 default:
321 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000322 case R_386_TLS_GD:
323 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000324 case R_386_TLS_LDM:
325 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000326 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000327 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000328 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000329 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000330 case R_386_GOTPC:
331 return R_GOTONLY_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000332 case R_386_TLS_IE:
333 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000334 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000335 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000336 case R_386_TLS_GOTIE:
337 return R_GOT_FROM_END;
338 case R_386_GOTOFF:
339 return R_GOTREL;
340 case R_386_TLS_LE:
341 return R_TLS;
342 case R_386_TLS_LE_32:
343 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000344 }
George Rimar77b77792015-11-25 22:15:01 +0000345}
346
Rafael Espindola69f54022016-06-04 23:22:34 +0000347RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
348 RelExpr Expr) const {
349 switch (Expr) {
350 default:
351 return Expr;
352 case R_RELAX_TLS_GD_TO_IE:
353 return R_RELAX_TLS_GD_TO_IE_END;
354 case R_RELAX_TLS_GD_TO_LE:
355 return R_RELAX_TLS_GD_TO_LE_NEG;
356 }
357}
358
Rui Ueyamac516ae12016-01-29 02:33:45 +0000359void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000360 write32le(Buf, Out<ELF32LE>::Dynamic->getVA());
361}
362
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000363void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000364 // Entries in .got.plt initially points back to the corresponding
365 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000366 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000367}
Rafael Espindola01205f72015-09-22 18:19:46 +0000368
George Rimar98b060d2016-03-06 06:01:07 +0000369uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000370 if (Type == R_386_TLS_LE)
371 return R_386_TLS_TPOFF;
372 if (Type == R_386_TLS_LE_32)
373 return R_386_TLS_TPOFF32;
374 return Type;
375}
376
George Rimar98b060d2016-03-06 06:01:07 +0000377bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000378 return Type == R_386_TLS_GD;
379}
380
George Rimar98b060d2016-03-06 06:01:07 +0000381bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000382 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
383}
384
George Rimar98b060d2016-03-06 06:01:07 +0000385bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000386 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
387}
388
Rui Ueyama4a90f572016-06-16 16:28:50 +0000389void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000390 // Executable files and shared object files have
391 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000392 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000393 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000394 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000395 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
396 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000397 };
398 memcpy(Buf, V, sizeof(V));
399 return;
400 }
George Rimar648a2c32015-10-20 08:54:27 +0000401
George Rimar77b77792015-11-25 22:15:01 +0000402 const uint8_t PltData[] = {
403 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000404 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
405 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000406 };
407 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000408 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000409 write32le(Buf + 2, Got + 4);
410 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000411}
412
Rui Ueyama9398f862016-01-29 04:15:02 +0000413void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
414 uint64_t PltEntryAddr, int32_t Index,
415 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000416 const uint8_t Inst[] = {
417 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
418 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
419 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
420 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000421 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000422
George Rimar77b77792015-11-25 22:15:01 +0000423 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000424 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Rafael Espindolae2f43772016-05-18 20:44:24 +0000425 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000426 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000427 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000428 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000429}
430
Rafael Espindola666625b2016-04-01 14:36:09 +0000431uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
432 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000433 switch (Type) {
434 default:
435 return 0;
436 case R_386_32:
437 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000438 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000439 case R_386_GOTOFF:
440 case R_386_GOTPC:
441 case R_386_PC32:
442 case R_386_PLT32:
443 return read32le(Buf);
444 }
445}
446
Rafael Espindola22ef9562016-04-13 01:40:19 +0000447void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
448 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000449 checkInt<32>(Val, Type);
450 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000451}
452
Rafael Espindola22ef9562016-04-13 01:40:19 +0000453void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
454 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000455 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000456 // leal x@tlsgd(, %ebx, 1),
457 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000458 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000459 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000460 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000461 const uint8_t Inst[] = {
462 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
463 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
464 };
465 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000466 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000467}
468
Rafael Espindola22ef9562016-04-13 01:40:19 +0000469void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
470 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000471 // Convert
472 // leal x@tlsgd(, %ebx, 1),
473 // call __tls_get_addr@plt
474 // to
475 // movl %gs:0, %eax
476 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000477 const uint8_t Inst[] = {
478 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
479 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
480 };
481 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000482 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000483}
484
George Rimar6f17e092015-12-17 09:32:21 +0000485// In some conditions, relocations can be optimized to avoid using GOT.
486// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000487void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
488 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000489 // Ulrich's document section 6.2 says that @gotntpoff can
490 // be used with MOVL or ADDL instructions.
491 // @indntpoff is similar to @gotntpoff, but for use in
492 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000493 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000494
George Rimar6f17e092015-12-17 09:32:21 +0000495 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000496 if (Loc[-1] == 0xa1) {
497 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
498 // This case is different from the generic case below because
499 // this is a 5 byte instruction while below is 6 bytes.
500 Loc[-1] = 0xb8;
501 } else if (Loc[-2] == 0x8b) {
502 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
503 Loc[-2] = 0xc7;
504 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000505 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000506 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
507 Loc[-2] = 0x81;
508 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000509 }
510 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000511 assert(Type == R_386_TLS_GOTIE);
512 if (Loc[-2] == 0x8b) {
513 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
514 Loc[-2] = 0xc7;
515 Loc[-1] = 0xc0 | Reg;
516 } else {
517 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
518 Loc[-2] = 0x8d;
519 Loc[-1] = 0x80 | (Reg << 3) | Reg;
520 }
George Rimar6f17e092015-12-17 09:32:21 +0000521 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000522 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000523}
524
Rafael Espindola22ef9562016-04-13 01:40:19 +0000525void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
526 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000527 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000528 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000529 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000530 }
531
Rui Ueyama55274e32016-04-23 01:10:15 +0000532 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000533 // leal foo(%reg),%eax
534 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000535 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000536 // movl %gs:0,%eax
537 // nop
538 // leal 0(%esi,1),%esi
539 const uint8_t Inst[] = {
540 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
541 0x90, // nop
542 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
543 };
544 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000545}
546
Rui Ueyama46626e12016-07-12 23:28:31 +0000547template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000548 CopyRel = R_X86_64_COPY;
549 GotRel = R_X86_64_GLOB_DAT;
550 PltRel = R_X86_64_JUMP_SLOT;
551 RelativeRel = R_X86_64_RELATIVE;
552 IRelativeRel = R_X86_64_IRELATIVE;
553 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000554 TlsModuleIndexRel = R_X86_64_DTPMOD64;
555 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000556 GotEntrySize = 8;
557 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000558 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000559 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000560 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000561}
562
Rui Ueyama46626e12016-07-12 23:28:31 +0000563template <class ELFT>
564RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
565 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000566 switch (Type) {
567 default:
568 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000569 case R_X86_64_TPOFF32:
570 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000571 case R_X86_64_TLSLD:
572 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000573 case R_X86_64_TLSGD:
574 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000575 case R_X86_64_SIZE32:
576 case R_X86_64_SIZE64:
577 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000578 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000579 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000580 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000581 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000582 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000583 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000584 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000585 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000586 case R_X86_64_GOTPCRELX:
587 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000588 case R_X86_64_GOTTPOFF:
589 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000590 }
George Rimar648a2c32015-10-20 08:54:27 +0000591}
592
Rui Ueyama46626e12016-07-12 23:28:31 +0000593template <class ELFT>
594void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000595 // The first entry holds the value of _DYNAMIC. It is not clear why that is
596 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000597 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000598 // other program).
Rui Ueyama46626e12016-07-12 23:28:31 +0000599 write64le(Buf, Out<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000600}
601
Rui Ueyama46626e12016-07-12 23:28:31 +0000602template <class ELFT>
603void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
604 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000605 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000606 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000607}
608
Rui Ueyama46626e12016-07-12 23:28:31 +0000609template <class ELFT>
610void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000611 const uint8_t PltData[] = {
612 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
613 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
614 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
615 };
616 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama46626e12016-07-12 23:28:31 +0000617 uint64_t Got = Out<ELFT>::GotPlt->getVA();
618 uint64_t Plt = Out<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000619 write32le(Buf + 2, Got - Plt + 2); // GOT+8
620 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000621}
Rafael Espindola01205f72015-09-22 18:19:46 +0000622
Rui Ueyama46626e12016-07-12 23:28:31 +0000623template <class ELFT>
624void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
625 uint64_t PltEntryAddr, int32_t Index,
626 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000627 const uint8_t Inst[] = {
628 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
629 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
630 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
631 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000632 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000633
George Rimar648a2c32015-10-20 08:54:27 +0000634 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
635 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000636 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000637}
638
Rui Ueyama46626e12016-07-12 23:28:31 +0000639template <class ELFT>
640uint32_t X86_64TargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000641 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000642 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000643 return Type;
644}
645
Rui Ueyama46626e12016-07-12 23:28:31 +0000646template <class ELFT>
647bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000648 return Type == R_X86_64_GOTTPOFF;
649}
650
Rui Ueyama46626e12016-07-12 23:28:31 +0000651template <class ELFT>
652bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000653 return Type == R_X86_64_TLSGD;
654}
655
Rui Ueyama46626e12016-07-12 23:28:31 +0000656template <class ELFT>
657bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000658 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
659 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000660}
661
Rui Ueyama46626e12016-07-12 23:28:31 +0000662template <class ELFT>
663void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
664 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000665 // Convert
666 // .byte 0x66
667 // leaq x@tlsgd(%rip), %rdi
668 // .word 0x6666
669 // rex64
670 // call __tls_get_addr@plt
671 // to
672 // mov %fs:0x0,%rax
673 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000674 const uint8_t Inst[] = {
675 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
676 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
677 };
678 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000679 // The original code used a pc relative relocation and so we have to
680 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000681 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000682}
683
Rui Ueyama46626e12016-07-12 23:28:31 +0000684template <class ELFT>
685void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
686 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000687 // Convert
688 // .byte 0x66
689 // leaq x@tlsgd(%rip), %rdi
690 // .word 0x6666
691 // rex64
692 // call __tls_get_addr@plt
693 // to
694 // mov %fs:0x0,%rax
695 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000696 const uint8_t Inst[] = {
697 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
698 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
699 };
700 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000701 // Both code sequences are PC relatives, but since we are moving the constant
702 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000703 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000704}
705
George Rimar77d1cb12015-11-24 09:00:06 +0000706// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000707// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000708template <class ELFT>
709void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
710 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000711 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000712 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000713 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000714
Rui Ueyama73575c42016-06-21 05:09:39 +0000715 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000716 // because LEA with these registers needs 4 bytes to encode and thus
717 // wouldn't fit the space.
718
719 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
720 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
721 memcpy(Inst, "\x48\x81\xc4", 3);
722 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
723 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
724 memcpy(Inst, "\x49\x81\xc4", 3);
725 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
726 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
727 memcpy(Inst, "\x4d\x8d", 2);
728 *RegSlot = 0x80 | (Reg << 3) | Reg;
729 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
730 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
731 memcpy(Inst, "\x48\x8d", 2);
732 *RegSlot = 0x80 | (Reg << 3) | Reg;
733 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
734 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
735 memcpy(Inst, "\x49\xc7", 2);
736 *RegSlot = 0xc0 | Reg;
737 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
738 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
739 memcpy(Inst, "\x48\xc7", 2);
740 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000741 } else {
742 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000743 }
744
745 // The original code used a PC relative relocation.
746 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000747 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000748}
749
Rui Ueyama46626e12016-07-12 23:28:31 +0000750template <class ELFT>
751void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
752 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000753 // Convert
754 // leaq bar@tlsld(%rip), %rdi
755 // callq __tls_get_addr@PLT
756 // leaq bar@dtpoff(%rax), %rcx
757 // to
758 // .word 0x6666
759 // .byte 0x66
760 // mov %fs:0,%rax
761 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000762 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000763 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000764 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000765 }
766 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000767 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000768 return;
George Rimar25411f252015-12-04 11:20:13 +0000769 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000770
771 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000772 0x66, 0x66, // .word 0x6666
773 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000774 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
775 };
776 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000777}
778
Rui Ueyama46626e12016-07-12 23:28:31 +0000779template <class ELFT>
780void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
781 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000782 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000783 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000784 checkUInt<32>(Val, Type);
785 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000786 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000787 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000788 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000789 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000790 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000791 case R_X86_64_GOTPCRELX:
792 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000793 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000794 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000795 case R_X86_64_PLT32:
796 case R_X86_64_TLSGD:
797 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000798 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000799 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000800 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000801 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000802 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000803 case R_X86_64_64:
804 case R_X86_64_DTPOFF64:
805 case R_X86_64_SIZE64:
806 case R_X86_64_PC64:
807 write64le(Loc, Val);
808 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000809 default:
George Rimar57610422016-03-11 14:43:02 +0000810 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000811 }
812}
813
Rui Ueyama46626e12016-07-12 23:28:31 +0000814template <class ELFT>
815RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
816 const uint8_t *Data,
817 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000818 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000819 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000820 const uint8_t Op = Data[-2];
821 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000822 // FIXME: When PIC is disabled and foo is defined locally in the
823 // lower 32 bit address space, memory operand in mov can be converted into
824 // immediate operand. Otherwise, mov must be changed to lea. We support only
825 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000826 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000827 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000828 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000829 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
830 return R_RELAX_GOT_PC;
831
832 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
833 // If PIC then no relaxation is available.
834 // We also don't relax test/binop instructions without REX byte,
835 // they are 32bit operations and not common to have.
836 assert(Type == R_X86_64_REX_GOTPCRELX);
837 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000838}
839
George Rimarb7204302016-06-02 09:22:00 +0000840// A subset of relaxations can only be applied for no-PIC. This method
841// handles such relaxations. Instructions encoding information was taken from:
842// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
843// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
844// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000845template <class ELFT>
846void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
847 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000848 const uint8_t Rex = Loc[-3];
849 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
850 if (Op == 0x85) {
851 // See "TEST-Logical Compare" (4-428 Vol. 2B),
852 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
853
854 // ModR/M byte has form XX YYY ZZZ, where
855 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
856 // XX has different meanings:
857 // 00: The operand's memory address is in reg1.
858 // 01: The operand's memory address is reg1 + a byte-sized displacement.
859 // 10: The operand's memory address is reg1 + a word-sized displacement.
860 // 11: The operand is reg1 itself.
861 // If an instruction requires only one operand, the unused reg2 field
862 // holds extra opcode bits rather than a register code
863 // 0xC0 == 11 000 000 binary.
864 // 0x38 == 00 111 000 binary.
865 // We transfer reg2 to reg1 here as operand.
866 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000867 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000868
869 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
870 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000871 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000872
873 // Move R bit to the B bit in REX byte.
874 // REX byte is encoded as 0100WRXB, where
875 // 0100 is 4bit fixed pattern.
876 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
877 // default operand size is used (which is 32-bit for most but not all
878 // instructions).
879 // REX.R This 1-bit value is an extension to the MODRM.reg field.
880 // REX.X This 1-bit value is an extension to the SIB.index field.
881 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
882 // SIB.base field.
883 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000884 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000885 relocateOne(Loc, R_X86_64_PC32, Val);
886 return;
887 }
888
889 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
890 // or xor operations.
891
892 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
893 // Logic is close to one for test instruction above, but we also
894 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000895 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000896
897 // Primary opcode is 0x81, opcode extension is one of:
898 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
899 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
900 // This value was wrote to MODRM.reg in a line above.
901 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
902 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
903 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000904 Loc[-2] = 0x81;
905 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000906 relocateOne(Loc, R_X86_64_PC32, Val);
907}
908
Rui Ueyama46626e12016-07-12 23:28:31 +0000909template <class ELFT>
910void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000911 const uint8_t Op = Loc[-2];
912 const uint8_t ModRm = Loc[-1];
913
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000914 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000915 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000916 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000917 relocateOne(Loc, R_X86_64_PC32, Val);
918 return;
919 }
920
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000921 if (Op != 0xff) {
922 // We are relaxing a rip relative to an absolute, so compensate
923 // for the old -4 addend.
924 assert(!Config->Pic);
925 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
926 return;
927 }
928
George Rimarb7204302016-06-02 09:22:00 +0000929 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000930 if (ModRm == 0x15) {
931 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
932 // Instead we convert to "addr32 call foo" where addr32 is an instruction
933 // prefix. That makes result expression to be a single instruction.
934 Loc[-2] = 0x67; // addr32 prefix
935 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000936 relocateOne(Loc, R_X86_64_PC32, Val);
937 return;
938 }
939
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000940 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
941 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
942 assert(ModRm == 0x25);
943 Loc[-2] = 0xe9; // jmp
944 Loc[3] = 0x90; // nop
945 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000946}
947
Hal Finkel3c8cc672015-10-12 20:56:18 +0000948// Relocation masks following the #lo(value), #hi(value), #ha(value),
949// #higher(value), #highera(value), #highest(value), and #highesta(value)
950// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
951// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000952static uint16_t applyPPCLo(uint64_t V) { return V; }
953static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
954static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
955static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
956static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000957static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000958static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
959
Davide Italiano8c3444362016-01-11 19:45:33 +0000960PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000961
Rafael Espindola22ef9562016-04-13 01:40:19 +0000962void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
963 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000964 switch (Type) {
965 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000966 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000967 break;
968 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000969 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000970 break;
971 default:
George Rimar57610422016-03-11 14:43:02 +0000972 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000973 }
974}
975
Rafael Espindola22ef9562016-04-13 01:40:19 +0000976RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
977 return R_ABS;
978}
979
Rafael Espindolac4010882015-09-22 20:54:08 +0000980PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000981 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000982 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +0000983 GotEntrySize = 8;
984 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000985 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000986 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +0000987
988 // We need 64K pages (at least under glibc/Linux, the loader won't
989 // set different permissions on a finer granularity than that).
Hal Finkele3c26262015-10-08 22:23:54 +0000990 PageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +0000991
992 // The PPC64 ELF ABI v1 spec, says:
993 //
994 // It is normally desirable to put segments with different characteristics
995 // in separate 256 Mbyte portions of the address space, to give the
996 // operating system full paging flexibility in the 64-bit address space.
997 //
998 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
999 // use 0x10000000 as the starting address.
Rui Ueyama484a4952016-07-13 18:40:59 +00001000 ImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001001}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001002
Rafael Espindola15cec292016-04-27 12:25:22 +00001003static uint64_t PPC64TocOffset = 0x8000;
1004
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001005uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001006 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1007 // TOC starts where the first of these sections starts. We always create a
1008 // .got when we see a relocation that uses it, so for us the start is always
1009 // the .got.
Hal Finkel3c8cc672015-10-12 20:56:18 +00001010 uint64_t TocVA = Out<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001011
1012 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1013 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1014 // code (crt1.o) assumes that you can get from the TOC base to the
1015 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001016 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001017}
1018
Rafael Espindola22ef9562016-04-13 01:40:19 +00001019RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1020 switch (Type) {
1021 default:
1022 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001023 case R_PPC64_TOC16:
1024 case R_PPC64_TOC16_DS:
1025 case R_PPC64_TOC16_HA:
1026 case R_PPC64_TOC16_HI:
1027 case R_PPC64_TOC16_LO:
1028 case R_PPC64_TOC16_LO_DS:
1029 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001030 case R_PPC64_TOC:
1031 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001032 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001033 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001034 }
1035}
1036
Rui Ueyama9398f862016-01-29 04:15:02 +00001037void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1038 uint64_t PltEntryAddr, int32_t Index,
1039 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001040 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1041
1042 // FIXME: What we should do, in theory, is get the offset of the function
1043 // descriptor in the .opd section, and use that as the offset from %r2 (the
1044 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1045 // be a pointer to the function descriptor in the .opd section. Using
1046 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1047
Hal Finkelfa92f682015-10-13 21:47:34 +00001048 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
Hal Finkel3c8cc672015-10-12 20:56:18 +00001049 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1050 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1051 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1052 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1053 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1054 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1055 write32be(Buf + 28, 0x4e800420); // bctr
1056}
1057
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001058static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1059 uint64_t V = Val - PPC64TocOffset;
1060 switch (Type) {
1061 case R_PPC64_TOC16: return {R_PPC64_ADDR16, V};
1062 case R_PPC64_TOC16_DS: return {R_PPC64_ADDR16_DS, V};
1063 case R_PPC64_TOC16_HA: return {R_PPC64_ADDR16_HA, V};
1064 case R_PPC64_TOC16_HI: return {R_PPC64_ADDR16_HI, V};
1065 case R_PPC64_TOC16_LO: return {R_PPC64_ADDR16_LO, V};
1066 case R_PPC64_TOC16_LO_DS: return {R_PPC64_ADDR16_LO_DS, V};
1067 default: return {Type, Val};
1068 }
1069}
1070
Rafael Espindola22ef9562016-04-13 01:40:19 +00001071void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1072 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001073 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001074 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001075 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001076
Hal Finkel3c8cc672015-10-12 20:56:18 +00001077 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001078 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001079 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001080 // Preserve the AA/LK bits in the branch instruction
1081 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001082 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001083 break;
1084 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001085 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001086 checkInt<16>(Val, Type);
1087 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001088 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001089 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001090 checkInt<16>(Val, Type);
1091 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001092 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001093 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001094 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001095 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001096 break;
1097 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001098 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001099 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001100 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001101 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001102 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001103 break;
1104 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001105 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001106 break;
1107 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001108 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001109 break;
1110 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001111 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001112 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001113 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001114 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001115 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001116 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001117 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001118 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001119 break;
1120 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001121 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001122 checkInt<32>(Val, Type);
1123 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001124 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001125 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001126 case R_PPC64_REL64:
1127 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001128 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001129 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001130 case R_PPC64_REL24: {
1131 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001132 checkInt<24>(Val, Type);
1133 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001134 break;
1135 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001136 default:
George Rimar57610422016-03-11 14:43:02 +00001137 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001138 }
1139}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001140
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001141AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001142 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001143 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001144 IRelativeRel = R_AARCH64_IRELATIVE;
1145 GotRel = R_AARCH64_GLOB_DAT;
1146 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001147 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001148 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001149 GotEntrySize = 8;
1150 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001151 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001152 PltHeaderSize = 32;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001153
1154 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1155 // 1 of the tls structures and the tcb size is 16.
1156 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001157}
George Rimar648a2c32015-10-20 08:54:27 +00001158
Rafael Espindola22ef9562016-04-13 01:40:19 +00001159RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1160 const SymbolBody &S) const {
1161 switch (Type) {
1162 default:
1163 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001164 case R_AARCH64_TLSDESC_ADR_PAGE21:
1165 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001166 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1167 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1168 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001169 case R_AARCH64_TLSDESC_CALL:
1170 return R_HINT;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001171 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1172 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1173 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001174 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001175 case R_AARCH64_CONDBR19:
1176 case R_AARCH64_JUMP26:
1177 case R_AARCH64_TSTBR14:
1178 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001179 case R_AARCH64_PREL16:
1180 case R_AARCH64_PREL32:
1181 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001182 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001183 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001184 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001185 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001186 case R_AARCH64_LD64_GOT_LO12_NC:
1187 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1188 return R_GOT;
1189 case R_AARCH64_ADR_GOT_PAGE:
1190 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1191 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001192 }
1193}
1194
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001195RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1196 RelExpr Expr) const {
1197 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1198 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1199 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1200 return R_RELAX_TLS_GD_TO_IE_ABS;
1201 }
1202 return Expr;
1203}
1204
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001205bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001206 switch (Type) {
1207 default:
1208 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001209 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001210 case R_AARCH64_LD64_GOT_LO12_NC:
1211 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001212 case R_AARCH64_LDST16_ABS_LO12_NC:
1213 case R_AARCH64_LDST32_ABS_LO12_NC:
1214 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001215 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001216 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1217 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001218 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001219 return true;
1220 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001221}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001222
George Rimar98b060d2016-03-06 06:01:07 +00001223bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001224 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1225 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1226}
1227
George Rimar98b060d2016-03-06 06:01:07 +00001228uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001229 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1230 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001231 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001232 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001233 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001234}
1235
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001236void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001237 write64le(Buf, Out<ELF64LE>::Plt->getVA());
1238}
1239
Rafael Espindola22ef9562016-04-13 01:40:19 +00001240static uint64_t getAArch64Page(uint64_t Expr) {
1241 return Expr & (~static_cast<uint64_t>(0xFFF));
1242}
1243
Rui Ueyama4a90f572016-06-16 16:28:50 +00001244void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001245 const uint8_t PltData[] = {
1246 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1247 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1248 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1249 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1250 0x20, 0x02, 0x1f, 0xd6, // br x17
1251 0x1f, 0x20, 0x03, 0xd5, // nop
1252 0x1f, 0x20, 0x03, 0xd5, // nop
1253 0x1f, 0x20, 0x03, 0xd5 // nop
1254 };
1255 memcpy(Buf, PltData, sizeof(PltData));
1256
Rui Ueyama900e2d22016-01-29 03:51:49 +00001257 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
1258 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001259 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1260 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1261 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1262 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001263}
1264
Rui Ueyama9398f862016-01-29 04:15:02 +00001265void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1266 uint64_t PltEntryAddr, int32_t Index,
1267 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001268 const uint8_t Inst[] = {
1269 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1270 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1271 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1272 0x20, 0x02, 0x1f, 0xd6 // br x17
1273 };
1274 memcpy(Buf, Inst, sizeof(Inst));
1275
Rafael Espindola22ef9562016-04-13 01:40:19 +00001276 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1277 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1278 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1279 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001280}
1281
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001282static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001283 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001284 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1285 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001286 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001287}
1288
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001289static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1290 or32le(L, (Imm & 0xFFF) << 10);
1291}
1292
Rafael Espindola22ef9562016-04-13 01:40:19 +00001293void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1294 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001295 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001296 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001297 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001298 checkIntUInt<16>(Val, Type);
1299 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001300 break;
1301 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001302 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001303 checkIntUInt<32>(Val, Type);
1304 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001305 break;
1306 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001307 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001308 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001309 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001310 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001311 // This relocation stores 12 bits and there's no instruction
1312 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001313 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1314 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001315 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001316 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001317 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001318 case R_AARCH64_ADR_PREL_PG_HI21:
1319 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001320 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001321 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001322 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001323 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001324 case R_AARCH64_ADR_PREL_LO21:
1325 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001326 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001327 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001328 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001329 case R_AARCH64_JUMP26:
1330 checkInt<28>(Val, Type);
1331 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001332 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001333 case R_AARCH64_CONDBR19:
1334 checkInt<21>(Val, Type);
1335 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001336 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001337 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001338 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001339 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001340 checkAlignment<8>(Val, Type);
1341 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001342 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001343 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001344 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001345 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001346 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001347 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001348 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001349 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001350 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001351 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001352 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001353 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001354 break;
1355 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001356 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001357 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001358 case R_AARCH64_TSTBR14:
1359 checkInt<16>(Val, Type);
1360 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001361 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001362 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1363 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001364 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001365 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001366 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001367 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001368 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001369 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001370 default:
George Rimar57610422016-03-11 14:43:02 +00001371 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001372 }
1373}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001374
Rafael Espindola22ef9562016-04-13 01:40:19 +00001375void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1376 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001377 // TLSDESC Global-Dynamic relocation are in the form:
1378 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1379 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1380 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1381 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001382 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001383 // And it can optimized to:
1384 // movz x0, #0x0, lsl #16
1385 // movk x0, #0x10
1386 // nop
1387 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001388 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001389
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001390 switch (Type) {
1391 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1392 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001393 write32le(Loc, 0xd503201f); // nop
1394 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001395 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001396 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1397 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001398 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001399 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1400 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001401 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001402 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001403 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001404}
1405
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001406void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1407 uint64_t Val) const {
1408 // TLSDESC Global-Dynamic relocation are in the form:
1409 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1410 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1411 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1412 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1413 // blr x1
1414 // And it can optimized to:
1415 // adrp x0, :gottprel:v
1416 // ldr x0, [x0, :gottprel_lo12:v]
1417 // nop
1418 // nop
1419
1420 switch (Type) {
1421 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1422 case R_AARCH64_TLSDESC_CALL:
1423 write32le(Loc, 0xd503201f); // nop
1424 break;
1425 case R_AARCH64_TLSDESC_ADR_PAGE21:
1426 write32le(Loc, 0x90000000); // adrp
1427 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1428 break;
1429 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1430 write32le(Loc, 0xf9400000); // ldr
1431 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1432 break;
1433 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001434 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001435 }
1436}
1437
Rafael Espindola22ef9562016-04-13 01:40:19 +00001438void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1439 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001440 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001441
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001442 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001443 // Generate MOVZ.
1444 uint32_t RegNo = read32le(Loc) & 0x1f;
1445 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1446 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001447 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001448 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1449 // Generate MOVK.
1450 uint32_t RegNo = read32le(Loc) & 0x1f;
1451 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1452 return;
1453 }
1454 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001455}
1456
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001457AMDGPUTargetInfo::AMDGPUTargetInfo() {
1458 GotRel = R_AMDGPU_ABS64;
1459 GotEntrySize = 8;
1460}
Tom Stellard391e3a82016-07-04 19:19:07 +00001461
Rafael Espindola22ef9562016-04-13 01:40:19 +00001462void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1463 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001464 switch (Type) {
1465 case R_AMDGPU_GOTPCREL:
1466 case R_AMDGPU_REL32:
1467 write32le(Loc, Val);
1468 break;
1469 default:
1470 fatal("unrecognized reloc " + Twine(Type));
1471 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001472}
1473
1474RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001475 switch (Type) {
1476 case R_AMDGPU_REL32:
1477 return R_PC;
1478 case R_AMDGPU_GOTPCREL:
1479 return R_GOT_PC;
1480 default:
1481 fatal("do not know how to handle relocation " + Twine(Type));
1482 }
Tom Stellard80efb162016-01-07 03:59:08 +00001483}
1484
Peter Smith8646ced2016-06-07 09:31:52 +00001485ARMTargetInfo::ARMTargetInfo() {
1486 CopyRel = R_ARM_COPY;
1487 RelativeRel = R_ARM_RELATIVE;
1488 IRelativeRel = R_ARM_IRELATIVE;
1489 GotRel = R_ARM_GLOB_DAT;
1490 PltRel = R_ARM_JUMP_SLOT;
1491 TlsGotRel = R_ARM_TLS_TPOFF32;
1492 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1493 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001494 GotEntrySize = 4;
1495 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001496 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001497 PltHeaderSize = 20;
Peter Smith8646ced2016-06-07 09:31:52 +00001498}
1499
1500RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1501 switch (Type) {
1502 default:
1503 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001504 case R_ARM_THM_JUMP11:
1505 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001506 case R_ARM_CALL:
1507 case R_ARM_JUMP24:
1508 case R_ARM_PC24:
1509 case R_ARM_PLT32:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001510 case R_ARM_THM_JUMP19:
1511 case R_ARM_THM_JUMP24:
1512 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001513 return R_PLT_PC;
1514 case R_ARM_GOTOFF32:
1515 // (S + A) - GOT_ORG
1516 return R_GOTREL;
1517 case R_ARM_GOT_BREL:
1518 // GOT(S) + A - GOT_ORG
1519 return R_GOT_OFF;
1520 case R_ARM_GOT_PREL:
1521 // GOT(S) + - GOT_ORG
1522 return R_GOT_PC;
1523 case R_ARM_BASE_PREL:
1524 // B(S) + A - P
1525 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1526 // platforms.
1527 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001528 case R_ARM_MOVW_PREL_NC:
1529 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001530 case R_ARM_PREL31:
1531 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001532 case R_ARM_THM_MOVW_PREL_NC:
1533 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001534 return R_PC;
1535 }
1536}
1537
1538uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
1539 if (Type == R_ARM_ABS32)
1540 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001541 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001542 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001543 return R_ARM_ABS32;
1544}
1545
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001546void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001547 write32le(Buf, Out<ELF32LE>::Plt->getVA());
1548}
1549
Rui Ueyama4a90f572016-06-16 16:28:50 +00001550void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001551 const uint8_t PltData[] = {
1552 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1553 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1554 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1555 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1556 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1557 };
1558 memcpy(Buf, PltData, sizeof(PltData));
1559 uint64_t GotPlt = Out<ELF32LE>::GotPlt->getVA();
1560 uint64_t L1 = Out<ELF32LE>::Plt->getVA() + 8;
1561 write32le(Buf + 16, GotPlt - L1 - 8);
1562}
1563
1564void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1565 uint64_t PltEntryAddr, int32_t Index,
1566 unsigned RelOff) const {
1567 // FIXME: Using simple code sequence with simple relocations.
1568 // There is a more optimal sequence but it requires support for the group
1569 // relocations. See ELF for the ARM Architecture Appendix A.3
1570 const uint8_t PltData[] = {
1571 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1572 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1573 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1574 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1575 };
1576 memcpy(Buf, PltData, sizeof(PltData));
1577 uint64_t L1 = PltEntryAddr + 4;
1578 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1579}
1580
Peter Smithfb05cd92016-07-08 16:10:27 +00001581RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1582 const InputFile &File,
1583 const SymbolBody &S) const {
1584 // A state change from ARM to Thumb and vice versa must go through an
1585 // interworking thunk if the relocation type is not R_ARM_CALL or
1586 // R_ARM_THM_CALL.
1587 switch (RelocType) {
1588 case R_ARM_PC24:
1589 case R_ARM_PLT32:
1590 case R_ARM_JUMP24:
1591 // Source is ARM, all PLT entries are ARM so no interworking required.
1592 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1593 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1594 return R_THUNK_PC;
1595 break;
1596 case R_ARM_THM_JUMP19:
1597 case R_ARM_THM_JUMP24:
1598 // Source is Thumb, all PLT entries are ARM so interworking is required.
1599 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1600 if (Expr == R_PLT_PC)
1601 return R_THUNK_PLT_PC;
1602 if ((S.getVA<ELF32LE>() & 1) == 0)
1603 return R_THUNK_PC;
1604 break;
1605 }
1606 return Expr;
1607}
1608
Peter Smith8646ced2016-06-07 09:31:52 +00001609void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1610 uint64_t Val) const {
1611 switch (Type) {
1612 case R_ARM_NONE:
1613 break;
1614 case R_ARM_ABS32:
1615 case R_ARM_BASE_PREL:
1616 case R_ARM_GOTOFF32:
1617 case R_ARM_GOT_BREL:
1618 case R_ARM_GOT_PREL:
1619 case R_ARM_REL32:
1620 write32le(Loc, Val);
1621 break;
1622 case R_ARM_PREL31:
1623 checkInt<31>(Val, Type);
1624 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1625 break;
1626 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001627 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1628 // value of bit 0 of Val, we must select a BL or BLX instruction
1629 if (Val & 1) {
1630 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1631 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1632 checkInt<26>(Val, Type);
1633 write32le(Loc, 0xfa000000 | // opcode
1634 ((Val & 2) << 23) | // H
1635 ((Val >> 2) & 0x00ffffff)); // imm24
1636 break;
1637 }
1638 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1639 // BLX (always unconditional) instruction to an ARM Target, select an
1640 // unconditional BL.
1641 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
1642 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001643 case R_ARM_JUMP24:
1644 case R_ARM_PC24:
1645 case R_ARM_PLT32:
1646 checkInt<26>(Val, Type);
1647 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1648 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001649 case R_ARM_THM_JUMP11:
1650 checkInt<12>(Val, Type);
1651 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1652 break;
1653 case R_ARM_THM_JUMP19:
1654 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1655 checkInt<21>(Val, Type);
1656 write16le(Loc,
1657 (read16le(Loc) & 0xfbc0) | // opcode cond
1658 ((Val >> 10) & 0x0400) | // S
1659 ((Val >> 12) & 0x003f)); // imm6
1660 write16le(Loc + 2,
1661 0x8000 | // opcode
1662 ((Val >> 8) & 0x0800) | // J2
1663 ((Val >> 5) & 0x2000) | // J1
1664 ((Val >> 1) & 0x07ff)); // imm11
1665 break;
1666 case R_ARM_THM_CALL:
1667 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1668 // value of bit 0 of Val, we must select a BL or BLX instruction
1669 if ((Val & 1) == 0) {
1670 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1671 // only be two byte aligned. This must be done before overflow check
1672 Val = alignTo(Val, 4);
1673 }
1674 // Bit 12 is 0 for BLX, 1 for BL
1675 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
1676 // Fall through as rest of encoding is the same as B.W
1677 case R_ARM_THM_JUMP24:
1678 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1679 // FIXME: Use of I1 and I2 require v6T2ops
1680 checkInt<25>(Val, Type);
1681 write16le(Loc,
1682 0xf000 | // opcode
1683 ((Val >> 14) & 0x0400) | // S
1684 ((Val >> 12) & 0x03ff)); // imm10
1685 write16le(Loc + 2,
1686 (read16le(Loc + 2) & 0xd000) | // opcode
1687 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1688 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1689 ((Val >> 1) & 0x07ff)); // imm11
1690 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001691 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001692 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001693 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1694 (Val & 0x0fff));
1695 break;
1696 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001697 case R_ARM_MOVT_PREL:
1698 checkInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001699 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1700 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1701 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001702 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001703 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001704 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smithfb05cd92016-07-08 16:10:27 +00001705 checkInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001706 write16le(Loc,
1707 0xf2c0 | // opcode
1708 ((Val >> 17) & 0x0400) | // i
1709 ((Val >> 28) & 0x000f)); // imm4
1710 write16le(Loc + 2,
1711 (read16le(Loc + 2) & 0x8f00) | // opcode
1712 ((Val >> 12) & 0x7000) | // imm3
1713 ((Val >> 16) & 0x00ff)); // imm8
1714 break;
1715 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001716 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001717 // Encoding T3: A = imm4:i:imm3:imm8
1718 write16le(Loc,
1719 0xf240 | // opcode
1720 ((Val >> 1) & 0x0400) | // i
1721 ((Val >> 12) & 0x000f)); // imm4
1722 write16le(Loc + 2,
1723 (read16le(Loc + 2) & 0x8f00) | // opcode
1724 ((Val << 4) & 0x7000) | // imm3
1725 (Val & 0x00ff)); // imm8
1726 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001727 default:
1728 fatal("unrecognized reloc " + Twine(Type));
1729 }
1730}
1731
1732uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1733 uint32_t Type) const {
1734 switch (Type) {
1735 default:
1736 return 0;
1737 case R_ARM_ABS32:
1738 case R_ARM_BASE_PREL:
1739 case R_ARM_GOTOFF32:
1740 case R_ARM_GOT_BREL:
1741 case R_ARM_GOT_PREL:
1742 case R_ARM_REL32:
1743 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001744 case R_ARM_PREL31:
1745 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001746 case R_ARM_CALL:
1747 case R_ARM_JUMP24:
1748 case R_ARM_PC24:
1749 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001750 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001751 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001752 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001753 case R_ARM_THM_JUMP19: {
1754 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1755 uint16_t Hi = read16le(Buf);
1756 uint16_t Lo = read16le(Buf + 2);
1757 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1758 ((Lo & 0x0800) << 8) | // J2
1759 ((Lo & 0x2000) << 5) | // J1
1760 ((Hi & 0x003f) << 12) | // imm6
1761 ((Lo & 0x07ff) << 1)); // imm11:0
1762 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001763 case R_ARM_THM_CALL:
1764 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001765 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1766 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1767 // FIXME: I1 and I2 require v6T2ops
1768 uint16_t Hi = read16le(Buf);
1769 uint16_t Lo = read16le(Buf + 2);
1770 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1771 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1772 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1773 ((Hi & 0x003ff) << 12) | // imm0
1774 ((Lo & 0x007ff) << 1)); // imm11:0
1775 }
1776 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1777 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001778 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001779 case R_ARM_MOVT_ABS:
1780 case R_ARM_MOVW_PREL_NC:
1781 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001782 uint64_t Val = read32le(Buf) & 0x000f0fff;
1783 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1784 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001785 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001786 case R_ARM_THM_MOVT_ABS:
1787 case R_ARM_THM_MOVW_PREL_NC:
1788 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001789 // Encoding T3: A = imm4:i:imm3:imm8
1790 uint16_t Hi = read16le(Buf);
1791 uint16_t Lo = read16le(Buf + 2);
1792 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1793 ((Hi & 0x0400) << 1) | // i
1794 ((Lo & 0x7000) >> 4) | // imm3
1795 (Lo & 0x00ff)); // imm8
1796 }
Peter Smith8646ced2016-06-07 09:31:52 +00001797 }
1798}
1799
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001800template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001801 GotPltHeaderEntriesNum = 2;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001802 PageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001803 GotEntrySize = sizeof(typename ELFT::uint);
1804 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001805 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001806 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001807 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001808 PltRel = R_MIPS_JUMP_SLOT;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001809 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001810 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001811 TlsGotRel = R_MIPS_TLS_TPREL64;
1812 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1813 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1814 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001815 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001816 TlsGotRel = R_MIPS_TLS_TPREL32;
1817 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1818 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1819 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001820}
1821
1822template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001823RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1824 const SymbolBody &S) const {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001825 if (ELFT::Is64Bits)
1826 // See comment in the calculateMips64RelChain.
1827 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001828 switch (Type) {
1829 default:
1830 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001831 case R_MIPS_JALR:
1832 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001833 case R_MIPS_GPREL16:
1834 case R_MIPS_GPREL32:
1835 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001836 case R_MIPS_26:
1837 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001838 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001839 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001840 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001841 // MIPS _gp_disp designates offset between start of function and 'gp'
1842 // pointer into GOT. __gnu_local_gp is equal to the current value of
1843 // the 'gp'. Therefore any relocations against them do not require
1844 // dynamic relocation.
1845 if (&S == ElfSym<ELFT>::MipsGpDisp)
1846 return R_PC;
1847 return R_ABS;
1848 case R_MIPS_PC32:
1849 case R_MIPS_PC16:
1850 case R_MIPS_PC19_S2:
1851 case R_MIPS_PC21_S2:
1852 case R_MIPS_PC26_S2:
1853 case R_MIPS_PCHI16:
1854 case R_MIPS_PCLO16:
1855 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001856 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001857 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001858 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001859 // fallthrough
1860 case R_MIPS_CALL16:
1861 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001862 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001863 return R_MIPS_GOT_OFF;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001864 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001865 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001866 case R_MIPS_TLS_GD:
1867 return R_MIPS_TLSGD;
1868 case R_MIPS_TLS_LDM:
1869 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001870 }
1871}
1872
1873template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001874uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001875 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001876 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001877 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001878 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001879 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001880}
1881
1882template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001883bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1884 return Type == R_MIPS_TLS_LDM;
1885}
1886
1887template <class ELFT>
1888bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1889 return Type == R_MIPS_TLS_GD;
1890}
1891
1892template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001893void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001894 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00001895}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001896
Simon Atanasyan35031192015-12-15 06:06:34 +00001897static uint16_t mipsHigh(uint64_t V) { return (V + 0x8000) >> 16; }
Simon Atanasyan2cd670d2015-12-13 06:49:01 +00001898
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001899template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001900static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001901 uint32_t Instr = read32<E>(Loc);
1902 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
1903 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
1904}
1905
1906template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001907static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001908 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001909 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00001910 if (SHIFT > 0)
1911 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001912 checkInt<BSIZE + SHIFT>(V, Type);
1913 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001914}
1915
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001916template <endianness E>
Simon Atanasyana888e672016-03-04 10:55:12 +00001917static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001918 uint32_t Instr = read32<E>(Loc);
Simon Atanasyana888e672016-03-04 10:55:12 +00001919 write32<E>(Loc, (Instr & 0xffff0000) | mipsHigh(V));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001920}
1921
Simon Atanasyan3b377852016-03-04 10:55:20 +00001922template <endianness E>
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001923static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
1924 uint32_t Instr = read32<E>(Loc);
1925 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
1926}
1927
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001928template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00001929void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001930 const endianness E = ELFT::TargetEndianness;
1931 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
1932 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
1933 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
1934 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
1935 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
1936 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
1937 write32<E>(Buf + 24, 0x0320f809); // jalr $25
1938 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
1939 uint64_t Got = Out<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00001940 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001941 writeMipsLo16<E>(Buf + 4, Got);
1942 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001943}
1944
1945template <class ELFT>
1946void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1947 uint64_t PltEntryAddr, int32_t Index,
1948 unsigned RelOff) const {
1949 const endianness E = ELFT::TargetEndianness;
1950 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
1951 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
1952 write32<E>(Buf + 8, 0x03200008); // jr $25
1953 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00001954 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001955 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
1956 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001957}
1958
1959template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00001960RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
1961 const InputFile &File,
1962 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001963 // Any MIPS PIC code function is invoked with its address in register $t9.
1964 // So if we have a branch instruction from non-PIC code to the PIC one
1965 // we cannot make the jump directly and need to create a small stubs
1966 // to save the target function address.
1967 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
1968 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00001969 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001970 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
1971 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00001972 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001973 // If current file has PIC code, LA25 stub is not required.
1974 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00001975 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001976 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
1977 if (!D || !D->Section)
Peter Smithfb05cd92016-07-08 16:10:27 +00001978 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001979 // LA25 is required if target file has PIC code
1980 // or target symbol is a PIC symbol.
Peter Smithfb05cd92016-07-08 16:10:27 +00001981 const ELFFile<ELFT> &DefFile = D->Section->getFile()->getObj();
1982 bool PicFile = DefFile.getHeader()->e_flags & EF_MIPS_PIC;
1983 bool PicSym = (D->StOther & STO_MIPS_MIPS16) == STO_MIPS_PIC;
1984 return (PicFile || PicSym) ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001985}
1986
1987template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001988uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001989 uint32_t Type) const {
1990 const endianness E = ELFT::TargetEndianness;
1991 switch (Type) {
1992 default:
1993 return 0;
1994 case R_MIPS_32:
1995 case R_MIPS_GPREL32:
1996 return read32<E>(Buf);
1997 case R_MIPS_26:
1998 // FIXME (simon): If the relocation target symbol is not a PLT entry
1999 // we should use another expression for calculation:
2000 // ((A << 2) | (P & 0xf0000000)) >> 2
Rui Ueyama727cd2f2016-06-16 17:18:25 +00002001 return SignExtend64<28>(read32<E>(Buf) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002002 case R_MIPS_GPREL16:
2003 case R_MIPS_LO16:
2004 case R_MIPS_PCLO16:
2005 case R_MIPS_TLS_DTPREL_HI16:
2006 case R_MIPS_TLS_DTPREL_LO16:
2007 case R_MIPS_TLS_TPREL_HI16:
2008 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002009 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002010 case R_MIPS_PC16:
2011 return getPcRelocAddend<E, 16, 2>(Buf);
2012 case R_MIPS_PC19_S2:
2013 return getPcRelocAddend<E, 19, 2>(Buf);
2014 case R_MIPS_PC21_S2:
2015 return getPcRelocAddend<E, 21, 2>(Buf);
2016 case R_MIPS_PC26_S2:
2017 return getPcRelocAddend<E, 26, 2>(Buf);
2018 case R_MIPS_PC32:
2019 return getPcRelocAddend<E, 32, 0>(Buf);
2020 }
2021}
2022
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002023static std::pair<uint32_t, uint64_t> calculateMips64RelChain(uint32_t Type,
2024 uint64_t Val) {
2025 // MIPS N64 ABI packs multiple relocations into the single relocation
2026 // record. In general, all up to three relocations can have arbitrary
2027 // types. In fact, Clang and GCC uses only a few combinations. For now,
2028 // we support two of them. That is allow to pass at least all LLVM
2029 // test suite cases.
2030 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2031 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2032 // The first relocation is a 'real' relocation which is calculated
2033 // using the corresponding symbol's value. The second and the third
2034 // relocations used to modify result of the first one: extend it to
2035 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2036 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2037 uint32_t Type2 = (Type >> 8) & 0xff;
2038 uint32_t Type3 = (Type >> 16) & 0xff;
2039 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2040 return std::make_pair(Type, Val);
2041 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2042 return std::make_pair(Type2, Val);
2043 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2044 return std::make_pair(Type3, -Val);
2045 error("unsupported relocations combination " + Twine(Type));
2046 return std::make_pair(Type & 0xff, Val);
2047}
2048
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002049template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002050void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2051 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002052 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002053 // Thread pointer and DRP offsets from the start of TLS data area.
2054 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002055 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16)
2056 Val -= 0x8000;
2057 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16)
2058 Val -= 0x7000;
2059 if (ELFT::Is64Bits)
2060 std::tie(Type, Val) = calculateMips64RelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002061 switch (Type) {
2062 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002063 case R_MIPS_GPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002064 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002065 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002066 case R_MIPS_64:
2067 write64<E>(Loc, Val);
2068 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002069 case R_MIPS_26:
2070 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | (Val >> 2));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002071 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002072 case R_MIPS_GOT_DISP:
2073 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002074 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002075 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002076 case R_MIPS_TLS_GD:
2077 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002078 checkInt<16>(Val, Type);
2079 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002080 case R_MIPS_CALL16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002081 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002082 case R_MIPS_LO16:
2083 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002084 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002085 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002086 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002087 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002088 break;
Simon Atanasyan3b377852016-03-04 10:55:20 +00002089 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002090 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002091 case R_MIPS_TLS_DTPREL_HI16:
2092 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002093 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002094 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002095 case R_MIPS_JALR:
2096 // Ignore this optimization relocation for now
2097 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002098 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002099 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002100 break;
2101 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002102 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002103 break;
2104 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002105 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002106 break;
2107 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002108 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002109 break;
2110 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002111 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002112 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002113 default:
George Rimar57610422016-03-11 14:43:02 +00002114 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002115 }
2116}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002117
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002118template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002119bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002120 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002121}
Rafael Espindola01205f72015-09-22 18:19:46 +00002122}
2123}