blob: a6e662cf65e74952c447ad50529adf2758a2bd23 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Matt Arsenaultf171cf22014-07-14 23:40:49 +000045def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
46def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000047def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000048
Tom Stellard75aadc22012-12-11 21:25:42 +000049def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000050def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000051
Matt Arsenaultffc82752016-07-05 17:09:01 +000052// 32-bit VALU immediate operand that uses the constant bus.
53def u32kimm : Operand<i32> {
54 let OperandNamespace = "AMDGPU";
55 let OperandType = "OPERAND_KIMM32";
56 let PrintMethod = "printU32ImmOperand";
57}
58
Tom Stellardb02094e2014-07-21 15:45:01 +000059let OperandType = "OPERAND_IMMEDIATE" in {
60
Matt Arsenault4d7d3832014-04-15 22:32:49 +000061def u32imm : Operand<i32> {
62 let PrintMethod = "printU32ImmOperand";
63}
64
65def u16imm : Operand<i16> {
66 let PrintMethod = "printU16ImmOperand";
67}
68
69def u8imm : Operand<i8> {
70 let PrintMethod = "printU8ImmOperand";
71}
72
Tom Stellardb02094e2014-07-21 15:45:01 +000073} // End OperandType = "OPERAND_IMMEDIATE"
74
Tom Stellardbc5b5372014-06-13 16:38:59 +000075//===--------------------------------------------------------------------===//
76// Custom Operands
77//===--------------------------------------------------------------------===//
78def brtarget : Operand<OtherVT>;
79
Tom Stellardc0845332013-11-22 23:07:58 +000080//===----------------------------------------------------------------------===//
81// PatLeafs for floating-point comparisons
82//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000083
Tom Stellard0351ea22013-09-28 02:50:50 +000084def COND_OEQ : PatLeaf <
85 (cond),
86 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
87>;
88
Matt Arsenault9cded7a2014-12-11 22:15:35 +000089def COND_ONE : PatLeaf <
90 (cond),
91 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
92>;
93
Tom Stellard0351ea22013-09-28 02:50:50 +000094def COND_OGT : PatLeaf <
95 (cond),
96 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
97>;
98
Tom Stellard0351ea22013-09-28 02:50:50 +000099def COND_OGE : PatLeaf <
100 (cond),
101 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
102>;
103
Tom Stellardc0845332013-11-22 23:07:58 +0000104def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000105 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000106 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000107>;
108
Tom Stellardc0845332013-11-22 23:07:58 +0000109def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000110 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000111 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
112>;
113
Tom Stellardc0845332013-11-22 23:07:58 +0000114
115def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
116def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
117
118//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000119// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000120//===----------------------------------------------------------------------===//
121
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000122def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
123def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000124def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
125def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
126def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
127def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
128
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000129// XXX - For some reason R600 version is preferring to use unordered
130// for setne?
131def COND_UNE_NE : PatLeaf <
132 (cond),
133 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
134>;
135
Tom Stellardc0845332013-11-22 23:07:58 +0000136//===----------------------------------------------------------------------===//
137// PatLeafs for signed comparisons
138//===----------------------------------------------------------------------===//
139
140def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
141def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
142def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
143def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
144
145//===----------------------------------------------------------------------===//
146// PatLeafs for integer equality
147//===----------------------------------------------------------------------===//
148
149def COND_EQ : PatLeaf <
150 (cond),
151 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
152>;
153
154def COND_NE : PatLeaf <
155 (cond),
156 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000157>;
158
Christian Konigb19849a2013-02-21 15:17:04 +0000159def COND_NULL : PatLeaf <
160 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000161 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000162>;
163
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000164
165//===----------------------------------------------------------------------===//
166// Misc. PatFrags
167//===----------------------------------------------------------------------===//
168
169class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
170 (ops node:$src0, node:$src1),
171 (op $src0, $src1),
172 [{ return N->hasOneUse(); }]
173>;
174
Wei Ding1041a642016-08-24 14:59:47 +0000175class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
176 (ops node:$src0, node:$src1, node:$src2),
177 (op $src0, $src1, $src2),
178 [{ return N->hasOneUse(); }]
179>;
180
Tom Stellard75aadc22012-12-11 21:25:42 +0000181//===----------------------------------------------------------------------===//
182// Load/Store Pattern Fragments
183//===----------------------------------------------------------------------===//
184
Tom Stellardb02094e2014-07-21 15:45:01 +0000185class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
186 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
187}]>;
188
189class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
190 (ops node:$ptr), (op node:$ptr)
191>;
192
193class PrivateStore <SDPatternOperator op> : PrivateMemOp <
194 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
195>;
196
Tom Stellardb02094e2014-07-21 15:45:01 +0000197def load_private : PrivateLoad <load>;
198
199def truncstorei8_private : PrivateStore <truncstorei8>;
200def truncstorei16_private : PrivateStore <truncstorei16>;
201def store_private : PrivateStore <store>;
202
Tom Stellarda4b746d2016-07-05 16:10:44 +0000203class GlobalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
204 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000205}]>;
206
Tom Stellardbc5b5372014-06-13 16:38:59 +0000207// Global address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000208class GlobalLoad <SDPatternOperator op> : GlobalMemOp <
209 (ops node:$ptr), (op node:$ptr)
210>;
211
212def global_load : GlobalLoad <load>;
213
214// Global address space stores
215class GlobalStore <SDPatternOperator op> : GlobalMemOp <
216 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
217>;
218
219def global_store : GlobalStore <store>;
220def global_store_atomic : GlobalStore<atomic_store>;
221
222
223class ConstantMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
224 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000225}]>;
226
227// Constant address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000228class ConstantLoad <SDPatternOperator op> : ConstantMemOp <
229 (ops node:$ptr), (op node:$ptr)
230>;
231
232def constant_load : ConstantLoad<load>;
233
234class LocalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
235 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000236}]>;
237
Tom Stellarda4b746d2016-07-05 16:10:44 +0000238// Local address space loads
239class LocalLoad <SDPatternOperator op> : LocalMemOp <
240 (ops node:$ptr), (op node:$ptr)
241>;
242
243class LocalStore <SDPatternOperator op> : LocalMemOp <
244 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
245>;
246
247class FlatMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
248 return cast<MemSDNode>(N)->getAddressSPace() == AMDGPUAS::FLAT_ADDRESS;
249}]>;
250
251class FlatLoad <SDPatternOperator op> : FlatMemOp <
252 (ops node:$ptr), (op node:$ptr)
253>;
254
Tom Stellard381a94a2015-05-12 15:00:49 +0000255class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
256 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000257 LoadSDNode *L = cast<LoadSDNode>(N);
258 return L->getExtensionType() == ISD::ZEXTLOAD ||
259 L->getExtensionType() == ISD::EXTLOAD;
260}]>;
261
Tom Stellard381a94a2015-05-12 15:00:49 +0000262def az_extload : AZExtLoadBase <unindexedload>;
263
Tom Stellard33dd04b2013-07-23 01:47:52 +0000264def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
265 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
266}]>;
267
Tom Stellarda4b746d2016-07-05 16:10:44 +0000268def az_extloadi8_global : GlobalLoad <az_extloadi8>;
269def sextloadi8_global : GlobalLoad <sextloadi8>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000270
Tom Stellarda4b746d2016-07-05 16:10:44 +0000271def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
272def sextloadi8_constant : ConstantLoad <sextloadi8>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000273
Tom Stellarda4b746d2016-07-05 16:10:44 +0000274def az_extloadi8_local : LocalLoad <az_extloadi8>;
275def sextloadi8_local : LocalLoad <sextloadi8>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000276
Tom Stellardbc377682015-02-17 16:36:00 +0000277def extloadi8_private : PrivateLoad <az_extloadi8>;
278def sextloadi8_private : PrivateLoad <sextloadi8>;
279
Tom Stellard33dd04b2013-07-23 01:47:52 +0000280def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
281 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
282}]>;
283
Tom Stellarda4b746d2016-07-05 16:10:44 +0000284def az_extloadi16_global : GlobalLoad <az_extloadi16>;
285def sextloadi16_global : GlobalLoad <sextloadi16>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000286
Tom Stellarda4b746d2016-07-05 16:10:44 +0000287def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
288def sextloadi16_constant : ConstantLoad <sextloadi16>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000289
Tom Stellarda4b746d2016-07-05 16:10:44 +0000290def az_extloadi16_local : LocalLoad <az_extloadi16>;
291def sextloadi16_local : LocalLoad <sextloadi16>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000292
Tom Stellardbc377682015-02-17 16:36:00 +0000293def extloadi16_private : PrivateLoad <az_extloadi16>;
294def sextloadi16_private : PrivateLoad <sextloadi16>;
295
Tom Stellard31209cc2013-07-15 19:00:09 +0000296def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
297 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
298}]>;
299
Tom Stellarda4b746d2016-07-05 16:10:44 +0000300def az_extloadi32_global : GlobalLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000301
Tom Stellarda4b746d2016-07-05 16:10:44 +0000302def az_extloadi32_flat : FlatLoad <az_extloadi32>;
Matt Arsenault3f981402014-09-15 15:41:53 +0000303
Tom Stellarda4b746d2016-07-05 16:10:44 +0000304def az_extloadi32_constant : ConstantLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000305
Tom Stellarda4b746d2016-07-05 16:10:44 +0000306def truncstorei8_global : GlobalStore <truncstorei8>;
307def truncstorei16_global : GlobalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000308
Tom Stellarda4b746d2016-07-05 16:10:44 +0000309def local_store : LocalStore <store>;
310def truncstorei8_local : LocalStore <truncstorei8>;
311def truncstorei16_local : LocalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000312
Tom Stellarda4b746d2016-07-05 16:10:44 +0000313def local_load : LocalLoad <load>;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000314
Tom Stellardf3fc5552014-08-22 18:49:35 +0000315class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
316 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
317}]>;
318
319def local_load_aligned8bytes : Aligned8Bytes <
320 (ops node:$ptr), (local_load node:$ptr)
321>;
322
323def local_store_aligned8bytes : Aligned8Bytes <
324 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
325>;
Matt Arsenault72574102014-06-11 18:08:34 +0000326
327class local_binary_atomic_op<SDNode atomic_op> :
328 PatFrag<(ops node:$ptr, node:$value),
329 (atomic_op node:$ptr, node:$value), [{
330 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000331}]>;
332
Matt Arsenault72574102014-06-11 18:08:34 +0000333
334def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
335def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
336def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
337def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
338def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
339def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
340def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
341def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
342def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
343def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
344def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000345
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000346def mskor_global : PatFrag<(ops node:$val, node:$ptr),
347 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000348 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000349}]>;
350
Tom Stellard381a94a2015-05-12 15:00:49 +0000351multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000352
Tom Stellard381a94a2015-05-12 15:00:49 +0000353 def _32_local : PatFrag <
354 (ops node:$ptr, node:$cmp, node:$swap),
355 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
356 AtomicSDNode *AN = cast<AtomicSDNode>(N);
357 return AN->getMemoryVT() == MVT::i32 &&
358 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
359 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000360
Tom Stellard381a94a2015-05-12 15:00:49 +0000361 def _64_local : PatFrag<
362 (ops node:$ptr, node:$cmp, node:$swap),
363 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
364 AtomicSDNode *AN = cast<AtomicSDNode>(N);
365 return AN->getMemoryVT() == MVT::i64 &&
366 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
367 }]>;
368}
369
370defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000371
Matt Arsenault3f981402014-09-15 15:41:53 +0000372def mskor_flat : PatFrag<(ops node:$val, node:$ptr),
373 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000374 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;
Matt Arsenault3f981402014-09-15 15:41:53 +0000375}]>;
376
Tom Stellard7980fc82014-09-25 18:30:26 +0000377class global_binary_atomic_op<SDNode atomic_op> : PatFrag<
378 (ops node:$ptr, node:$value),
379 (atomic_op node:$ptr, node:$value),
380 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]
381>;
382
Matt Arsenault7757c592016-06-09 23:42:54 +0000383class flat_binary_atomic_op<SDNode atomic_op> : PatFrag<
384 (ops node:$ptr, node:$value),
385 (atomic_op node:$ptr, node:$value),
386 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;}]
387>;
388
Aaron Watry81144372014-10-17 23:33:03 +0000389def atomic_swap_global : global_binary_atomic_op<atomic_swap>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000390def atomic_add_global : global_binary_atomic_op<atomic_load_add>;
Aaron Watry62127802014-10-17 23:32:54 +0000391def atomic_and_global : global_binary_atomic_op<atomic_load_and>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000392def atomic_max_global : global_binary_atomic_op<atomic_load_max>;
Aaron Watry58c99922014-10-17 23:32:57 +0000393def atomic_min_global : global_binary_atomic_op<atomic_load_min>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000394def atomic_or_global : global_binary_atomic_op<atomic_load_or>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000395def atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000396def atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
Aaron Watry58c99922014-10-17 23:32:57 +0000397def atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000398def atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000399
Tom Stellard354a43c2016-04-01 18:27:37 +0000400def atomic_cmp_swap_global : global_binary_atomic_op<AMDGPUatomic_cmp_swap>;
401def atomic_cmp_swap_global_nortn : PatFrag<
402 (ops node:$ptr, node:$value),
403 (atomic_cmp_swap_global node:$ptr, node:$value),
404 [{ return SDValue(N, 0).use_empty(); }]
405>;
406
Matt Arsenault7757c592016-06-09 23:42:54 +0000407def atomic_swap_flat : flat_binary_atomic_op<atomic_swap>;
408def atomic_add_flat : flat_binary_atomic_op<atomic_load_add>;
409def atomic_and_flat : flat_binary_atomic_op<atomic_load_and>;
410def atomic_max_flat : flat_binary_atomic_op<atomic_load_max>;
411def atomic_min_flat : flat_binary_atomic_op<atomic_load_min>;
412def atomic_or_flat : flat_binary_atomic_op<atomic_load_or>;
413def atomic_sub_flat : flat_binary_atomic_op<atomic_load_sub>;
414def atomic_umax_flat : flat_binary_atomic_op<atomic_load_umax>;
415def atomic_umin_flat : flat_binary_atomic_op<atomic_load_umin>;
416def atomic_xor_flat : flat_binary_atomic_op<atomic_load_xor>;
417
418def atomic_cmp_swap_flat : flat_binary_atomic_op<AMDGPUatomic_cmp_swap>;
419
Tom Stellardb4a313a2014-08-01 00:32:39 +0000420//===----------------------------------------------------------------------===//
421// Misc Pattern Fragments
422//===----------------------------------------------------------------------===//
423
Tom Stellard75aadc22012-12-11 21:25:42 +0000424class Constants {
425int TWO_PI = 0x40c90fdb;
426int PI = 0x40490fdb;
427int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000428int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000429int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000430int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000431int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000432int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000433}
434def CONST : Constants;
435
436def FP_ZERO : PatLeaf <
437 (fpimm),
438 [{return N->getValueAPF().isZero();}]
439>;
440
441def FP_ONE : PatLeaf <
442 (fpimm),
443 [{return N->isExactlyValue(1.0);}]
444>;
445
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000446def FP_HALF : PatLeaf <
447 (fpimm),
448 [{return N->isExactlyValue(0.5);}]
449>;
450
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000451let isCodeGenOnly = 1, isPseudo = 1 in {
452
453let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000454
455class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
456 (outs rc:$dst),
457 (ins rc:$src0),
458 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000459 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000460>;
461
462class FABS <RegisterClass rc> : AMDGPUShaderInst <
463 (outs rc:$dst),
464 (ins rc:$src0),
465 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000466 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000467>;
468
469class FNEG <RegisterClass rc> : AMDGPUShaderInst <
470 (outs rc:$dst),
471 (ins rc:$src0),
472 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000473 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000474>;
475
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000476} // usesCustomInserter = 1
477
478multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
479 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000480let UseNamedOperandTable = 1 in {
481
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000482 def RegisterLoad : AMDGPUShaderInst <
483 (outs dstClass:$dst),
484 (ins addrClass:$addr, i32imm:$chan),
485 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000486 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000487 > {
488 let isRegisterLoad = 1;
489 }
490
491 def RegisterStore : AMDGPUShaderInst <
492 (outs),
493 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
494 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000495 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000496 > {
497 let isRegisterStore = 1;
498 }
499}
Tom Stellard81d871d2013-11-13 23:36:50 +0000500}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000501
502} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000503
504/* Generic helper patterns for intrinsics */
505/* -------------------------------------- */
506
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000507class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
508 : Pat <
509 (fpow f32:$src0, f32:$src1),
510 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000511>;
512
513/* Other helper patterns */
514/* --------------------- */
515
516/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000517class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000518 SubRegIndex sub_reg>
519 : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000520 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000521 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000522>;
523
524/* Insert element pattern */
525class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000526 int sub_idx, SubRegIndex sub_reg>
527 : Pat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000528 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000529 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000530>;
531
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000532// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
533// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000534// bitconvert pattern
535class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
536 (dt (bitconvert (st rc:$src0))),
537 (dt rc:$src0)
538>;
539
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000540// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
541// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000542class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
543 (vt (AMDGPUdwordaddr (vt rc:$addr))),
544 (vt rc:$addr)
545>;
546
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000547// BFI_INT patterns
548
Matt Arsenault7d858d82014-11-02 23:46:54 +0000549multiclass BFIPatterns <Instruction BFI_INT,
550 Instruction LoadImm32,
551 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000552 // Definition from ISA doc:
553 // (y & x) | (z & ~x)
554 def : Pat <
555 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
556 (BFI_INT $x, $y, $z)
557 >;
558
559 // SHA-256 Ch function
560 // z ^ (x & (y ^ z))
561 def : Pat <
562 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
563 (BFI_INT $x, $y, $z)
564 >;
565
Matt Arsenault6e439652014-06-10 19:00:20 +0000566 def : Pat <
567 (fcopysign f32:$src0, f32:$src1),
568 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
569 >;
570
571 def : Pat <
572 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000573 (REG_SEQUENCE RC64,
574 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Matt Arsenault6e439652014-06-10 19:00:20 +0000575 (BFI_INT (LoadImm32 0x7fffffff),
576 (i32 (EXTRACT_SUBREG $src0, sub1)),
577 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
578 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000579}
580
Tom Stellardeac65dd2013-05-03 17:21:20 +0000581// SHA-256 Ma patterns
582
583// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
584class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
585 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
586 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
587>;
588
Tom Stellard2b971eb2013-05-10 02:09:45 +0000589// Bitfield extract patterns
590
Marek Olsak949f5da2015-03-24 13:40:34 +0000591def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
592 return isMask_32(N->getZExtValue());
593}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000594
Marek Olsak949f5da2015-03-24 13:40:34 +0000595def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000596 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000597 MVT::i32);
598}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000599
Marek Olsak949f5da2015-03-24 13:40:34 +0000600class BFEPattern <Instruction BFE, Instruction MOV> : Pat <
601 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
602 (BFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
Tom Stellard2b971eb2013-05-10 02:09:45 +0000603>;
604
Tom Stellard5643c4a2013-05-20 15:02:19 +0000605// rotr pattern
606class ROTRPattern <Instruction BIT_ALIGN> : Pat <
607 (rotr i32:$src0, i32:$src1),
608 (BIT_ALIGN $src0, $src0, $src1)
609>;
610
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000611// This matches 16 permutations of
612// max(min(x, y), min(max(x, y), z))
613class IntMed3Pat<Instruction med3Inst,
614 SDPatternOperator max,
615 SDPatternOperator max_oneuse,
616 SDPatternOperator min_oneuse> : Pat<
617 (max (min_oneuse i32:$src0, i32:$src1),
618 (min_oneuse (max_oneuse i32:$src0, i32:$src1), i32:$src2)),
619 (med3Inst $src0, $src1, $src2)
620>;
621
622let Properties = [SDNPCommutative, SDNPAssociative] in {
623def smax_oneuse : HasOneUseBinOp<smax>;
624def smin_oneuse : HasOneUseBinOp<smin>;
625def umax_oneuse : HasOneUseBinOp<umax>;
626def umin_oneuse : HasOneUseBinOp<umin>;
Wei Ding1041a642016-08-24 14:59:47 +0000627def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000628} // Properties = [SDNPCommutative, SDNPAssociative]
629
Wei Ding1041a642016-08-24 14:59:47 +0000630def select_oneuse : HasOneUseTernaryOp<select>;
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000631
Tom Stellard41fc7852013-07-23 01:48:42 +0000632// 24-bit arithmetic patterns
633def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
634
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000635// Special conversion patterns
636
637def cvt_rpi_i32_f32 : PatFrag <
638 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000639 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
640 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000641>;
642
643def cvt_flr_i32_f32 : PatFrag <
644 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000645 (fp_to_sint (ffloor $src)),
646 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000647>;
648
Matt Arsenaulteb260202014-05-22 18:00:15 +0000649class IMad24Pat<Instruction Inst> : Pat <
650 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
651 (Inst $src0, $src1, $src2)
652>;
653
654class UMad24Pat<Instruction Inst> : Pat <
655 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
656 (Inst $src0, $src1, $src2)
657>;
658
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000659class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
660 (fdiv FP_ONE, vt:$src),
661 (RcpInst $src)
662>;
663
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000664class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
665 (AMDGPUrcp (fsqrt vt:$src)),
666 (RsqInst $src)
667>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000668
Tom Stellard75aadc22012-12-11 21:25:42 +0000669include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000670include "R700Instructions.td"
671include "EvergreenInstructions.td"
672include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
674include "SIInstrInfo.td"
675