blob: 0dbda9eb8b612b5629aa773f74e591eceea104bd [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyama9381eb12016-12-18 14:06:06 +000030#include "Memory.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000031#include "OutputSections.h"
Rui Ueyama6e3595d2016-12-21 00:05:39 +000032#include "SymbolTable.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000033#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000034#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000035#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000036#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000038#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000039#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000040#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000041
42using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000043using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000044using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000045using namespace llvm::ELF;
46
Rui Ueyamace039262017-01-06 10:04:08 +000047std::string lld::toString(uint32_t Type) {
Rui Ueyama965bed82017-01-25 21:27:59 +000048 StringRef S = getELFRelocationTypeName(elf::Config->EMachine, Type);
49 if (S == "Unknown")
50 return ("Unknown (" + Twine(Type) + ")").str();
51 return S;
Rui Ueyamace039262017-01-06 10:04:08 +000052}
53
Rafael Espindola01205f72015-09-22 18:19:46 +000054namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000055namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000056
Rui Ueyamac1c282a2016-02-11 21:18:01 +000057TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000058
Rafael Espindolae7e57b22015-11-09 21:43:00 +000059static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000060static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000061
Rui Ueyama6e3595d2016-12-21 00:05:39 +000062template <class ELFT> static std::string getErrorLoc(uint8_t *Loc) {
63 for (InputSectionData *D : Symtab<ELFT>::X->Sections) {
64 auto *IS = dyn_cast_or_null<InputSection<ELFT>>(D);
65 if (!IS || !IS->OutSec)
66 continue;
67
68 uint8_t *ISLoc = cast<OutputSection<ELFT>>(IS->OutSec)->Loc + IS->OutSecOff;
69 if (ISLoc <= Loc && Loc < ISLoc + IS->getSize())
70 return IS->getLocation(Loc - ISLoc) + ": ";
71 }
72 return "";
73}
74
75static std::string getErrorLocation(uint8_t *Loc) {
76 switch (Config->EKind) {
77 case ELF32LEKind:
78 return getErrorLoc<ELF32LE>(Loc);
79 case ELF32BEKind:
80 return getErrorLoc<ELF32BE>(Loc);
81 case ELF64LEKind:
82 return getErrorLoc<ELF64LE>(Loc);
83 case ELF64BEKind:
84 return getErrorLoc<ELF64BE>(Loc);
85 default:
86 llvm_unreachable("unknown ELF type");
87 }
88}
89
Eugene Leviant84569e62016-11-29 08:05:44 +000090template <unsigned N>
91static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000092 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000093 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
94 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000095}
96
Eugene Leviant84569e62016-11-29 08:05:44 +000097template <unsigned N>
98static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000099 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000100 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
101 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000102}
103
Eugene Leviant84569e62016-11-29 08:05:44 +0000104template <unsigned N>
105static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000106 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000107 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
108 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +0000109}
110
Eugene Leviant84569e62016-11-29 08:05:44 +0000111template <unsigned N>
112static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000113 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +0000114 error(getErrorLocation(Loc) + "improper alignment for relocation " +
115 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000116}
117
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000118namespace {
119class X86TargetInfo final : public TargetInfo {
120public:
121 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000122 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama640724c2017-02-06 22:32:45 +0000123 int64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000124 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000125 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000126 bool isTlsLocalDynamicRel(uint32_t Type) const override;
127 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
128 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000129 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000130 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000131 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000132 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
133 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000134 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000135
Rafael Espindola69f54022016-06-04 23:22:34 +0000136 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
137 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000138 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
139 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
140 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
141 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142};
143
Rui Ueyama46626e12016-07-12 23:28:31 +0000144template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000145public:
146 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000147 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000148 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000149 bool isTlsLocalDynamicRel(uint32_t Type) const override;
150 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
151 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000152 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000153 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000154 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000155 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
156 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000157 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000158
Rafael Espindola5c66b822016-06-04 22:58:54 +0000159 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
160 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000161 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000162 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
163 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
164 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
165 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000166
167private:
168 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
169 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000170};
171
Davide Italiano8c3444362016-01-11 19:45:33 +0000172class PPCTargetInfo final : public TargetInfo {
173public:
174 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000175 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000176 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000177};
178
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000179class PPC64TargetInfo final : public TargetInfo {
180public:
181 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000182 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000183 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
184 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000185 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000186};
187
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000188class AArch64TargetInfo final : public TargetInfo {
189public:
190 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000191 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000192 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000193 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000194 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000195 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000196 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
197 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000198 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000200 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
201 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000202 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000203 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000204 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000205};
206
Tom Stellard80efb162016-01-07 03:59:08 +0000207class AMDGPUTargetInfo final : public TargetInfo {
208public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000209 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000210 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
211 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000212};
213
Peter Smith8646ced2016-06-07 09:31:52 +0000214class ARMTargetInfo final : public TargetInfo {
215public:
216 ARMTargetInfo();
217 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000218 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000219 uint32_t getDynRel(uint32_t Type) const override;
Rui Ueyama640724c2017-02-06 22:32:45 +0000220 int64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000221 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000222 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
223 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000224 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000225 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000226 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000227 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
228 int32_t Index, unsigned RelOff) const override;
Peter Smith96943762017-01-25 10:31:16 +0000229 void addPltSymbols(InputSectionData *IS, uint64_t Off) const override;
230 void addPltHeaderSymbols(InputSectionData *ISD) const override;
Peter Smith3a52eb02017-02-01 10:26:03 +0000231 bool needsThunk(RelExpr Expr, uint32_t RelocType, const InputFile *File,
232 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000233 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
234};
235
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000236template <class ELFT> class MipsTargetInfo final : public TargetInfo {
237public:
238 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000239 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama640724c2017-02-06 22:32:45 +0000240 int64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000241 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000242 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000243 bool isTlsLocalDynamicRel(uint32_t Type) const override;
244 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000245 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000246 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000247 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
248 int32_t Index, unsigned RelOff) const override;
Peter Smith3a52eb02017-02-01 10:26:03 +0000249 bool needsThunk(RelExpr Expr, uint32_t RelocType, const InputFile *File,
250 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000251 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000252 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000253};
254} // anonymous namespace
255
Rui Ueyama91004392015-10-13 16:08:15 +0000256TargetInfo *createTarget() {
257 switch (Config->EMachine) {
258 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000259 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000260 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000261 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000262 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000263 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000264 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000265 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000266 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000267 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000268 switch (Config->EKind) {
269 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000270 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000271 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000272 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000273 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000274 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000275 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000276 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000277 default:
George Rimar777f9632016-03-12 08:31:34 +0000278 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000279 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000280 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000281 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000282 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000283 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000284 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000285 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000286 return make<X86_64TargetInfo<ELF32LE>>();
287 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000288 }
George Rimar777f9632016-03-12 08:31:34 +0000289 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000290}
291
Rafael Espindola01205f72015-09-22 18:19:46 +0000292TargetInfo::~TargetInfo() {}
293
Rui Ueyama640724c2017-02-06 22:32:45 +0000294int64_t TargetInfo::getImplicitAddend(const uint8_t *Buf, uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000295 return 0;
296}
297
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000298bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000299
Peter Smith3a52eb02017-02-01 10:26:03 +0000300bool TargetInfo::needsThunk(RelExpr Expr, uint32_t RelocType,
301 const InputFile *File, const SymbolBody &S) const {
302 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000303}
304
George Rimar98b060d2016-03-06 06:01:07 +0000305bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000306
George Rimar98b060d2016-03-06 06:01:07 +0000307bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000308
George Rimara4c7e742016-10-20 08:36:42 +0000309bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000310
Peter Smith4b360292016-12-09 09:59:54 +0000311void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
312 writeGotPlt(Buf, S);
313}
314
Rafael Espindola5c66b822016-06-04 22:58:54 +0000315RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
316 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000317 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000318}
319
320void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
321 llvm_unreachable("Should not have claimed to be relaxable");
322}
323
Rafael Espindola22ef9562016-04-13 01:40:19 +0000324void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
325 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000326 llvm_unreachable("Should not have claimed to be relaxable");
327}
328
Rafael Espindola22ef9562016-04-13 01:40:19 +0000329void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
330 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000331 llvm_unreachable("Should not have claimed to be relaxable");
332}
333
Rafael Espindola22ef9562016-04-13 01:40:19 +0000334void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
335 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000336 llvm_unreachable("Should not have claimed to be relaxable");
337}
338
Rafael Espindola22ef9562016-04-13 01:40:19 +0000339void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
340 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000341 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000342}
George Rimar77d1cb12015-11-24 09:00:06 +0000343
Rafael Espindola7f074422015-09-22 21:35:51 +0000344X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000345 CopyRel = R_386_COPY;
346 GotRel = R_386_GLOB_DAT;
347 PltRel = R_386_JUMP_SLOT;
348 IRelativeRel = R_386_IRELATIVE;
349 RelativeRel = R_386_RELATIVE;
350 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000351 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
352 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000353 GotEntrySize = 4;
354 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000355 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000356 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000357 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000358}
359
360RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
361 switch (Type) {
George Rimarf242ffa2017-01-25 13:36:49 +0000362 case R_386_8:
George Rimar57b0e6a2017-01-11 08:29:52 +0000363 case R_386_16:
364 case R_386_32:
365 case R_386_TLS_LDO_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000366 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000367 case R_386_TLS_GD:
368 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000369 case R_386_TLS_LDM:
370 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000371 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000372 return R_PLT_PC;
George Rimarf242ffa2017-01-25 13:36:49 +0000373 case R_386_PC8:
George Rimar1b3d34a2016-12-03 07:30:30 +0000374 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000375 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000376 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000377 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000378 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000379 case R_386_TLS_IE:
380 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000381 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000382 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000383 case R_386_TLS_GOTIE:
384 return R_GOT_FROM_END;
385 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000386 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000387 case R_386_TLS_LE:
388 return R_TLS;
389 case R_386_TLS_LE_32:
390 return R_NEG_TLS;
George Rimar7fa220f2017-01-11 14:20:13 +0000391 case R_386_NONE:
392 return R_HINT;
George Rimar57b0e6a2017-01-11 08:29:52 +0000393 default:
George Rimar7d9eaf72017-01-31 15:37:51 +0000394 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
George Rimar57b0e6a2017-01-11 08:29:52 +0000395 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000396 }
George Rimar77b77792015-11-25 22:15:01 +0000397}
398
Rafael Espindola69f54022016-06-04 23:22:34 +0000399RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
400 RelExpr Expr) const {
401 switch (Expr) {
402 default:
403 return Expr;
404 case R_RELAX_TLS_GD_TO_IE:
405 return R_RELAX_TLS_GD_TO_IE_END;
406 case R_RELAX_TLS_GD_TO_LE:
407 return R_RELAX_TLS_GD_TO_LE_NEG;
408 }
409}
410
Rui Ueyamac516ae12016-01-29 02:33:45 +0000411void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000412 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000413}
414
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000415void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000416 // Entries in .got.plt initially points back to the corresponding
417 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000418 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000419}
Rafael Espindola01205f72015-09-22 18:19:46 +0000420
Peter Smith4b360292016-12-09 09:59:54 +0000421void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
422 // An x86 entry is the address of the ifunc resolver function.
423 write32le(Buf, S.getVA<ELF32LE>());
424}
425
George Rimar98b060d2016-03-06 06:01:07 +0000426uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000427 if (Type == R_386_TLS_LE)
428 return R_386_TLS_TPOFF;
429 if (Type == R_386_TLS_LE_32)
430 return R_386_TLS_TPOFF32;
431 return Type;
432}
433
George Rimar98b060d2016-03-06 06:01:07 +0000434bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000435 return Type == R_386_TLS_GD;
436}
437
George Rimar98b060d2016-03-06 06:01:07 +0000438bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000439 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
440}
441
George Rimar98b060d2016-03-06 06:01:07 +0000442bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000443 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
444}
445
Rui Ueyama4a90f572016-06-16 16:28:50 +0000446void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000447 // Executable files and shared object files have
448 // separate procedure linkage tables.
Rui Ueyama104e2352017-02-14 05:45:47 +0000449 if (Config->pic()) {
George Rimar77b77792015-11-25 22:15:01 +0000450 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000451 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000452 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
453 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000454 };
455 memcpy(Buf, V, sizeof(V));
456 return;
457 }
George Rimar648a2c32015-10-20 08:54:27 +0000458
George Rimar77b77792015-11-25 22:15:01 +0000459 const uint8_t PltData[] = {
460 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000461 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
462 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000463 };
464 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000465 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000466 write32le(Buf + 2, Got + 4);
467 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000468}
469
Rui Ueyama9398f862016-01-29 04:15:02 +0000470void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
471 uint64_t PltEntryAddr, int32_t Index,
472 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000473 const uint8_t Inst[] = {
474 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
475 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
476 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
477 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000478 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000479
George Rimar77b77792015-11-25 22:15:01 +0000480 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
Rui Ueyama104e2352017-02-14 05:45:47 +0000481 Buf[1] = Config->pic() ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000482 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000483 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000484 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000485 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000486}
487
Rui Ueyama640724c2017-02-06 22:32:45 +0000488int64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
489 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000490 switch (Type) {
491 default:
492 return 0;
George Rimarf242ffa2017-01-25 13:36:49 +0000493 case R_386_8:
George Rimarf242ffa2017-01-25 13:36:49 +0000494 return *Buf;
George Rimar89108cc2017-02-07 09:58:27 +0000495 case R_386_PC8:
496 return SignExtend64<8>(*Buf);
George Rimar1b3d34a2016-12-03 07:30:30 +0000497 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000498 return read16le(Buf);
George Rimar89108cc2017-02-07 09:58:27 +0000499 case R_386_PC16:
500 return SignExtend64<16>(read16le(Buf));
Rafael Espindolada99df32016-03-30 12:40:38 +0000501 case R_386_32:
502 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000503 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000504 case R_386_GOTOFF:
505 case R_386_GOTPC:
506 case R_386_PC32:
507 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000508 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000509 return read32le(Buf);
510 }
511}
512
Rafael Espindola22ef9562016-04-13 01:40:19 +0000513void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
514 uint64_t Val) const {
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000515 // R_386_{PC,}{8,16} are not part of the i386 psABI, but they are
516 // being used for some 16-bit programs such as boot loaders, so
517 // we want to support them.
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000518 switch (Type) {
519 case R_386_8:
Rafael Espindola195fba22017-02-13 21:29:56 +0000520 checkUInt<8>(Loc, Val, Type);
521 *Loc = Val;
522 break;
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000523 case R_386_PC8:
524 checkInt<8>(Loc, Val, Type);
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000525 *Loc = Val;
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000526 break;
527 case R_386_16:
Rafael Espindola195fba22017-02-13 21:29:56 +0000528 checkUInt<16>(Loc, Val, Type);
529 write16le(Loc, Val);
530 break;
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000531 case R_386_PC16:
532 checkInt<16>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000533 write16le(Loc, Val);
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000534 break;
535 default:
536 checkInt<32>(Loc, Val, Type);
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000537 write32le(Loc, Val);
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000538 }
Rafael Espindolac4010882015-09-22 20:54:08 +0000539}
540
Rafael Espindola22ef9562016-04-13 01:40:19 +0000541void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
542 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000543 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000544 // leal x@tlsgd(, %ebx, 1),
545 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000546 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000547 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000548 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000549 const uint8_t Inst[] = {
550 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
551 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
552 };
553 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000554 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000555}
556
Rafael Espindola22ef9562016-04-13 01:40:19 +0000557void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
558 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000559 // Convert
560 // leal x@tlsgd(, %ebx, 1),
561 // call __tls_get_addr@plt
562 // to
563 // movl %gs:0, %eax
564 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000565 const uint8_t Inst[] = {
566 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
567 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
568 };
569 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000570 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000571}
572
George Rimar6f17e092015-12-17 09:32:21 +0000573// In some conditions, relocations can be optimized to avoid using GOT.
574// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000575void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
576 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000577 // Ulrich's document section 6.2 says that @gotntpoff can
578 // be used with MOVL or ADDL instructions.
579 // @indntpoff is similar to @gotntpoff, but for use in
580 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000581 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000582
George Rimar6f17e092015-12-17 09:32:21 +0000583 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000584 if (Loc[-1] == 0xa1) {
585 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
586 // This case is different from the generic case below because
587 // this is a 5 byte instruction while below is 6 bytes.
588 Loc[-1] = 0xb8;
589 } else if (Loc[-2] == 0x8b) {
590 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
591 Loc[-2] = 0xc7;
592 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000593 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000594 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
595 Loc[-2] = 0x81;
596 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000597 }
598 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000599 assert(Type == R_386_TLS_GOTIE);
600 if (Loc[-2] == 0x8b) {
601 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
602 Loc[-2] = 0xc7;
603 Loc[-1] = 0xc0 | Reg;
604 } else {
605 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
606 Loc[-2] = 0x8d;
607 Loc[-1] = 0x80 | (Reg << 3) | Reg;
608 }
George Rimar6f17e092015-12-17 09:32:21 +0000609 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000610 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000611}
612
Rafael Espindola22ef9562016-04-13 01:40:19 +0000613void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
614 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000615 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000616 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000617 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000618 }
619
Rui Ueyama55274e32016-04-23 01:10:15 +0000620 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000621 // leal foo(%reg),%eax
622 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000623 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000624 // movl %gs:0,%eax
625 // nop
626 // leal 0(%esi,1),%esi
627 const uint8_t Inst[] = {
628 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
629 0x90, // nop
630 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
631 };
632 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000633}
634
Rui Ueyama46626e12016-07-12 23:28:31 +0000635template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000636 CopyRel = R_X86_64_COPY;
637 GotRel = R_X86_64_GLOB_DAT;
638 PltRel = R_X86_64_JUMP_SLOT;
639 RelativeRel = R_X86_64_RELATIVE;
640 IRelativeRel = R_X86_64_IRELATIVE;
641 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000642 TlsModuleIndexRel = R_X86_64_DTPMOD64;
643 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000644 GotEntrySize = 8;
645 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000646 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000647 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000648 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000649 // Align to the large page size (known as a superpage or huge page).
650 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000651 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000652}
653
Rui Ueyama46626e12016-07-12 23:28:31 +0000654template <class ELFT>
655RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
656 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000657 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000658 case R_X86_64_8:
Rafael Espindolad6e9ef72017-02-13 16:21:34 +0000659 case R_X86_64_16:
George Rimar66666362017-01-12 09:00:17 +0000660 case R_X86_64_32:
661 case R_X86_64_32S:
662 case R_X86_64_64:
663 case R_X86_64_DTPOFF32:
664 case R_X86_64_DTPOFF64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000665 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000666 case R_X86_64_TPOFF32:
667 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000668 case R_X86_64_TLSLD:
669 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000670 case R_X86_64_TLSGD:
671 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000672 case R_X86_64_SIZE32:
673 case R_X86_64_SIZE64:
674 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000675 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000676 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000677 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000678 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000679 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000680 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000681 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000682 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000683 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000684 case R_X86_64_GOTPCRELX:
685 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000686 case R_X86_64_GOTTPOFF:
687 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000688 case R_X86_64_NONE:
689 return R_HINT;
George Rimar66666362017-01-12 09:00:17 +0000690 default:
George Rimar7d9eaf72017-01-31 15:37:51 +0000691 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
George Rimar66666362017-01-12 09:00:17 +0000692 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000693 }
George Rimar648a2c32015-10-20 08:54:27 +0000694}
695
Rui Ueyama46626e12016-07-12 23:28:31 +0000696template <class ELFT>
697void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000698 // The first entry holds the value of _DYNAMIC. It is not clear why that is
699 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000700 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000701 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000702 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000703}
704
Rui Ueyama46626e12016-07-12 23:28:31 +0000705template <class ELFT>
706void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
707 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000708 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000709 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000710}
711
Rui Ueyama46626e12016-07-12 23:28:31 +0000712template <class ELFT>
713void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000714 const uint8_t PltData[] = {
715 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
716 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
717 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
718 };
719 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000720 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000721 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000722 write32le(Buf + 2, Got - Plt + 2); // GOT+8
723 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000724}
Rafael Espindola01205f72015-09-22 18:19:46 +0000725
Rui Ueyama46626e12016-07-12 23:28:31 +0000726template <class ELFT>
727void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
728 uint64_t PltEntryAddr, int32_t Index,
729 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000730 const uint8_t Inst[] = {
731 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
732 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
733 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
734 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000735 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000736
George Rimar648a2c32015-10-20 08:54:27 +0000737 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
738 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000739 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000740}
741
Rui Ueyama46626e12016-07-12 23:28:31 +0000742template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000743bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
744 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000745}
746
Rui Ueyama46626e12016-07-12 23:28:31 +0000747template <class ELFT>
748bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000749 return Type == R_X86_64_GOTTPOFF;
750}
751
Rui Ueyama46626e12016-07-12 23:28:31 +0000752template <class ELFT>
753bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000754 return Type == R_X86_64_TLSGD;
755}
756
Rui Ueyama46626e12016-07-12 23:28:31 +0000757template <class ELFT>
758bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000759 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
760 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000761}
762
Rui Ueyama46626e12016-07-12 23:28:31 +0000763template <class ELFT>
764void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
765 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000766 // Convert
767 // .byte 0x66
768 // leaq x@tlsgd(%rip), %rdi
769 // .word 0x6666
770 // rex64
771 // call __tls_get_addr@plt
772 // to
773 // mov %fs:0x0,%rax
774 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000775 const uint8_t Inst[] = {
776 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
777 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
778 };
779 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000780 // The original code used a pc relative relocation and so we have to
781 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000782 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000783}
784
Rui Ueyama46626e12016-07-12 23:28:31 +0000785template <class ELFT>
786void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
787 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000788 // Convert
789 // .byte 0x66
790 // leaq x@tlsgd(%rip), %rdi
791 // .word 0x6666
792 // rex64
793 // call __tls_get_addr@plt
794 // to
795 // mov %fs:0x0,%rax
796 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000797 const uint8_t Inst[] = {
798 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
799 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
800 };
801 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000802 // Both code sequences are PC relatives, but since we are moving the constant
803 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000804 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000805}
806
George Rimar77d1cb12015-11-24 09:00:06 +0000807// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000808// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000809template <class ELFT>
810void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
811 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000812 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000813 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000814 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000815
Rui Ueyama73575c42016-06-21 05:09:39 +0000816 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000817 // because LEA with these registers needs 4 bytes to encode and thus
818 // wouldn't fit the space.
819
820 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
821 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
822 memcpy(Inst, "\x48\x81\xc4", 3);
823 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
824 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
825 memcpy(Inst, "\x49\x81\xc4", 3);
826 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
827 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
828 memcpy(Inst, "\x4d\x8d", 2);
829 *RegSlot = 0x80 | (Reg << 3) | Reg;
830 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
831 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
832 memcpy(Inst, "\x48\x8d", 2);
833 *RegSlot = 0x80 | (Reg << 3) | Reg;
834 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
835 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
836 memcpy(Inst, "\x49\xc7", 2);
837 *RegSlot = 0xc0 | Reg;
838 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
839 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
840 memcpy(Inst, "\x48\xc7", 2);
841 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000842 } else {
George Rimarf39cdea2016-12-22 11:05:05 +0000843 error(getErrorLocation(Loc - 3) +
Eugene Leviant84569e62016-11-29 08:05:44 +0000844 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000845 }
846
847 // The original code used a PC relative relocation.
848 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000849 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000850}
851
Rui Ueyama46626e12016-07-12 23:28:31 +0000852template <class ELFT>
853void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
854 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000855 // Convert
856 // leaq bar@tlsld(%rip), %rdi
857 // callq __tls_get_addr@PLT
858 // leaq bar@dtpoff(%rax), %rcx
859 // to
860 // .word 0x6666
861 // .byte 0x66
862 // mov %fs:0,%rax
863 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000864 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000865 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000866 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000867 }
868 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000869 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000870 return;
George Rimar25411f252015-12-04 11:20:13 +0000871 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000872
873 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000874 0x66, 0x66, // .word 0x6666
875 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000876 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
877 };
878 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000879}
880
Rui Ueyama46626e12016-07-12 23:28:31 +0000881template <class ELFT>
882void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
883 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000884 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000885 case R_X86_64_8:
886 checkUInt<8>(Loc, Val, Type);
887 *Loc = Val;
888 break;
Rafael Espindolad6e9ef72017-02-13 16:21:34 +0000889 case R_X86_64_16:
890 checkUInt<16>(Loc, Val, Type);
891 write16le(Loc, Val);
892 break;
Rui Ueyama3835b492015-10-23 16:13:27 +0000893 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000894 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000895 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000896 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000897 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000898 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000899 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000900 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000901 case R_X86_64_GOTPCRELX:
902 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000903 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000904 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000905 case R_X86_64_PLT32:
906 case R_X86_64_TLSGD:
907 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000908 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000909 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000910 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000911 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000912 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000913 case R_X86_64_64:
914 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000915 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000916 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000917 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000918 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000919 write64le(Loc, Val);
920 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000921 default:
George Rimar66666362017-01-12 09:00:17 +0000922 llvm_unreachable("unexpected relocation");
Rafael Espindolac4010882015-09-22 20:54:08 +0000923 }
924}
925
Rui Ueyama46626e12016-07-12 23:28:31 +0000926template <class ELFT>
927RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
928 const uint8_t *Data,
929 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000930 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000931 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000932 const uint8_t Op = Data[-2];
933 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000934 // FIXME: When PIC is disabled and foo is defined locally in the
935 // lower 32 bit address space, memory operand in mov can be converted into
936 // immediate operand. Otherwise, mov must be changed to lea. We support only
937 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000938 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000939 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000940 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000941 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
942 return R_RELAX_GOT_PC;
943
944 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
945 // If PIC then no relaxation is available.
946 // We also don't relax test/binop instructions without REX byte,
947 // they are 32bit operations and not common to have.
948 assert(Type == R_X86_64_REX_GOTPCRELX);
Rui Ueyama104e2352017-02-14 05:45:47 +0000949 return Config->pic() ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000950}
951
George Rimarb7204302016-06-02 09:22:00 +0000952// A subset of relaxations can only be applied for no-PIC. This method
953// handles such relaxations. Instructions encoding information was taken from:
954// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
955// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
956// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000957template <class ELFT>
958void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
959 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000960 const uint8_t Rex = Loc[-3];
961 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
962 if (Op == 0x85) {
963 // See "TEST-Logical Compare" (4-428 Vol. 2B),
964 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
965
966 // ModR/M byte has form XX YYY ZZZ, where
967 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
968 // XX has different meanings:
969 // 00: The operand's memory address is in reg1.
970 // 01: The operand's memory address is reg1 + a byte-sized displacement.
971 // 10: The operand's memory address is reg1 + a word-sized displacement.
972 // 11: The operand is reg1 itself.
973 // If an instruction requires only one operand, the unused reg2 field
974 // holds extra opcode bits rather than a register code
975 // 0xC0 == 11 000 000 binary.
976 // 0x38 == 00 111 000 binary.
977 // We transfer reg2 to reg1 here as operand.
978 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000979 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000980
981 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
982 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000983 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000984
985 // Move R bit to the B bit in REX byte.
986 // REX byte is encoded as 0100WRXB, where
987 // 0100 is 4bit fixed pattern.
988 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
989 // default operand size is used (which is 32-bit for most but not all
990 // instructions).
991 // REX.R This 1-bit value is an extension to the MODRM.reg field.
992 // REX.X This 1-bit value is an extension to the SIB.index field.
993 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
994 // SIB.base field.
995 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000996 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000997 relocateOne(Loc, R_X86_64_PC32, Val);
998 return;
999 }
1000
1001 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
1002 // or xor operations.
1003
1004 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
1005 // Logic is close to one for test instruction above, but we also
1006 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001007 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +00001008
1009 // Primary opcode is 0x81, opcode extension is one of:
1010 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
1011 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
1012 // This value was wrote to MODRM.reg in a line above.
1013 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
1014 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
1015 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001016 Loc[-2] = 0x81;
1017 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +00001018 relocateOne(Loc, R_X86_64_PC32, Val);
1019}
1020
Rui Ueyama46626e12016-07-12 23:28:31 +00001021template <class ELFT>
1022void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +00001023 const uint8_t Op = Loc[-2];
1024 const uint8_t ModRm = Loc[-1];
1025
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001026 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +00001027 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001028 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +00001029 relocateOne(Loc, R_X86_64_PC32, Val);
1030 return;
1031 }
1032
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001033 if (Op != 0xff) {
1034 // We are relaxing a rip relative to an absolute, so compensate
1035 // for the old -4 addend.
Rui Ueyama104e2352017-02-14 05:45:47 +00001036 assert(!Config->pic());
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001037 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
1038 return;
1039 }
1040
George Rimarb7204302016-06-02 09:22:00 +00001041 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001042 if (ModRm == 0x15) {
1043 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
1044 // Instead we convert to "addr32 call foo" where addr32 is an instruction
1045 // prefix. That makes result expression to be a single instruction.
1046 Loc[-2] = 0x67; // addr32 prefix
1047 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +00001048 relocateOne(Loc, R_X86_64_PC32, Val);
1049 return;
1050 }
1051
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001052 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
1053 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
1054 assert(ModRm == 0x25);
1055 Loc[-2] = 0xe9; // jmp
1056 Loc[3] = 0x90; // nop
1057 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +00001058}
1059
Hal Finkel3c8cc672015-10-12 20:56:18 +00001060// Relocation masks following the #lo(value), #hi(value), #ha(value),
1061// #higher(value), #highera(value), #highest(value), and #highesta(value)
1062// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
1063// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +00001064static uint16_t applyPPCLo(uint64_t V) { return V; }
1065static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
1066static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
1067static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
1068static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001069static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001070static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
1071
Davide Italiano8c3444362016-01-11 19:45:33 +00001072PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +00001073
Rafael Espindola22ef9562016-04-13 01:40:19 +00001074void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1075 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +00001076 switch (Type) {
1077 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001078 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001079 break;
1080 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001081 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001082 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001083 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001084 case R_PPC_REL32:
1085 write32be(Loc, Val);
1086 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001087 case R_PPC_REL24:
1088 or32be(Loc, Val & 0x3FFFFFC);
1089 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001090 default:
George Rimardcf5b722016-12-21 08:21:34 +00001091 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001092 }
1093}
1094
Rafael Espindola22ef9562016-04-13 01:40:19 +00001095RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001096 switch (Type) {
1097 case R_PPC_REL24:
1098 case R_PPC_REL32:
1099 return R_PC;
1100 default:
1101 return R_ABS;
1102 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001103}
1104
Rafael Espindolac4010882015-09-22 20:54:08 +00001105PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001106 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001107 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001108 GotEntrySize = 8;
1109 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001110 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001111 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001112
1113 // We need 64K pages (at least under glibc/Linux, the loader won't
1114 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001115 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001116
1117 // The PPC64 ELF ABI v1 spec, says:
1118 //
1119 // It is normally desirable to put segments with different characteristics
1120 // in separate 256 Mbyte portions of the address space, to give the
1121 // operating system full paging flexibility in the 64-bit address space.
1122 //
1123 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1124 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001125 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001126}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001127
Rafael Espindola15cec292016-04-27 12:25:22 +00001128static uint64_t PPC64TocOffset = 0x8000;
1129
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001130uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001131 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1132 // TOC starts where the first of these sections starts. We always create a
1133 // .got when we see a relocation that uses it, so for us the start is always
1134 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001135 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001136
1137 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1138 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1139 // code (crt1.o) assumes that you can get from the TOC base to the
1140 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001141 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001142}
1143
Rafael Espindola22ef9562016-04-13 01:40:19 +00001144RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1145 switch (Type) {
1146 default:
1147 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001148 case R_PPC64_TOC16:
1149 case R_PPC64_TOC16_DS:
1150 case R_PPC64_TOC16_HA:
1151 case R_PPC64_TOC16_HI:
1152 case R_PPC64_TOC16_LO:
1153 case R_PPC64_TOC16_LO_DS:
1154 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001155 case R_PPC64_TOC:
1156 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001157 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001158 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001159 }
1160}
1161
Rui Ueyama9398f862016-01-29 04:15:02 +00001162void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1163 uint64_t PltEntryAddr, int32_t Index,
1164 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001165 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1166
1167 // FIXME: What we should do, in theory, is get the offset of the function
1168 // descriptor in the .opd section, and use that as the offset from %r2 (the
1169 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1170 // be a pointer to the function descriptor in the .opd section. Using
1171 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1172
George Rimara4c7e742016-10-20 08:36:42 +00001173 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1174 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1175 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1176 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1177 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1178 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1179 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1180 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001181}
1182
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001183static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1184 uint64_t V = Val - PPC64TocOffset;
1185 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001186 case R_PPC64_TOC16:
1187 return {R_PPC64_ADDR16, V};
1188 case R_PPC64_TOC16_DS:
1189 return {R_PPC64_ADDR16_DS, V};
1190 case R_PPC64_TOC16_HA:
1191 return {R_PPC64_ADDR16_HA, V};
1192 case R_PPC64_TOC16_HI:
1193 return {R_PPC64_ADDR16_HI, V};
1194 case R_PPC64_TOC16_LO:
1195 return {R_PPC64_ADDR16_LO, V};
1196 case R_PPC64_TOC16_LO_DS:
1197 return {R_PPC64_ADDR16_LO_DS, V};
1198 default:
1199 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001200 }
1201}
1202
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1204 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001205 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001206 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001207 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001208
Hal Finkel3c8cc672015-10-12 20:56:18 +00001209 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001210 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001211 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001212 // Preserve the AA/LK bits in the branch instruction
1213 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001214 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001215 break;
1216 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001217 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001218 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001219 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001220 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001221 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001222 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001223 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001224 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001225 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001226 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001227 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001228 break;
1229 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001230 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001231 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001232 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001233 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001234 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001235 break;
1236 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001237 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001238 break;
1239 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001240 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001241 break;
1242 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001243 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001244 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001245 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001246 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001247 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001248 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001249 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001250 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001251 break;
1252 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001253 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001254 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001255 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001256 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001257 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001258 case R_PPC64_REL64:
1259 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001260 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001261 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001262 case R_PPC64_REL24: {
1263 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001264 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001265 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001266 break;
1267 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001268 default:
George Rimardcf5b722016-12-21 08:21:34 +00001269 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001270 }
1271}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001272
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001273AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001274 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001275 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001276 IRelativeRel = R_AARCH64_IRELATIVE;
1277 GotRel = R_AARCH64_GLOB_DAT;
1278 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001279 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001280 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001281 GotEntrySize = 8;
1282 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001283 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001284 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001285 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001286
1287 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1288 // 1 of the tls structures and the tcb size is 16.
1289 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001290}
George Rimar648a2c32015-10-20 08:54:27 +00001291
Rafael Espindola22ef9562016-04-13 01:40:19 +00001292RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1293 const SymbolBody &S) const {
1294 switch (Type) {
1295 default:
1296 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001297 case R_AARCH64_TLSDESC_ADR_PAGE21:
1298 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001299 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1300 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1301 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001302 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001303 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001304 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1305 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1306 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001307 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001308 case R_AARCH64_CONDBR19:
1309 case R_AARCH64_JUMP26:
1310 case R_AARCH64_TSTBR14:
1311 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001312 case R_AARCH64_PREL16:
1313 case R_AARCH64_PREL32:
1314 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001315 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001316 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001317 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001318 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001319 case R_AARCH64_LD64_GOT_LO12_NC:
1320 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1321 return R_GOT;
1322 case R_AARCH64_ADR_GOT_PAGE:
1323 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1324 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001325 }
1326}
1327
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001328RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1329 RelExpr Expr) const {
1330 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1331 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1332 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1333 return R_RELAX_TLS_GD_TO_IE_ABS;
1334 }
1335 return Expr;
1336}
1337
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001338bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001339 switch (Type) {
1340 default:
1341 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001342 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001343 case R_AARCH64_LD64_GOT_LO12_NC:
1344 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001345 case R_AARCH64_LDST16_ABS_LO12_NC:
1346 case R_AARCH64_LDST32_ABS_LO12_NC:
1347 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001348 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001349 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1350 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001351 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001352 return true;
1353 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001354}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001355
George Rimar98b060d2016-03-06 06:01:07 +00001356bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001357 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1358 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1359}
1360
Eugene Leviantab024a32016-11-25 08:56:36 +00001361bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1362 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001363}
1364
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001365void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001366 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001367}
1368
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001369// Page(Expr) is the page address of the expression Expr, defined
1370// as (Expr & ~0xFFF). (This applies even if the machine page size
1371// supported by the platform has a different value.)
1372uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001373 return Expr & (~static_cast<uint64_t>(0xFFF));
1374}
1375
Rui Ueyama4a90f572016-06-16 16:28:50 +00001376void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001377 const uint8_t PltData[] = {
1378 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1379 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1380 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1381 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1382 0x20, 0x02, 0x1f, 0xd6, // br x17
1383 0x1f, 0x20, 0x03, 0xd5, // nop
1384 0x1f, 0x20, 0x03, 0xd5, // nop
1385 0x1f, 0x20, 0x03, 0xd5 // nop
1386 };
1387 memcpy(Buf, PltData, sizeof(PltData));
1388
Eugene Leviant41ca3272016-11-10 09:48:29 +00001389 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001390 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001391 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1392 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1393 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1394 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001395}
1396
Rui Ueyama9398f862016-01-29 04:15:02 +00001397void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1398 uint64_t PltEntryAddr, int32_t Index,
1399 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001400 const uint8_t Inst[] = {
1401 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1402 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1403 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1404 0x20, 0x02, 0x1f, 0xd6 // br x17
1405 };
1406 memcpy(Buf, Inst, sizeof(Inst));
1407
Rafael Espindola22ef9562016-04-13 01:40:19 +00001408 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1409 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1410 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1411 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001412}
1413
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001414static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001415 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001416 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1417 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001418 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001419}
1420
Rui Ueyama248e4a32016-12-08 17:04:18 +00001421// Return the bits [Start, End] from Val shifted Start bits.
1422// For instance, getBits(0xF0, 4, 8) returns 0xF.
1423static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001424 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1425 return (Val >> Start) & Mask;
1426}
1427
Rui Ueyama8cb62832016-12-08 17:18:09 +00001428// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001429static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001430 or32le(L, (Imm & 0xFFF) << 10);
1431}
1432
Rafael Espindola22ef9562016-04-13 01:40:19 +00001433void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1434 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001435 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001436 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001437 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001438 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001439 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001440 break;
1441 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001442 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001443 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001444 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001445 break;
1446 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001447 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001448 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001449 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001450 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001451 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001452 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001453 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001454 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001455 case R_AARCH64_ADR_PREL_PG_HI21:
1456 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001457 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001458 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001459 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001460 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001461 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001462 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001463 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001464 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001465 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001466 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001467 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001468 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001469 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001470 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001471 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001472 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001473 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001474 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001475 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001476 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001477 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001478 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001479 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001480 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001481 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001482 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001483 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001484 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001485 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001486 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001487 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001488 break;
1489 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001490 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001491 break;
1492 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001493 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001494 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001495 case R_AARCH64_MOVW_UABS_G0_NC:
1496 or32le(Loc, (Val & 0xFFFF) << 5);
1497 break;
1498 case R_AARCH64_MOVW_UABS_G1_NC:
1499 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1500 break;
1501 case R_AARCH64_MOVW_UABS_G2_NC:
1502 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1503 break;
1504 case R_AARCH64_MOVW_UABS_G3:
1505 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1506 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001507 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001508 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001509 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001510 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001511 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001512 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001513 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001514 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001515 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001516 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001517 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001518 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001519 default:
George Rimardcf5b722016-12-21 08:21:34 +00001520 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001521 }
1522}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001523
Rafael Espindola22ef9562016-04-13 01:40:19 +00001524void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1525 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001526 // TLSDESC Global-Dynamic relocation are in the form:
1527 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1528 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1529 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1530 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001531 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001532 // And it can optimized to:
1533 // movz x0, #0x0, lsl #16
1534 // movk x0, #0x10
1535 // nop
1536 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001537 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001538
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001539 switch (Type) {
1540 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1541 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001542 write32le(Loc, 0xd503201f); // nop
1543 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001544 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001545 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1546 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001547 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001548 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1549 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001550 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001551 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001552 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001553}
1554
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001555void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1556 uint64_t Val) const {
1557 // TLSDESC Global-Dynamic relocation are in the form:
1558 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1559 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1560 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1561 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1562 // blr x1
1563 // And it can optimized to:
1564 // adrp x0, :gottprel:v
1565 // ldr x0, [x0, :gottprel_lo12:v]
1566 // nop
1567 // nop
1568
1569 switch (Type) {
1570 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1571 case R_AARCH64_TLSDESC_CALL:
1572 write32le(Loc, 0xd503201f); // nop
1573 break;
1574 case R_AARCH64_TLSDESC_ADR_PAGE21:
1575 write32le(Loc, 0x90000000); // adrp
1576 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1577 break;
1578 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1579 write32le(Loc, 0xf9400000); // ldr
1580 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1581 break;
1582 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001583 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001584 }
1585}
1586
Rafael Espindola22ef9562016-04-13 01:40:19 +00001587void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1588 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001589 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001590
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001591 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001592 // Generate MOVZ.
1593 uint32_t RegNo = read32le(Loc) & 0x1f;
1594 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1595 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001596 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001597 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1598 // Generate MOVK.
1599 uint32_t RegNo = read32le(Loc) & 0x1f;
1600 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1601 return;
1602 }
1603 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001604}
1605
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001606AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001607 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001608 GotRel = R_AMDGPU_ABS64;
1609 GotEntrySize = 8;
1610}
Tom Stellard391e3a82016-07-04 19:19:07 +00001611
Rafael Espindola22ef9562016-04-13 01:40:19 +00001612void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1613 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001614 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001615 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001616 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001617 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001618 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001619 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001620 write32le(Loc, Val);
1621 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001622 case R_AMDGPU_ABS64:
1623 write64le(Loc, Val);
1624 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001625 case R_AMDGPU_GOTPCREL32_HI:
1626 case R_AMDGPU_REL32_HI:
1627 write32le(Loc, Val >> 32);
1628 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001629 default:
George Rimardcf5b722016-12-21 08:21:34 +00001630 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001631 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001632}
1633
1634RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001635 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001636 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001637 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001638 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001639 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001640 case R_AMDGPU_REL32_LO:
1641 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001642 return R_PC;
1643 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001644 case R_AMDGPU_GOTPCREL32_LO:
1645 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001646 return R_GOT_PC;
1647 default:
George Rimar7d9eaf72017-01-31 15:37:51 +00001648 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
Rui Ueyama965bed82017-01-25 21:27:59 +00001649 return R_HINT;
Tom Stellard391e3a82016-07-04 19:19:07 +00001650 }
Tom Stellard80efb162016-01-07 03:59:08 +00001651}
1652
Peter Smith8646ced2016-06-07 09:31:52 +00001653ARMTargetInfo::ARMTargetInfo() {
1654 CopyRel = R_ARM_COPY;
1655 RelativeRel = R_ARM_RELATIVE;
1656 IRelativeRel = R_ARM_IRELATIVE;
1657 GotRel = R_ARM_GLOB_DAT;
1658 PltRel = R_ARM_JUMP_SLOT;
1659 TlsGotRel = R_ARM_TLS_TPOFF32;
1660 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1661 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001662 GotEntrySize = 4;
1663 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001664 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001665 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001666 // ARM uses Variant 1 TLS
1667 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001668 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001669}
1670
1671RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1672 switch (Type) {
1673 default:
1674 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001675 case R_ARM_THM_JUMP11:
1676 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001677 case R_ARM_CALL:
1678 case R_ARM_JUMP24:
1679 case R_ARM_PC24:
1680 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001681 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001682 case R_ARM_THM_JUMP19:
1683 case R_ARM_THM_JUMP24:
1684 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001685 return R_PLT_PC;
1686 case R_ARM_GOTOFF32:
1687 // (S + A) - GOT_ORG
1688 return R_GOTREL;
1689 case R_ARM_GOT_BREL:
1690 // GOT(S) + A - GOT_ORG
1691 return R_GOT_OFF;
1692 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001693 case R_ARM_TLS_IE32:
1694 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001695 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001696 case R_ARM_TARGET1:
1697 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001698 case R_ARM_TARGET2:
1699 if (Config->Target2 == Target2Policy::Rel)
1700 return R_PC;
1701 if (Config->Target2 == Target2Policy::Abs)
1702 return R_ABS;
1703 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001704 case R_ARM_TLS_GD32:
1705 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001706 case R_ARM_TLS_LDM32:
1707 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001708 case R_ARM_BASE_PREL:
1709 // B(S) + A - P
1710 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1711 // platforms.
1712 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001713 case R_ARM_MOVW_PREL_NC:
1714 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001715 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001716 case R_ARM_THM_MOVW_PREL_NC:
1717 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001718 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001719 case R_ARM_NONE:
1720 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001721 case R_ARM_TLS_LE32:
1722 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001723 }
1724}
1725
Eugene Leviantab024a32016-11-25 08:56:36 +00001726bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1727 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1728 (Type == R_ARM_ABS32);
1729}
1730
Peter Smith8646ced2016-06-07 09:31:52 +00001731uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001732 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1733 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001734 if (Type == R_ARM_ABS32)
1735 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001736 // Keep it going with a dummy value so that we can find more reloc errors.
1737 return R_ARM_ABS32;
1738}
1739
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001740void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001741 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001742}
1743
Peter Smith4b360292016-12-09 09:59:54 +00001744void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1745 // An ARM entry is the address of the ifunc resolver function.
1746 write32le(Buf, S.getVA<ELF32LE>());
1747}
1748
Rui Ueyama4a90f572016-06-16 16:28:50 +00001749void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001750 const uint8_t PltData[] = {
1751 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1752 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1753 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1754 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1755 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1756 };
1757 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001758 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001759 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001760 write32le(Buf + 16, GotPlt - L1 - 8);
1761}
1762
Peter Smith96943762017-01-25 10:31:16 +00001763void ARMTargetInfo::addPltHeaderSymbols(InputSectionData *ISD) const {
1764 auto *IS = cast<InputSection<ELF32LE>>(ISD);
1765 addSyntheticLocal("$a", STT_NOTYPE, 0, 0, IS);
1766 addSyntheticLocal("$d", STT_NOTYPE, 16, 0, IS);
1767}
1768
Peter Smith8646ced2016-06-07 09:31:52 +00001769void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1770 uint64_t PltEntryAddr, int32_t Index,
1771 unsigned RelOff) const {
1772 // FIXME: Using simple code sequence with simple relocations.
1773 // There is a more optimal sequence but it requires support for the group
1774 // relocations. See ELF for the ARM Architecture Appendix A.3
1775 const uint8_t PltData[] = {
1776 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1777 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1778 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1779 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1780 };
1781 memcpy(Buf, PltData, sizeof(PltData));
1782 uint64_t L1 = PltEntryAddr + 4;
1783 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1784}
1785
Peter Smith96943762017-01-25 10:31:16 +00001786void ARMTargetInfo::addPltSymbols(InputSectionData *ISD, uint64_t Off) const {
1787 auto *IS = cast<InputSection<ELF32LE>>(ISD);
1788 addSyntheticLocal("$a", STT_NOTYPE, Off, 0, IS);
1789 addSyntheticLocal("$d", STT_NOTYPE, Off + 12, 0, IS);
1790}
1791
Peter Smith3a52eb02017-02-01 10:26:03 +00001792bool ARMTargetInfo::needsThunk(RelExpr Expr, uint32_t RelocType,
1793 const InputFile *File,
1794 const SymbolBody &S) const {
Peter Smith97c6d782017-01-04 09:45:45 +00001795 // If S is an undefined weak symbol in an executable we don't need a Thunk.
1796 // In a DSO calls to undefined symbols, including weak ones get PLT entries
1797 // which may need a thunk.
Peter Smithee6d7182017-01-18 09:57:14 +00001798 if (S.isUndefined() && !S.isLocal() && S.symbol()->isWeak() &&
1799 !Config->Shared)
Peter Smith3a52eb02017-02-01 10:26:03 +00001800 return false;
Peter Smithfb05cd92016-07-08 16:10:27 +00001801 // A state change from ARM to Thumb and vice versa must go through an
1802 // interworking thunk if the relocation type is not R_ARM_CALL or
1803 // R_ARM_THM_CALL.
1804 switch (RelocType) {
1805 case R_ARM_PC24:
1806 case R_ARM_PLT32:
1807 case R_ARM_JUMP24:
1808 // Source is ARM, all PLT entries are ARM so no interworking required.
1809 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1810 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
Peter Smith3a52eb02017-02-01 10:26:03 +00001811 return true;
Peter Smithfb05cd92016-07-08 16:10:27 +00001812 break;
1813 case R_ARM_THM_JUMP19:
1814 case R_ARM_THM_JUMP24:
1815 // Source is Thumb, all PLT entries are ARM so interworking is required.
1816 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
Peter Smith3a52eb02017-02-01 10:26:03 +00001817 if (Expr == R_PLT_PC || ((S.getVA<ELF32LE>() & 1) == 0))
1818 return true;
Peter Smithfb05cd92016-07-08 16:10:27 +00001819 break;
1820 }
Peter Smith3a52eb02017-02-01 10:26:03 +00001821 return false;
Peter Smithfb05cd92016-07-08 16:10:27 +00001822}
1823
Peter Smith8646ced2016-06-07 09:31:52 +00001824void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1825 uint64_t Val) const {
1826 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001827 case R_ARM_ABS32:
1828 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001829 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001830 case R_ARM_GOTOFF32:
1831 case R_ARM_GOT_BREL:
1832 case R_ARM_GOT_PREL:
1833 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001834 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001835 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001836 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001837 case R_ARM_TLS_GD32:
1838 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001839 case R_ARM_TLS_LDM32:
1840 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001841 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001842 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001843 write32le(Loc, Val);
1844 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001845 case R_ARM_TLS_DTPMOD32:
1846 write32le(Loc, 1);
1847 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001848 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001849 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001850 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1851 break;
1852 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001853 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1854 // value of bit 0 of Val, we must select a BL or BLX instruction
1855 if (Val & 1) {
1856 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1857 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001858 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001859 write32le(Loc, 0xfa000000 | // opcode
1860 ((Val & 2) << 23) | // H
1861 ((Val >> 2) & 0x00ffffff)); // imm24
1862 break;
1863 }
1864 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1865 // BLX (always unconditional) instruction to an ARM Target, select an
1866 // unconditional BL.
1867 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001868 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001869 case R_ARM_JUMP24:
1870 case R_ARM_PC24:
1871 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001872 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001873 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1874 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001875 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001876 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001877 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1878 break;
1879 case R_ARM_THM_JUMP19:
1880 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001881 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001882 write16le(Loc,
1883 (read16le(Loc) & 0xfbc0) | // opcode cond
1884 ((Val >> 10) & 0x0400) | // S
1885 ((Val >> 12) & 0x003f)); // imm6
1886 write16le(Loc + 2,
1887 0x8000 | // opcode
1888 ((Val >> 8) & 0x0800) | // J2
1889 ((Val >> 5) & 0x2000) | // J1
1890 ((Val >> 1) & 0x07ff)); // imm11
1891 break;
1892 case R_ARM_THM_CALL:
1893 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1894 // value of bit 0 of Val, we must select a BL or BLX instruction
1895 if ((Val & 1) == 0) {
1896 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1897 // only be two byte aligned. This must be done before overflow check
1898 Val = alignTo(Val, 4);
1899 }
1900 // Bit 12 is 0 for BLX, 1 for BL
1901 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001902 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001903 case R_ARM_THM_JUMP24:
1904 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1905 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001906 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001907 write16le(Loc,
1908 0xf000 | // opcode
1909 ((Val >> 14) & 0x0400) | // S
1910 ((Val >> 12) & 0x03ff)); // imm10
1911 write16le(Loc + 2,
1912 (read16le(Loc + 2) & 0xd000) | // opcode
1913 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1914 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1915 ((Val >> 1) & 0x07ff)); // imm11
1916 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001917 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001918 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001919 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1920 (Val & 0x0fff));
1921 break;
1922 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001923 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001924 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001925 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1926 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1927 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001928 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001929 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001930 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001931 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001932 write16le(Loc,
1933 0xf2c0 | // opcode
1934 ((Val >> 17) & 0x0400) | // i
1935 ((Val >> 28) & 0x000f)); // imm4
1936 write16le(Loc + 2,
1937 (read16le(Loc + 2) & 0x8f00) | // opcode
1938 ((Val >> 12) & 0x7000) | // imm3
1939 ((Val >> 16) & 0x00ff)); // imm8
1940 break;
1941 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001942 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001943 // Encoding T3: A = imm4:i:imm3:imm8
1944 write16le(Loc,
1945 0xf240 | // opcode
1946 ((Val >> 1) & 0x0400) | // i
1947 ((Val >> 12) & 0x000f)); // imm4
1948 write16le(Loc + 2,
1949 (read16le(Loc + 2) & 0x8f00) | // opcode
1950 ((Val << 4) & 0x7000) | // imm3
1951 (Val & 0x00ff)); // imm8
1952 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001953 default:
George Rimardcf5b722016-12-21 08:21:34 +00001954 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001955 }
1956}
1957
Rui Ueyama640724c2017-02-06 22:32:45 +00001958int64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1959 uint32_t Type) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001960 switch (Type) {
1961 default:
1962 return 0;
1963 case R_ARM_ABS32:
1964 case R_ARM_BASE_PREL:
1965 case R_ARM_GOTOFF32:
1966 case R_ARM_GOT_BREL:
1967 case R_ARM_GOT_PREL:
1968 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001969 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001970 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001971 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001972 case R_ARM_TLS_LDM32:
1973 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001974 case R_ARM_TLS_IE32:
1975 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001976 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001977 case R_ARM_PREL31:
1978 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001979 case R_ARM_CALL:
1980 case R_ARM_JUMP24:
1981 case R_ARM_PC24:
1982 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001983 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001984 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001985 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001986 case R_ARM_THM_JUMP19: {
1987 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1988 uint16_t Hi = read16le(Buf);
1989 uint16_t Lo = read16le(Buf + 2);
1990 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1991 ((Lo & 0x0800) << 8) | // J2
1992 ((Lo & 0x2000) << 5) | // J1
1993 ((Hi & 0x003f) << 12) | // imm6
1994 ((Lo & 0x07ff) << 1)); // imm11:0
1995 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001996 case R_ARM_THM_CALL:
1997 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001998 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1999 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
2000 // FIXME: I1 and I2 require v6T2ops
2001 uint16_t Hi = read16le(Buf);
2002 uint16_t Lo = read16le(Buf + 2);
2003 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
2004 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
2005 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
2006 ((Hi & 0x003ff) << 12) | // imm0
2007 ((Lo & 0x007ff) << 1)); // imm11:0
2008 }
2009 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
2010 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00002011 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00002012 case R_ARM_MOVT_ABS:
2013 case R_ARM_MOVW_PREL_NC:
2014 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00002015 uint64_t Val = read32le(Buf) & 0x000f0fff;
2016 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
2017 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00002018 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00002019 case R_ARM_THM_MOVT_ABS:
2020 case R_ARM_THM_MOVW_PREL_NC:
2021 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00002022 // Encoding T3: A = imm4:i:imm3:imm8
2023 uint16_t Hi = read16le(Buf);
2024 uint16_t Lo = read16le(Buf + 2);
2025 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
2026 ((Hi & 0x0400) << 1) | // i
2027 ((Lo & 0x7000) >> 4) | // imm3
2028 (Lo & 0x00ff)); // imm8
2029 }
Peter Smith8646ced2016-06-07 09:31:52 +00002030 }
2031}
2032
Peter Smith441cf5d2016-07-20 14:56:26 +00002033bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
2034 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
2035}
2036
Peter Smith9d450252016-07-20 08:52:27 +00002037bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
2038 return Type == R_ARM_TLS_GD32;
2039}
2040
2041bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
2042 return Type == R_ARM_TLS_IE32;
2043}
2044
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00002045template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002046 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00002047 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00002048 GotEntrySize = sizeof(typename ELFT::uint);
2049 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002050 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00002051 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00002052 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002053 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00002054 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002055 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002056 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002057 TlsGotRel = R_MIPS_TLS_TPREL64;
2058 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
2059 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
2060 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002061 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002062 TlsGotRel = R_MIPS_TLS_TPREL32;
2063 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
2064 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
2065 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00002066}
2067
2068template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002069RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
2070 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002071 // See comment in the calculateMipsRelChain.
2072 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002073 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002074 switch (Type) {
2075 default:
2076 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00002077 case R_MIPS_JALR:
2078 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00002079 case R_MIPS_GPREL16:
2080 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00002081 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00002082 case R_MIPS_26:
2083 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002084 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00002085 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002086 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00002087 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
2088 // offset between start of function and 'gp' value which by default
2089 // equal to the start of .got section. In that case we consider these
2090 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00002091 if (&S == ElfSym<ELFT>::MipsGpDisp)
2092 return R_PC;
2093 return R_ABS;
2094 case R_MIPS_PC32:
2095 case R_MIPS_PC16:
2096 case R_MIPS_PC19_S2:
2097 case R_MIPS_PC21_S2:
2098 case R_MIPS_PC26_S2:
2099 case R_MIPS_PCHI16:
2100 case R_MIPS_PCLO16:
2101 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002102 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002103 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002104 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002105 // fallthrough
2106 case R_MIPS_CALL16:
2107 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002108 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002109 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002110 case R_MIPS_CALL_HI16:
2111 case R_MIPS_CALL_LO16:
2112 case R_MIPS_GOT_HI16:
2113 case R_MIPS_GOT_LO16:
2114 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002115 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002116 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002117 case R_MIPS_TLS_GD:
2118 return R_MIPS_TLSGD;
2119 case R_MIPS_TLS_LDM:
2120 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002121 }
2122}
2123
Eugene Leviantab024a32016-11-25 08:56:36 +00002124template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2125 return Type == R_MIPS_32 || Type == R_MIPS_64;
2126}
2127
Rafael Espindola22ef9562016-04-13 01:40:19 +00002128template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002129uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002130 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002131}
2132
2133template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002134bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2135 return Type == R_MIPS_TLS_LDM;
2136}
2137
2138template <class ELFT>
2139bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2140 return Type == R_MIPS_TLS_GD;
2141}
2142
2143template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002144void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002145 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002146}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002147
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002148template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002149static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002150 uint32_t Instr = read32<E>(Loc);
2151 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2152 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2153}
2154
2155template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002156static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002157 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002158 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002159 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002160 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2161 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002162 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002163}
2164
George Rimara4c7e742016-10-20 08:36:42 +00002165template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002166 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002167 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2168 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002169}
2170
George Rimara4c7e742016-10-20 08:36:42 +00002171template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002172 uint32_t Instr = read32<E>(Loc);
2173 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2174 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2175}
2176
George Rimara4c7e742016-10-20 08:36:42 +00002177template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002178 uint32_t Instr = read32<E>(Loc);
2179 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2180 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2181}
2182
George Rimara4c7e742016-10-20 08:36:42 +00002183template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002184 uint32_t Instr = read32<E>(Loc);
2185 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2186}
2187
Simon Atanasyana088bce2016-07-20 20:15:33 +00002188template <class ELFT> static bool isMipsR6() {
2189 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2190 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2191 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2192}
2193
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002194template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002195void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002196 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002197 if (Config->MipsN32Abi) {
2198 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2199 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2200 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2201 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2202 } else {
2203 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2204 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2205 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2206 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2207 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002208 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2209 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2210 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2211 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002212 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002213 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002214 writeMipsLo16<E>(Buf + 4, Got);
2215 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002216}
2217
2218template <class ELFT>
2219void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2220 uint64_t PltEntryAddr, int32_t Index,
2221 unsigned RelOff) const {
2222 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002223 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2224 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2225 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002226 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002227 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002228 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002229 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2230 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002231}
2232
2233template <class ELFT>
Peter Smith3a52eb02017-02-01 10:26:03 +00002234bool MipsTargetInfo<ELFT>::needsThunk(RelExpr Expr, uint32_t Type,
2235 const InputFile *File,
2236 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002237 // Any MIPS PIC code function is invoked with its address in register $t9.
2238 // So if we have a branch instruction from non-PIC code to the PIC one
2239 // we cannot make the jump directly and need to create a small stubs
2240 // to save the target function address.
2241 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2242 if (Type != R_MIPS_26)
Peter Smith3a52eb02017-02-01 10:26:03 +00002243 return false;
Peter Smithee6d7182017-01-18 09:57:14 +00002244 auto *F = dyn_cast_or_null<ELFFileBase<ELFT>>(File);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002245 if (!F)
Peter Smith3a52eb02017-02-01 10:26:03 +00002246 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002247 // If current file has PIC code, LA25 stub is not required.
2248 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smith3a52eb02017-02-01 10:26:03 +00002249 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002250 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002251 // LA25 is required if target file has PIC code
2252 // or target symbol is a PIC symbol.
Peter Smith3a52eb02017-02-01 10:26:03 +00002253 return D && D->isMipsPIC();
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002254}
2255
2256template <class ELFT>
Rui Ueyama640724c2017-02-06 22:32:45 +00002257int64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
2258 uint32_t Type) const {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002259 const endianness E = ELFT::TargetEndianness;
2260 switch (Type) {
2261 default:
2262 return 0;
2263 case R_MIPS_32:
2264 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002265 case R_MIPS_TLS_DTPREL32:
2266 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002267 return read32<E>(Buf);
2268 case R_MIPS_26:
2269 // FIXME (simon): If the relocation target symbol is not a PLT entry
2270 // we should use another expression for calculation:
2271 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002272 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002273 case R_MIPS_GPREL16:
2274 case R_MIPS_LO16:
2275 case R_MIPS_PCLO16:
2276 case R_MIPS_TLS_DTPREL_HI16:
2277 case R_MIPS_TLS_DTPREL_LO16:
2278 case R_MIPS_TLS_TPREL_HI16:
2279 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002280 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002281 case R_MIPS_PC16:
2282 return getPcRelocAddend<E, 16, 2>(Buf);
2283 case R_MIPS_PC19_S2:
2284 return getPcRelocAddend<E, 19, 2>(Buf);
2285 case R_MIPS_PC21_S2:
2286 return getPcRelocAddend<E, 21, 2>(Buf);
2287 case R_MIPS_PC26_S2:
2288 return getPcRelocAddend<E, 26, 2>(Buf);
2289 case R_MIPS_PC32:
2290 return getPcRelocAddend<E, 32, 0>(Buf);
2291 }
2292}
2293
Eugene Leviant84569e62016-11-29 08:05:44 +00002294static std::pair<uint32_t, uint64_t>
2295calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002296 // MIPS N64 ABI packs multiple relocations into the single relocation
2297 // record. In general, all up to three relocations can have arbitrary
2298 // types. In fact, Clang and GCC uses only a few combinations. For now,
2299 // we support two of them. That is allow to pass at least all LLVM
2300 // test suite cases.
2301 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2302 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2303 // The first relocation is a 'real' relocation which is calculated
2304 // using the corresponding symbol's value. The second and the third
2305 // relocations used to modify result of the first one: extend it to
2306 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2307 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2308 uint32_t Type2 = (Type >> 8) & 0xff;
2309 uint32_t Type3 = (Type >> 16) & 0xff;
2310 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2311 return std::make_pair(Type, Val);
2312 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2313 return std::make_pair(Type2, Val);
2314 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2315 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002316 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2317 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002318 return std::make_pair(Type & 0xff, Val);
2319}
2320
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002321template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002322void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2323 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002324 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002325 // Thread pointer and DRP offsets from the start of TLS data area.
2326 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002327 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002328 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002329 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002330 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002331 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002332 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002333 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002334 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002335 switch (Type) {
2336 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002337 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002338 case R_MIPS_TLS_DTPREL32:
2339 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002340 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002341 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002342 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002343 case R_MIPS_TLS_DTPREL64:
2344 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002345 write64<E>(Loc, Val);
2346 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002347 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002348 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002349 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002350 case R_MIPS_GOT_DISP:
2351 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002352 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002353 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002354 case R_MIPS_TLS_GD:
2355 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002356 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002357 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002358 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002359 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002360 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002361 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002362 case R_MIPS_LO16:
2363 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002364 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002365 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002366 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002367 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002368 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002369 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002370 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002371 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002372 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002373 case R_MIPS_TLS_DTPREL_HI16:
2374 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002375 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002376 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002377 case R_MIPS_HIGHER:
2378 writeMipsHigher<E>(Loc, Val);
2379 break;
2380 case R_MIPS_HIGHEST:
2381 writeMipsHighest<E>(Loc, Val);
2382 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002383 case R_MIPS_JALR:
2384 // Ignore this optimization relocation for now
2385 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002386 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002387 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002388 break;
2389 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002390 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002391 break;
2392 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002393 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002394 break;
2395 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002396 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002397 break;
2398 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002399 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002400 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002401 default:
George Rimardcf5b722016-12-21 08:21:34 +00002402 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002403 }
2404}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002405
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002406template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002407bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002408 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002409}
Rafael Espindola01205f72015-09-22 18:19:46 +00002410}
2411}