blob: 9140fe6cd148412389b29102f348ce8ab399fbf2 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Custom DAG lowering for SI
12//
13//===----------------------------------------------------------------------===//
14
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000015#ifdef _MSC_VER
16// Provide M_PI.
17#define _USE_MATH_DEFINES
18#include <cmath>
19#endif
20
Christian Konig99ee0f42013-03-07 09:04:14 +000021#include "AMDGPU.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000022#include "AMDGPUIntrinsicInfo.h"
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000023#include "AMDGPUSubtarget.h"
Tom Stellard8485fa02016-12-07 02:42:15 +000024#include "SIDefines.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000025#include "SIISelLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "SIInstrInfo.h"
27#include "SIMachineFunctionInfo.h"
28#include "SIRegisterInfo.h"
Alexey Samsonova253bf92014-08-27 19:36:53 +000029#include "llvm/ADT/BitVector.h"
Matt Arsenault9a10cea2016-01-26 04:29:24 +000030#include "llvm/ADT/StringSwitch.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000031#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Wei Ding07e03712016-07-28 16:42:13 +000035#include "llvm/CodeGen/Analysis.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000036#include "llvm/IR/DiagnosticInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000037#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39using namespace llvm;
40
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000041static cl::opt<bool> EnableVGPRIndexMode(
42 "amdgpu-vgpr-index-mode",
43 cl::desc("Use GPR indexing mode instead of movrel for vector indexing"),
44 cl::init(false));
45
46
Tom Stellardf110f8f2016-04-14 16:27:03 +000047static unsigned findFirstFreeSGPR(CCState &CCInfo) {
48 unsigned NumSGPRs = AMDGPU::SGPR_32RegClass.getNumRegs();
49 for (unsigned Reg = 0; Reg < NumSGPRs; ++Reg) {
50 if (!CCInfo.isAllocated(AMDGPU::SGPR0 + Reg)) {
51 return AMDGPU::SGPR0 + Reg;
52 }
53 }
54 llvm_unreachable("Cannot allocate sgpr");
55}
56
Matt Arsenault43e92fe2016-06-24 06:30:11 +000057SITargetLowering::SITargetLowering(const TargetMachine &TM,
58 const SISubtarget &STI)
Eric Christopher7792e322015-01-30 23:24:40 +000059 : AMDGPUTargetLowering(TM, STI) {
Tom Stellard1bd80722014-04-30 15:31:33 +000060 addRegisterClass(MVT::i1, &AMDGPU::VReg_1RegClass);
Tom Stellard436780b2014-05-15 14:41:57 +000061 addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000062
Marek Olsak79c05872016-11-25 17:37:09 +000063 addRegisterClass(MVT::i32, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellard45c0b3a2015-01-07 20:59:25 +000064 addRegisterClass(MVT::f32, &AMDGPU::VGPR_32RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +000065
Tom Stellard436780b2014-05-15 14:41:57 +000066 addRegisterClass(MVT::f64, &AMDGPU::VReg_64RegClass);
67 addRegisterClass(MVT::v2i32, &AMDGPU::SReg_64RegClass);
68 addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000069
Matt Arsenault61001bb2015-11-25 19:58:34 +000070 addRegisterClass(MVT::v2i64, &AMDGPU::SReg_128RegClass);
71 addRegisterClass(MVT::v2f64, &AMDGPU::SReg_128RegClass);
72
Tom Stellard436780b2014-05-15 14:41:57 +000073 addRegisterClass(MVT::v4i32, &AMDGPU::SReg_128RegClass);
74 addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000075
Tom Stellardf0a21072014-11-18 20:39:39 +000076 addRegisterClass(MVT::v8i32, &AMDGPU::SReg_256RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000077 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
78
Tom Stellardf0a21072014-11-18 20:39:39 +000079 addRegisterClass(MVT::v16i32, &AMDGPU::SReg_512RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000080 addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +000081
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000082 if (Subtarget->has16BitInsts()) {
Marek Olsak79c05872016-11-25 17:37:09 +000083 addRegisterClass(MVT::i16, &AMDGPU::SReg_32_XM0RegClass);
84 addRegisterClass(MVT::f16, &AMDGPU::SReg_32_XM0RegClass);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000085 }
Tom Stellard115a6152016-11-10 16:02:37 +000086
Eric Christopher23a3a7c2015-02-26 00:00:24 +000087 computeRegisterProperties(STI.getRegisterInfo());
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Tom Stellard35bb18c2013-08-26 15:06:04 +000089 // We need to custom lower vector stores from local memory
Matt Arsenault71e66762016-05-21 02:27:49 +000090 setOperationAction(ISD::LOAD, MVT::v2i32, Custom);
Tom Stellard35bb18c2013-08-26 15:06:04 +000091 setOperationAction(ISD::LOAD, MVT::v4i32, Custom);
Tom Stellardaf775432013-10-23 00:44:32 +000092 setOperationAction(ISD::LOAD, MVT::v8i32, Custom);
93 setOperationAction(ISD::LOAD, MVT::v16i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +000094 setOperationAction(ISD::LOAD, MVT::i1, Custom);
Matt Arsenault2b957b52016-05-02 20:07:26 +000095
Matt Arsenaultbcdfee72016-05-02 20:13:51 +000096 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +000097 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
98 setOperationAction(ISD::STORE, MVT::v8i32, Custom);
99 setOperationAction(ISD::STORE, MVT::v16i32, Custom);
100 setOperationAction(ISD::STORE, MVT::i1, Custom);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000101
Jan Vesely06200bd2017-01-06 21:00:46 +0000102 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Expand);
103 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
104 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
105 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
106 setTruncStoreAction(MVT::v32i32, MVT::v32i16, Expand);
107 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Expand);
108 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Expand);
109 setTruncStoreAction(MVT::v8i32, MVT::v8i8, Expand);
110 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
111 setTruncStoreAction(MVT::v32i32, MVT::v32i8, Expand);
112
113
Matt Arsenault71e66762016-05-21 02:27:49 +0000114 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
115 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000116 setOperationAction(ISD::ConstantPool, MVT::v2i64, Expand);
117
118 setOperationAction(ISD::SELECT, MVT::i1, Promote);
Tom Stellard0ec134f2014-02-04 17:18:40 +0000119 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Tom Stellardda99c6e2014-03-24 16:07:30 +0000120 setOperationAction(ISD::SELECT, MVT::f64, Promote);
121 AddPromotedToType(ISD::SELECT, MVT::f64, MVT::i64);
Tom Stellard81d871d2013-11-13 23:36:50 +0000122
Tom Stellard3ca1bfc2014-06-10 16:01:22 +0000123 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
124 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
125 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
126 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000127 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
Tom Stellard754f80f2013-04-05 23:31:51 +0000128
Tom Stellardd1efda82016-01-20 21:48:24 +0000129 setOperationAction(ISD::SETCC, MVT::i1, Promote);
Tom Stellard83747202013-07-18 21:43:53 +0000130 setOperationAction(ISD::SETCC, MVT::v2i1, Expand);
131 setOperationAction(ISD::SETCC, MVT::v4i1, Expand);
Matt Arsenault18f56be2016-12-22 16:27:11 +0000132 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Tom Stellard83747202013-07-18 21:43:53 +0000133
Matt Arsenault71e66762016-05-21 02:27:49 +0000134 setOperationAction(ISD::TRUNCATE, MVT::v2i32, Expand);
135 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Matt Arsenaulte306a322014-10-21 16:25:08 +0000136
Matt Arsenault4e466652014-04-16 01:41:30 +0000137 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i1, Custom);
138 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i1, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000139 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
140 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000141 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
142 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000143 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::Other, Custom);
144
Tom Stellard9fa17912013-08-14 23:24:45 +0000145 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f32, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000146 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v4f32, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000147 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
148
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000149 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000150 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000151 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
152 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
153 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
154 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000155
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000156 // We only support LOAD/STORE and vector manipulation ops for vectors
157 // with > 4 elements.
Matt Arsenault61001bb2015-11-25 19:58:34 +0000158 for (MVT VT : {MVT::v8i32, MVT::v8f32, MVT::v16i32, MVT::v16f32, MVT::v2i64, MVT::v2f64}) {
Tom Stellard967bf582014-02-13 23:34:15 +0000159 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000160 switch (Op) {
Tom Stellard967bf582014-02-13 23:34:15 +0000161 case ISD::LOAD:
162 case ISD::STORE:
163 case ISD::BUILD_VECTOR:
164 case ISD::BITCAST:
165 case ISD::EXTRACT_VECTOR_ELT:
166 case ISD::INSERT_VECTOR_ELT:
Tom Stellard967bf582014-02-13 23:34:15 +0000167 case ISD::INSERT_SUBVECTOR:
168 case ISD::EXTRACT_SUBVECTOR:
Matt Arsenault61001bb2015-11-25 19:58:34 +0000169 case ISD::SCALAR_TO_VECTOR:
Tom Stellard967bf582014-02-13 23:34:15 +0000170 break;
Tom Stellardc0503db2014-08-09 01:06:56 +0000171 case ISD::CONCAT_VECTORS:
172 setOperationAction(Op, VT, Custom);
173 break;
Tom Stellard967bf582014-02-13 23:34:15 +0000174 default:
Matt Arsenaultd504a742014-05-15 21:44:05 +0000175 setOperationAction(Op, VT, Expand);
Tom Stellard967bf582014-02-13 23:34:15 +0000176 break;
177 }
178 }
179 }
180
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000181 // TODO: For dynamic 64-bit vector inserts/extracts, should emit a pseudo that
182 // is expanded to avoid having two separate loops in case the index is a VGPR.
183
Matt Arsenault61001bb2015-11-25 19:58:34 +0000184 // Most operations are naturally 32-bit vector operations. We only support
185 // load and store of i64 vectors, so promote v2i64 vector operations to v4i32.
186 for (MVT Vec64 : { MVT::v2i64, MVT::v2f64 }) {
187 setOperationAction(ISD::BUILD_VECTOR, Vec64, Promote);
188 AddPromotedToType(ISD::BUILD_VECTOR, Vec64, MVT::v4i32);
189
190 setOperationAction(ISD::EXTRACT_VECTOR_ELT, Vec64, Promote);
191 AddPromotedToType(ISD::EXTRACT_VECTOR_ELT, Vec64, MVT::v4i32);
192
193 setOperationAction(ISD::INSERT_VECTOR_ELT, Vec64, Promote);
194 AddPromotedToType(ISD::INSERT_VECTOR_ELT, Vec64, MVT::v4i32);
195
196 setOperationAction(ISD::SCALAR_TO_VECTOR, Vec64, Promote);
197 AddPromotedToType(ISD::SCALAR_TO_VECTOR, Vec64, MVT::v4i32);
198 }
199
Matt Arsenault71e66762016-05-21 02:27:49 +0000200 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
201 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
202 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
203 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000204
Tom Stellard354a43c2016-04-01 18:27:37 +0000205 // BUFFER/FLAT_ATOMIC_CMP_SWAP on GCN GPUs needs input marshalling,
206 // and output demarshalling
207 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
208 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
209
210 // We can't return success/failure, only the old value,
211 // let LLVM add the comparison
212 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i32, Expand);
213 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i64, Expand);
214
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000215 if (getSubtarget()->hasFlatAddressSpace()) {
Matt Arsenault99c14522016-04-25 19:27:24 +0000216 setOperationAction(ISD::ADDRSPACECAST, MVT::i32, Custom);
217 setOperationAction(ISD::ADDRSPACECAST, MVT::i64, Custom);
218 }
219
Matt Arsenault71e66762016-05-21 02:27:49 +0000220 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
221 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
222
223 // On SI this is s_memtime and s_memrealtime on VI.
224 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
Matt Arsenault0bb294b2016-06-17 22:27:03 +0000225 setOperationAction(ISD::TRAP, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000226
227 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
228 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
229
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000230 if (Subtarget->getGeneration() >= SISubtarget::SEA_ISLANDS) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000231 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
232 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
233 setOperationAction(ISD::FRINT, MVT::f64, Legal);
234 }
235
236 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
237
238 setOperationAction(ISD::FSIN, MVT::f32, Custom);
239 setOperationAction(ISD::FCOS, MVT::f32, Custom);
240 setOperationAction(ISD::FDIV, MVT::f32, Custom);
241 setOperationAction(ISD::FDIV, MVT::f64, Custom);
242
Tom Stellard115a6152016-11-10 16:02:37 +0000243 if (Subtarget->has16BitInsts()) {
244 setOperationAction(ISD::Constant, MVT::i16, Legal);
245
246 setOperationAction(ISD::SMIN, MVT::i16, Legal);
247 setOperationAction(ISD::SMAX, MVT::i16, Legal);
248
249 setOperationAction(ISD::UMIN, MVT::i16, Legal);
250 setOperationAction(ISD::UMAX, MVT::i16, Legal);
251
Tom Stellard115a6152016-11-10 16:02:37 +0000252 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Promote);
253 AddPromotedToType(ISD::SIGN_EXTEND, MVT::i16, MVT::i32);
254
255 setOperationAction(ISD::ROTR, MVT::i16, Promote);
256 setOperationAction(ISD::ROTL, MVT::i16, Promote);
257
258 setOperationAction(ISD::SDIV, MVT::i16, Promote);
259 setOperationAction(ISD::UDIV, MVT::i16, Promote);
260 setOperationAction(ISD::SREM, MVT::i16, Promote);
261 setOperationAction(ISD::UREM, MVT::i16, Promote);
262
263 setOperationAction(ISD::BSWAP, MVT::i16, Promote);
264 setOperationAction(ISD::BITREVERSE, MVT::i16, Promote);
265
266 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
267 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Promote);
268 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
269 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Promote);
270
271 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
272
273 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
274
275 setOperationAction(ISD::LOAD, MVT::i16, Custom);
276
277 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
278
Tom Stellard115a6152016-11-10 16:02:37 +0000279 setOperationAction(ISD::FP16_TO_FP, MVT::i16, Promote);
280 AddPromotedToType(ISD::FP16_TO_FP, MVT::i16, MVT::i32);
281 setOperationAction(ISD::FP_TO_FP16, MVT::i16, Promote);
282 AddPromotedToType(ISD::FP_TO_FP16, MVT::i16, MVT::i32);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000283
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000284 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
285 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
286 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
287 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000288
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000289 // F16 - Constant Actions.
Matt Arsenaulte96d0372016-12-08 20:14:46 +0000290 setOperationAction(ISD::ConstantFP, MVT::f16, Legal);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000291
292 // F16 - Load/Store Actions.
293 setOperationAction(ISD::LOAD, MVT::f16, Promote);
294 AddPromotedToType(ISD::LOAD, MVT::f16, MVT::i16);
295 setOperationAction(ISD::STORE, MVT::f16, Promote);
296 AddPromotedToType(ISD::STORE, MVT::f16, MVT::i16);
297
298 // F16 - VOP1 Actions.
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +0000299 setOperationAction(ISD::FP_ROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000300 setOperationAction(ISD::FCOS, MVT::f16, Promote);
301 setOperationAction(ISD::FSIN, MVT::f16, Promote);
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000302 setOperationAction(ISD::FP_TO_SINT, MVT::f16, Promote);
303 setOperationAction(ISD::FP_TO_UINT, MVT::f16, Promote);
304 setOperationAction(ISD::SINT_TO_FP, MVT::f16, Promote);
305 setOperationAction(ISD::UINT_TO_FP, MVT::f16, Promote);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000306
307 // F16 - VOP2 Actions.
Konstantin Zhuravlyov662e01d2016-11-17 03:49:01 +0000308 setOperationAction(ISD::BR_CC, MVT::f16, Expand);
Konstantin Zhuravlyov2a87a422016-11-16 03:16:26 +0000309 setOperationAction(ISD::SELECT_CC, MVT::f16, Expand);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000310 setOperationAction(ISD::FMAXNUM, MVT::f16, Legal);
311 setOperationAction(ISD::FMINNUM, MVT::f16, Legal);
Matt Arsenault4052a572016-12-22 03:05:41 +0000312 setOperationAction(ISD::FDIV, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000313
314 // F16 - VOP3 Actions.
315 setOperationAction(ISD::FMA, MVT::f16, Legal);
316 if (!Subtarget->hasFP16Denormals())
317 setOperationAction(ISD::FMAD, MVT::f16, Legal);
Tom Stellard115a6152016-11-10 16:02:37 +0000318 }
319
Matt Arsenault02cb0ff2014-09-29 14:59:34 +0000320 setTargetDAGCombine(ISD::FADD);
Matt Arsenault8675db12014-08-29 16:01:14 +0000321 setTargetDAGCombine(ISD::FSUB);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000322 setTargetDAGCombine(ISD::FMINNUM);
323 setTargetDAGCombine(ISD::FMAXNUM);
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000324 setTargetDAGCombine(ISD::SMIN);
325 setTargetDAGCombine(ISD::SMAX);
326 setTargetDAGCombine(ISD::UMIN);
327 setTargetDAGCombine(ISD::UMAX);
Tom Stellard75aadc22012-12-11 21:25:42 +0000328 setTargetDAGCombine(ISD::SETCC);
Matt Arsenaultd0101a22015-01-06 23:00:46 +0000329 setTargetDAGCombine(ISD::AND);
Matt Arsenaultf2290332015-01-06 23:00:39 +0000330 setTargetDAGCombine(ISD::OR);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000331 setTargetDAGCombine(ISD::XOR);
Konstantin Zhuravlyovfda33ea2016-10-21 22:10:03 +0000332 setTargetDAGCombine(ISD::SINT_TO_FP);
Matt Arsenault364a6742014-06-11 17:50:44 +0000333 setTargetDAGCombine(ISD::UINT_TO_FP);
Matt Arsenault9cd90712016-04-14 01:42:16 +0000334 setTargetDAGCombine(ISD::FCANONICALIZE);
Matt Arsenault364a6742014-06-11 17:50:44 +0000335
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000336 // All memory operations. Some folding on the pointer operand is done to help
337 // matching the constant offsets in the addressing modes.
338 setTargetDAGCombine(ISD::LOAD);
339 setTargetDAGCombine(ISD::STORE);
340 setTargetDAGCombine(ISD::ATOMIC_LOAD);
341 setTargetDAGCombine(ISD::ATOMIC_STORE);
342 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP);
343 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
344 setTargetDAGCombine(ISD::ATOMIC_SWAP);
345 setTargetDAGCombine(ISD::ATOMIC_LOAD_ADD);
346 setTargetDAGCombine(ISD::ATOMIC_LOAD_SUB);
347 setTargetDAGCombine(ISD::ATOMIC_LOAD_AND);
348 setTargetDAGCombine(ISD::ATOMIC_LOAD_OR);
349 setTargetDAGCombine(ISD::ATOMIC_LOAD_XOR);
350 setTargetDAGCombine(ISD::ATOMIC_LOAD_NAND);
351 setTargetDAGCombine(ISD::ATOMIC_LOAD_MIN);
352 setTargetDAGCombine(ISD::ATOMIC_LOAD_MAX);
353 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMIN);
354 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMAX);
355
Christian Konigeecebd02013-03-26 14:04:02 +0000356 setSchedulingPreference(Sched::RegPressure);
Tom Stellard75aadc22012-12-11 21:25:42 +0000357}
358
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000359const SISubtarget *SITargetLowering::getSubtarget() const {
360 return static_cast<const SISubtarget *>(Subtarget);
361}
362
Tom Stellard0125f2a2013-06-25 02:39:35 +0000363//===----------------------------------------------------------------------===//
364// TargetLowering queries
365//===----------------------------------------------------------------------===//
366
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000367bool SITargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
368 const CallInst &CI,
369 unsigned IntrID) const {
370 switch (IntrID) {
371 case Intrinsic::amdgcn_atomic_inc:
372 case Intrinsic::amdgcn_atomic_dec:
373 Info.opc = ISD::INTRINSIC_W_CHAIN;
374 Info.memVT = MVT::getVT(CI.getType());
375 Info.ptrVal = CI.getOperand(0);
376 Info.align = 0;
377 Info.vol = false;
378 Info.readMem = true;
379 Info.writeMem = true;
380 return true;
381 default:
382 return false;
383 }
384}
385
Matt Arsenaulte306a322014-10-21 16:25:08 +0000386bool SITargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &,
387 EVT) const {
388 // SI has some legal vector types, but no legal vector operations. Say no
389 // shuffles are legal in order to prefer scalarizing some vector operations.
390 return false;
391}
392
Tom Stellard70580f82015-07-20 14:28:41 +0000393bool SITargetLowering::isLegalFlatAddressingMode(const AddrMode &AM) const {
394 // Flat instructions do not have offsets, and only have the register
395 // address.
396 return AM.BaseOffs == 0 && (AM.Scale == 0 || AM.Scale == 1);
397}
398
Matt Arsenault711b3902015-08-07 20:18:34 +0000399bool SITargetLowering::isLegalMUBUFAddressingMode(const AddrMode &AM) const {
400 // MUBUF / MTBUF instructions have a 12-bit unsigned byte offset, and
401 // additionally can do r + r + i with addr64. 32-bit has more addressing
402 // mode options. Depending on the resource constant, it can also do
403 // (i64 r0) + (i32 r1) * (i14 i).
404 //
405 // Private arrays end up using a scratch buffer most of the time, so also
406 // assume those use MUBUF instructions. Scratch loads / stores are currently
407 // implemented as mubuf instructions with offen bit set, so slightly
408 // different than the normal addr64.
409 if (!isUInt<12>(AM.BaseOffs))
410 return false;
411
412 // FIXME: Since we can split immediate into soffset and immediate offset,
413 // would it make sense to allow any immediate?
414
415 switch (AM.Scale) {
416 case 0: // r + i or just i, depending on HasBaseReg.
417 return true;
418 case 1:
419 return true; // We have r + r or r + i.
420 case 2:
421 if (AM.HasBaseReg) {
422 // Reject 2 * r + r.
423 return false;
424 }
425
426 // Allow 2 * r as r + r
427 // Or 2 * r + i is allowed as r + r + i.
428 return true;
429 default: // Don't allow n * r
430 return false;
431 }
432}
433
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000434bool SITargetLowering::isLegalAddressingMode(const DataLayout &DL,
435 const AddrMode &AM, Type *Ty,
436 unsigned AS) const {
Matt Arsenault5015a892014-08-15 17:17:07 +0000437 // No global is ever allowed as a base.
438 if (AM.BaseGV)
439 return false;
440
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000441 switch (AS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000442 case AMDGPUAS::GLOBAL_ADDRESS: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000443 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Tom Stellard70580f82015-07-20 14:28:41 +0000444 // Assume the we will use FLAT for all global memory accesses
445 // on VI.
446 // FIXME: This assumption is currently wrong. On VI we still use
447 // MUBUF instructions for the r + i addressing mode. As currently
448 // implemented, the MUBUF instructions only work on buffer < 4GB.
449 // It may be possible to support > 4GB buffers with MUBUF instructions,
450 // by setting the stride value in the resource descriptor which would
451 // increase the size limit to (stride * 4GB). However, this is risky,
452 // because it has never been validated.
453 return isLegalFlatAddressingMode(AM);
454 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000455
Matt Arsenault711b3902015-08-07 20:18:34 +0000456 return isLegalMUBUFAddressingMode(AM);
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000457 }
Matt Arsenault711b3902015-08-07 20:18:34 +0000458 case AMDGPUAS::CONSTANT_ADDRESS: {
459 // If the offset isn't a multiple of 4, it probably isn't going to be
460 // correctly aligned.
Matt Arsenault3cc1e002016-08-13 01:43:51 +0000461 // FIXME: Can we get the real alignment here?
Matt Arsenault711b3902015-08-07 20:18:34 +0000462 if (AM.BaseOffs % 4 != 0)
463 return isLegalMUBUFAddressingMode(AM);
464
465 // There are no SMRD extloads, so if we have to do a small type access we
466 // will use a MUBUF load.
467 // FIXME?: We also need to do this if unaligned, but we don't know the
468 // alignment here.
469 if (DL.getTypeStoreSize(Ty) < 4)
470 return isLegalMUBUFAddressingMode(AM);
471
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000472 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000473 // SMRD instructions have an 8-bit, dword offset on SI.
474 if (!isUInt<8>(AM.BaseOffs / 4))
475 return false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000476 } else if (Subtarget->getGeneration() == SISubtarget::SEA_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000477 // On CI+, this can also be a 32-bit literal constant offset. If it fits
478 // in 8-bits, it can use a smaller encoding.
479 if (!isUInt<32>(AM.BaseOffs / 4))
480 return false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000481 } else if (Subtarget->getGeneration() == SISubtarget::VOLCANIC_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000482 // On VI, these use the SMEM format and the offset is 20-bit in bytes.
483 if (!isUInt<20>(AM.BaseOffs))
484 return false;
485 } else
486 llvm_unreachable("unhandled generation");
487
488 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
489 return true;
490
491 if (AM.Scale == 1 && AM.HasBaseReg)
492 return true;
493
494 return false;
495 }
496
497 case AMDGPUAS::PRIVATE_ADDRESS:
Matt Arsenault711b3902015-08-07 20:18:34 +0000498 return isLegalMUBUFAddressingMode(AM);
499
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000500 case AMDGPUAS::LOCAL_ADDRESS:
501 case AMDGPUAS::REGION_ADDRESS: {
502 // Basic, single offset DS instructions allow a 16-bit unsigned immediate
503 // field.
504 // XXX - If doing a 4-byte aligned 8-byte type access, we effectively have
505 // an 8-bit dword offset but we don't know the alignment here.
506 if (!isUInt<16>(AM.BaseOffs))
Matt Arsenault5015a892014-08-15 17:17:07 +0000507 return false;
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000508
509 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
510 return true;
511
512 if (AM.Scale == 1 && AM.HasBaseReg)
513 return true;
514
Matt Arsenault5015a892014-08-15 17:17:07 +0000515 return false;
516 }
Tom Stellard70580f82015-07-20 14:28:41 +0000517 case AMDGPUAS::FLAT_ADDRESS:
Matt Arsenault7d1b6c82016-04-29 06:25:10 +0000518 case AMDGPUAS::UNKNOWN_ADDRESS_SPACE:
519 // For an unknown address space, this usually means that this is for some
520 // reason being used for pure arithmetic, and not based on some addressing
521 // computation. We don't have instructions that compute pointers with any
522 // addressing modes, so treat them as having no offset like flat
523 // instructions.
Tom Stellard70580f82015-07-20 14:28:41 +0000524 return isLegalFlatAddressingMode(AM);
525
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000526 default:
527 llvm_unreachable("unhandled address space");
528 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000529}
530
Matt Arsenaulte6986632015-01-14 01:35:22 +0000531bool SITargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000532 unsigned AddrSpace,
533 unsigned Align,
534 bool *IsFast) const {
Matt Arsenault1018c892014-04-24 17:08:26 +0000535 if (IsFast)
536 *IsFast = false;
537
Matt Arsenault1018c892014-04-24 17:08:26 +0000538 // TODO: I think v3i32 should allow unaligned accesses on CI with DS_READ_B96,
539 // which isn't a simple VT.
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000540 // Until MVT is extended to handle this, simply check for the size and
541 // rely on the condition below: allow accesses if the size is a multiple of 4.
542 if (VT == MVT::Other || (VT != MVT::Other && VT.getSizeInBits() > 1024 &&
543 VT.getStoreSize() > 16)) {
Tom Stellard81d871d2013-11-13 23:36:50 +0000544 return false;
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000545 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000546
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000547 if (AddrSpace == AMDGPUAS::LOCAL_ADDRESS ||
548 AddrSpace == AMDGPUAS::REGION_ADDRESS) {
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000549 // ds_read/write_b64 require 8-byte alignment, but we can do a 4 byte
550 // aligned, 8 byte access in a single operation using ds_read2/write2_b32
551 // with adjacent offsets.
Sanjay Patelce74db92015-09-03 15:03:19 +0000552 bool AlignedBy4 = (Align % 4 == 0);
553 if (IsFast)
554 *IsFast = AlignedBy4;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000555
Sanjay Patelce74db92015-09-03 15:03:19 +0000556 return AlignedBy4;
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000557 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000558
Tom Stellard64a9d082016-10-14 18:10:39 +0000559 // FIXME: We have to be conservative here and assume that flat operations
560 // will access scratch. If we had access to the IR function, then we
561 // could determine if any private memory was used in the function.
562 if (!Subtarget->hasUnalignedScratchAccess() &&
563 (AddrSpace == AMDGPUAS::PRIVATE_ADDRESS ||
564 AddrSpace == AMDGPUAS::FLAT_ADDRESS)) {
565 return false;
566 }
567
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000568 if (Subtarget->hasUnalignedBufferAccess()) {
569 // If we have an uniform constant load, it still requires using a slow
570 // buffer instruction if unaligned.
571 if (IsFast) {
572 *IsFast = (AddrSpace == AMDGPUAS::CONSTANT_ADDRESS) ?
573 (Align % 4 == 0) : true;
574 }
575
576 return true;
577 }
578
Tom Stellard33e64c62015-02-04 20:49:52 +0000579 // Smaller than dword value must be aligned.
Tom Stellard33e64c62015-02-04 20:49:52 +0000580 if (VT.bitsLT(MVT::i32))
581 return false;
582
Matt Arsenault1018c892014-04-24 17:08:26 +0000583 // 8.1.6 - For Dword or larger reads or writes, the two LSBs of the
584 // byte-address are ignored, thus forcing Dword alignment.
Tom Stellarde812f2f2014-07-21 15:45:06 +0000585 // This applies to private, global, and constant memory.
Matt Arsenault1018c892014-04-24 17:08:26 +0000586 if (IsFast)
587 *IsFast = true;
Tom Stellardc6b299c2015-02-02 18:02:28 +0000588
589 return VT.bitsGT(MVT::i32) && Align % 4 == 0;
Tom Stellard0125f2a2013-06-25 02:39:35 +0000590}
591
Matt Arsenault46645fa2014-07-28 17:49:26 +0000592EVT SITargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
593 unsigned SrcAlign, bool IsMemset,
594 bool ZeroMemset,
595 bool MemcpyStrSrc,
596 MachineFunction &MF) const {
597 // FIXME: Should account for address space here.
598
599 // The default fallback uses the private pointer size as a guess for a type to
600 // use. Make sure we switch these to 64-bit accesses.
601
602 if (Size >= 16 && DstAlign >= 4) // XXX: Should only do for global
603 return MVT::v4i32;
604
605 if (Size >= 8 && DstAlign >= 4)
606 return MVT::v2i32;
607
608 // Use the default.
609 return MVT::Other;
610}
611
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000612static bool isFlatGlobalAddrSpace(unsigned AS) {
613 return AS == AMDGPUAS::GLOBAL_ADDRESS ||
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000614 AS == AMDGPUAS::FLAT_ADDRESS ||
615 AS == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000616}
617
618bool SITargetLowering::isNoopAddrSpaceCast(unsigned SrcAS,
619 unsigned DestAS) const {
Matt Arsenault37fefd62016-06-10 02:18:02 +0000620 return isFlatGlobalAddrSpace(SrcAS) && isFlatGlobalAddrSpace(DestAS);
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000621}
622
Alexander Timofeev18009562016-12-08 17:28:47 +0000623bool SITargetLowering::isMemOpHasNoClobberedMemOperand(const SDNode *N) const {
624 const MemSDNode *MemNode = cast<MemSDNode>(N);
625 const Value *Ptr = MemNode->getMemOperand()->getValue();
626 const Instruction *I = dyn_cast<Instruction>(Ptr);
627 return I && I->getMetadata("amdgpu.noclobber");
628}
629
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000630bool SITargetLowering::isCheapAddrSpaceCast(unsigned SrcAS,
631 unsigned DestAS) const {
632 // Flat -> private/local is a simple truncate.
633 // Flat -> global is no-op
634 if (SrcAS == AMDGPUAS::FLAT_ADDRESS)
635 return true;
636
637 return isNoopAddrSpaceCast(SrcAS, DestAS);
638}
639
Tom Stellarda6f24c62015-12-15 20:55:55 +0000640bool SITargetLowering::isMemOpUniform(const SDNode *N) const {
641 const MemSDNode *MemNode = cast<MemSDNode>(N);
642 const Value *Ptr = MemNode->getMemOperand()->getValue();
643
644 // UndefValue means this is a load of a kernel input. These are uniform.
Tom Stellard418beb72016-07-13 14:23:33 +0000645 // Sometimes LDS instructions have constant pointers.
646 // If Ptr is null, then that means this mem operand contains a
647 // PseudoSourceValue like GOT.
648 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
649 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
Tom Stellarda6f24c62015-12-15 20:55:55 +0000650 return true;
651
Tom Stellard418beb72016-07-13 14:23:33 +0000652 const Instruction *I = dyn_cast<Instruction>(Ptr);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000653 return I && I->getMetadata("amdgpu.uniform");
654}
655
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000656TargetLoweringBase::LegalizeTypeAction
657SITargetLowering::getPreferredVectorAction(EVT VT) const {
658 if (VT.getVectorNumElements() != 1 && VT.getScalarType().bitsLE(MVT::i16))
659 return TypeSplitVector;
660
661 return TargetLoweringBase::getPreferredVectorAction(VT);
Tom Stellardd86003e2013-08-14 23:25:00 +0000662}
Tom Stellard0125f2a2013-06-25 02:39:35 +0000663
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000664bool SITargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
665 Type *Ty) const {
Matt Arsenault749035b2016-07-30 01:40:36 +0000666 // FIXME: Could be smarter if called for vector constants.
667 return true;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000668}
669
Tom Stellard2e045bb2016-01-20 00:13:22 +0000670bool SITargetLowering::isTypeDesirableForOp(unsigned Op, EVT VT) const {
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000671 if (Subtarget->has16BitInsts() && VT == MVT::i16) {
672 switch (Op) {
673 case ISD::LOAD:
674 case ISD::STORE:
Tom Stellard2e045bb2016-01-20 00:13:22 +0000675
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000676 // These operations are done with 32-bit instructions anyway.
677 case ISD::AND:
678 case ISD::OR:
679 case ISD::XOR:
680 case ISD::SELECT:
681 // TODO: Extensions?
682 return true;
683 default:
684 return false;
685 }
686 }
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000687
Tom Stellard2e045bb2016-01-20 00:13:22 +0000688 // SimplifySetCC uses this function to determine whether or not it should
689 // create setcc with i1 operands. We don't have instructions for i1 setcc.
690 if (VT == MVT::i1 && Op == ISD::SETCC)
691 return false;
692
693 return TargetLowering::isTypeDesirableForOp(Op, VT);
694}
695
Jan Veselyfea814d2016-06-21 20:46:20 +0000696SDValue SITargetLowering::LowerParameterPtr(SelectionDAG &DAG,
697 const SDLoc &SL, SDValue Chain,
698 unsigned Offset) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000699 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardec2e43c2014-09-22 15:35:29 +0000700 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000701 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Matt Arsenaultac234b62015-11-30 21:15:57 +0000702 unsigned InputPtrReg = TRI->getPreloadedValue(MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
Tom Stellard94593ee2013-06-03 17:40:18 +0000703
Matt Arsenault86033ca2014-07-28 17:31:39 +0000704 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000705 MVT PtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulta0269b62015-06-01 21:58:24 +0000706 SDValue BasePtr = DAG.getCopyFromReg(Chain, SL,
707 MRI.getLiveInVirtReg(InputPtrReg), PtrVT);
Jan Veselyfea814d2016-06-21 20:46:20 +0000708 return DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
709 DAG.getConstant(Offset, SL, PtrVT));
710}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000711
Jan Veselyfea814d2016-06-21 20:46:20 +0000712SDValue SITargetLowering::LowerParameter(SelectionDAG &DAG, EVT VT, EVT MemVT,
713 const SDLoc &SL, SDValue Chain,
Matt Arsenault6dca5422017-01-09 18:52:39 +0000714 unsigned Offset, bool Signed,
715 const ISD::InputArg *Arg) const {
Jan Veselyfea814d2016-06-21 20:46:20 +0000716 const DataLayout &DL = DAG.getDataLayout();
Tom Stellard083f1622016-10-17 16:56:19 +0000717 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
Jan Veselyfea814d2016-06-21 20:46:20 +0000718 PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault86033ca2014-07-28 17:31:39 +0000719 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
720
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000721 unsigned Align = DL.getABITypeAlignment(Ty);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000722
Jan Veselyfea814d2016-06-21 20:46:20 +0000723 SDValue Ptr = LowerParameterPtr(DAG, SL, Chain, Offset);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000724 SDValue Load = DAG.getLoad(MemVT, SL, Chain, Ptr, PtrInfo, Align,
725 MachineMemOperand::MONonTemporal |
726 MachineMemOperand::MODereferenceable |
727 MachineMemOperand::MOInvariant);
728
Matt Arsenault6dca5422017-01-09 18:52:39 +0000729 SDValue Val = Load;
730 if (Arg && (Arg->Flags.isSExt() || Arg->Flags.isZExt()) &&
731 VT.bitsLT(MemVT)) {
732 unsigned Opc = Arg->Flags.isZExt() ? ISD::AssertZext : ISD::AssertSext;
733 Val = DAG.getNode(Opc, SL, MemVT, Val, DAG.getValueType(VT));
734 }
735
Tom Stellardbc6c5232016-10-17 16:21:45 +0000736 if (MemVT.isFloatingPoint())
Matt Arsenault6dca5422017-01-09 18:52:39 +0000737 Val = getFPExtOrFPTrunc(DAG, Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000738 else if (Signed)
Matt Arsenault6dca5422017-01-09 18:52:39 +0000739 Val = DAG.getSExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000740 else
Matt Arsenault6dca5422017-01-09 18:52:39 +0000741 Val = DAG.getZExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000742
Matt Arsenault6dca5422017-01-09 18:52:39 +0000743 return DAG.getMergeValues({ Val, Load.getValue(1) }, SL);
Tom Stellard94593ee2013-06-03 17:40:18 +0000744}
745
Christian Konig2c8f6d52013-03-07 09:03:52 +0000746SDValue SITargetLowering::LowerFormalArguments(
Eric Christopher7792e322015-01-30 23:24:40 +0000747 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000748 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
749 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000750 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000751
752 MachineFunction &MF = DAG.getMachineFunction();
753 FunctionType *FType = MF.getFunction()->getFunctionType();
Christian Konig99ee0f42013-03-07 09:04:14 +0000754 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000755 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000756
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000757 if (Subtarget->isAmdHsaOS() && AMDGPU::isShader(CallConv)) {
Matt Arsenaultd48da142015-11-02 23:23:02 +0000758 const Function *Fn = MF.getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000759 DiagnosticInfoUnsupported NoGraphicsHSA(
760 *Fn, "unsupported non-compute shaders with HSA", DL.getDebugLoc());
Matt Arsenaultd48da142015-11-02 23:23:02 +0000761 DAG.getContext()->diagnose(NoGraphicsHSA);
Diana Picus81bc3172016-05-26 15:24:55 +0000762 return DAG.getEntryNode();
Matt Arsenaultd48da142015-11-02 23:23:02 +0000763 }
764
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000765 // Create stack objects that are used for emitting debugger prologue if
766 // "amdgpu-debugger-emit-prologue" attribute was specified.
767 if (ST.debuggerEmitPrologue())
768 createDebuggerPrologueStackObjects(MF);
769
Christian Konig2c8f6d52013-03-07 09:03:52 +0000770 SmallVector<ISD::InputArg, 16> Splits;
Alexey Samsonova253bf92014-08-27 19:36:53 +0000771 BitVector Skipped(Ins.size());
Christian Konig99ee0f42013-03-07 09:04:14 +0000772
773 for (unsigned i = 0, e = Ins.size(), PSInputNum = 0; i != e; ++i) {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000774 const ISD::InputArg &Arg = Ins[i];
Matt Arsenault758659232013-05-18 00:21:46 +0000775
776 // First check if it's a PS input addr
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000777 if (CallConv == CallingConv::AMDGPU_PS && !Arg.Flags.isInReg() &&
Marek Olsakb6c8c3d2016-01-13 11:46:10 +0000778 !Arg.Flags.isByVal() && PSInputNum <= 15) {
Christian Konig99ee0f42013-03-07 09:04:14 +0000779
Marek Olsakfccabaf2016-01-13 11:45:36 +0000780 if (!Arg.Used && !Info->isPSInputAllocated(PSInputNum)) {
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000781 // We can safely skip PS inputs
Alexey Samsonova253bf92014-08-27 19:36:53 +0000782 Skipped.set(i);
Christian Konig99ee0f42013-03-07 09:04:14 +0000783 ++PSInputNum;
784 continue;
785 }
786
Marek Olsakfccabaf2016-01-13 11:45:36 +0000787 Info->markPSInputAllocated(PSInputNum);
788 if (Arg.Used)
789 Info->PSInputEna |= 1 << PSInputNum;
790
791 ++PSInputNum;
Christian Konig99ee0f42013-03-07 09:04:14 +0000792 }
793
Matt Arsenault539ca882016-05-05 20:27:02 +0000794 if (AMDGPU::isShader(CallConv)) {
795 // Second split vertices into their elements
796 if (Arg.VT.isVector()) {
797 ISD::InputArg NewArg = Arg;
798 NewArg.Flags.setSplit();
799 NewArg.VT = Arg.VT.getVectorElementType();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000800
Matt Arsenault539ca882016-05-05 20:27:02 +0000801 // We REALLY want the ORIGINAL number of vertex elements here, e.g. a
802 // three or five element vertex only needs three or five registers,
803 // NOT four or eight.
804 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
805 unsigned NumElements = ParamType->getVectorNumElements();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000806
Matt Arsenault539ca882016-05-05 20:27:02 +0000807 for (unsigned j = 0; j != NumElements; ++j) {
808 Splits.push_back(NewArg);
809 NewArg.PartOffset += NewArg.VT.getStoreSize();
810 }
811 } else {
812 Splits.push_back(Arg);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000813 }
Christian Konig2c8f6d52013-03-07 09:03:52 +0000814 }
815 }
816
817 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000818 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
819 *DAG.getContext());
Christian Konig2c8f6d52013-03-07 09:03:52 +0000820
Christian Konig99ee0f42013-03-07 09:04:14 +0000821 // At least one interpolation mode must be enabled or else the GPU will hang.
Marek Olsakfccabaf2016-01-13 11:45:36 +0000822 //
823 // Check PSInputAddr instead of PSInputEna. The idea is that if the user set
824 // PSInputAddr, the user wants to enable some bits after the compilation
825 // based on run-time states. Since we can't know what the final PSInputEna
826 // will look like, so we shouldn't do anything here and the user should take
827 // responsibility for the correct programming.
Marek Olsak46dadbf2016-01-13 17:23:20 +0000828 //
829 // Otherwise, the following restrictions apply:
830 // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled.
831 // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be
832 // enabled too.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000833 if (CallConv == CallingConv::AMDGPU_PS &&
Marek Olsak46dadbf2016-01-13 17:23:20 +0000834 ((Info->getPSInputAddr() & 0x7F) == 0 ||
NAKAMURA Takumife1202c2016-06-20 00:37:41 +0000835 ((Info->getPSInputAddr() & 0xF) == 0 && Info->isPSInputAllocated(11)))) {
Christian Konig99ee0f42013-03-07 09:04:14 +0000836 CCInfo.AllocateReg(AMDGPU::VGPR0);
837 CCInfo.AllocateReg(AMDGPU::VGPR1);
Marek Olsakfccabaf2016-01-13 11:45:36 +0000838 Info->markPSInputAllocated(0);
839 Info->PSInputEna |= 1;
Christian Konig99ee0f42013-03-07 09:04:14 +0000840 }
841
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000842 if (!AMDGPU::isShader(CallConv)) {
Tom Stellardf110f8f2016-04-14 16:27:03 +0000843 assert(Info->hasWorkGroupIDX() && Info->hasWorkItemIDX());
844 } else {
845 assert(!Info->hasPrivateSegmentBuffer() && !Info->hasDispatchPtr() &&
846 !Info->hasKernargSegmentPtr() && !Info->hasFlatScratchInit() &&
847 !Info->hasWorkGroupIDX() && !Info->hasWorkGroupIDY() &&
848 !Info->hasWorkGroupIDZ() && !Info->hasWorkGroupInfo() &&
849 !Info->hasWorkItemIDX() && !Info->hasWorkItemIDY() &&
850 !Info->hasWorkItemIDZ());
Tom Stellardaf775432013-10-23 00:44:32 +0000851 }
852
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000853 // FIXME: How should these inputs interact with inreg / custom SGPR inputs?
854 if (Info->hasPrivateSegmentBuffer()) {
855 unsigned PrivateSegmentBufferReg = Info->addPrivateSegmentBuffer(*TRI);
856 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SReg_128RegClass);
857 CCInfo.AllocateReg(PrivateSegmentBufferReg);
858 }
859
860 if (Info->hasDispatchPtr()) {
861 unsigned DispatchPtrReg = Info->addDispatchPtr(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000862 MF.addLiveIn(DispatchPtrReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000863 CCInfo.AllocateReg(DispatchPtrReg);
864 }
865
Matt Arsenault48ab5262016-04-25 19:27:18 +0000866 if (Info->hasQueuePtr()) {
867 unsigned QueuePtrReg = Info->addQueuePtr(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000868 MF.addLiveIn(QueuePtrReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault48ab5262016-04-25 19:27:18 +0000869 CCInfo.AllocateReg(QueuePtrReg);
870 }
871
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000872 if (Info->hasKernargSegmentPtr()) {
873 unsigned InputPtrReg = Info->addKernargSegmentPtr(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000874 MF.addLiveIn(InputPtrReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000875 CCInfo.AllocateReg(InputPtrReg);
876 }
877
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000878 if (Info->hasDispatchID()) {
879 unsigned DispatchIDReg = Info->addDispatchID(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000880 MF.addLiveIn(DispatchIDReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000881 CCInfo.AllocateReg(DispatchIDReg);
882 }
883
Matt Arsenault296b8492016-02-12 06:31:30 +0000884 if (Info->hasFlatScratchInit()) {
885 unsigned FlatScratchInitReg = Info->addFlatScratchInit(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000886 MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault296b8492016-02-12 06:31:30 +0000887 CCInfo.AllocateReg(FlatScratchInitReg);
888 }
889
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000890 if (!AMDGPU::isShader(CallConv))
891 analyzeFormalArgumentsCompute(CCInfo, Ins);
892 else
893 AnalyzeFormalArguments(CCInfo, Splits);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000894
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000895 SmallVector<SDValue, 16> Chains;
896
Christian Konig2c8f6d52013-03-07 09:03:52 +0000897 for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
898
Christian Konigb7be72d2013-05-17 09:46:48 +0000899 const ISD::InputArg &Arg = Ins[i];
Alexey Samsonova253bf92014-08-27 19:36:53 +0000900 if (Skipped[i]) {
Christian Konigb7be72d2013-05-17 09:46:48 +0000901 InVals.push_back(DAG.getUNDEF(Arg.VT));
Christian Konig99ee0f42013-03-07 09:04:14 +0000902 continue;
903 }
904
Christian Konig2c8f6d52013-03-07 09:03:52 +0000905 CCValAssign &VA = ArgLocs[ArgIdx++];
Craig Topper7f416c82014-11-16 21:17:18 +0000906 MVT VT = VA.getLocVT();
Tom Stellarded882c22013-06-03 17:40:11 +0000907
908 if (VA.isMemLoc()) {
Tom Stellardaf775432013-10-23 00:44:32 +0000909 VT = Ins[i].VT;
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000910 EVT MemVT = VA.getLocVT();
Tom Stellardb5798b02015-06-26 21:15:03 +0000911 const unsigned Offset = Subtarget->getExplicitKernelArgOffset() +
912 VA.getLocMemOffset();
Tom Stellard94593ee2013-06-03 17:40:18 +0000913 // The first 36 bytes of the input buffer contains information about
914 // thread group and global sizes.
Matt Arsenault0d519732015-07-10 22:28:41 +0000915 SDValue Arg = LowerParameter(DAG, VT, MemVT, DL, Chain,
Matt Arsenault6dca5422017-01-09 18:52:39 +0000916 Offset, Ins[i].Flags.isSExt(),
917 &Ins[i]);
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000918 Chains.push_back(Arg.getValue(1));
Tom Stellardca7ecf32014-08-22 18:49:31 +0000919
Craig Toppere3dcce92015-08-01 22:20:21 +0000920 auto *ParamTy =
Andrew Trick05938a52015-02-16 18:10:47 +0000921 dyn_cast<PointerType>(FType->getParamType(Ins[i].getOrigArgIndex()));
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000922 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Tom Stellardca7ecf32014-08-22 18:49:31 +0000923 ParamTy && ParamTy->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS) {
924 // On SI local pointers are just offsets into LDS, so they are always
925 // less than 16-bits. On CI and newer they could potentially be
926 // real pointers, so we can't guarantee their size.
927 Arg = DAG.getNode(ISD::AssertZext, DL, Arg.getValueType(), Arg,
928 DAG.getValueType(MVT::i16));
929 }
930
Tom Stellarded882c22013-06-03 17:40:11 +0000931 InVals.push_back(Arg);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000932 Info->setABIArgOffset(Offset + MemVT.getStoreSize());
Tom Stellarded882c22013-06-03 17:40:11 +0000933 continue;
934 }
Christian Konig2c8f6d52013-03-07 09:03:52 +0000935 assert(VA.isRegLoc() && "Parameter must be in a register!");
936
937 unsigned Reg = VA.getLocReg();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000938
939 if (VT == MVT::i64) {
940 // For now assume it is a pointer
941 Reg = TRI->getMatchingSuperReg(Reg, AMDGPU::sub0,
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000942 &AMDGPU::SGPR_64RegClass);
943 Reg = MF.addLiveIn(Reg, &AMDGPU::SGPR_64RegClass);
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000944 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
945 InVals.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000946 continue;
947 }
948
949 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
950
951 Reg = MF.addLiveIn(Reg, RC);
952 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
953
Christian Konig2c8f6d52013-03-07 09:03:52 +0000954 if (Arg.VT.isVector()) {
955
956 // Build a vector from the registers
Andrew Trick05938a52015-02-16 18:10:47 +0000957 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
Christian Konig2c8f6d52013-03-07 09:03:52 +0000958 unsigned NumElements = ParamType->getVectorNumElements();
959
960 SmallVector<SDValue, 4> Regs;
961 Regs.push_back(Val);
962 for (unsigned j = 1; j != NumElements; ++j) {
963 Reg = ArgLocs[ArgIdx++].getLocReg();
964 Reg = MF.addLiveIn(Reg, RC);
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000965
966 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
967 Regs.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000968 }
969
970 // Fill up the missing vector elements
971 NumElements = Arg.VT.getVectorNumElements() - NumElements;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000972 Regs.append(NumElements, DAG.getUNDEF(VT));
Matt Arsenault758659232013-05-18 00:21:46 +0000973
Ahmed Bougacha128f8732016-04-26 21:15:30 +0000974 InVals.push_back(DAG.getBuildVector(Arg.VT, DL, Regs));
Christian Konig2c8f6d52013-03-07 09:03:52 +0000975 continue;
976 }
977
978 InVals.push_back(Val);
979 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000980
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000981 // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read
982 // these from the dispatch pointer.
983
984 // Start adding system SGPRs.
985 if (Info->hasWorkGroupIDX()) {
986 unsigned Reg = Info->addWorkGroupIDX();
Marek Olsak79c05872016-11-25 17:37:09 +0000987 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000988 CCInfo.AllocateReg(Reg);
Tom Stellardf110f8f2016-04-14 16:27:03 +0000989 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000990
991 if (Info->hasWorkGroupIDY()) {
992 unsigned Reg = Info->addWorkGroupIDY();
Marek Olsak79c05872016-11-25 17:37:09 +0000993 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000994 CCInfo.AllocateReg(Reg);
Tom Stellarde99fb652015-01-20 19:33:04 +0000995 }
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000996
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000997 if (Info->hasWorkGroupIDZ()) {
998 unsigned Reg = Info->addWorkGroupIDZ();
Marek Olsak79c05872016-11-25 17:37:09 +0000999 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001000 CCInfo.AllocateReg(Reg);
1001 }
1002
1003 if (Info->hasWorkGroupInfo()) {
1004 unsigned Reg = Info->addWorkGroupInfo();
Marek Olsak79c05872016-11-25 17:37:09 +00001005 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001006 CCInfo.AllocateReg(Reg);
1007 }
1008
1009 if (Info->hasPrivateSegmentWaveByteOffset()) {
1010 // Scratch wave offset passed in system SGPR.
Tom Stellardf110f8f2016-04-14 16:27:03 +00001011 unsigned PrivateSegmentWaveByteOffsetReg;
1012
1013 if (AMDGPU::isShader(CallConv)) {
1014 PrivateSegmentWaveByteOffsetReg = findFirstFreeSGPR(CCInfo);
1015 Info->setPrivateSegmentWaveByteOffset(PrivateSegmentWaveByteOffsetReg);
1016 } else
1017 PrivateSegmentWaveByteOffsetReg = Info->addPrivateSegmentWaveByteOffset();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001018
1019 MF.addLiveIn(PrivateSegmentWaveByteOffsetReg, &AMDGPU::SGPR_32RegClass);
1020 CCInfo.AllocateReg(PrivateSegmentWaveByteOffsetReg);
1021 }
1022
1023 // Now that we've figured out where the scratch register inputs are, see if
1024 // should reserve the arguments and use them directly.
Matthias Braun941a7052016-07-28 18:40:00 +00001025 bool HasStackObjects = MF.getFrameInfo().hasStackObjects();
Matt Arsenault296b8492016-02-12 06:31:30 +00001026 // Record that we know we have non-spill stack objects so we don't need to
1027 // check all stack objects later.
1028 if (HasStackObjects)
1029 Info->setHasNonSpillStackObjects(true);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001030
Matt Arsenault253640e2016-10-13 13:10:00 +00001031 // Everything live out of a block is spilled with fast regalloc, so it's
1032 // almost certain that spilling will be required.
1033 if (getTargetMachine().getOptLevel() == CodeGenOpt::None)
1034 HasStackObjects = true;
1035
Tom Stellard0b76fc4c2016-09-16 21:34:26 +00001036 if (ST.isAmdCodeObjectV2()) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001037 if (HasStackObjects) {
1038 // If we have stack objects, we unquestionably need the private buffer
Tom Stellard0b76fc4c2016-09-16 21:34:26 +00001039 // resource. For the Code Object V2 ABI, this will be the first 4 user
1040 // SGPR inputs. We can reserve those and use them directly.
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001041
1042 unsigned PrivateSegmentBufferReg = TRI->getPreloadedValue(
1043 MF, SIRegisterInfo::PRIVATE_SEGMENT_BUFFER);
1044 Info->setScratchRSrcReg(PrivateSegmentBufferReg);
1045
1046 unsigned PrivateSegmentWaveByteOffsetReg = TRI->getPreloadedValue(
1047 MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
1048 Info->setScratchWaveOffsetReg(PrivateSegmentWaveByteOffsetReg);
1049 } else {
1050 unsigned ReservedBufferReg
1051 = TRI->reservedPrivateSegmentBufferReg(MF);
1052 unsigned ReservedOffsetReg
1053 = TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
1054
1055 // We tentatively reserve the last registers (skipping the last two
1056 // which may contain VCC). After register allocation, we'll replace
1057 // these with the ones immediately after those which were really
1058 // allocated. In the prologue copies will be inserted from the argument
1059 // to these reserved registers.
1060 Info->setScratchRSrcReg(ReservedBufferReg);
1061 Info->setScratchWaveOffsetReg(ReservedOffsetReg);
1062 }
1063 } else {
1064 unsigned ReservedBufferReg = TRI->reservedPrivateSegmentBufferReg(MF);
1065
1066 // Without HSA, relocations are used for the scratch pointer and the
1067 // buffer resource setup is always inserted in the prologue. Scratch wave
1068 // offset is still in an input SGPR.
1069 Info->setScratchRSrcReg(ReservedBufferReg);
1070
1071 if (HasStackObjects) {
1072 unsigned ScratchWaveOffsetReg = TRI->getPreloadedValue(
1073 MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
1074 Info->setScratchWaveOffsetReg(ScratchWaveOffsetReg);
1075 } else {
1076 unsigned ReservedOffsetReg
1077 = TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
1078 Info->setScratchWaveOffsetReg(ReservedOffsetReg);
1079 }
1080 }
1081
1082 if (Info->hasWorkItemIDX()) {
1083 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_X);
1084 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1085 CCInfo.AllocateReg(Reg);
Tom Stellardf110f8f2016-04-14 16:27:03 +00001086 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001087
1088 if (Info->hasWorkItemIDY()) {
1089 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Y);
1090 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1091 CCInfo.AllocateReg(Reg);
1092 }
1093
1094 if (Info->hasWorkItemIDZ()) {
1095 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Z);
1096 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1097 CCInfo.AllocateReg(Reg);
1098 }
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001099
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001100 if (Chains.empty())
1101 return Chain;
1102
1103 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Christian Konig2c8f6d52013-03-07 09:03:52 +00001104}
1105
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001106SDValue
1107SITargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
1108 bool isVarArg,
1109 const SmallVectorImpl<ISD::OutputArg> &Outs,
1110 const SmallVectorImpl<SDValue> &OutVals,
1111 const SDLoc &DL, SelectionDAG &DAG) const {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001112 MachineFunction &MF = DAG.getMachineFunction();
1113 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1114
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +00001115 if (!AMDGPU::isShader(CallConv))
Marek Olsak8a0f3352016-01-13 17:23:04 +00001116 return AMDGPUTargetLowering::LowerReturn(Chain, CallConv, isVarArg, Outs,
1117 OutVals, DL, DAG);
1118
Marek Olsak8e9cc632016-01-13 17:23:09 +00001119 Info->setIfReturnsVoid(Outs.size() == 0);
1120
Marek Olsak8a0f3352016-01-13 17:23:04 +00001121 SmallVector<ISD::OutputArg, 48> Splits;
1122 SmallVector<SDValue, 48> SplitVals;
1123
1124 // Split vectors into their elements.
1125 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
1126 const ISD::OutputArg &Out = Outs[i];
1127
1128 if (Out.VT.isVector()) {
1129 MVT VT = Out.VT.getVectorElementType();
1130 ISD::OutputArg NewOut = Out;
1131 NewOut.Flags.setSplit();
1132 NewOut.VT = VT;
1133
1134 // We want the original number of vector elements here, e.g.
1135 // three or five, not four or eight.
1136 unsigned NumElements = Out.ArgVT.getVectorNumElements();
1137
1138 for (unsigned j = 0; j != NumElements; ++j) {
1139 SDValue Elem = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, OutVals[i],
1140 DAG.getConstant(j, DL, MVT::i32));
1141 SplitVals.push_back(Elem);
1142 Splits.push_back(NewOut);
1143 NewOut.PartOffset += NewOut.VT.getStoreSize();
1144 }
1145 } else {
1146 SplitVals.push_back(OutVals[i]);
1147 Splits.push_back(Out);
1148 }
1149 }
1150
1151 // CCValAssign - represent the assignment of the return value to a location.
1152 SmallVector<CCValAssign, 48> RVLocs;
1153
1154 // CCState - Info about the registers and stack slots.
1155 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1156 *DAG.getContext());
1157
1158 // Analyze outgoing return values.
1159 AnalyzeReturn(CCInfo, Splits);
1160
1161 SDValue Flag;
1162 SmallVector<SDValue, 48> RetOps;
1163 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1164
1165 // Copy the result values into the output registers.
1166 for (unsigned i = 0, realRVLocIdx = 0;
1167 i != RVLocs.size();
1168 ++i, ++realRVLocIdx) {
1169 CCValAssign &VA = RVLocs[i];
1170 assert(VA.isRegLoc() && "Can only return in registers!");
1171
1172 SDValue Arg = SplitVals[realRVLocIdx];
1173
1174 // Copied from other backends.
1175 switch (VA.getLocInfo()) {
1176 default: llvm_unreachable("Unknown loc info!");
1177 case CCValAssign::Full:
1178 break;
1179 case CCValAssign::BCvt:
1180 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1181 break;
1182 }
1183
1184 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
1185 Flag = Chain.getValue(1);
1186 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
1187 }
1188
1189 // Update chain and glue.
1190 RetOps[0] = Chain;
1191 if (Flag.getNode())
1192 RetOps.push_back(Flag);
1193
Matt Arsenault9babdf42016-06-22 20:15:28 +00001194 unsigned Opc = Info->returnsVoid() ? AMDGPUISD::ENDPGM : AMDGPUISD::RETURN;
1195 return DAG.getNode(Opc, DL, MVT::Other, RetOps);
Marek Olsak8a0f3352016-01-13 17:23:04 +00001196}
1197
Matt Arsenault9a10cea2016-01-26 04:29:24 +00001198unsigned SITargetLowering::getRegisterByName(const char* RegName, EVT VT,
1199 SelectionDAG &DAG) const {
1200 unsigned Reg = StringSwitch<unsigned>(RegName)
1201 .Case("m0", AMDGPU::M0)
1202 .Case("exec", AMDGPU::EXEC)
1203 .Case("exec_lo", AMDGPU::EXEC_LO)
1204 .Case("exec_hi", AMDGPU::EXEC_HI)
1205 .Case("flat_scratch", AMDGPU::FLAT_SCR)
1206 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
1207 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
1208 .Default(AMDGPU::NoRegister);
1209
1210 if (Reg == AMDGPU::NoRegister) {
1211 report_fatal_error(Twine("invalid register name \""
1212 + StringRef(RegName) + "\"."));
1213
1214 }
1215
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001216 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Matt Arsenault9a10cea2016-01-26 04:29:24 +00001217 Subtarget->getRegisterInfo()->regsOverlap(Reg, AMDGPU::FLAT_SCR)) {
1218 report_fatal_error(Twine("invalid register \""
1219 + StringRef(RegName) + "\" for subtarget."));
1220 }
1221
1222 switch (Reg) {
1223 case AMDGPU::M0:
1224 case AMDGPU::EXEC_LO:
1225 case AMDGPU::EXEC_HI:
1226 case AMDGPU::FLAT_SCR_LO:
1227 case AMDGPU::FLAT_SCR_HI:
1228 if (VT.getSizeInBits() == 32)
1229 return Reg;
1230 break;
1231 case AMDGPU::EXEC:
1232 case AMDGPU::FLAT_SCR:
1233 if (VT.getSizeInBits() == 64)
1234 return Reg;
1235 break;
1236 default:
1237 llvm_unreachable("missing register type checking");
1238 }
1239
1240 report_fatal_error(Twine("invalid type for register \""
1241 + StringRef(RegName) + "\"."));
1242}
1243
Matt Arsenault786724a2016-07-12 21:41:32 +00001244// If kill is not the last instruction, split the block so kill is always a
1245// proper terminator.
1246MachineBasicBlock *SITargetLowering::splitKillBlock(MachineInstr &MI,
1247 MachineBasicBlock *BB) const {
1248 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1249
1250 MachineBasicBlock::iterator SplitPoint(&MI);
1251 ++SplitPoint;
1252
1253 if (SplitPoint == BB->end()) {
1254 // Don't bother with a new block.
1255 MI.setDesc(TII->get(AMDGPU::SI_KILL_TERMINATOR));
1256 return BB;
1257 }
1258
1259 MachineFunction *MF = BB->getParent();
1260 MachineBasicBlock *SplitBB
1261 = MF->CreateMachineBasicBlock(BB->getBasicBlock());
1262
Matt Arsenault786724a2016-07-12 21:41:32 +00001263 MF->insert(++MachineFunction::iterator(BB), SplitBB);
1264 SplitBB->splice(SplitBB->begin(), BB, SplitPoint, BB->end());
1265
Matt Arsenaultd40ded62016-07-22 17:01:15 +00001266 SplitBB->transferSuccessorsAndUpdatePHIs(BB);
Matt Arsenault786724a2016-07-12 21:41:32 +00001267 BB->addSuccessor(SplitBB);
1268
1269 MI.setDesc(TII->get(AMDGPU::SI_KILL_TERMINATOR));
1270 return SplitBB;
1271}
1272
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001273// Do a v_movrels_b32 or v_movreld_b32 for each unique value of \p IdxReg in the
1274// wavefront. If the value is uniform and just happens to be in a VGPR, this
1275// will only do one iteration. In the worst case, this will loop 64 times.
1276//
1277// TODO: Just use v_readlane_b32 if we know the VGPR has a uniform value.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001278static MachineBasicBlock::iterator emitLoadM0FromVGPRLoop(
1279 const SIInstrInfo *TII,
1280 MachineRegisterInfo &MRI,
1281 MachineBasicBlock &OrigBB,
1282 MachineBasicBlock &LoopBB,
1283 const DebugLoc &DL,
1284 const MachineOperand &IdxReg,
1285 unsigned InitReg,
1286 unsigned ResultReg,
1287 unsigned PhiReg,
1288 unsigned InitSaveExecReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001289 int Offset,
1290 bool UseGPRIdxMode) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001291 MachineBasicBlock::iterator I = LoopBB.begin();
1292
1293 unsigned PhiExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1294 unsigned NewExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1295 unsigned CurrentIdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1296 unsigned CondReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1297
1298 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiReg)
1299 .addReg(InitReg)
1300 .addMBB(&OrigBB)
1301 .addReg(ResultReg)
1302 .addMBB(&LoopBB);
1303
1304 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiExec)
1305 .addReg(InitSaveExecReg)
1306 .addMBB(&OrigBB)
1307 .addReg(NewExec)
1308 .addMBB(&LoopBB);
1309
1310 // Read the next variant <- also loop target.
1311 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), CurrentIdxReg)
1312 .addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
1313
1314 // Compare the just read M0 value to all possible Idx values.
1315 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e64), CondReg)
1316 .addReg(CurrentIdxReg)
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +00001317 .addReg(IdxReg.getReg(), 0, IdxReg.getSubReg());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001318
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001319 if (UseGPRIdxMode) {
1320 unsigned IdxReg;
1321 if (Offset == 0) {
1322 IdxReg = CurrentIdxReg;
1323 } else {
1324 IdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1325 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), IdxReg)
1326 .addReg(CurrentIdxReg, RegState::Kill)
1327 .addImm(Offset);
1328 }
1329
1330 MachineInstr *SetIdx =
1331 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_IDX))
1332 .addReg(IdxReg, RegState::Kill);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001333 SetIdx->getOperand(2).setIsUndef();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001334 } else {
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001335 // Move index from VCC into M0
1336 if (Offset == 0) {
1337 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1338 .addReg(CurrentIdxReg, RegState::Kill);
1339 } else {
1340 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
1341 .addReg(CurrentIdxReg, RegState::Kill)
1342 .addImm(Offset);
1343 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001344 }
1345
1346 // Update EXEC, save the original EXEC value to VCC.
1347 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), NewExec)
1348 .addReg(CondReg, RegState::Kill);
1349
1350 MRI.setSimpleHint(NewExec, CondReg);
1351
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001352 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001353 MachineInstr *InsertPt =
1354 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001355 .addReg(AMDGPU::EXEC)
1356 .addReg(NewExec);
1357
1358 // XXX - s_xor_b64 sets scc to 1 if the result is nonzero, so can we use
1359 // s_cbranch_scc0?
1360
1361 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover.
1362 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
1363 .addMBB(&LoopBB);
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001364
1365 return InsertPt->getIterator();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001366}
1367
1368// This has slightly sub-optimal regalloc when the source vector is killed by
1369// the read. The register allocator does not understand that the kill is
1370// per-workitem, so is kept alive for the whole loop so we end up not re-using a
1371// subregister from it, using 1 more VGPR than necessary. This was saved when
1372// this was expanded after register allocation.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001373static MachineBasicBlock::iterator loadM0FromVGPR(const SIInstrInfo *TII,
1374 MachineBasicBlock &MBB,
1375 MachineInstr &MI,
1376 unsigned InitResultReg,
1377 unsigned PhiReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001378 int Offset,
1379 bool UseGPRIdxMode) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001380 MachineFunction *MF = MBB.getParent();
1381 MachineRegisterInfo &MRI = MF->getRegInfo();
1382 const DebugLoc &DL = MI.getDebugLoc();
1383 MachineBasicBlock::iterator I(&MI);
1384
1385 unsigned DstReg = MI.getOperand(0).getReg();
1386 unsigned SaveExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1387 unsigned TmpExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1388
1389 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), TmpExec);
1390
1391 // Save the EXEC mask
1392 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), SaveExec)
1393 .addReg(AMDGPU::EXEC);
1394
1395 // To insert the loop we need to split the block. Move everything after this
1396 // point to a new block, and insert a new empty block between the two.
1397 MachineBasicBlock *LoopBB = MF->CreateMachineBasicBlock();
1398 MachineBasicBlock *RemainderBB = MF->CreateMachineBasicBlock();
1399 MachineFunction::iterator MBBI(MBB);
1400 ++MBBI;
1401
1402 MF->insert(MBBI, LoopBB);
1403 MF->insert(MBBI, RemainderBB);
1404
1405 LoopBB->addSuccessor(LoopBB);
1406 LoopBB->addSuccessor(RemainderBB);
1407
1408 // Move the rest of the block into a new block.
Matt Arsenaultd40ded62016-07-22 17:01:15 +00001409 RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001410 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
1411
1412 MBB.addSuccessor(LoopBB);
1413
1414 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
1415
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001416 auto InsPt = emitLoadM0FromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, *Idx,
1417 InitResultReg, DstReg, PhiReg, TmpExec,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001418 Offset, UseGPRIdxMode);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001419
1420 MachineBasicBlock::iterator First = RemainderBB->begin();
1421 BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
1422 .addReg(SaveExec);
1423
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001424 return InsPt;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001425}
1426
1427// Returns subreg index, offset
1428static std::pair<unsigned, int>
1429computeIndirectRegAndOffset(const SIRegisterInfo &TRI,
1430 const TargetRegisterClass *SuperRC,
1431 unsigned VecReg,
1432 int Offset) {
1433 int NumElts = SuperRC->getSize() / 4;
1434
1435 // Skip out of bounds offsets, or else we would end up using an undefined
1436 // register.
1437 if (Offset >= NumElts || Offset < 0)
1438 return std::make_pair(AMDGPU::sub0, Offset);
1439
1440 return std::make_pair(AMDGPU::sub0 + Offset, 0);
1441}
1442
1443// Return true if the index is an SGPR and was set.
1444static bool setM0ToIndexFromSGPR(const SIInstrInfo *TII,
1445 MachineRegisterInfo &MRI,
1446 MachineInstr &MI,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001447 int Offset,
1448 bool UseGPRIdxMode,
1449 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001450 MachineBasicBlock *MBB = MI.getParent();
1451 const DebugLoc &DL = MI.getDebugLoc();
1452 MachineBasicBlock::iterator I(&MI);
1453
1454 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
1455 const TargetRegisterClass *IdxRC = MRI.getRegClass(Idx->getReg());
1456
1457 assert(Idx->getReg() != AMDGPU::NoRegister);
1458
1459 if (!TII->getRegisterInfo().isSGPRClass(IdxRC))
1460 return false;
1461
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001462 if (UseGPRIdxMode) {
1463 unsigned IdxMode = IsIndirectSrc ?
1464 VGPRIndexMode::SRC0_ENABLE : VGPRIndexMode::DST_ENABLE;
1465 if (Offset == 0) {
1466 MachineInstr *SetOn =
1467 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1468 .addOperand(*Idx)
1469 .addImm(IdxMode);
1470
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001471 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001472 } else {
1473 unsigned Tmp = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
1474 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), Tmp)
1475 .addOperand(*Idx)
1476 .addImm(Offset);
1477 MachineInstr *SetOn =
1478 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1479 .addReg(Tmp, RegState::Kill)
1480 .addImm(IdxMode);
1481
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001482 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001483 }
1484
1485 return true;
1486 }
1487
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001488 if (Offset == 0) {
1489 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1490 .addOperand(*Idx);
1491 } else {
1492 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
1493 .addOperand(*Idx)
1494 .addImm(Offset);
1495 }
1496
1497 return true;
1498}
1499
1500// Control flow needs to be inserted if indexing with a VGPR.
1501static MachineBasicBlock *emitIndirectSrc(MachineInstr &MI,
1502 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001503 const SISubtarget &ST) {
1504 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001505 const SIRegisterInfo &TRI = TII->getRegisterInfo();
1506 MachineFunction *MF = MBB.getParent();
1507 MachineRegisterInfo &MRI = MF->getRegInfo();
1508
1509 unsigned Dst = MI.getOperand(0).getReg();
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001510 unsigned SrcReg = TII->getNamedOperand(MI, AMDGPU::OpName::src)->getReg();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001511 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
1512
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001513 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001514
1515 unsigned SubReg;
1516 std::tie(SubReg, Offset)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001517 = computeIndirectRegAndOffset(TRI, VecRC, SrcReg, Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001518
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001519 bool UseGPRIdxMode = ST.hasVGPRIndexMode() && EnableVGPRIndexMode;
1520
1521 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, true)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001522 MachineBasicBlock::iterator I(&MI);
1523 const DebugLoc &DL = MI.getDebugLoc();
1524
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001525 if (UseGPRIdxMode) {
1526 // TODO: Look at the uses to avoid the copy. This may require rescheduling
1527 // to avoid interfering with other uses, so probably requires a new
1528 // optimization pass.
1529 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001530 .addReg(SrcReg, RegState::Undef, SubReg)
1531 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001532 .addReg(AMDGPU::M0, RegState::Implicit);
1533 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1534 } else {
1535 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001536 .addReg(SrcReg, RegState::Undef, SubReg)
1537 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001538 }
1539
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001540 MI.eraseFromParent();
1541
1542 return &MBB;
1543 }
1544
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001545
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001546 const DebugLoc &DL = MI.getDebugLoc();
1547 MachineBasicBlock::iterator I(&MI);
1548
1549 unsigned PhiReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1550 unsigned InitReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1551
1552 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), InitReg);
1553
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001554 if (UseGPRIdxMode) {
1555 MachineInstr *SetOn = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1556 .addImm(0) // Reset inside loop.
1557 .addImm(VGPRIndexMode::SRC0_ENABLE);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001558 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001559
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001560 // Disable again after the loop.
1561 BuildMI(MBB, std::next(I), DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1562 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001563
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001564 auto InsPt = loadM0FromVGPR(TII, MBB, MI, InitReg, PhiReg, Offset, UseGPRIdxMode);
1565 MachineBasicBlock *LoopBB = InsPt->getParent();
1566
1567 if (UseGPRIdxMode) {
1568 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001569 .addReg(SrcReg, RegState::Undef, SubReg)
1570 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001571 .addReg(AMDGPU::M0, RegState::Implicit);
1572 } else {
1573 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001574 .addReg(SrcReg, RegState::Undef, SubReg)
1575 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001576 }
1577
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001578 MI.eraseFromParent();
1579
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001580 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001581}
1582
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001583static unsigned getMOVRELDPseudo(const TargetRegisterClass *VecRC) {
1584 switch (VecRC->getSize()) {
1585 case 4:
1586 return AMDGPU::V_MOVRELD_B32_V1;
1587 case 8:
1588 return AMDGPU::V_MOVRELD_B32_V2;
1589 case 16:
1590 return AMDGPU::V_MOVRELD_B32_V4;
1591 case 32:
1592 return AMDGPU::V_MOVRELD_B32_V8;
1593 case 64:
1594 return AMDGPU::V_MOVRELD_B32_V16;
1595 default:
1596 llvm_unreachable("unsupported size for MOVRELD pseudos");
1597 }
1598}
1599
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001600static MachineBasicBlock *emitIndirectDst(MachineInstr &MI,
1601 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001602 const SISubtarget &ST) {
1603 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001604 const SIRegisterInfo &TRI = TII->getRegisterInfo();
1605 MachineFunction *MF = MBB.getParent();
1606 MachineRegisterInfo &MRI = MF->getRegInfo();
1607
1608 unsigned Dst = MI.getOperand(0).getReg();
1609 const MachineOperand *SrcVec = TII->getNamedOperand(MI, AMDGPU::OpName::src);
1610 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
1611 const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val);
1612 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
1613 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcVec->getReg());
1614
1615 // This can be an immediate, but will be folded later.
1616 assert(Val->getReg());
1617
1618 unsigned SubReg;
1619 std::tie(SubReg, Offset) = computeIndirectRegAndOffset(TRI, VecRC,
1620 SrcVec->getReg(),
1621 Offset);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001622 bool UseGPRIdxMode = ST.hasVGPRIndexMode() && EnableVGPRIndexMode;
1623
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001624 if (Idx->getReg() == AMDGPU::NoRegister) {
1625 MachineBasicBlock::iterator I(&MI);
1626 const DebugLoc &DL = MI.getDebugLoc();
1627
1628 assert(Offset == 0);
1629
1630 BuildMI(MBB, I, DL, TII->get(TargetOpcode::INSERT_SUBREG), Dst)
1631 .addOperand(*SrcVec)
1632 .addOperand(*Val)
1633 .addImm(SubReg);
1634
1635 MI.eraseFromParent();
1636 return &MBB;
1637 }
1638
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001639 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, false)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001640 MachineBasicBlock::iterator I(&MI);
1641 const DebugLoc &DL = MI.getDebugLoc();
1642
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001643 if (UseGPRIdxMode) {
1644 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
1645 .addReg(SrcVec->getReg(), RegState::Undef, SubReg) // vdst
1646 .addOperand(*Val)
1647 .addReg(Dst, RegState::ImplicitDefine)
1648 .addReg(SrcVec->getReg(), RegState::Implicit)
1649 .addReg(AMDGPU::M0, RegState::Implicit);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001650
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001651 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1652 } else {
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001653 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001654
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001655 BuildMI(MBB, I, DL, MovRelDesc)
1656 .addReg(Dst, RegState::Define)
1657 .addReg(SrcVec->getReg())
1658 .addOperand(*Val)
1659 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001660 }
1661
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001662 MI.eraseFromParent();
1663 return &MBB;
1664 }
1665
1666 if (Val->isReg())
1667 MRI.clearKillFlags(Val->getReg());
1668
1669 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001670
1671 if (UseGPRIdxMode) {
1672 MachineBasicBlock::iterator I(&MI);
1673
1674 MachineInstr *SetOn = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1675 .addImm(0) // Reset inside loop.
1676 .addImm(VGPRIndexMode::DST_ENABLE);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001677 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001678
1679 // Disable again after the loop.
1680 BuildMI(MBB, std::next(I), DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1681 }
1682
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001683 unsigned PhiReg = MRI.createVirtualRegister(VecRC);
1684
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001685 auto InsPt = loadM0FromVGPR(TII, MBB, MI, SrcVec->getReg(), PhiReg,
1686 Offset, UseGPRIdxMode);
1687 MachineBasicBlock *LoopBB = InsPt->getParent();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001688
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001689 if (UseGPRIdxMode) {
1690 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
1691 .addReg(PhiReg, RegState::Undef, SubReg) // vdst
1692 .addOperand(*Val) // src0
1693 .addReg(Dst, RegState::ImplicitDefine)
1694 .addReg(PhiReg, RegState::Implicit)
1695 .addReg(AMDGPU::M0, RegState::Implicit);
1696 } else {
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001697 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001698
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001699 BuildMI(*LoopBB, InsPt, DL, MovRelDesc)
1700 .addReg(Dst, RegState::Define)
1701 .addReg(PhiReg)
1702 .addOperand(*Val)
1703 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001704 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001705
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001706 MI.eraseFromParent();
1707
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001708 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001709}
1710
Matt Arsenault786724a2016-07-12 21:41:32 +00001711MachineBasicBlock *SITargetLowering::EmitInstrWithCustomInserter(
1712 MachineInstr &MI, MachineBasicBlock *BB) const {
Tom Stellard244891d2016-12-20 15:52:17 +00001713
1714 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1715 MachineFunction *MF = BB->getParent();
1716 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
1717
1718 if (TII->isMIMG(MI)) {
1719 if (!MI.memoperands_empty())
1720 return BB;
1721 // Add a memoperand for mimg instructions so that they aren't assumed to
1722 // be ordered memory instuctions.
1723
1724 MachinePointerInfo PtrInfo(MFI->getImagePSV());
1725 MachineMemOperand::Flags Flags = MachineMemOperand::MODereferenceable;
1726 if (MI.mayStore())
1727 Flags |= MachineMemOperand::MOStore;
1728
1729 if (MI.mayLoad())
1730 Flags |= MachineMemOperand::MOLoad;
1731
1732 auto MMO = MF->getMachineMemOperand(PtrInfo, Flags, 0, 0);
1733 MI.addMemOperand(*MF, MMO);
1734 return BB;
1735 }
1736
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001737 switch (MI.getOpcode()) {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001738 case AMDGPU::SI_INIT_M0: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001739 BuildMI(*BB, MI.getIterator(), MI.getDebugLoc(),
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001740 TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001741 .addOperand(MI.getOperand(0));
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001742 MI.eraseFromParent();
Matt Arsenault20711b72015-02-20 22:10:45 +00001743 return BB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001744 }
Changpeng Fang01f60622016-03-15 17:28:44 +00001745 case AMDGPU::GET_GROUPSTATICSIZE: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001746 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault3c07c812016-07-22 17:01:33 +00001747 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_MOV_B32))
1748 .addOperand(MI.getOperand(0))
Matt Arsenault52ef4012016-07-26 16:45:58 +00001749 .addImm(MFI->getLDSSize());
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001750 MI.eraseFromParent();
Changpeng Fang01f60622016-03-15 17:28:44 +00001751 return BB;
1752 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001753 case AMDGPU::SI_INDIRECT_SRC_V1:
1754 case AMDGPU::SI_INDIRECT_SRC_V2:
1755 case AMDGPU::SI_INDIRECT_SRC_V4:
1756 case AMDGPU::SI_INDIRECT_SRC_V8:
1757 case AMDGPU::SI_INDIRECT_SRC_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001758 return emitIndirectSrc(MI, *BB, *getSubtarget());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001759 case AMDGPU::SI_INDIRECT_DST_V1:
1760 case AMDGPU::SI_INDIRECT_DST_V2:
1761 case AMDGPU::SI_INDIRECT_DST_V4:
1762 case AMDGPU::SI_INDIRECT_DST_V8:
1763 case AMDGPU::SI_INDIRECT_DST_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001764 return emitIndirectDst(MI, *BB, *getSubtarget());
Matt Arsenault786724a2016-07-12 21:41:32 +00001765 case AMDGPU::SI_KILL:
1766 return splitKillBlock(MI, BB);
Matt Arsenault22e41792016-08-27 01:00:37 +00001767 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
1768 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Matt Arsenault22e41792016-08-27 01:00:37 +00001769
1770 unsigned Dst = MI.getOperand(0).getReg();
1771 unsigned Src0 = MI.getOperand(1).getReg();
1772 unsigned Src1 = MI.getOperand(2).getReg();
1773 const DebugLoc &DL = MI.getDebugLoc();
1774 unsigned SrcCond = MI.getOperand(3).getReg();
1775
1776 unsigned DstLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1777 unsigned DstHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1778
1779 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
1780 .addReg(Src0, 0, AMDGPU::sub0)
1781 .addReg(Src1, 0, AMDGPU::sub0)
1782 .addReg(SrcCond);
1783 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
1784 .addReg(Src0, 0, AMDGPU::sub1)
1785 .addReg(Src1, 0, AMDGPU::sub1)
1786 .addReg(SrcCond);
1787
1788 BuildMI(*BB, MI, DL, TII->get(AMDGPU::REG_SEQUENCE), Dst)
1789 .addReg(DstLo)
1790 .addImm(AMDGPU::sub0)
1791 .addReg(DstHi)
1792 .addImm(AMDGPU::sub1);
1793 MI.eraseFromParent();
1794 return BB;
1795 }
Matt Arsenault327188a2016-12-15 21:57:11 +00001796 case AMDGPU::SI_BR_UNDEF: {
1797 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1798 const DebugLoc &DL = MI.getDebugLoc();
1799 MachineInstr *Br = BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_CBRANCH_SCC1))
1800 .addOperand(MI.getOperand(0));
1801 Br->getOperand(1).setIsUndef(true); // read undef SCC
1802 MI.eraseFromParent();
1803 return BB;
1804 }
Changpeng Fang01f60622016-03-15 17:28:44 +00001805 default:
1806 return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
Tom Stellard75aadc22012-12-11 21:25:42 +00001807 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001808}
1809
Matt Arsenault423bf3f2015-01-29 19:34:32 +00001810bool SITargetLowering::enableAggressiveFMAFusion(EVT VT) const {
1811 // This currently forces unfolding various combinations of fsub into fma with
1812 // free fneg'd operands. As long as we have fast FMA (controlled by
1813 // isFMAFasterThanFMulAndFAdd), we should perform these.
1814
1815 // When fma is quarter rate, for f64 where add / sub are at best half rate,
1816 // most of these combines appear to be cycle neutral but save on instruction
1817 // count / code size.
1818 return true;
1819}
1820
Mehdi Amini44ede332015-07-09 02:09:04 +00001821EVT SITargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx,
1822 EVT VT) const {
Tom Stellard83747202013-07-18 21:43:53 +00001823 if (!VT.isVector()) {
1824 return MVT::i1;
1825 }
Matt Arsenault8596f712014-11-28 22:51:38 +00001826 return EVT::getVectorVT(Ctx, MVT::i1, VT.getVectorNumElements());
Tom Stellard75aadc22012-12-11 21:25:42 +00001827}
1828
Matt Arsenault94163282016-12-22 16:36:25 +00001829MVT SITargetLowering::getScalarShiftAmountTy(const DataLayout &, EVT VT) const {
1830 // TODO: Should i16 be used always if legal? For now it would force VALU
1831 // shifts.
1832 return (VT == MVT::i16) ? MVT::i16 : MVT::i32;
Christian Konig082a14a2013-03-18 11:34:05 +00001833}
1834
Matt Arsenault423bf3f2015-01-29 19:34:32 +00001835// Answering this is somewhat tricky and depends on the specific device which
1836// have different rates for fma or all f64 operations.
1837//
1838// v_fma_f64 and v_mul_f64 always take the same number of cycles as each other
1839// regardless of which device (although the number of cycles differs between
1840// devices), so it is always profitable for f64.
1841//
1842// v_fma_f32 takes 4 or 16 cycles depending on the device, so it is profitable
1843// only on full rate devices. Normally, we should prefer selecting v_mad_f32
1844// which we can always do even without fused FP ops since it returns the same
1845// result as the separate operations and since it is always full
1846// rate. Therefore, we lie and report that it is not faster for f32. v_mad_f32
1847// however does not support denormals, so we do report fma as faster if we have
1848// a fast fma device and require denormals.
1849//
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00001850bool SITargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
1851 VT = VT.getScalarType();
1852
1853 if (!VT.isSimple())
1854 return false;
1855
1856 switch (VT.getSimpleVT().SimpleTy) {
1857 case MVT::f32:
Matt Arsenault423bf3f2015-01-29 19:34:32 +00001858 // This is as fast on some subtargets. However, we always have full rate f32
1859 // mad available which returns the same result as the separate operations
Matt Arsenault8d630032015-02-20 22:10:41 +00001860 // which we should prefer over fma. We can't use this if we want to support
1861 // denormals, so only report this in these cases.
1862 return Subtarget->hasFP32Denormals() && Subtarget->hasFastFMAF32();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00001863 case MVT::f64:
1864 return true;
Matt Arsenault9e22bc22016-12-22 03:21:48 +00001865 case MVT::f16:
1866 return Subtarget->has16BitInsts() && Subtarget->hasFP16Denormals();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00001867 default:
1868 break;
1869 }
1870
1871 return false;
1872}
1873
Tom Stellard75aadc22012-12-11 21:25:42 +00001874//===----------------------------------------------------------------------===//
1875// Custom DAG Lowering Operations
1876//===----------------------------------------------------------------------===//
1877
1878SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
1879 switch (Op.getOpcode()) {
1880 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
Tom Stellardf8794352012-12-19 22:10:31 +00001881 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001882 case ISD::LOAD: {
Tom Stellarde812f2f2014-07-21 15:45:06 +00001883 SDValue Result = LowerLOAD(Op, DAG);
1884 assert((!Result.getNode() ||
1885 Result.getNode()->getNumValues() == 2) &&
1886 "Load should return a value and a chain");
1887 return Result;
Tom Stellard35bb18c2013-08-26 15:06:04 +00001888 }
Tom Stellardaf775432013-10-23 00:44:32 +00001889
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001890 case ISD::FSIN:
1891 case ISD::FCOS:
1892 return LowerTrig(Op, DAG);
Tom Stellard0ec134f2014-02-04 17:18:40 +00001893 case ISD::SELECT: return LowerSELECT(Op, DAG);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001894 case ISD::FDIV: return LowerFDIV(Op, DAG);
Tom Stellard354a43c2016-04-01 18:27:37 +00001895 case ISD::ATOMIC_CMP_SWAP: return LowerATOMIC_CMP_SWAP(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +00001896 case ISD::STORE: return LowerSTORE(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001897 case ISD::GlobalAddress: {
1898 MachineFunction &MF = DAG.getMachineFunction();
1899 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1900 return LowerGlobalAddress(MFI, Op, DAG);
Tom Stellard94593ee2013-06-03 17:40:18 +00001901 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001902 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00001903 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001904 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00001905 case ISD::ADDRSPACECAST: return lowerADDRSPACECAST(Op, DAG);
Matt Arsenault0bb294b2016-06-17 22:27:03 +00001906 case ISD::TRAP: return lowerTRAP(Op, DAG);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00001907 case ISD::FP_ROUND:
1908 return lowerFP_ROUND(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +00001909 }
1910 return SDValue();
1911}
1912
Tom Stellardf8794352012-12-19 22:10:31 +00001913/// \brief Helper function for LowerBRCOND
1914static SDNode *findUser(SDValue Value, unsigned Opcode) {
Tom Stellard75aadc22012-12-11 21:25:42 +00001915
Tom Stellardf8794352012-12-19 22:10:31 +00001916 SDNode *Parent = Value.getNode();
1917 for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
1918 I != E; ++I) {
1919
1920 if (I.getUse().get() != Value)
1921 continue;
1922
1923 if (I->getOpcode() == Opcode)
1924 return *I;
1925 }
Craig Topper062a2ba2014-04-25 05:30:21 +00001926 return nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00001927}
1928
Tom Stellardbc4497b2016-02-12 23:45:29 +00001929bool SITargetLowering::isCFIntrinsic(const SDNode *Intr) const {
Matt Arsenault6408c912016-09-16 22:11:18 +00001930 if (Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
1931 switch (cast<ConstantSDNode>(Intr->getOperand(1))->getZExtValue()) {
1932 case AMDGPUIntrinsic::amdgcn_if:
1933 case AMDGPUIntrinsic::amdgcn_else:
1934 case AMDGPUIntrinsic::amdgcn_end_cf:
1935 case AMDGPUIntrinsic::amdgcn_loop:
1936 return true;
1937 default:
1938 return false;
1939 }
Tom Stellardbc4497b2016-02-12 23:45:29 +00001940 }
Matt Arsenault6408c912016-09-16 22:11:18 +00001941
1942 if (Intr->getOpcode() == ISD::INTRINSIC_WO_CHAIN) {
1943 switch (cast<ConstantSDNode>(Intr->getOperand(0))->getZExtValue()) {
1944 case AMDGPUIntrinsic::amdgcn_break:
1945 case AMDGPUIntrinsic::amdgcn_if_break:
1946 case AMDGPUIntrinsic::amdgcn_else_break:
1947 return true;
1948 default:
1949 return false;
1950 }
1951 }
1952
1953 return false;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001954}
1955
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001956void SITargetLowering::createDebuggerPrologueStackObjects(
1957 MachineFunction &MF) const {
1958 // Create stack objects that are used for emitting debugger prologue.
1959 //
1960 // Debugger prologue writes work group IDs and work item IDs to scratch memory
1961 // at fixed location in the following format:
1962 // offset 0: work group ID x
1963 // offset 4: work group ID y
1964 // offset 8: work group ID z
1965 // offset 16: work item ID x
1966 // offset 20: work item ID y
1967 // offset 24: work item ID z
1968 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1969 int ObjectIdx = 0;
1970
1971 // For each dimension:
1972 for (unsigned i = 0; i < 3; ++i) {
1973 // Create fixed stack object for work group ID.
Matthias Braun941a7052016-07-28 18:40:00 +00001974 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001975 Info->setDebuggerWorkGroupIDStackObjectIndex(i, ObjectIdx);
1976 // Create fixed stack object for work item ID.
Matthias Braun941a7052016-07-28 18:40:00 +00001977 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4 + 16, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001978 Info->setDebuggerWorkItemIDStackObjectIndex(i, ObjectIdx);
1979 }
1980}
1981
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00001982bool SITargetLowering::shouldEmitFixup(const GlobalValue *GV) const {
1983 const Triple &TT = getTargetMachine().getTargetTriple();
1984 return GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS &&
1985 AMDGPU::shouldEmitConstantsToTextSection(TT);
1986}
1987
1988bool SITargetLowering::shouldEmitGOTReloc(const GlobalValue *GV) const {
1989 return (GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS ||
1990 GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS) &&
1991 !shouldEmitFixup(GV) &&
1992 !getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
1993}
1994
1995bool SITargetLowering::shouldEmitPCReloc(const GlobalValue *GV) const {
1996 return !shouldEmitFixup(GV) && !shouldEmitGOTReloc(GV);
1997}
1998
Tom Stellardf8794352012-12-19 22:10:31 +00001999/// This transforms the control flow intrinsics to get the branch destination as
2000/// last parameter, also switches branch target with BR if the need arise
2001SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
2002 SelectionDAG &DAG) const {
2003
Andrew Trickef9de2a2013-05-25 02:42:55 +00002004 SDLoc DL(BRCOND);
Tom Stellardf8794352012-12-19 22:10:31 +00002005
2006 SDNode *Intr = BRCOND.getOperand(1).getNode();
2007 SDValue Target = BRCOND.getOperand(2);
Craig Topper062a2ba2014-04-25 05:30:21 +00002008 SDNode *BR = nullptr;
Tom Stellardbc4497b2016-02-12 23:45:29 +00002009 SDNode *SetCC = nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00002010
2011 if (Intr->getOpcode() == ISD::SETCC) {
2012 // As long as we negate the condition everything is fine
Tom Stellardbc4497b2016-02-12 23:45:29 +00002013 SetCC = Intr;
Tom Stellardf8794352012-12-19 22:10:31 +00002014 Intr = SetCC->getOperand(0).getNode();
2015
2016 } else {
2017 // Get the target from BR if we don't negate the condition
2018 BR = findUser(BRCOND, ISD::BR);
2019 Target = BR->getOperand(1);
2020 }
2021
Matt Arsenault6408c912016-09-16 22:11:18 +00002022 // FIXME: This changes the types of the intrinsics instead of introducing new
2023 // nodes with the correct types.
2024 // e.g. llvm.amdgcn.loop
2025
2026 // eg: i1,ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3
2027 // => t9: ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3, BasicBlock:ch<bb1 0x7fee5286d088>
2028
Nicolai Haehnleffbd56a2016-05-05 17:36:36 +00002029 if (!isCFIntrinsic(Intr)) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00002030 // This is a uniform branch so we don't need to legalize.
2031 return BRCOND;
2032 }
2033
Matt Arsenault6408c912016-09-16 22:11:18 +00002034 bool HaveChain = Intr->getOpcode() == ISD::INTRINSIC_VOID ||
2035 Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN;
2036
Tom Stellardbc4497b2016-02-12 23:45:29 +00002037 assert(!SetCC ||
2038 (SetCC->getConstantOperandVal(1) == 1 &&
Tom Stellardbc4497b2016-02-12 23:45:29 +00002039 cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
2040 ISD::SETNE));
Tom Stellardf8794352012-12-19 22:10:31 +00002041
Tom Stellardf8794352012-12-19 22:10:31 +00002042 // operands of the new intrinsic call
2043 SmallVector<SDValue, 4> Ops;
Matt Arsenault6408c912016-09-16 22:11:18 +00002044 if (HaveChain)
2045 Ops.push_back(BRCOND.getOperand(0));
2046
2047 Ops.append(Intr->op_begin() + (HaveChain ? 1 : 0), Intr->op_end());
Tom Stellardf8794352012-12-19 22:10:31 +00002048 Ops.push_back(Target);
2049
Matt Arsenault6408c912016-09-16 22:11:18 +00002050 ArrayRef<EVT> Res(Intr->value_begin() + 1, Intr->value_end());
2051
Tom Stellardf8794352012-12-19 22:10:31 +00002052 // build the new intrinsic call
2053 SDNode *Result = DAG.getNode(
2054 Res.size() > 1 ? ISD::INTRINSIC_W_CHAIN : ISD::INTRINSIC_VOID, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00002055 DAG.getVTList(Res), Ops).getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00002056
Matt Arsenault6408c912016-09-16 22:11:18 +00002057 if (!HaveChain) {
2058 SDValue Ops[] = {
2059 SDValue(Result, 0),
2060 BRCOND.getOperand(0)
2061 };
2062
2063 Result = DAG.getMergeValues(Ops, DL).getNode();
2064 }
2065
Tom Stellardf8794352012-12-19 22:10:31 +00002066 if (BR) {
2067 // Give the branch instruction our target
2068 SDValue Ops[] = {
2069 BR->getOperand(0),
2070 BRCOND.getOperand(2)
2071 };
Chandler Carruth356665a2014-08-01 22:09:43 +00002072 SDValue NewBR = DAG.getNode(ISD::BR, DL, BR->getVTList(), Ops);
2073 DAG.ReplaceAllUsesWith(BR, NewBR.getNode());
2074 BR = NewBR.getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00002075 }
2076
2077 SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
2078
2079 // Copy the intrinsic results to registers
2080 for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
2081 SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
2082 if (!CopyToReg)
2083 continue;
2084
2085 Chain = DAG.getCopyToReg(
2086 Chain, DL,
2087 CopyToReg->getOperand(1),
2088 SDValue(Result, i - 1),
2089 SDValue());
2090
2091 DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
2092 }
2093
2094 // Remove the old intrinsic from the chain
2095 DAG.ReplaceAllUsesOfValueWith(
2096 SDValue(Intr, Intr->getNumValues() - 1),
2097 Intr->getOperand(0));
2098
2099 return Chain;
Tom Stellard75aadc22012-12-11 21:25:42 +00002100}
2101
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002102SDValue SITargetLowering::getFPExtOrFPTrunc(SelectionDAG &DAG,
2103 SDValue Op,
2104 const SDLoc &DL,
2105 EVT VT) const {
2106 return Op.getValueType().bitsLE(VT) ?
2107 DAG.getNode(ISD::FP_EXTEND, DL, VT, Op) :
2108 DAG.getNode(ISD::FTRUNC, DL, VT, Op);
2109}
2110
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002111SDValue SITargetLowering::lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultafe614c2016-11-18 18:33:36 +00002112 assert(Op.getValueType() == MVT::f16 &&
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002113 "Do not know how to custom lower FP_ROUND for non-f16 type");
2114
Matt Arsenaultafe614c2016-11-18 18:33:36 +00002115 SDValue Src = Op.getOperand(0);
2116 EVT SrcVT = Src.getValueType();
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002117 if (SrcVT != MVT::f64)
2118 return Op;
2119
2120 SDLoc DL(Op);
Matt Arsenaultafe614c2016-11-18 18:33:36 +00002121
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002122 SDValue FpToFp16 = DAG.getNode(ISD::FP_TO_FP16, DL, MVT::i32, Src);
2123 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, FpToFp16);
2124 return DAG.getNode(ISD::BITCAST, DL, MVT::f16, Trunc);;
2125}
2126
Matt Arsenault99c14522016-04-25 19:27:24 +00002127SDValue SITargetLowering::getSegmentAperture(unsigned AS,
2128 SelectionDAG &DAG) const {
2129 SDLoc SL;
2130 MachineFunction &MF = DAG.getMachineFunction();
2131 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00002132 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
2133 assert(UserSGPR != AMDGPU::NoRegister);
2134
Matt Arsenault99c14522016-04-25 19:27:24 +00002135 SDValue QueuePtr = CreateLiveInRegister(
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00002136 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
Matt Arsenault99c14522016-04-25 19:27:24 +00002137
2138 // Offset into amd_queue_t for group_segment_aperture_base_hi /
2139 // private_segment_aperture_base_hi.
2140 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
2141
2142 SDValue Ptr = DAG.getNode(ISD::ADD, SL, MVT::i64, QueuePtr,
2143 DAG.getConstant(StructOffset, SL, MVT::i64));
2144
2145 // TODO: Use custom target PseudoSourceValue.
2146 // TODO: We should use the value from the IR intrinsic call, but it might not
2147 // be available and how do we get it?
2148 Value *V = UndefValue::get(PointerType::get(Type::getInt8Ty(*DAG.getContext()),
2149 AMDGPUAS::CONSTANT_ADDRESS));
2150
2151 MachinePointerInfo PtrInfo(V, StructOffset);
Justin Lebar9c375812016-07-15 18:27:10 +00002152 return DAG.getLoad(MVT::i32, SL, QueuePtr.getValue(1), Ptr, PtrInfo,
2153 MinAlign(64, StructOffset),
Justin Lebaradbf09e2016-09-11 01:38:58 +00002154 MachineMemOperand::MODereferenceable |
2155 MachineMemOperand::MOInvariant);
Matt Arsenault99c14522016-04-25 19:27:24 +00002156}
2157
2158SDValue SITargetLowering::lowerADDRSPACECAST(SDValue Op,
2159 SelectionDAG &DAG) const {
2160 SDLoc SL(Op);
2161 const AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(Op);
2162
2163 SDValue Src = ASC->getOperand(0);
2164
2165 // FIXME: Really support non-0 null pointers.
2166 SDValue SegmentNullPtr = DAG.getConstant(-1, SL, MVT::i32);
2167 SDValue FlatNullPtr = DAG.getConstant(0, SL, MVT::i64);
2168
2169 // flat -> local/private
2170 if (ASC->getSrcAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
2171 if (ASC->getDestAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
2172 ASC->getDestAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) {
2173 SDValue NonNull = DAG.getSetCC(SL, MVT::i1, Src, FlatNullPtr, ISD::SETNE);
2174 SDValue Ptr = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Src);
2175
2176 return DAG.getNode(ISD::SELECT, SL, MVT::i32,
2177 NonNull, Ptr, SegmentNullPtr);
2178 }
2179 }
2180
2181 // local/private -> flat
2182 if (ASC->getDestAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
2183 if (ASC->getSrcAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
2184 ASC->getSrcAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) {
2185 SDValue NonNull
2186 = DAG.getSetCC(SL, MVT::i1, Src, SegmentNullPtr, ISD::SETNE);
2187
2188 SDValue Aperture = getSegmentAperture(ASC->getSrcAddressSpace(), DAG);
2189 SDValue CvtPtr
2190 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Src, Aperture);
2191
2192 return DAG.getNode(ISD::SELECT, SL, MVT::i64, NonNull,
2193 DAG.getNode(ISD::BITCAST, SL, MVT::i64, CvtPtr),
2194 FlatNullPtr);
2195 }
2196 }
2197
2198 // global <-> flat are no-ops and never emitted.
2199
2200 const MachineFunction &MF = DAG.getMachineFunction();
2201 DiagnosticInfoUnsupported InvalidAddrSpaceCast(
2202 *MF.getFunction(), "invalid addrspacecast", SL.getDebugLoc());
2203 DAG.getContext()->diagnose(InvalidAddrSpaceCast);
2204
2205 return DAG.getUNDEF(ASC->getValueType(0));
2206}
2207
Tom Stellard418beb72016-07-13 14:23:33 +00002208bool
2209SITargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2210 // We can fold offsets for anything that doesn't require a GOT relocation.
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00002211 return (GA->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS ||
2212 GA->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS) &&
2213 !shouldEmitGOTReloc(GA->getGlobal());
Tom Stellard418beb72016-07-13 14:23:33 +00002214}
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002215
Tom Stellard418beb72016-07-13 14:23:33 +00002216static SDValue buildPCRelGlobalAddress(SelectionDAG &DAG, const GlobalValue *GV,
2217 SDLoc DL, unsigned Offset, EVT PtrVT,
2218 unsigned GAFlags = SIInstrInfo::MO_NONE) {
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002219 // In order to support pc-relative addressing, the PC_ADD_REL_OFFSET SDNode is
2220 // lowered to the following code sequence:
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002221 //
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002222 // For constant address space:
2223 // s_getpc_b64 s[0:1]
2224 // s_add_u32 s0, s0, $symbol
2225 // s_addc_u32 s1, s1, 0
2226 //
2227 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
2228 // a fixup or relocation is emitted to replace $symbol with a literal
2229 // constant, which is a pc-relative offset from the encoding of the $symbol
2230 // operand to the global variable.
2231 //
2232 // For global address space:
2233 // s_getpc_b64 s[0:1]
2234 // s_add_u32 s0, s0, $symbol@{gotpc}rel32@lo
2235 // s_addc_u32 s1, s1, $symbol@{gotpc}rel32@hi
2236 //
2237 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
2238 // fixups or relocations are emitted to replace $symbol@*@lo and
2239 // $symbol@*@hi with lower 32 bits and higher 32 bits of a literal constant,
2240 // which is a 64-bit pc-relative offset from the encoding of the $symbol
2241 // operand to the global variable.
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002242 //
2243 // What we want here is an offset from the value returned by s_getpc
2244 // (which is the address of the s_add_u32 instruction) to the global
2245 // variable, but since the encoding of $symbol starts 4 bytes after the start
2246 // of the s_add_u32 instruction, we end up with an offset that is 4 bytes too
2247 // small. This requires us to add 4 to the global variable offset in order to
2248 // compute the correct address.
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002249 SDValue PtrLo = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
2250 GAFlags);
2251 SDValue PtrHi = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
2252 GAFlags == SIInstrInfo::MO_NONE ?
2253 GAFlags : GAFlags + 1);
2254 return DAG.getNode(AMDGPUISD::PC_ADD_REL_OFFSET, DL, PtrVT, PtrLo, PtrHi);
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002255}
2256
Tom Stellard418beb72016-07-13 14:23:33 +00002257SDValue SITargetLowering::LowerGlobalAddress(AMDGPUMachineFunction *MFI,
2258 SDValue Op,
2259 SelectionDAG &DAG) const {
2260 GlobalAddressSDNode *GSD = cast<GlobalAddressSDNode>(Op);
2261
2262 if (GSD->getAddressSpace() != AMDGPUAS::CONSTANT_ADDRESS &&
2263 GSD->getAddressSpace() != AMDGPUAS::GLOBAL_ADDRESS)
2264 return AMDGPUTargetLowering::LowerGlobalAddress(MFI, Op, DAG);
2265
2266 SDLoc DL(GSD);
2267 const GlobalValue *GV = GSD->getGlobal();
2268 EVT PtrVT = Op.getValueType();
2269
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00002270 if (shouldEmitFixup(GV))
Tom Stellard418beb72016-07-13 14:23:33 +00002271 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT);
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00002272 else if (shouldEmitPCReloc(GV))
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002273 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT,
2274 SIInstrInfo::MO_REL32);
Tom Stellard418beb72016-07-13 14:23:33 +00002275
2276 SDValue GOTAddr = buildPCRelGlobalAddress(DAG, GV, DL, 0, PtrVT,
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002277 SIInstrInfo::MO_GOTPCREL32);
Tom Stellard418beb72016-07-13 14:23:33 +00002278
2279 Type *Ty = PtrVT.getTypeForEVT(*DAG.getContext());
2280 PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
2281 const DataLayout &DataLayout = DAG.getDataLayout();
2282 unsigned Align = DataLayout.getABITypeAlignment(PtrTy);
2283 // FIXME: Use a PseudoSourceValue once those can be assigned an address space.
2284 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
2285
Justin Lebar9c375812016-07-15 18:27:10 +00002286 return DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), GOTAddr, PtrInfo, Align,
Justin Lebaradbf09e2016-09-11 01:38:58 +00002287 MachineMemOperand::MODereferenceable |
2288 MachineMemOperand::MOInvariant);
Tom Stellard418beb72016-07-13 14:23:33 +00002289}
2290
Matt Arsenault0bb294b2016-06-17 22:27:03 +00002291SDValue SITargetLowering::lowerTRAP(SDValue Op,
2292 SelectionDAG &DAG) const {
2293 const MachineFunction &MF = DAG.getMachineFunction();
2294 DiagnosticInfoUnsupported NoTrap(*MF.getFunction(),
2295 "trap handler not supported",
2296 Op.getDebugLoc(),
2297 DS_Warning);
2298 DAG.getContext()->diagnose(NoTrap);
2299
2300 // Emit s_endpgm.
2301
2302 // FIXME: This should really be selected to s_trap, but that requires
2303 // setting up the trap handler for it o do anything.
Matt Arsenault9babdf42016-06-22 20:15:28 +00002304 return DAG.getNode(AMDGPUISD::ENDPGM, SDLoc(Op), MVT::Other,
2305 Op.getOperand(0));
Matt Arsenault0bb294b2016-06-17 22:27:03 +00002306}
2307
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002308SDValue SITargetLowering::copyToM0(SelectionDAG &DAG, SDValue Chain,
2309 const SDLoc &DL, SDValue V) const {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002310 // We can't use S_MOV_B32 directly, because there is no way to specify m0 as
2311 // the destination register.
2312 //
Tom Stellardfc92e772015-05-12 14:18:14 +00002313 // We can't use CopyToReg, because MachineCSE won't combine COPY instructions,
2314 // so we will end up with redundant moves to m0.
2315 //
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002316 // We use a pseudo to ensure we emit s_mov_b32 with m0 as the direct result.
2317
2318 // A Null SDValue creates a glue result.
2319 SDNode *M0 = DAG.getMachineNode(AMDGPU::SI_INIT_M0, DL, MVT::Other, MVT::Glue,
2320 V, Chain);
2321 return SDValue(M0, 0);
Tom Stellardfc92e772015-05-12 14:18:14 +00002322}
2323
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002324SDValue SITargetLowering::lowerImplicitZextParam(SelectionDAG &DAG,
2325 SDValue Op,
2326 MVT VT,
2327 unsigned Offset) const {
2328 SDLoc SL(Op);
2329 SDValue Param = LowerParameter(DAG, MVT::i32, MVT::i32, SL,
2330 DAG.getEntryNode(), Offset, false);
2331 // The local size values will have the hi 16-bits as zero.
2332 return DAG.getNode(ISD::AssertZext, SL, MVT::i32, Param,
2333 DAG.getValueType(VT));
2334}
2335
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002336static SDValue emitNonHSAIntrinsicError(SelectionDAG& DAG, SDLoc DL, EVT VT) {
Matt Arsenaulte0132462016-01-30 05:19:45 +00002337 DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002338 "non-hsa intrinsic with hsa target",
2339 DL.getDebugLoc());
2340 DAG.getContext()->diagnose(BadIntrin);
2341 return DAG.getUNDEF(VT);
2342}
2343
2344static SDValue emitRemovedIntrinsicError(SelectionDAG& DAG, SDLoc DL, EVT VT) {
2345 DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
2346 "intrinsic not supported on subtarget",
2347 DL.getDebugLoc());
Matt Arsenaulte0132462016-01-30 05:19:45 +00002348 DAG.getContext()->diagnose(BadIntrin);
2349 return DAG.getUNDEF(VT);
2350}
2351
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002352SDValue SITargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2353 SelectionDAG &DAG) const {
2354 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellarddcb9f092015-07-09 21:20:37 +00002355 auto MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002356 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002357
2358 EVT VT = Op.getValueType();
2359 SDLoc DL(Op);
2360 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2361
Sanjay Patela2607012015-09-16 16:31:21 +00002362 // TODO: Should this propagate fast-math-flags?
2363
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002364 switch (IntrinsicID) {
Tom Stellard48f29f22015-11-26 00:43:29 +00002365 case Intrinsic::amdgcn_dispatch_ptr:
Matt Arsenault48ab5262016-04-25 19:27:18 +00002366 case Intrinsic::amdgcn_queue_ptr: {
Tom Stellard0b76fc4c2016-09-16 21:34:26 +00002367 if (!Subtarget->isAmdCodeObjectV2()) {
Oliver Stannard7e7d9832016-02-02 13:52:43 +00002368 DiagnosticInfoUnsupported BadIntrin(
2369 *MF.getFunction(), "unsupported hsa intrinsic without hsa target",
2370 DL.getDebugLoc());
Matt Arsenault800fecf2016-01-11 21:18:33 +00002371 DAG.getContext()->diagnose(BadIntrin);
2372 return DAG.getUNDEF(VT);
2373 }
2374
Matt Arsenault48ab5262016-04-25 19:27:18 +00002375 auto Reg = IntrinsicID == Intrinsic::amdgcn_dispatch_ptr ?
2376 SIRegisterInfo::DISPATCH_PTR : SIRegisterInfo::QUEUE_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00002377 return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass,
Matt Arsenault48ab5262016-04-25 19:27:18 +00002378 TRI->getPreloadedValue(MF, Reg), VT);
2379 }
Jan Veselyfea814d2016-06-21 20:46:20 +00002380 case Intrinsic::amdgcn_implicitarg_ptr: {
2381 unsigned offset = getImplicitParameterOffset(MFI, FIRST_IMPLICIT);
2382 return LowerParameterPtr(DAG, DL, DAG.getEntryNode(), offset);
2383 }
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00002384 case Intrinsic::amdgcn_kernarg_segment_ptr: {
2385 unsigned Reg
2386 = TRI->getPreloadedValue(MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
2387 return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass, Reg, VT);
2388 }
Matt Arsenault8d718dc2016-07-22 17:01:30 +00002389 case Intrinsic::amdgcn_dispatch_id: {
2390 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::DISPATCH_ID);
2391 return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass, Reg, VT);
2392 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002393 case Intrinsic::amdgcn_rcp:
2394 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
2395 case Intrinsic::amdgcn_rsq:
Matt Arsenault0c3e2332016-01-26 04:14:16 +00002396 case AMDGPUIntrinsic::AMDGPU_rsq: // Legacy name
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002397 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002398 case Intrinsic::amdgcn_rsq_legacy: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002399 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002400 return emitRemovedIntrinsicError(DAG, DL, VT);
2401
2402 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
2403 }
Matt Arsenault32fc5272016-07-26 16:45:45 +00002404 case Intrinsic::amdgcn_rcp_legacy: {
2405 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
2406 return emitRemovedIntrinsicError(DAG, DL, VT);
2407 return DAG.getNode(AMDGPUISD::RCP_LEGACY, DL, VT, Op.getOperand(1));
2408 }
Matt Arsenault09b2c4a2016-07-15 21:26:52 +00002409 case Intrinsic::amdgcn_rsq_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002410 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenault79963e82016-02-13 01:03:00 +00002411 return DAG.getNode(AMDGPUISD::RSQ_CLAMP, DL, VT, Op.getOperand(1));
Tom Stellard48f29f22015-11-26 00:43:29 +00002412
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002413 Type *Type = VT.getTypeForEVT(*DAG.getContext());
2414 APFloat Max = APFloat::getLargest(Type->getFltSemantics());
2415 APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
2416
2417 SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
2418 SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
2419 DAG.getConstantFP(Max, DL, VT));
2420 return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
2421 DAG.getConstantFP(Min, DL, VT));
2422 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002423 case Intrinsic::r600_read_ngroups_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002424 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002425 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002426
Tom Stellardec2e43c2014-09-22 15:35:29 +00002427 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2428 SI::KernelInputOffsets::NGROUPS_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002429 case Intrinsic::r600_read_ngroups_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002430 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002431 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002432
Tom Stellardec2e43c2014-09-22 15:35:29 +00002433 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2434 SI::KernelInputOffsets::NGROUPS_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002435 case Intrinsic::r600_read_ngroups_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002436 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002437 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002438
Tom Stellardec2e43c2014-09-22 15:35:29 +00002439 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2440 SI::KernelInputOffsets::NGROUPS_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002441 case Intrinsic::r600_read_global_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002442 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002443 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002444
Tom Stellardec2e43c2014-09-22 15:35:29 +00002445 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2446 SI::KernelInputOffsets::GLOBAL_SIZE_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002447 case Intrinsic::r600_read_global_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002448 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002449 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002450
Tom Stellardec2e43c2014-09-22 15:35:29 +00002451 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2452 SI::KernelInputOffsets::GLOBAL_SIZE_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002453 case Intrinsic::r600_read_global_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002454 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002455 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002456
Tom Stellardec2e43c2014-09-22 15:35:29 +00002457 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2458 SI::KernelInputOffsets::GLOBAL_SIZE_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002459 case Intrinsic::r600_read_local_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002460 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002461 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002462
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002463 return lowerImplicitZextParam(DAG, Op, MVT::i16,
2464 SI::KernelInputOffsets::LOCAL_SIZE_X);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002465 case Intrinsic::r600_read_local_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002466 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002467 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002468
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002469 return lowerImplicitZextParam(DAG, Op, MVT::i16,
2470 SI::KernelInputOffsets::LOCAL_SIZE_Y);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002471 case Intrinsic::r600_read_local_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002472 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002473 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002474
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002475 return lowerImplicitZextParam(DAG, Op, MVT::i16,
2476 SI::KernelInputOffsets::LOCAL_SIZE_Z);
Matt Arsenault43976df2016-01-30 04:25:19 +00002477 case Intrinsic::amdgcn_workgroup_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002478 case Intrinsic::r600_read_tgid_x:
Marek Olsak79c05872016-11-25 17:37:09 +00002479 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32_XM0RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002480 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_X), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002481 case Intrinsic::amdgcn_workgroup_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002482 case Intrinsic::r600_read_tgid_y:
Marek Olsak79c05872016-11-25 17:37:09 +00002483 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32_XM0RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002484 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_Y), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002485 case Intrinsic::amdgcn_workgroup_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002486 case Intrinsic::r600_read_tgid_z:
Marek Olsak79c05872016-11-25 17:37:09 +00002487 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32_XM0RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002488 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_Z), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002489 case Intrinsic::amdgcn_workitem_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002490 case Intrinsic::r600_read_tidig_x:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002491 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002492 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_X), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002493 case Intrinsic::amdgcn_workitem_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002494 case Intrinsic::r600_read_tidig_y:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002495 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002496 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Y), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002497 case Intrinsic::amdgcn_workitem_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002498 case Intrinsic::r600_read_tidig_z:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002499 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002500 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Z), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002501 case AMDGPUIntrinsic::SI_load_const: {
2502 SDValue Ops[] = {
2503 Op.getOperand(1),
2504 Op.getOperand(2)
2505 };
2506
2507 MachineMemOperand *MMO = MF.getMachineMemOperand(
Justin Lebaradbf09e2016-09-11 01:38:58 +00002508 MachinePointerInfo(),
2509 MachineMemOperand::MOLoad | MachineMemOperand::MODereferenceable |
2510 MachineMemOperand::MOInvariant,
2511 VT.getStoreSize(), 4);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002512 return DAG.getMemIntrinsicNode(AMDGPUISD::LOAD_CONSTANT, DL,
2513 Op->getVTList(), Ops, VT, MMO);
2514 }
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00002515 case AMDGPUIntrinsic::amdgcn_fdiv_fast: {
2516 return lowerFDIV_FAST(Op, DAG);
2517 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002518 case AMDGPUIntrinsic::SI_vs_load_input:
2519 return DAG.getNode(AMDGPUISD::LOAD_INPUT, DL, VT,
2520 Op.getOperand(1),
2521 Op.getOperand(2),
2522 Op.getOperand(3));
Marek Olsak43650e42015-03-24 13:40:08 +00002523
Tom Stellard2a9d9472015-05-12 15:00:46 +00002524 case AMDGPUIntrinsic::SI_fs_constant: {
2525 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(3));
2526 SDValue Glue = M0.getValue(1);
2527 return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32,
2528 DAG.getConstant(2, DL, MVT::i32), // P0
2529 Op.getOperand(1), Op.getOperand(2), Glue);
2530 }
Marek Olsak6f6d3182015-10-29 15:29:09 +00002531 case AMDGPUIntrinsic::SI_packf16:
2532 if (Op.getOperand(1).isUndef() && Op.getOperand(2).isUndef())
2533 return DAG.getUNDEF(MVT::i32);
2534 return Op;
Tom Stellard2a9d9472015-05-12 15:00:46 +00002535 case AMDGPUIntrinsic::SI_fs_interp: {
2536 SDValue IJ = Op.getOperand(4);
2537 SDValue I = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, IJ,
2538 DAG.getConstant(0, DL, MVT::i32));
2539 SDValue J = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, IJ,
2540 DAG.getConstant(1, DL, MVT::i32));
Tom Stellard1473f072016-11-26 02:26:04 +00002541 I = DAG.getNode(ISD::BITCAST, DL, MVT::f32, I);
2542 J = DAG.getNode(ISD::BITCAST, DL, MVT::f32, J);
Tom Stellard2a9d9472015-05-12 15:00:46 +00002543 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(3));
2544 SDValue Glue = M0.getValue(1);
2545 SDValue P1 = DAG.getNode(AMDGPUISD::INTERP_P1, DL,
2546 DAG.getVTList(MVT::f32, MVT::Glue),
2547 I, Op.getOperand(1), Op.getOperand(2), Glue);
2548 Glue = SDValue(P1.getNode(), 1);
2549 return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, P1, J,
2550 Op.getOperand(1), Op.getOperand(2), Glue);
2551 }
Tom Stellard2187bb82016-12-06 23:52:13 +00002552 case Intrinsic::amdgcn_interp_mov: {
2553 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
2554 SDValue Glue = M0.getValue(1);
2555 return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32, Op.getOperand(1),
2556 Op.getOperand(2), Op.getOperand(3), Glue);
2557 }
Tom Stellardad7d03d2015-12-15 17:02:49 +00002558 case Intrinsic::amdgcn_interp_p1: {
2559 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
2560 SDValue Glue = M0.getValue(1);
2561 return DAG.getNode(AMDGPUISD::INTERP_P1, DL, MVT::f32, Op.getOperand(1),
2562 Op.getOperand(2), Op.getOperand(3), Glue);
2563 }
2564 case Intrinsic::amdgcn_interp_p2: {
2565 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(5));
2566 SDValue Glue = SDValue(M0.getNode(), 1);
2567 return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, Op.getOperand(1),
2568 Op.getOperand(2), Op.getOperand(3), Op.getOperand(4),
2569 Glue);
2570 }
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00002571 case Intrinsic::amdgcn_sin:
2572 return DAG.getNode(AMDGPUISD::SIN_HW, DL, VT, Op.getOperand(1));
2573
2574 case Intrinsic::amdgcn_cos:
2575 return DAG.getNode(AMDGPUISD::COS_HW, DL, VT, Op.getOperand(1));
2576
2577 case Intrinsic::amdgcn_log_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002578 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00002579 return SDValue();
2580
2581 DiagnosticInfoUnsupported BadIntrin(
2582 *MF.getFunction(), "intrinsic not supported on subtarget",
2583 DL.getDebugLoc());
2584 DAG.getContext()->diagnose(BadIntrin);
2585 return DAG.getUNDEF(VT);
2586 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002587 case Intrinsic::amdgcn_ldexp:
2588 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT,
2589 Op.getOperand(1), Op.getOperand(2));
Matt Arsenault74015162016-05-28 00:19:52 +00002590
2591 case Intrinsic::amdgcn_fract:
2592 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
2593
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002594 case Intrinsic::amdgcn_class:
2595 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
2596 Op.getOperand(1), Op.getOperand(2));
2597 case Intrinsic::amdgcn_div_fmas:
2598 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
2599 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
2600 Op.getOperand(4));
2601
2602 case Intrinsic::amdgcn_div_fixup:
2603 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
2604 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
2605
2606 case Intrinsic::amdgcn_trig_preop:
2607 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
2608 Op.getOperand(1), Op.getOperand(2));
2609 case Intrinsic::amdgcn_div_scale: {
2610 // 3rd parameter required to be a constant.
2611 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2612 if (!Param)
2613 return DAG.getUNDEF(VT);
2614
2615 // Translate to the operands expected by the machine instruction. The
2616 // first parameter must be the same as the first instruction.
2617 SDValue Numerator = Op.getOperand(1);
2618 SDValue Denominator = Op.getOperand(2);
2619
2620 // Note this order is opposite of the machine instruction's operations,
2621 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
2622 // intrinsic has the numerator as the first operand to match a normal
2623 // division operation.
2624
2625 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
2626
2627 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
2628 Denominator, Numerator);
2629 }
Wei Ding07e03712016-07-28 16:42:13 +00002630 case Intrinsic::amdgcn_icmp: {
2631 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2632 int CondCode = CD->getSExtValue();
2633
2634 if (CondCode < ICmpInst::Predicate::FIRST_ICMP_PREDICATE ||
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00002635 CondCode >= ICmpInst::Predicate::BAD_ICMP_PREDICATE)
Wei Ding07e03712016-07-28 16:42:13 +00002636 return DAG.getUNDEF(VT);
2637
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00002638 ICmpInst::Predicate IcInput = static_cast<ICmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00002639 ISD::CondCode CCOpcode = getICmpCondCode(IcInput);
2640 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
2641 Op.getOperand(2), DAG.getCondCode(CCOpcode));
2642 }
2643 case Intrinsic::amdgcn_fcmp: {
2644 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2645 int CondCode = CD->getSExtValue();
2646
2647 if (CondCode <= FCmpInst::Predicate::FCMP_FALSE ||
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00002648 CondCode >= FCmpInst::Predicate::FCMP_TRUE)
Wei Ding07e03712016-07-28 16:42:13 +00002649 return DAG.getUNDEF(VT);
2650
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00002651 FCmpInst::Predicate IcInput = static_cast<FCmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00002652 ISD::CondCode CCOpcode = getFCmpCondCode(IcInput);
2653 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
2654 Op.getOperand(2), DAG.getCondCode(CCOpcode));
2655 }
Matt Arsenault32fc5272016-07-26 16:45:45 +00002656 case Intrinsic::amdgcn_fmul_legacy:
2657 return DAG.getNode(AMDGPUISD::FMUL_LEGACY, DL, VT,
2658 Op.getOperand(1), Op.getOperand(2));
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00002659 case Intrinsic::amdgcn_sffbh:
2660 case AMDGPUIntrinsic::AMDGPU_flbit_i32: // Legacy name.
2661 return DAG.getNode(AMDGPUISD::FFBH_I32, DL, VT, Op.getOperand(1));
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002662 default:
2663 return AMDGPUTargetLowering::LowerOperation(Op, DAG);
2664 }
2665}
2666
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002667SDValue SITargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2668 SelectionDAG &DAG) const {
2669 unsigned IntrID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Tom Stellard6f9ef142016-12-20 17:19:44 +00002670 SDLoc DL(Op);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002671 switch (IntrID) {
2672 case Intrinsic::amdgcn_atomic_inc:
2673 case Intrinsic::amdgcn_atomic_dec: {
2674 MemSDNode *M = cast<MemSDNode>(Op);
2675 unsigned Opc = (IntrID == Intrinsic::amdgcn_atomic_inc) ?
2676 AMDGPUISD::ATOMIC_INC : AMDGPUISD::ATOMIC_DEC;
2677 SDValue Ops[] = {
2678 M->getOperand(0), // Chain
2679 M->getOperand(2), // Ptr
2680 M->getOperand(3) // Value
2681 };
2682
2683 return DAG.getMemIntrinsicNode(Opc, SDLoc(Op), M->getVTList(), Ops,
2684 M->getMemoryVT(), M->getMemOperand());
2685 }
Tom Stellard6f9ef142016-12-20 17:19:44 +00002686 case Intrinsic::amdgcn_buffer_load:
2687 case Intrinsic::amdgcn_buffer_load_format: {
2688 SDValue Ops[] = {
2689 Op.getOperand(0), // Chain
2690 Op.getOperand(2), // rsrc
2691 Op.getOperand(3), // vindex
2692 Op.getOperand(4), // offset
2693 Op.getOperand(5), // glc
2694 Op.getOperand(6) // slc
2695 };
2696 MachineFunction &MF = DAG.getMachineFunction();
2697 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
2698
2699 unsigned Opc = (IntrID == Intrinsic::amdgcn_buffer_load) ?
2700 AMDGPUISD::BUFFER_LOAD : AMDGPUISD::BUFFER_LOAD_FORMAT;
2701 EVT VT = Op.getValueType();
2702 EVT IntVT = VT.changeTypeToInteger();
2703
2704 MachineMemOperand *MMO = MF.getMachineMemOperand(
2705 MachinePointerInfo(MFI->getBufferPSV()),
2706 MachineMemOperand::MOLoad,
2707 VT.getStoreSize(), VT.getStoreSize());
2708
2709 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops, IntVT, MMO);
2710 }
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002711 default:
2712 return SDValue();
2713 }
2714}
2715
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002716SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op,
2717 SelectionDAG &DAG) const {
2718 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellardfc92e772015-05-12 14:18:14 +00002719 SDLoc DL(Op);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002720 SDValue Chain = Op.getOperand(0);
2721 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2722
2723 switch (IntrinsicID) {
Jan Veselyd48445d2017-01-04 18:06:55 +00002724 case AMDGPUIntrinsic::SI_sendmsg:
2725 case Intrinsic::amdgcn_s_sendmsg: {
Tom Stellardfc92e772015-05-12 14:18:14 +00002726 Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
2727 SDValue Glue = Chain.getValue(1);
2728 return DAG.getNode(AMDGPUISD::SENDMSG, DL, MVT::Other, Chain,
2729 Op.getOperand(2), Glue);
2730 }
Jan Veselyd48445d2017-01-04 18:06:55 +00002731 case Intrinsic::amdgcn_s_sendmsghalt: {
2732 Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
2733 SDValue Glue = Chain.getValue(1);
2734 return DAG.getNode(AMDGPUISD::SENDMSGHALT, DL, MVT::Other, Chain,
2735 Op.getOperand(2), Glue);
2736 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002737 case AMDGPUIntrinsic::SI_tbuffer_store: {
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002738 SDValue Ops[] = {
2739 Chain,
2740 Op.getOperand(2),
2741 Op.getOperand(3),
2742 Op.getOperand(4),
2743 Op.getOperand(5),
2744 Op.getOperand(6),
2745 Op.getOperand(7),
2746 Op.getOperand(8),
2747 Op.getOperand(9),
2748 Op.getOperand(10),
2749 Op.getOperand(11),
2750 Op.getOperand(12),
2751 Op.getOperand(13),
2752 Op.getOperand(14)
2753 };
2754
2755 EVT VT = Op.getOperand(3).getValueType();
2756
2757 MachineMemOperand *MMO = MF.getMachineMemOperand(
2758 MachinePointerInfo(),
2759 MachineMemOperand::MOStore,
2760 VT.getStoreSize(), 4);
2761 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_STORE_FORMAT, DL,
2762 Op->getVTList(), Ops, VT, MMO);
2763 }
Matt Arsenault00568682016-07-13 06:04:22 +00002764 case AMDGPUIntrinsic::AMDGPU_kill: {
Matt Arsenault03006fd2016-07-19 16:27:56 +00002765 SDValue Src = Op.getOperand(2);
2766 if (const ConstantFPSDNode *K = dyn_cast<ConstantFPSDNode>(Src)) {
Matt Arsenault00568682016-07-13 06:04:22 +00002767 if (!K->isNegative())
2768 return Chain;
Matt Arsenault03006fd2016-07-19 16:27:56 +00002769
2770 SDValue NegOne = DAG.getTargetConstant(FloatToBits(-1.0f), DL, MVT::i32);
2771 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, NegOne);
Matt Arsenault00568682016-07-13 06:04:22 +00002772 }
2773
Matt Arsenault03006fd2016-07-19 16:27:56 +00002774 SDValue Cast = DAG.getNode(ISD::BITCAST, DL, MVT::i32, Src);
2775 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, Cast);
Matt Arsenault00568682016-07-13 06:04:22 +00002776 }
Matt Arsenault7bee6ac2016-12-05 20:23:10 +00002777 case AMDGPUIntrinsic::SI_export: {
2778 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(2));
2779 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(3));
2780 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(4));
2781 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(5));
2782 const ConstantSDNode *Compr = cast<ConstantSDNode>(Op.getOperand(6));
2783
2784 const SDValue Ops[] = {
2785 Chain,
2786 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8),
2787 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1),
2788 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8),
2789 DAG.getTargetConstant(Compr->getZExtValue(), DL, MVT::i1),
2790 Op.getOperand(7), // src0
2791 Op.getOperand(8), // src1
2792 Op.getOperand(9), // src2
2793 Op.getOperand(10) // src3
2794 };
2795
2796 unsigned Opc = Done->isNullValue() ?
2797 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
2798 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
2799 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002800 default:
2801 return SDValue();
2802 }
2803}
2804
Tom Stellard81d871d2013-11-13 23:36:50 +00002805SDValue SITargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2806 SDLoc DL(Op);
2807 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault6dfda962016-02-10 18:21:39 +00002808 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaulta1436412016-02-10 18:21:45 +00002809 EVT MemVT = Load->getMemoryVT();
Matt Arsenault6dfda962016-02-10 18:21:39 +00002810
Matt Arsenaulta1436412016-02-10 18:21:45 +00002811 if (ExtType == ISD::NON_EXTLOAD && MemVT.getSizeInBits() < 32) {
Matt Arsenault6dfda962016-02-10 18:21:39 +00002812 // FIXME: Copied from PPC
2813 // First, load into 32 bits, then truncate to 1 bit.
2814
2815 SDValue Chain = Load->getChain();
2816 SDValue BasePtr = Load->getBasePtr();
2817 MachineMemOperand *MMO = Load->getMemOperand();
2818
Tom Stellard115a6152016-11-10 16:02:37 +00002819 EVT RealMemVT = (MemVT == MVT::i1) ? MVT::i8 : MVT::i16;
2820
Matt Arsenault6dfda962016-02-10 18:21:39 +00002821 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
Tom Stellard115a6152016-11-10 16:02:37 +00002822 BasePtr, RealMemVT, MMO);
Matt Arsenault6dfda962016-02-10 18:21:39 +00002823
2824 SDValue Ops[] = {
Matt Arsenaulta1436412016-02-10 18:21:45 +00002825 DAG.getNode(ISD::TRUNCATE, DL, MemVT, NewLD),
Matt Arsenault6dfda962016-02-10 18:21:39 +00002826 NewLD.getValue(1)
2827 };
2828
2829 return DAG.getMergeValues(Ops, DL);
2830 }
Tom Stellard81d871d2013-11-13 23:36:50 +00002831
Matt Arsenaulta1436412016-02-10 18:21:45 +00002832 if (!MemVT.isVector())
2833 return SDValue();
Matt Arsenault4d801cd2015-11-24 12:05:03 +00002834
Matt Arsenaulta1436412016-02-10 18:21:45 +00002835 assert(Op.getValueType().getVectorElementType() == MVT::i32 &&
2836 "Custom lowering for non-i32 vectors hasn't been implemented.");
Matt Arsenault4d801cd2015-11-24 12:05:03 +00002837
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00002838 unsigned AS = Load->getAddressSpace();
2839 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
2840 AS, Load->getAlignment())) {
2841 SDValue Ops[2];
2842 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(Load, DAG);
2843 return DAG.getMergeValues(Ops, DL);
2844 }
2845
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00002846 MachineFunction &MF = DAG.getMachineFunction();
2847 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
2848 // If there is a possibilty that flat instruction access scratch memory
2849 // then we need to use the same legalization rules we use for private.
2850 if (AS == AMDGPUAS::FLAT_ADDRESS)
2851 AS = MFI->hasFlatScratchInit() ?
2852 AMDGPUAS::PRIVATE_ADDRESS : AMDGPUAS::GLOBAL_ADDRESS;
2853
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00002854 unsigned NumElements = MemVT.getVectorNumElements();
2855 switch (AS) {
Matt Arsenaulta1436412016-02-10 18:21:45 +00002856 case AMDGPUAS::CONSTANT_ADDRESS:
2857 if (isMemOpUniform(Load))
2858 return SDValue();
2859 // Non-uniform loads will be selected to MUBUF instructions, so they
Alexander Timofeev18009562016-12-08 17:28:47 +00002860 // have the same legalization requirements as global and private
Matt Arsenaulta1436412016-02-10 18:21:45 +00002861 // loads.
2862 //
Justin Bognerb03fd122016-08-17 05:10:15 +00002863 LLVM_FALLTHROUGH;
Alexander Timofeev18009562016-12-08 17:28:47 +00002864 case AMDGPUAS::GLOBAL_ADDRESS: {
Alexander Timofeeva57511c2016-12-15 15:17:19 +00002865 if (Subtarget->getScalarizeGlobalBehavior() && isMemOpUniform(Load) &&
2866 isMemOpHasNoClobberedMemOperand(Load))
Alexander Timofeev18009562016-12-08 17:28:47 +00002867 return SDValue();
2868 // Non-uniform loads will be selected to MUBUF instructions, so they
2869 // have the same legalization requirements as global and private
2870 // loads.
2871 //
2872 }
2873 LLVM_FALLTHROUGH;
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00002874 case AMDGPUAS::FLAT_ADDRESS:
2875 if (NumElements > 4)
Matt Arsenaulta1436412016-02-10 18:21:45 +00002876 return SplitVectorLoad(Op, DAG);
2877 // v4 loads are supported for private and global memory.
2878 return SDValue();
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00002879 case AMDGPUAS::PRIVATE_ADDRESS: {
2880 // Depending on the setting of the private_element_size field in the
2881 // resource descriptor, we can only make private accesses up to a certain
2882 // size.
2883 switch (Subtarget->getMaxPrivateElementSize()) {
2884 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00002885 return scalarizeVectorLoad(Load, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00002886 case 8:
2887 if (NumElements > 2)
2888 return SplitVectorLoad(Op, DAG);
2889 return SDValue();
2890 case 16:
2891 // Same as global/flat
2892 if (NumElements > 4)
2893 return SplitVectorLoad(Op, DAG);
2894 return SDValue();
2895 default:
2896 llvm_unreachable("unsupported private_element_size");
2897 }
2898 }
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00002899 case AMDGPUAS::LOCAL_ADDRESS: {
2900 if (NumElements > 2)
2901 return SplitVectorLoad(Op, DAG);
2902
2903 if (NumElements == 2)
2904 return SDValue();
2905
Matt Arsenaulta1436412016-02-10 18:21:45 +00002906 // If properly aligned, if we split we might be able to use ds_read_b64.
2907 return SplitVectorLoad(Op, DAG);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00002908 }
Matt Arsenaulta1436412016-02-10 18:21:45 +00002909 default:
2910 return SDValue();
Tom Stellarde9373602014-01-22 19:24:14 +00002911 }
Tom Stellard81d871d2013-11-13 23:36:50 +00002912}
2913
Tom Stellard0ec134f2014-02-04 17:18:40 +00002914SDValue SITargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2915 if (Op.getValueType() != MVT::i64)
2916 return SDValue();
2917
2918 SDLoc DL(Op);
2919 SDValue Cond = Op.getOperand(0);
Tom Stellard0ec134f2014-02-04 17:18:40 +00002920
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002921 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
2922 SDValue One = DAG.getConstant(1, DL, MVT::i32);
Tom Stellard0ec134f2014-02-04 17:18:40 +00002923
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002924 SDValue LHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(1));
2925 SDValue RHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(2));
2926
2927 SDValue Lo0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, Zero);
2928 SDValue Lo1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, Zero);
Tom Stellard0ec134f2014-02-04 17:18:40 +00002929
2930 SDValue Lo = DAG.getSelect(DL, MVT::i32, Cond, Lo0, Lo1);
2931
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002932 SDValue Hi0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, One);
2933 SDValue Hi1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, One);
Tom Stellard0ec134f2014-02-04 17:18:40 +00002934
2935 SDValue Hi = DAG.getSelect(DL, MVT::i32, Cond, Hi0, Hi1);
2936
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002937 SDValue Res = DAG.getBuildVector(MVT::v2i32, DL, {Lo, Hi});
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002938 return DAG.getNode(ISD::BITCAST, DL, MVT::i64, Res);
Tom Stellard0ec134f2014-02-04 17:18:40 +00002939}
2940
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002941// Catch division cases where we can use shortcuts with rcp and rsq
2942// instructions.
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00002943SDValue SITargetLowering::lowerFastUnsafeFDIV(SDValue Op,
2944 SelectionDAG &DAG) const {
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002945 SDLoc SL(Op);
2946 SDValue LHS = Op.getOperand(0);
2947 SDValue RHS = Op.getOperand(1);
2948 EVT VT = Op.getValueType();
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002949 bool Unsafe = DAG.getTarget().Options.UnsafeFPMath;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002950
2951 if (const ConstantFPSDNode *CLHS = dyn_cast<ConstantFPSDNode>(LHS)) {
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00002952 if (Unsafe || (VT == MVT::f32 && !Subtarget->hasFP32Denormals()) ||
2953 VT == MVT::f16) {
Matt Arsenault979902b2016-08-02 22:25:04 +00002954 if (CLHS->isExactlyValue(1.0)) {
2955 // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
2956 // the CI documentation has a worst case error of 1 ulp.
2957 // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
2958 // use it as long as we aren't trying to use denormals.
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00002959 //
2960 // v_rcp_f16 and v_rsq_f16 DO support denormals.
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002961
Matt Arsenault979902b2016-08-02 22:25:04 +00002962 // 1.0 / sqrt(x) -> rsq(x)
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00002963
Matt Arsenault979902b2016-08-02 22:25:04 +00002964 // XXX - Is UnsafeFPMath sufficient to do this for f64? The maximum ULP
2965 // error seems really high at 2^29 ULP.
2966 if (RHS.getOpcode() == ISD::FSQRT)
2967 return DAG.getNode(AMDGPUISD::RSQ, SL, VT, RHS.getOperand(0));
2968
2969 // 1.0 / x -> rcp(x)
2970 return DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
2971 }
2972
2973 // Same as for 1.0, but expand the sign out of the constant.
2974 if (CLHS->isExactlyValue(-1.0)) {
2975 // -1.0 / x -> rcp (fneg x)
2976 SDValue FNegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
2977 return DAG.getNode(AMDGPUISD::RCP, SL, VT, FNegRHS);
2978 }
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002979 }
2980 }
2981
Wei Dinged0f97f2016-06-09 19:17:15 +00002982 const SDNodeFlags *Flags = Op->getFlags();
2983
2984 if (Unsafe || Flags->hasAllowReciprocal()) {
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002985 // Turn into multiply by the reciprocal.
2986 // x / y -> x * (1.0 / y)
Sanjay Patela2607012015-09-16 16:31:21 +00002987 SDNodeFlags Flags;
2988 Flags.setUnsafeAlgebra(true);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002989 SDValue Recip = DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
Sanjay Patela2607012015-09-16 16:31:21 +00002990 return DAG.getNode(ISD::FMUL, SL, VT, LHS, Recip, &Flags);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002991 }
2992
2993 return SDValue();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002994}
2995
Tom Stellard8485fa02016-12-07 02:42:15 +00002996static SDValue getFPBinOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
2997 EVT VT, SDValue A, SDValue B, SDValue GlueChain) {
2998 if (GlueChain->getNumValues() <= 1) {
2999 return DAG.getNode(Opcode, SL, VT, A, B);
3000 }
3001
3002 assert(GlueChain->getNumValues() == 3);
3003
3004 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
3005 switch (Opcode) {
3006 default: llvm_unreachable("no chain equivalent for opcode");
3007 case ISD::FMUL:
3008 Opcode = AMDGPUISD::FMUL_W_CHAIN;
3009 break;
3010 }
3011
3012 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B,
3013 GlueChain.getValue(2));
3014}
3015
3016static SDValue getFPTernOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
3017 EVT VT, SDValue A, SDValue B, SDValue C,
3018 SDValue GlueChain) {
3019 if (GlueChain->getNumValues() <= 1) {
3020 return DAG.getNode(Opcode, SL, VT, A, B, C);
3021 }
3022
3023 assert(GlueChain->getNumValues() == 3);
3024
3025 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
3026 switch (Opcode) {
3027 default: llvm_unreachable("no chain equivalent for opcode");
3028 case ISD::FMA:
3029 Opcode = AMDGPUISD::FMA_W_CHAIN;
3030 break;
3031 }
3032
3033 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B, C,
3034 GlueChain.getValue(2));
3035}
3036
Matt Arsenault4052a572016-12-22 03:05:41 +00003037SDValue SITargetLowering::LowerFDIV16(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00003038 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
3039 return FastLowered;
3040
Matt Arsenault4052a572016-12-22 03:05:41 +00003041 SDLoc SL(Op);
3042 SDValue Src0 = Op.getOperand(0);
3043 SDValue Src1 = Op.getOperand(1);
3044
3045 SDValue CvtSrc0 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src0);
3046 SDValue CvtSrc1 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src1);
3047
3048 SDValue RcpSrc1 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, CvtSrc1);
3049 SDValue Quot = DAG.getNode(ISD::FMUL, SL, MVT::f32, CvtSrc0, RcpSrc1);
3050
3051 SDValue FPRoundFlag = DAG.getTargetConstant(0, SL, MVT::i32);
3052 SDValue BestQuot = DAG.getNode(ISD::FP_ROUND, SL, MVT::f16, Quot, FPRoundFlag);
3053
3054 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f16, BestQuot, Src1, Src0);
3055}
3056
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00003057// Faster 2.5 ULP division that does not support denormals.
3058SDValue SITargetLowering::lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const {
3059 SDLoc SL(Op);
3060 SDValue LHS = Op.getOperand(1);
3061 SDValue RHS = Op.getOperand(2);
3062
3063 SDValue r1 = DAG.getNode(ISD::FABS, SL, MVT::f32, RHS);
3064
3065 const APFloat K0Val(BitsToFloat(0x6f800000));
3066 const SDValue K0 = DAG.getConstantFP(K0Val, SL, MVT::f32);
3067
3068 const APFloat K1Val(BitsToFloat(0x2f800000));
3069 const SDValue K1 = DAG.getConstantFP(K1Val, SL, MVT::f32);
3070
3071 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
3072
3073 EVT SetCCVT =
3074 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
3075
3076 SDValue r2 = DAG.getSetCC(SL, SetCCVT, r1, K0, ISD::SETOGT);
3077
3078 SDValue r3 = DAG.getNode(ISD::SELECT, SL, MVT::f32, r2, K1, One);
3079
3080 // TODO: Should this propagate fast-math-flags?
3081 r1 = DAG.getNode(ISD::FMUL, SL, MVT::f32, RHS, r3);
3082
3083 // rcp does not support denormals.
3084 SDValue r0 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, r1);
3085
3086 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, LHS, r0);
3087
3088 return DAG.getNode(ISD::FMUL, SL, MVT::f32, r3, Mul);
3089}
3090
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003091SDValue SITargetLowering::LowerFDIV32(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00003092 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
Eric Christopher538d09d02016-06-07 20:27:12 +00003093 return FastLowered;
Matt Arsenault22ca3f82014-07-15 23:50:10 +00003094
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003095 SDLoc SL(Op);
3096 SDValue LHS = Op.getOperand(0);
3097 SDValue RHS = Op.getOperand(1);
3098
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003099 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003100
Wei Dinged0f97f2016-06-09 19:17:15 +00003101 SDVTList ScaleVT = DAG.getVTList(MVT::f32, MVT::i1);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003102
Tom Stellard8485fa02016-12-07 02:42:15 +00003103 SDValue DenominatorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
3104 RHS, RHS, LHS);
3105 SDValue NumeratorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
3106 LHS, RHS, LHS);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003107
Matt Arsenaultdfec5ce2016-07-09 07:48:11 +00003108 // Denominator is scaled to not be denormal, so using rcp is ok.
Tom Stellard8485fa02016-12-07 02:42:15 +00003109 SDValue ApproxRcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32,
3110 DenominatorScaled);
3111 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f32,
3112 DenominatorScaled);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003113
Tom Stellard8485fa02016-12-07 02:42:15 +00003114 const unsigned Denorm32Reg = AMDGPU::Hwreg::ID_MODE |
3115 (4 << AMDGPU::Hwreg::OFFSET_SHIFT_) |
3116 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003117
Tom Stellard8485fa02016-12-07 02:42:15 +00003118 const SDValue BitField = DAG.getTargetConstant(Denorm32Reg, SL, MVT::i16);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003119
Tom Stellard8485fa02016-12-07 02:42:15 +00003120 if (!Subtarget->hasFP32Denormals()) {
3121 SDVTList BindParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
3122 const SDValue EnableDenormValue = DAG.getConstant(FP_DENORM_FLUSH_NONE,
3123 SL, MVT::i32);
3124 SDValue EnableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, BindParamVTs,
3125 DAG.getEntryNode(),
3126 EnableDenormValue, BitField);
3127 SDValue Ops[3] = {
3128 NegDivScale0,
3129 EnableDenorm.getValue(0),
3130 EnableDenorm.getValue(1)
3131 };
Matt Arsenault37fefd62016-06-10 02:18:02 +00003132
Tom Stellard8485fa02016-12-07 02:42:15 +00003133 NegDivScale0 = DAG.getMergeValues(Ops, SL);
3134 }
3135
3136 SDValue Fma0 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0,
3137 ApproxRcp, One, NegDivScale0);
3138
3139 SDValue Fma1 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, Fma0, ApproxRcp,
3140 ApproxRcp, Fma0);
3141
3142 SDValue Mul = getFPBinOp(DAG, ISD::FMUL, SL, MVT::f32, NumeratorScaled,
3143 Fma1, Fma1);
3144
3145 SDValue Fma2 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Mul,
3146 NumeratorScaled, Mul);
3147
3148 SDValue Fma3 = getFPTernOp(DAG, ISD::FMA,SL, MVT::f32, Fma2, Fma1, Mul, Fma2);
3149
3150 SDValue Fma4 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Fma3,
3151 NumeratorScaled, Fma3);
3152
3153 if (!Subtarget->hasFP32Denormals()) {
3154 const SDValue DisableDenormValue =
3155 DAG.getConstant(FP_DENORM_FLUSH_IN_FLUSH_OUT, SL, MVT::i32);
3156 SDValue DisableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, MVT::Other,
3157 Fma4.getValue(1),
3158 DisableDenormValue,
3159 BitField,
3160 Fma4.getValue(2));
3161
3162 SDValue OutputChain = DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
3163 DisableDenorm, DAG.getRoot());
3164 DAG.setRoot(OutputChain);
3165 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00003166
Wei Dinged0f97f2016-06-09 19:17:15 +00003167 SDValue Scale = NumeratorScaled.getValue(1);
Tom Stellard8485fa02016-12-07 02:42:15 +00003168 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f32,
3169 Fma4, Fma1, Fma3, Scale);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003170
Wei Dinged0f97f2016-06-09 19:17:15 +00003171 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f32, Fmas, RHS, LHS);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003172}
3173
3174SDValue SITargetLowering::LowerFDIV64(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003175 if (DAG.getTarget().Options.UnsafeFPMath)
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00003176 return lowerFastUnsafeFDIV(Op, DAG);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003177
3178 SDLoc SL(Op);
3179 SDValue X = Op.getOperand(0);
3180 SDValue Y = Op.getOperand(1);
3181
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003182 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003183
3184 SDVTList ScaleVT = DAG.getVTList(MVT::f64, MVT::i1);
3185
3186 SDValue DivScale0 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, Y, Y, X);
3187
3188 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f64, DivScale0);
3189
3190 SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f64, DivScale0);
3191
3192 SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Rcp, One);
3193
3194 SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f64, Rcp, Fma0, Rcp);
3195
3196 SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Fma1, One);
3197
3198 SDValue DivScale1 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, X, Y, X);
3199
3200 SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f64, Fma1, Fma2, Fma1);
3201 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, DivScale1, Fma3);
3202
3203 SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f64,
3204 NegDivScale0, Mul, DivScale1);
3205
3206 SDValue Scale;
3207
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003208 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003209 // Workaround a hardware bug on SI where the condition output from div_scale
3210 // is not usable.
3211
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003212 const SDValue Hi = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003213
3214 // Figure out if the scale to use for div_fmas.
3215 SDValue NumBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
3216 SDValue DenBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Y);
3217 SDValue Scale0BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale0);
3218 SDValue Scale1BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale1);
3219
3220 SDValue NumHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, NumBC, Hi);
3221 SDValue DenHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, DenBC, Hi);
3222
3223 SDValue Scale0Hi
3224 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale0BC, Hi);
3225 SDValue Scale1Hi
3226 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale1BC, Hi);
3227
3228 SDValue CmpDen = DAG.getSetCC(SL, MVT::i1, DenHi, Scale0Hi, ISD::SETEQ);
3229 SDValue CmpNum = DAG.getSetCC(SL, MVT::i1, NumHi, Scale1Hi, ISD::SETEQ);
3230 Scale = DAG.getNode(ISD::XOR, SL, MVT::i1, CmpNum, CmpDen);
3231 } else {
3232 Scale = DivScale1.getValue(1);
3233 }
3234
3235 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f64,
3236 Fma4, Fma3, Mul, Scale);
3237
3238 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f64, Fmas, Y, X);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003239}
3240
3241SDValue SITargetLowering::LowerFDIV(SDValue Op, SelectionDAG &DAG) const {
3242 EVT VT = Op.getValueType();
3243
3244 if (VT == MVT::f32)
3245 return LowerFDIV32(Op, DAG);
3246
3247 if (VT == MVT::f64)
3248 return LowerFDIV64(Op, DAG);
3249
Matt Arsenault4052a572016-12-22 03:05:41 +00003250 if (VT == MVT::f16)
3251 return LowerFDIV16(Op, DAG);
3252
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003253 llvm_unreachable("Unexpected type for fdiv");
3254}
3255
Tom Stellard81d871d2013-11-13 23:36:50 +00003256SDValue SITargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
3257 SDLoc DL(Op);
3258 StoreSDNode *Store = cast<StoreSDNode>(Op);
3259 EVT VT = Store->getMemoryVT();
3260
Matt Arsenault95245662016-02-11 05:32:46 +00003261 if (VT == MVT::i1) {
3262 return DAG.getTruncStore(Store->getChain(), DL,
3263 DAG.getSExtOrTrunc(Store->getValue(), DL, MVT::i32),
3264 Store->getBasePtr(), MVT::i1, Store->getMemOperand());
Tom Stellardb02094e2014-07-21 15:45:01 +00003265 }
3266
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003267 assert(VT.isVector() &&
3268 Store->getValue().getValueType().getScalarType() == MVT::i32);
3269
3270 unsigned AS = Store->getAddressSpace();
3271 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
3272 AS, Store->getAlignment())) {
3273 return expandUnalignedStore(Store, DAG);
3274 }
Tom Stellard81d871d2013-11-13 23:36:50 +00003275
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00003276 MachineFunction &MF = DAG.getMachineFunction();
3277 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
3278 // If there is a possibilty that flat instruction access scratch memory
3279 // then we need to use the same legalization rules we use for private.
3280 if (AS == AMDGPUAS::FLAT_ADDRESS)
3281 AS = MFI->hasFlatScratchInit() ?
3282 AMDGPUAS::PRIVATE_ADDRESS : AMDGPUAS::GLOBAL_ADDRESS;
3283
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003284 unsigned NumElements = VT.getVectorNumElements();
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003285 switch (AS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003286 case AMDGPUAS::GLOBAL_ADDRESS:
3287 case AMDGPUAS::FLAT_ADDRESS:
3288 if (NumElements > 4)
3289 return SplitVectorStore(Op, DAG);
3290 return SDValue();
3291 case AMDGPUAS::PRIVATE_ADDRESS: {
3292 switch (Subtarget->getMaxPrivateElementSize()) {
3293 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00003294 return scalarizeVectorStore(Store, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003295 case 8:
3296 if (NumElements > 2)
3297 return SplitVectorStore(Op, DAG);
3298 return SDValue();
3299 case 16:
3300 if (NumElements > 4)
3301 return SplitVectorStore(Op, DAG);
3302 return SDValue();
3303 default:
3304 llvm_unreachable("unsupported private_element_size");
3305 }
3306 }
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003307 case AMDGPUAS::LOCAL_ADDRESS: {
3308 if (NumElements > 2)
3309 return SplitVectorStore(Op, DAG);
3310
3311 if (NumElements == 2)
3312 return Op;
3313
Matt Arsenault95245662016-02-11 05:32:46 +00003314 // If properly aligned, if we split we might be able to use ds_write_b64.
3315 return SplitVectorStore(Op, DAG);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003316 }
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003317 default:
3318 llvm_unreachable("unhandled address space");
Matt Arsenault95245662016-02-11 05:32:46 +00003319 }
Tom Stellard81d871d2013-11-13 23:36:50 +00003320}
3321
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003322SDValue SITargetLowering::LowerTrig(SDValue Op, SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003323 SDLoc DL(Op);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003324 EVT VT = Op.getValueType();
3325 SDValue Arg = Op.getOperand(0);
Sanjay Patela2607012015-09-16 16:31:21 +00003326 // TODO: Should this propagate fast-math-flags?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003327 SDValue FractPart = DAG.getNode(AMDGPUISD::FRACT, DL, VT,
3328 DAG.getNode(ISD::FMUL, DL, VT, Arg,
3329 DAG.getConstantFP(0.5/M_PI, DL,
3330 VT)));
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003331
3332 switch (Op.getOpcode()) {
3333 case ISD::FCOS:
3334 return DAG.getNode(AMDGPUISD::COS_HW, SDLoc(Op), VT, FractPart);
3335 case ISD::FSIN:
3336 return DAG.getNode(AMDGPUISD::SIN_HW, SDLoc(Op), VT, FractPart);
3337 default:
3338 llvm_unreachable("Wrong trig opcode");
3339 }
3340}
3341
Tom Stellard354a43c2016-04-01 18:27:37 +00003342SDValue SITargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
3343 AtomicSDNode *AtomicNode = cast<AtomicSDNode>(Op);
3344 assert(AtomicNode->isCompareAndSwap());
3345 unsigned AS = AtomicNode->getAddressSpace();
3346
3347 // No custom lowering required for local address space
3348 if (!isFlatGlobalAddrSpace(AS))
3349 return Op;
3350
3351 // Non-local address space requires custom lowering for atomic compare
3352 // and swap; cmp and swap should be in a v2i32 or v2i64 in case of _X2
3353 SDLoc DL(Op);
3354 SDValue ChainIn = Op.getOperand(0);
3355 SDValue Addr = Op.getOperand(1);
3356 SDValue Old = Op.getOperand(2);
3357 SDValue New = Op.getOperand(3);
3358 EVT VT = Op.getValueType();
3359 MVT SimpleVT = VT.getSimpleVT();
3360 MVT VecType = MVT::getVectorVT(SimpleVT, 2);
3361
Ahmed Bougacha128f8732016-04-26 21:15:30 +00003362 SDValue NewOld = DAG.getBuildVector(VecType, DL, {New, Old});
Tom Stellard354a43c2016-04-01 18:27:37 +00003363 SDValue Ops[] = { ChainIn, Addr, NewOld };
Matt Arsenault88701812016-06-09 23:42:48 +00003364
3365 return DAG.getMemIntrinsicNode(AMDGPUISD::ATOMIC_CMP_SWAP, DL, Op->getVTList(),
3366 Ops, VT, AtomicNode->getMemOperand());
Tom Stellard354a43c2016-04-01 18:27:37 +00003367}
3368
Tom Stellard75aadc22012-12-11 21:25:42 +00003369//===----------------------------------------------------------------------===//
3370// Custom DAG optimizations
3371//===----------------------------------------------------------------------===//
3372
Matt Arsenault364a6742014-06-11 17:50:44 +00003373SDValue SITargetLowering::performUCharToFloatCombine(SDNode *N,
Matt Arsenaulte6986632015-01-14 01:35:22 +00003374 DAGCombinerInfo &DCI) const {
Matt Arsenault364a6742014-06-11 17:50:44 +00003375 EVT VT = N->getValueType(0);
3376 EVT ScalarVT = VT.getScalarType();
3377 if (ScalarVT != MVT::f32)
3378 return SDValue();
3379
3380 SelectionDAG &DAG = DCI.DAG;
3381 SDLoc DL(N);
3382
3383 SDValue Src = N->getOperand(0);
3384 EVT SrcVT = Src.getValueType();
3385
3386 // TODO: We could try to match extracting the higher bytes, which would be
3387 // easier if i8 vectors weren't promoted to i32 vectors, particularly after
3388 // types are legalized. v4i8 -> v4f32 is probably the only case to worry
3389 // about in practice.
3390 if (DCI.isAfterLegalizeVectorOps() && SrcVT == MVT::i32) {
3391 if (DAG.MaskedValueIsZero(Src, APInt::getHighBitsSet(32, 24))) {
3392 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Src);
3393 DCI.AddToWorklist(Cvt.getNode());
3394 return Cvt;
3395 }
3396 }
3397
Matt Arsenault364a6742014-06-11 17:50:44 +00003398 return SDValue();
3399}
3400
Eric Christopher6c5b5112015-03-11 18:43:21 +00003401/// \brief Return true if the given offset Size in bytes can be folded into
3402/// the immediate offsets of a memory instruction for the given address space.
3403static bool canFoldOffset(unsigned OffsetSize, unsigned AS,
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003404 const SISubtarget &STI) {
Eric Christopher6c5b5112015-03-11 18:43:21 +00003405 switch (AS) {
3406 case AMDGPUAS::GLOBAL_ADDRESS: {
3407 // MUBUF instructions a 12-bit offset in bytes.
3408 return isUInt<12>(OffsetSize);
3409 }
3410 case AMDGPUAS::CONSTANT_ADDRESS: {
3411 // SMRD instructions have an 8-bit offset in dwords on SI and
3412 // a 20-bit offset in bytes on VI.
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003413 if (STI.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Eric Christopher6c5b5112015-03-11 18:43:21 +00003414 return isUInt<20>(OffsetSize);
3415 else
3416 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
3417 }
3418 case AMDGPUAS::LOCAL_ADDRESS:
3419 case AMDGPUAS::REGION_ADDRESS: {
3420 // The single offset versions have a 16-bit offset in bytes.
3421 return isUInt<16>(OffsetSize);
3422 }
3423 case AMDGPUAS::PRIVATE_ADDRESS:
3424 // Indirect register addressing does not use any offsets.
3425 default:
3426 return 0;
3427 }
3428}
3429
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003430// (shl (add x, c1), c2) -> add (shl x, c2), (shl c1, c2)
3431
3432// This is a variant of
3433// (mul (add x, c1), c2) -> add (mul x, c2), (mul c1, c2),
3434//
3435// The normal DAG combiner will do this, but only if the add has one use since
3436// that would increase the number of instructions.
3437//
3438// This prevents us from seeing a constant offset that can be folded into a
3439// memory instruction's addressing mode. If we know the resulting add offset of
3440// a pointer can be folded into an addressing offset, we can replace the pointer
3441// operand with the add of new constant offset. This eliminates one of the uses,
3442// and may allow the remaining use to also be simplified.
3443//
3444SDValue SITargetLowering::performSHLPtrCombine(SDNode *N,
3445 unsigned AddrSpace,
3446 DAGCombinerInfo &DCI) const {
3447 SDValue N0 = N->getOperand(0);
3448 SDValue N1 = N->getOperand(1);
3449
3450 if (N0.getOpcode() != ISD::ADD)
3451 return SDValue();
3452
3453 const ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N1);
3454 if (!CN1)
3455 return SDValue();
3456
3457 const ConstantSDNode *CAdd = dyn_cast<ConstantSDNode>(N0.getOperand(1));
3458 if (!CAdd)
3459 return SDValue();
3460
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003461 // If the resulting offset is too large, we can't fold it into the addressing
3462 // mode offset.
3463 APInt Offset = CAdd->getAPIntValue() << CN1->getAPIntValue();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003464 if (!canFoldOffset(Offset.getZExtValue(), AddrSpace, *getSubtarget()))
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003465 return SDValue();
3466
3467 SelectionDAG &DAG = DCI.DAG;
3468 SDLoc SL(N);
3469 EVT VT = N->getValueType(0);
3470
3471 SDValue ShlX = DAG.getNode(ISD::SHL, SL, VT, N0.getOperand(0), N1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003472 SDValue COffset = DAG.getConstant(Offset, SL, MVT::i32);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003473
3474 return DAG.getNode(ISD::ADD, SL, VT, ShlX, COffset);
3475}
3476
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003477SDValue SITargetLowering::performMemSDNodeCombine(MemSDNode *N,
3478 DAGCombinerInfo &DCI) const {
3479 SDValue Ptr = N->getBasePtr();
3480 SelectionDAG &DAG = DCI.DAG;
3481 SDLoc SL(N);
3482
3483 // TODO: We could also do this for multiplies.
3484 unsigned AS = N->getAddressSpace();
3485 if (Ptr.getOpcode() == ISD::SHL && AS != AMDGPUAS::PRIVATE_ADDRESS) {
3486 SDValue NewPtr = performSHLPtrCombine(Ptr.getNode(), AS, DCI);
3487 if (NewPtr) {
3488 SmallVector<SDValue, 8> NewOps(N->op_begin(), N->op_end());
3489
3490 NewOps[N->getOpcode() == ISD::STORE ? 2 : 1] = NewPtr;
3491 return SDValue(DAG.UpdateNodeOperands(N, NewOps), 0);
3492 }
3493 }
3494
3495 return SDValue();
3496}
3497
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003498static bool bitOpWithConstantIsReducible(unsigned Opc, uint32_t Val) {
3499 return (Opc == ISD::AND && (Val == 0 || Val == 0xffffffff)) ||
3500 (Opc == ISD::OR && (Val == 0xffffffff || Val == 0)) ||
3501 (Opc == ISD::XOR && Val == 0);
3502}
3503
3504// Break up 64-bit bit operation of a constant into two 32-bit and/or/xor. This
3505// will typically happen anyway for a VALU 64-bit and. This exposes other 32-bit
3506// integer combine opportunities since most 64-bit operations are decomposed
3507// this way. TODO: We won't want this for SALU especially if it is an inline
3508// immediate.
3509SDValue SITargetLowering::splitBinaryBitConstantOp(
3510 DAGCombinerInfo &DCI,
3511 const SDLoc &SL,
3512 unsigned Opc, SDValue LHS,
3513 const ConstantSDNode *CRHS) const {
3514 uint64_t Val = CRHS->getZExtValue();
3515 uint32_t ValLo = Lo_32(Val);
3516 uint32_t ValHi = Hi_32(Val);
3517 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3518
3519 if ((bitOpWithConstantIsReducible(Opc, ValLo) ||
3520 bitOpWithConstantIsReducible(Opc, ValHi)) ||
3521 (CRHS->hasOneUse() && !TII->isInlineConstant(CRHS->getAPIntValue()))) {
3522 // If we need to materialize a 64-bit immediate, it will be split up later
3523 // anyway. Avoid creating the harder to understand 64-bit immediate
3524 // materialization.
3525 return splitBinaryBitConstantOpImpl(DCI, SL, Opc, LHS, ValLo, ValHi);
3526 }
3527
3528 return SDValue();
3529}
3530
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003531SDValue SITargetLowering::performAndCombine(SDNode *N,
3532 DAGCombinerInfo &DCI) const {
3533 if (DCI.isBeforeLegalize())
3534 return SDValue();
3535
3536 SelectionDAG &DAG = DCI.DAG;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003537 EVT VT = N->getValueType(0);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003538 SDValue LHS = N->getOperand(0);
3539 SDValue RHS = N->getOperand(1);
3540
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003541
3542 if (VT == MVT::i64) {
3543 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
3544 if (CRHS) {
3545 if (SDValue Split
3546 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::AND, LHS, CRHS))
3547 return Split;
3548 }
3549 }
3550
3551 // (and (fcmp ord x, x), (fcmp une (fabs x), inf)) ->
3552 // fp_class x, ~(s_nan | q_nan | n_infinity | p_infinity)
3553 if (LHS.getOpcode() == ISD::SETCC && RHS.getOpcode() == ISD::SETCC) {
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003554 ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
3555 ISD::CondCode RCC = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
3556
3557 SDValue X = LHS.getOperand(0);
3558 SDValue Y = RHS.getOperand(0);
3559 if (Y.getOpcode() != ISD::FABS || Y.getOperand(0) != X)
3560 return SDValue();
3561
3562 if (LCC == ISD::SETO) {
3563 if (X != LHS.getOperand(1))
3564 return SDValue();
3565
3566 if (RCC == ISD::SETUNE) {
3567 const ConstantFPSDNode *C1 = dyn_cast<ConstantFPSDNode>(RHS.getOperand(1));
3568 if (!C1 || !C1->isInfinity() || C1->isNegative())
3569 return SDValue();
3570
3571 const uint32_t Mask = SIInstrFlags::N_NORMAL |
3572 SIInstrFlags::N_SUBNORMAL |
3573 SIInstrFlags::N_ZERO |
3574 SIInstrFlags::P_ZERO |
3575 SIInstrFlags::P_SUBNORMAL |
3576 SIInstrFlags::P_NORMAL;
3577
3578 static_assert(((~(SIInstrFlags::S_NAN |
3579 SIInstrFlags::Q_NAN |
3580 SIInstrFlags::N_INFINITY |
3581 SIInstrFlags::P_INFINITY)) & 0x3ff) == Mask,
3582 "mask not equal");
3583
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003584 SDLoc DL(N);
3585 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
3586 X, DAG.getConstant(Mask, DL, MVT::i32));
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003587 }
3588 }
3589 }
3590
3591 return SDValue();
3592}
3593
Matt Arsenaultf2290332015-01-06 23:00:39 +00003594SDValue SITargetLowering::performOrCombine(SDNode *N,
3595 DAGCombinerInfo &DCI) const {
3596 SelectionDAG &DAG = DCI.DAG;
3597 SDValue LHS = N->getOperand(0);
3598 SDValue RHS = N->getOperand(1);
3599
Matt Arsenault3b082382016-04-12 18:24:38 +00003600 EVT VT = N->getValueType(0);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003601 if (VT == MVT::i1) {
3602 // or (fp_class x, c1), (fp_class x, c2) -> fp_class x, (c1 | c2)
3603 if (LHS.getOpcode() == AMDGPUISD::FP_CLASS &&
3604 RHS.getOpcode() == AMDGPUISD::FP_CLASS) {
3605 SDValue Src = LHS.getOperand(0);
3606 if (Src != RHS.getOperand(0))
3607 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00003608
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003609 const ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
3610 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
3611 if (!CLHS || !CRHS)
3612 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00003613
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003614 // Only 10 bits are used.
3615 static const uint32_t MaxMask = 0x3ff;
Matt Arsenault3b082382016-04-12 18:24:38 +00003616
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003617 uint32_t NewMask = (CLHS->getZExtValue() | CRHS->getZExtValue()) & MaxMask;
3618 SDLoc DL(N);
3619 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
3620 Src, DAG.getConstant(NewMask, DL, MVT::i32));
3621 }
Matt Arsenault3b082382016-04-12 18:24:38 +00003622
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003623 return SDValue();
3624 }
3625
3626 if (VT != MVT::i64)
3627 return SDValue();
3628
3629 // TODO: This could be a generic combine with a predicate for extracting the
3630 // high half of an integer being free.
3631
3632 // (or i64:x, (zero_extend i32:y)) ->
3633 // i64 (bitcast (v2i32 build_vector (or i32:y, lo_32(x)), hi_32(x)))
3634 if (LHS.getOpcode() == ISD::ZERO_EXTEND &&
3635 RHS.getOpcode() != ISD::ZERO_EXTEND)
3636 std::swap(LHS, RHS);
3637
3638 if (RHS.getOpcode() == ISD::ZERO_EXTEND) {
3639 SDValue ExtSrc = RHS.getOperand(0);
3640 EVT SrcVT = ExtSrc.getValueType();
3641 if (SrcVT == MVT::i32) {
3642 SDLoc SL(N);
3643 SDValue LowLHS, HiBits;
3644 std::tie(LowLHS, HiBits) = split64BitValue(LHS, DAG);
3645 SDValue LowOr = DAG.getNode(ISD::OR, SL, MVT::i32, LowLHS, ExtSrc);
3646
3647 DCI.AddToWorklist(LowOr.getNode());
3648 DCI.AddToWorklist(HiBits.getNode());
3649
3650 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
3651 LowOr, HiBits);
3652 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault3b082382016-04-12 18:24:38 +00003653 }
3654 }
3655
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003656 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
3657 if (CRHS) {
3658 if (SDValue Split
3659 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::OR, LHS, CRHS))
3660 return Split;
3661 }
Matt Arsenaultf2290332015-01-06 23:00:39 +00003662
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003663 return SDValue();
3664}
Matt Arsenaultf2290332015-01-06 23:00:39 +00003665
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003666SDValue SITargetLowering::performXorCombine(SDNode *N,
3667 DAGCombinerInfo &DCI) const {
3668 EVT VT = N->getValueType(0);
3669 if (VT != MVT::i64)
3670 return SDValue();
Matt Arsenaultf2290332015-01-06 23:00:39 +00003671
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003672 SDValue LHS = N->getOperand(0);
3673 SDValue RHS = N->getOperand(1);
3674
3675 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
3676 if (CRHS) {
3677 if (SDValue Split
3678 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::XOR, LHS, CRHS))
3679 return Split;
Matt Arsenaultf2290332015-01-06 23:00:39 +00003680 }
3681
3682 return SDValue();
3683}
3684
3685SDValue SITargetLowering::performClassCombine(SDNode *N,
3686 DAGCombinerInfo &DCI) const {
3687 SelectionDAG &DAG = DCI.DAG;
3688 SDValue Mask = N->getOperand(1);
3689
3690 // fp_class x, 0 -> false
3691 if (const ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Mask)) {
3692 if (CMask->isNullValue())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003693 return DAG.getConstant(0, SDLoc(N), MVT::i1);
Matt Arsenaultf2290332015-01-06 23:00:39 +00003694 }
3695
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00003696 if (N->getOperand(0).isUndef())
3697 return DAG.getUNDEF(MVT::i1);
3698
Matt Arsenaultf2290332015-01-06 23:00:39 +00003699 return SDValue();
3700}
3701
Matt Arsenault9cd90712016-04-14 01:42:16 +00003702// Constant fold canonicalize.
3703SDValue SITargetLowering::performFCanonicalizeCombine(
3704 SDNode *N,
3705 DAGCombinerInfo &DCI) const {
3706 ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
3707 if (!CFP)
3708 return SDValue();
3709
3710 SelectionDAG &DAG = DCI.DAG;
3711 const APFloat &C = CFP->getValueAPF();
3712
3713 // Flush denormals to 0 if not enabled.
3714 if (C.isDenormal()) {
3715 EVT VT = N->getValueType(0);
3716 if (VT == MVT::f32 && !Subtarget->hasFP32Denormals())
3717 return DAG.getConstantFP(0.0, SDLoc(N), VT);
3718
3719 if (VT == MVT::f64 && !Subtarget->hasFP64Denormals())
3720 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenaultce841302016-12-22 03:05:37 +00003721
3722 if (VT == MVT::f16 && !Subtarget->hasFP16Denormals())
3723 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenault9cd90712016-04-14 01:42:16 +00003724 }
3725
3726 if (C.isNaN()) {
3727 EVT VT = N->getValueType(0);
3728 APFloat CanonicalQNaN = APFloat::getQNaN(C.getSemantics());
3729 if (C.isSignaling()) {
3730 // Quiet a signaling NaN.
3731 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
3732 }
3733
3734 // Make sure it is the canonical NaN bitpattern.
3735 //
3736 // TODO: Can we use -1 as the canonical NaN value since it's an inline
3737 // immediate?
3738 if (C.bitcastToAPInt() != CanonicalQNaN.bitcastToAPInt())
3739 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
3740 }
3741
3742 return SDValue(CFP, 0);
3743}
3744
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003745static unsigned minMaxOpcToMin3Max3Opc(unsigned Opc) {
3746 switch (Opc) {
3747 case ISD::FMAXNUM:
3748 return AMDGPUISD::FMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003749 case ISD::SMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003750 return AMDGPUISD::SMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003751 case ISD::UMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003752 return AMDGPUISD::UMAX3;
3753 case ISD::FMINNUM:
3754 return AMDGPUISD::FMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003755 case ISD::SMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003756 return AMDGPUISD::SMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003757 case ISD::UMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003758 return AMDGPUISD::UMIN3;
3759 default:
3760 llvm_unreachable("Not a min/max opcode");
3761 }
3762}
3763
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003764static SDValue performIntMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
3765 SDValue Op0, SDValue Op1, bool Signed) {
Matt Arsenaultf639c322016-01-28 20:53:42 +00003766 ConstantSDNode *K1 = dyn_cast<ConstantSDNode>(Op1);
3767 if (!K1)
3768 return SDValue();
3769
3770 ConstantSDNode *K0 = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
3771 if (!K0)
3772 return SDValue();
3773
Matt Arsenaultf639c322016-01-28 20:53:42 +00003774 if (Signed) {
3775 if (K0->getAPIntValue().sge(K1->getAPIntValue()))
3776 return SDValue();
3777 } else {
3778 if (K0->getAPIntValue().uge(K1->getAPIntValue()))
3779 return SDValue();
3780 }
3781
3782 EVT VT = K0->getValueType(0);
Tom Stellard115a6152016-11-10 16:02:37 +00003783
3784 MVT NVT = MVT::i32;
3785 unsigned ExtOp = Signed ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3786
3787 SDValue Tmp1, Tmp2, Tmp3;
3788 Tmp1 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(0));
3789 Tmp2 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(1));
3790 Tmp3 = DAG.getNode(ExtOp, SL, NVT, Op1);
3791
3792 if (VT == MVT::i16) {
3793 Tmp1 = DAG.getNode(Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3, SL, NVT,
3794 Tmp1, Tmp2, Tmp3);
3795
3796 return DAG.getNode(ISD::TRUNCATE, SL, VT, Tmp1);
3797 } else
3798 return DAG.getNode(Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3, SL, VT,
3799 Op0.getOperand(0), SDValue(K0, 0), SDValue(K1, 0));
Matt Arsenaultf639c322016-01-28 20:53:42 +00003800}
3801
3802static bool isKnownNeverSNan(SelectionDAG &DAG, SDValue Op) {
3803 if (!DAG.getTargetLoweringInfo().hasFloatingPointExceptions())
3804 return true;
3805
3806 return DAG.isKnownNeverNaN(Op);
3807}
3808
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003809static SDValue performFPMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
3810 SDValue Op0, SDValue Op1) {
Matt Arsenaultf639c322016-01-28 20:53:42 +00003811 ConstantFPSDNode *K1 = dyn_cast<ConstantFPSDNode>(Op1);
3812 if (!K1)
3813 return SDValue();
3814
3815 ConstantFPSDNode *K0 = dyn_cast<ConstantFPSDNode>(Op0.getOperand(1));
3816 if (!K0)
3817 return SDValue();
3818
3819 // Ordered >= (although NaN inputs should have folded away by now).
3820 APFloat::cmpResult Cmp = K0->getValueAPF().compare(K1->getValueAPF());
3821 if (Cmp == APFloat::cmpGreaterThan)
3822 return SDValue();
3823
3824 // This isn't safe with signaling NaNs because in IEEE mode, min/max on a
3825 // signaling NaN gives a quiet NaN. The quiet NaN input to the min would then
3826 // give the other result, which is different from med3 with a NaN input.
3827 SDValue Var = Op0.getOperand(0);
3828 if (!isKnownNeverSNan(DAG, Var))
3829 return SDValue();
3830
3831 return DAG.getNode(AMDGPUISD::FMED3, SL, K0->getValueType(0),
3832 Var, SDValue(K0, 0), SDValue(K1, 0));
3833}
3834
3835SDValue SITargetLowering::performMinMaxCombine(SDNode *N,
3836 DAGCombinerInfo &DCI) const {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003837 SelectionDAG &DAG = DCI.DAG;
3838
3839 unsigned Opc = N->getOpcode();
3840 SDValue Op0 = N->getOperand(0);
3841 SDValue Op1 = N->getOperand(1);
3842
3843 // Only do this if the inner op has one use since this will just increases
3844 // register pressure for no benefit.
3845
Matt Arsenault5b39b342016-01-28 20:53:48 +00003846 if (Opc != AMDGPUISD::FMIN_LEGACY && Opc != AMDGPUISD::FMAX_LEGACY) {
3847 // max(max(a, b), c) -> max3(a, b, c)
3848 // min(min(a, b), c) -> min3(a, b, c)
3849 if (Op0.getOpcode() == Opc && Op0.hasOneUse()) {
3850 SDLoc DL(N);
3851 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
3852 DL,
3853 N->getValueType(0),
3854 Op0.getOperand(0),
3855 Op0.getOperand(1),
3856 Op1);
3857 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003858
Matt Arsenault5b39b342016-01-28 20:53:48 +00003859 // Try commuted.
3860 // max(a, max(b, c)) -> max3(a, b, c)
3861 // min(a, min(b, c)) -> min3(a, b, c)
3862 if (Op1.getOpcode() == Opc && Op1.hasOneUse()) {
3863 SDLoc DL(N);
3864 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
3865 DL,
3866 N->getValueType(0),
3867 Op0,
3868 Op1.getOperand(0),
3869 Op1.getOperand(1));
3870 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003871 }
3872
Matt Arsenaultf639c322016-01-28 20:53:42 +00003873 // min(max(x, K0), K1), K0 < K1 -> med3(x, K0, K1)
3874 if (Opc == ISD::SMIN && Op0.getOpcode() == ISD::SMAX && Op0.hasOneUse()) {
3875 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, true))
3876 return Med3;
3877 }
3878
3879 if (Opc == ISD::UMIN && Op0.getOpcode() == ISD::UMAX && Op0.hasOneUse()) {
3880 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, false))
3881 return Med3;
3882 }
3883
3884 // fminnum(fmaxnum(x, K0), K1), K0 < K1 && !is_snan(x) -> fmed3(x, K0, K1)
Matt Arsenault5b39b342016-01-28 20:53:48 +00003885 if (((Opc == ISD::FMINNUM && Op0.getOpcode() == ISD::FMAXNUM) ||
3886 (Opc == AMDGPUISD::FMIN_LEGACY &&
3887 Op0.getOpcode() == AMDGPUISD::FMAX_LEGACY)) &&
Matt Arsenaultf639c322016-01-28 20:53:42 +00003888 N->getValueType(0) == MVT::f32 && Op0.hasOneUse()) {
3889 if (SDValue Res = performFPMed3ImmCombine(DAG, SDLoc(N), Op0, Op1))
3890 return Res;
3891 }
3892
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003893 return SDValue();
3894}
3895
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00003896unsigned SITargetLowering::getFusedOpcode(const SelectionDAG &DAG,
3897 const SDNode *N0,
3898 const SDNode *N1) const {
3899 EVT VT = N0->getValueType(0);
3900
Matt Arsenault770ec862016-12-22 03:55:35 +00003901 // Only do this if we are not trying to support denormals. v_mad_f32 does not
3902 // support denormals ever.
3903 if ((VT == MVT::f32 && !Subtarget->hasFP32Denormals()) ||
3904 (VT == MVT::f16 && !Subtarget->hasFP16Denormals()))
3905 return ISD::FMAD;
3906
3907 const TargetOptions &Options = DAG.getTarget().Options;
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00003908 if ((Options.AllowFPOpFusion == FPOpFusion::Fast ||
3909 Options.UnsafeFPMath ||
3910 (cast<BinaryWithFlagsSDNode>(N0)->Flags.hasUnsafeAlgebra() &&
3911 cast<BinaryWithFlagsSDNode>(N1)->Flags.hasUnsafeAlgebra())) &&
Matt Arsenault770ec862016-12-22 03:55:35 +00003912 isFMAFasterThanFMulAndFAdd(VT)) {
3913 return ISD::FMA;
3914 }
3915
3916 return 0;
3917}
3918
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003919SDValue SITargetLowering::performFAddCombine(SDNode *N,
3920 DAGCombinerInfo &DCI) const {
3921 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
3922 return SDValue();
3923
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003924 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault770ec862016-12-22 03:55:35 +00003925 EVT VT = N->getValueType(0);
3926 assert(!VT.isVector());
3927
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003928 SDLoc SL(N);
3929 SDValue LHS = N->getOperand(0);
3930 SDValue RHS = N->getOperand(1);
3931
3932 // These should really be instruction patterns, but writing patterns with
3933 // source modiifiers is a pain.
3934
3935 // fadd (fadd (a, a), b) -> mad 2.0, a, b
3936 if (LHS.getOpcode() == ISD::FADD) {
3937 SDValue A = LHS.getOperand(0);
3938 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00003939 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00003940 if (FusedOp != 0) {
3941 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00003942 return DAG.getNode(FusedOp, SL, VT, A, Two, RHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00003943 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003944 }
3945 }
3946
3947 // fadd (b, fadd (a, a)) -> mad 2.0, a, b
3948 if (RHS.getOpcode() == ISD::FADD) {
3949 SDValue A = RHS.getOperand(0);
3950 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00003951 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00003952 if (FusedOp != 0) {
3953 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00003954 return DAG.getNode(FusedOp, SL, VT, A, Two, LHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00003955 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003956 }
3957 }
3958
3959 return SDValue();
3960}
3961
3962SDValue SITargetLowering::performFSubCombine(SDNode *N,
3963 DAGCombinerInfo &DCI) const {
3964 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
3965 return SDValue();
3966
3967 SelectionDAG &DAG = DCI.DAG;
3968 SDLoc SL(N);
3969 EVT VT = N->getValueType(0);
3970 assert(!VT.isVector());
3971
3972 // Try to get the fneg to fold into the source modifier. This undoes generic
3973 // DAG combines and folds them into the mad.
3974 //
3975 // Only do this if we are not trying to support denormals. v_mad_f32 does
3976 // not support denormals ever.
Matt Arsenault770ec862016-12-22 03:55:35 +00003977 SDValue LHS = N->getOperand(0);
3978 SDValue RHS = N->getOperand(1);
3979 if (LHS.getOpcode() == ISD::FADD) {
3980 // (fsub (fadd a, a), c) -> mad 2.0, a, (fneg c)
3981 SDValue A = LHS.getOperand(0);
3982 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00003983 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00003984 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003985 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
3986 SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
3987
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00003988 return DAG.getNode(FusedOp, SL, VT, A, Two, NegRHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003989 }
3990 }
Matt Arsenault770ec862016-12-22 03:55:35 +00003991 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003992
Matt Arsenault770ec862016-12-22 03:55:35 +00003993 if (RHS.getOpcode() == ISD::FADD) {
3994 // (fsub c, (fadd a, a)) -> mad -2.0, a, c
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003995
Matt Arsenault770ec862016-12-22 03:55:35 +00003996 SDValue A = RHS.getOperand(0);
3997 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00003998 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00003999 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004000 const SDValue NegTwo = DAG.getConstantFP(-2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00004001 return DAG.getNode(FusedOp, SL, VT, A, NegTwo, LHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004002 }
4003 }
4004 }
4005
4006 return SDValue();
4007}
4008
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004009SDValue SITargetLowering::performSetCCCombine(SDNode *N,
4010 DAGCombinerInfo &DCI) const {
4011 SelectionDAG &DAG = DCI.DAG;
4012 SDLoc SL(N);
4013
4014 SDValue LHS = N->getOperand(0);
4015 SDValue RHS = N->getOperand(1);
4016 EVT VT = LHS.getValueType();
4017
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00004018 if (VT != MVT::f32 && VT != MVT::f64 && (Subtarget->has16BitInsts() &&
4019 VT != MVT::f16))
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004020 return SDValue();
4021
4022 // Match isinf pattern
4023 // (fcmp oeq (fabs x), inf) -> (fp_class x, (p_infinity | n_infinity))
4024 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
4025 if (CC == ISD::SETOEQ && LHS.getOpcode() == ISD::FABS) {
4026 const ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
4027 if (!CRHS)
4028 return SDValue();
4029
4030 const APFloat &APF = CRHS->getValueAPF();
4031 if (APF.isInfinity() && !APF.isNegative()) {
4032 unsigned Mask = SIInstrFlags::P_INFINITY | SIInstrFlags::N_INFINITY;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004033 return DAG.getNode(AMDGPUISD::FP_CLASS, SL, MVT::i1, LHS.getOperand(0),
4034 DAG.getConstant(Mask, SL, MVT::i32));
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004035 }
4036 }
4037
4038 return SDValue();
4039}
4040
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004041SDValue SITargetLowering::performCvtF32UByteNCombine(SDNode *N,
4042 DAGCombinerInfo &DCI) const {
4043 SelectionDAG &DAG = DCI.DAG;
4044 SDLoc SL(N);
4045 unsigned Offset = N->getOpcode() - AMDGPUISD::CVT_F32_UBYTE0;
4046
4047 SDValue Src = N->getOperand(0);
4048 SDValue Srl = N->getOperand(0);
4049 if (Srl.getOpcode() == ISD::ZERO_EXTEND)
4050 Srl = Srl.getOperand(0);
4051
4052 // TODO: Handle (or x, (srl y, 8)) pattern when known bits are zero.
4053 if (Srl.getOpcode() == ISD::SRL) {
4054 // cvt_f32_ubyte0 (srl x, 16) -> cvt_f32_ubyte2 x
4055 // cvt_f32_ubyte1 (srl x, 16) -> cvt_f32_ubyte3 x
4056 // cvt_f32_ubyte0 (srl x, 8) -> cvt_f32_ubyte1 x
4057
4058 if (const ConstantSDNode *C =
4059 dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
4060 Srl = DAG.getZExtOrTrunc(Srl.getOperand(0), SDLoc(Srl.getOperand(0)),
4061 EVT(MVT::i32));
4062
4063 unsigned SrcOffset = C->getZExtValue() + 8 * Offset;
4064 if (SrcOffset < 32 && SrcOffset % 8 == 0) {
4065 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0 + SrcOffset / 8, SL,
4066 MVT::f32, Srl);
4067 }
4068 }
4069 }
4070
4071 APInt Demanded = APInt::getBitsSet(32, 8 * Offset, 8 * Offset + 8);
4072
4073 APInt KnownZero, KnownOne;
4074 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
4075 !DCI.isBeforeLegalizeOps());
4076 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4077 if (TLO.ShrinkDemandedConstant(Src, Demanded) ||
4078 TLI.SimplifyDemandedBits(Src, Demanded, KnownZero, KnownOne, TLO)) {
4079 DCI.CommitTargetLoweringOpt(TLO);
4080 }
4081
4082 return SDValue();
4083}
4084
Tom Stellard75aadc22012-12-11 21:25:42 +00004085SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
4086 DAGCombinerInfo &DCI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00004087 switch (N->getOpcode()) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00004088 default:
4089 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004090 case ISD::FADD:
4091 return performFAddCombine(N, DCI);
4092 case ISD::FSUB:
4093 return performFSubCombine(N, DCI);
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004094 case ISD::SETCC:
4095 return performSetCCCombine(N, DCI);
Matt Arsenault5b39b342016-01-28 20:53:48 +00004096 case ISD::FMAXNUM:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004097 case ISD::FMINNUM:
Matt Arsenault5881f4e2015-06-09 00:52:37 +00004098 case ISD::SMAX:
4099 case ISD::SMIN:
4100 case ISD::UMAX:
Matt Arsenault5b39b342016-01-28 20:53:48 +00004101 case ISD::UMIN:
4102 case AMDGPUISD::FMIN_LEGACY:
4103 case AMDGPUISD::FMAX_LEGACY: {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004104 if (DCI.getDAGCombineLevel() >= AfterLegalizeDAG &&
Tom Stellard7c840bc2015-03-16 15:53:55 +00004105 N->getValueType(0) != MVT::f64 &&
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004106 getTargetMachine().getOptLevel() > CodeGenOpt::None)
Matt Arsenaultf639c322016-01-28 20:53:42 +00004107 return performMinMaxCombine(N, DCI);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004108 break;
4109 }
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00004110 case ISD::LOAD:
4111 case ISD::STORE:
4112 case ISD::ATOMIC_LOAD:
4113 case ISD::ATOMIC_STORE:
4114 case ISD::ATOMIC_CMP_SWAP:
4115 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
4116 case ISD::ATOMIC_SWAP:
4117 case ISD::ATOMIC_LOAD_ADD:
4118 case ISD::ATOMIC_LOAD_SUB:
4119 case ISD::ATOMIC_LOAD_AND:
4120 case ISD::ATOMIC_LOAD_OR:
4121 case ISD::ATOMIC_LOAD_XOR:
4122 case ISD::ATOMIC_LOAD_NAND:
4123 case ISD::ATOMIC_LOAD_MIN:
4124 case ISD::ATOMIC_LOAD_MAX:
4125 case ISD::ATOMIC_LOAD_UMIN:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004126 case ISD::ATOMIC_LOAD_UMAX:
4127 case AMDGPUISD::ATOMIC_INC:
4128 case AMDGPUISD::ATOMIC_DEC: { // TODO: Target mem intrinsics.
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00004129 if (DCI.isBeforeLegalize())
4130 break;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004131 return performMemSDNodeCombine(cast<MemSDNode>(N), DCI);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00004132 }
Matt Arsenaultd0101a22015-01-06 23:00:46 +00004133 case ISD::AND:
4134 return performAndCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00004135 case ISD::OR:
4136 return performOrCombine(N, DCI);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00004137 case ISD::XOR:
4138 return performXorCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00004139 case AMDGPUISD::FP_CLASS:
4140 return performClassCombine(N, DCI);
Matt Arsenault9cd90712016-04-14 01:42:16 +00004141 case ISD::FCANONICALIZE:
4142 return performFCanonicalizeCombine(N, DCI);
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004143 case AMDGPUISD::FRACT:
4144 case AMDGPUISD::RCP:
4145 case AMDGPUISD::RSQ:
Matt Arsenault32fc5272016-07-26 16:45:45 +00004146 case AMDGPUISD::RCP_LEGACY:
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004147 case AMDGPUISD::RSQ_LEGACY:
4148 case AMDGPUISD::RSQ_CLAMP:
4149 case AMDGPUISD::LDEXP: {
4150 SDValue Src = N->getOperand(0);
4151 if (Src.isUndef())
4152 return Src;
4153 break;
4154 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004155 case ISD::SINT_TO_FP:
4156 case ISD::UINT_TO_FP:
4157 return performUCharToFloatCombine(N, DCI);
4158 case AMDGPUISD::CVT_F32_UBYTE0:
4159 case AMDGPUISD::CVT_F32_UBYTE1:
4160 case AMDGPUISD::CVT_F32_UBYTE2:
4161 case AMDGPUISD::CVT_F32_UBYTE3:
4162 return performCvtF32UByteNCombine(N, DCI);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00004163 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00004164 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Tom Stellard75aadc22012-12-11 21:25:42 +00004165}
Christian Konigd910b7d2013-02-26 17:52:16 +00004166
Christian Konig8e06e2a2013-04-10 08:39:08 +00004167/// \brief Helper function for adjustWritemask
Benjamin Kramer635e3682013-05-23 15:43:05 +00004168static unsigned SubIdx2Lane(unsigned Idx) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00004169 switch (Idx) {
4170 default: return 0;
4171 case AMDGPU::sub0: return 0;
4172 case AMDGPU::sub1: return 1;
4173 case AMDGPU::sub2: return 2;
4174 case AMDGPU::sub3: return 3;
4175 }
4176}
4177
4178/// \brief Adjust the writemask of MIMG instructions
4179void SITargetLowering::adjustWritemask(MachineSDNode *&Node,
4180 SelectionDAG &DAG) const {
4181 SDNode *Users[4] = { };
Tom Stellard54774e52013-10-23 02:53:47 +00004182 unsigned Lane = 0;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00004183 unsigned DmaskIdx = (Node->getNumOperands() - Node->getNumValues() == 9) ? 2 : 3;
4184 unsigned OldDmask = Node->getConstantOperandVal(DmaskIdx);
Tom Stellard54774e52013-10-23 02:53:47 +00004185 unsigned NewDmask = 0;
Christian Konig8e06e2a2013-04-10 08:39:08 +00004186
4187 // Try to figure out the used register components
4188 for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
4189 I != E; ++I) {
4190
4191 // Abort if we can't understand the usage
4192 if (!I->isMachineOpcode() ||
4193 I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
4194 return;
4195
Tom Stellard54774e52013-10-23 02:53:47 +00004196 // Lane means which subreg of %VGPRa_VGPRb_VGPRc_VGPRd is used.
4197 // Note that subregs are packed, i.e. Lane==0 is the first bit set
4198 // in OldDmask, so it can be any of X,Y,Z,W; Lane==1 is the second bit
4199 // set, etc.
Christian Konig8b1ed282013-04-10 08:39:16 +00004200 Lane = SubIdx2Lane(I->getConstantOperandVal(1));
Christian Konig8e06e2a2013-04-10 08:39:08 +00004201
Tom Stellard54774e52013-10-23 02:53:47 +00004202 // Set which texture component corresponds to the lane.
4203 unsigned Comp;
4204 for (unsigned i = 0, Dmask = OldDmask; i <= Lane; i++) {
4205 assert(Dmask);
Tom Stellard03a5c082013-10-23 03:50:25 +00004206 Comp = countTrailingZeros(Dmask);
Tom Stellard54774e52013-10-23 02:53:47 +00004207 Dmask &= ~(1 << Comp);
4208 }
4209
Christian Konig8e06e2a2013-04-10 08:39:08 +00004210 // Abort if we have more than one user per component
4211 if (Users[Lane])
4212 return;
4213
4214 Users[Lane] = *I;
Tom Stellard54774e52013-10-23 02:53:47 +00004215 NewDmask |= 1 << Comp;
Christian Konig8e06e2a2013-04-10 08:39:08 +00004216 }
4217
Tom Stellard54774e52013-10-23 02:53:47 +00004218 // Abort if there's no change
4219 if (NewDmask == OldDmask)
Christian Konig8e06e2a2013-04-10 08:39:08 +00004220 return;
4221
4222 // Adjust the writemask in the node
4223 std::vector<SDValue> Ops;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00004224 Ops.insert(Ops.end(), Node->op_begin(), Node->op_begin() + DmaskIdx);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004225 Ops.push_back(DAG.getTargetConstant(NewDmask, SDLoc(Node), MVT::i32));
Nikolay Haustov2f684f12016-02-26 09:51:05 +00004226 Ops.insert(Ops.end(), Node->op_begin() + DmaskIdx + 1, Node->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +00004227 Node = (MachineSDNode*)DAG.UpdateNodeOperands(Node, Ops);
Christian Konig8e06e2a2013-04-10 08:39:08 +00004228
Christian Konig8b1ed282013-04-10 08:39:16 +00004229 // If we only got one lane, replace it with a copy
Tom Stellard54774e52013-10-23 02:53:47 +00004230 // (if NewDmask has only one bit set...)
4231 if (NewDmask && (NewDmask & (NewDmask-1)) == 0) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004232 SDValue RC = DAG.getTargetConstant(AMDGPU::VGPR_32RegClassID, SDLoc(),
4233 MVT::i32);
Christian Konig8b1ed282013-04-10 08:39:16 +00004234 SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004235 SDLoc(), Users[Lane]->getValueType(0),
Christian Konig8b1ed282013-04-10 08:39:16 +00004236 SDValue(Node, 0), RC);
4237 DAG.ReplaceAllUsesWith(Users[Lane], Copy);
4238 return;
4239 }
4240
Christian Konig8e06e2a2013-04-10 08:39:08 +00004241 // Update the users of the node with the new indices
4242 for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
4243
4244 SDNode *User = Users[i];
4245 if (!User)
4246 continue;
4247
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004248 SDValue Op = DAG.getTargetConstant(Idx, SDLoc(User), MVT::i32);
Christian Konig8e06e2a2013-04-10 08:39:08 +00004249 DAG.UpdateNodeOperands(User, User->getOperand(0), Op);
4250
4251 switch (Idx) {
4252 default: break;
4253 case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
4254 case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
4255 case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
4256 }
4257 }
4258}
4259
Tom Stellardc98ee202015-07-16 19:40:07 +00004260static bool isFrameIndexOp(SDValue Op) {
4261 if (Op.getOpcode() == ISD::AssertZext)
4262 Op = Op.getOperand(0);
4263
4264 return isa<FrameIndexSDNode>(Op);
4265}
4266
Tom Stellard3457a842014-10-09 19:06:00 +00004267/// \brief Legalize target independent instructions (e.g. INSERT_SUBREG)
4268/// with frame index operands.
4269/// LLVM assumes that inputs are to these instructions are registers.
4270void SITargetLowering::legalizeTargetIndependentNode(SDNode *Node,
4271 SelectionDAG &DAG) const {
Tom Stellard8dd392e2014-10-09 18:09:15 +00004272
4273 SmallVector<SDValue, 8> Ops;
Tom Stellard3457a842014-10-09 19:06:00 +00004274 for (unsigned i = 0; i < Node->getNumOperands(); ++i) {
Tom Stellardc98ee202015-07-16 19:40:07 +00004275 if (!isFrameIndexOp(Node->getOperand(i))) {
Tom Stellard3457a842014-10-09 19:06:00 +00004276 Ops.push_back(Node->getOperand(i));
Tom Stellard8dd392e2014-10-09 18:09:15 +00004277 continue;
4278 }
4279
Tom Stellard3457a842014-10-09 19:06:00 +00004280 SDLoc DL(Node);
Tom Stellard8dd392e2014-10-09 18:09:15 +00004281 Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
Tom Stellard3457a842014-10-09 19:06:00 +00004282 Node->getOperand(i).getValueType(),
4283 Node->getOperand(i)), 0));
Tom Stellard8dd392e2014-10-09 18:09:15 +00004284 }
4285
Tom Stellard3457a842014-10-09 19:06:00 +00004286 DAG.UpdateNodeOperands(Node, Ops);
Tom Stellard8dd392e2014-10-09 18:09:15 +00004287}
4288
Matt Arsenault08d84942014-06-03 23:06:13 +00004289/// \brief Fold the instructions after selecting them.
Christian Konig8e06e2a2013-04-10 08:39:08 +00004290SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
4291 SelectionDAG &DAG) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004292 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00004293 unsigned Opcode = Node->getMachineOpcode();
Christian Konig8e06e2a2013-04-10 08:39:08 +00004294
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +00004295 if (TII->isMIMG(Opcode) && !TII->get(Opcode).mayStore() &&
4296 !TII->isGather4(Opcode))
Christian Konig8e06e2a2013-04-10 08:39:08 +00004297 adjustWritemask(Node, DAG);
4298
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00004299 if (Opcode == AMDGPU::INSERT_SUBREG ||
4300 Opcode == AMDGPU::REG_SEQUENCE) {
Tom Stellard8dd392e2014-10-09 18:09:15 +00004301 legalizeTargetIndependentNode(Node, DAG);
4302 return Node;
4303 }
Tom Stellard654d6692015-01-08 15:08:17 +00004304 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00004305}
Christian Konig8b1ed282013-04-10 08:39:16 +00004306
4307/// \brief Assign the register class depending on the number of
4308/// bits set in the writemask
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004309void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI,
Christian Konig8b1ed282013-04-10 08:39:16 +00004310 SDNode *Node) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004311 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004312
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004313 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004314
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004315 if (TII->isVOP3(MI.getOpcode())) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004316 // Make sure constant bus requirements are respected.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004317 TII->legalizeOperandsVOP3(MRI, MI);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004318 return;
4319 }
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +00004320
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004321 if (TII->isMIMG(MI)) {
4322 unsigned VReg = MI.getOperand(0).getReg();
Changpeng Fang8236fe12016-11-14 18:33:18 +00004323 const TargetRegisterClass *RC = MRI.getRegClass(VReg);
4324 // TODO: Need mapping tables to handle other cases (register classes).
4325 if (RC != &AMDGPU::VReg_128RegClass)
4326 return;
4327
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004328 unsigned DmaskIdx = MI.getNumOperands() == 12 ? 3 : 4;
4329 unsigned Writemask = MI.getOperand(DmaskIdx).getImm();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004330 unsigned BitsSet = 0;
4331 for (unsigned i = 0; i < 4; ++i)
4332 BitsSet += Writemask & (1 << i) ? 1 : 0;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004333 switch (BitsSet) {
4334 default: return;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00004335 case 1: RC = &AMDGPU::VGPR_32RegClass; break;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004336 case 2: RC = &AMDGPU::VReg_64RegClass; break;
4337 case 3: RC = &AMDGPU::VReg_96RegClass; break;
4338 }
4339
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004340 unsigned NewOpcode = TII->getMaskedMIMGOp(MI.getOpcode(), BitsSet);
4341 MI.setDesc(TII->get(NewOpcode));
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004342 MRI.setRegClass(VReg, RC);
Christian Konig8b1ed282013-04-10 08:39:16 +00004343 return;
Christian Konig8b1ed282013-04-10 08:39:16 +00004344 }
4345
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004346 // Replace unused atomics with the no return version.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004347 int NoRetAtomicOp = AMDGPU::getAtomicNoRetOp(MI.getOpcode());
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004348 if (NoRetAtomicOp != -1) {
4349 if (!Node->hasAnyUseOfValue(0)) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004350 MI.setDesc(TII->get(NoRetAtomicOp));
4351 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00004352 return;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004353 }
4354
Tom Stellard354a43c2016-04-01 18:27:37 +00004355 // For mubuf_atomic_cmpswap, we need to have tablegen use an extract_subreg
4356 // instruction, because the return type of these instructions is a vec2 of
4357 // the memory type, so it can be tied to the input operand.
4358 // This means these instructions always have a use, so we need to add a
4359 // special case to check if the atomic has only one extract_subreg use,
4360 // which itself has no uses.
4361 if ((Node->hasNUsesOfValue(1, 0) &&
Nicolai Haehnle750082d2016-04-15 14:42:36 +00004362 Node->use_begin()->isMachineOpcode() &&
Tom Stellard354a43c2016-04-01 18:27:37 +00004363 Node->use_begin()->getMachineOpcode() == AMDGPU::EXTRACT_SUBREG &&
4364 !Node->use_begin()->hasAnyUseOfValue(0))) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004365 unsigned Def = MI.getOperand(0).getReg();
Tom Stellard354a43c2016-04-01 18:27:37 +00004366
4367 // Change this into a noret atomic.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004368 MI.setDesc(TII->get(NoRetAtomicOp));
4369 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00004370
4371 // If we only remove the def operand from the atomic instruction, the
4372 // extract_subreg will be left with a use of a vreg without a def.
4373 // So we need to insert an implicit_def to avoid machine verifier
4374 // errors.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004375 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
Tom Stellard354a43c2016-04-01 18:27:37 +00004376 TII->get(AMDGPU::IMPLICIT_DEF), Def);
4377 }
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004378 return;
4379 }
Christian Konig8b1ed282013-04-10 08:39:16 +00004380}
Tom Stellard0518ff82013-06-03 17:39:58 +00004381
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004382static SDValue buildSMovImm32(SelectionDAG &DAG, const SDLoc &DL,
4383 uint64_t Val) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004384 SDValue K = DAG.getTargetConstant(Val, DL, MVT::i32);
Matt Arsenault485defe2014-11-05 19:01:17 +00004385 return SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, K), 0);
4386}
4387
4388MachineSDNode *SITargetLowering::wrapAddr64Rsrc(SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004389 const SDLoc &DL,
Matt Arsenault485defe2014-11-05 19:01:17 +00004390 SDValue Ptr) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004391 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault485defe2014-11-05 19:01:17 +00004392
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004393 // Build the half of the subregister with the constants before building the
4394 // full 128-bit register. If we are building multiple resource descriptors,
4395 // this will allow CSEing of the 2-component register.
4396 const SDValue Ops0[] = {
4397 DAG.getTargetConstant(AMDGPU::SGPR_64RegClassID, DL, MVT::i32),
4398 buildSMovImm32(DAG, DL, 0),
4399 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
4400 buildSMovImm32(DAG, DL, TII->getDefaultRsrcDataFormat() >> 32),
4401 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
4402 };
Matt Arsenault485defe2014-11-05 19:01:17 +00004403
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004404 SDValue SubRegHi = SDValue(DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL,
4405 MVT::v2i32, Ops0), 0);
Matt Arsenault485defe2014-11-05 19:01:17 +00004406
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004407 // Combine the constants and the pointer.
4408 const SDValue Ops1[] = {
4409 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
4410 Ptr,
4411 DAG.getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32),
4412 SubRegHi,
4413 DAG.getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32)
4414 };
Matt Arsenault485defe2014-11-05 19:01:17 +00004415
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004416 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops1);
Matt Arsenault485defe2014-11-05 19:01:17 +00004417}
4418
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004419/// \brief Return a resource descriptor with the 'Add TID' bit enabled
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00004420/// The TID (Thread ID) is multiplied by the stride value (bits [61:48]
4421/// of the resource descriptor) to create an offset, which is added to
4422/// the resource pointer.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004423MachineSDNode *SITargetLowering::buildRSRC(SelectionDAG &DAG, const SDLoc &DL,
4424 SDValue Ptr, uint32_t RsrcDword1,
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004425 uint64_t RsrcDword2And3) const {
4426 SDValue PtrLo = DAG.getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
4427 SDValue PtrHi = DAG.getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
4428 if (RsrcDword1) {
4429 PtrHi = SDValue(DAG.getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004430 DAG.getConstant(RsrcDword1, DL, MVT::i32)),
4431 0);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004432 }
4433
4434 SDValue DataLo = buildSMovImm32(DAG, DL,
4435 RsrcDword2And3 & UINT64_C(0xFFFFFFFF));
4436 SDValue DataHi = buildSMovImm32(DAG, DL, RsrcDword2And3 >> 32);
4437
4438 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004439 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004440 PtrLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004441 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004442 PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004443 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004444 DataLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004445 DAG.getTargetConstant(AMDGPU::sub2, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004446 DataHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004447 DAG.getTargetConstant(AMDGPU::sub3, DL, MVT::i32)
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004448 };
4449
4450 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops);
4451}
4452
Tom Stellard94593ee2013-06-03 17:40:18 +00004453SDValue SITargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
4454 const TargetRegisterClass *RC,
4455 unsigned Reg, EVT VT) const {
4456 SDValue VReg = AMDGPUTargetLowering::CreateLiveInRegister(DAG, RC, Reg, VT);
4457
4458 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(DAG.getEntryNode()),
4459 cast<RegisterSDNode>(VReg)->getReg(), VT);
4460}
Tom Stellardd7e6f132015-04-08 01:09:26 +00004461
4462//===----------------------------------------------------------------------===//
4463// SI Inline Assembly Support
4464//===----------------------------------------------------------------------===//
4465
4466std::pair<unsigned, const TargetRegisterClass *>
4467SITargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00004468 StringRef Constraint,
Tom Stellardd7e6f132015-04-08 01:09:26 +00004469 MVT VT) const {
Matt Arsenault742deb22016-11-18 04:42:57 +00004470 if (!isTypeLegal(VT))
4471 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004472
4473 if (Constraint.size() == 1) {
4474 switch (Constraint[0]) {
4475 case 's':
4476 case 'r':
4477 switch (VT.getSizeInBits()) {
4478 default:
4479 return std::make_pair(0U, nullptr);
4480 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00004481 case 16:
Marek Olsak79c05872016-11-25 17:37:09 +00004482 return std::make_pair(0U, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004483 case 64:
4484 return std::make_pair(0U, &AMDGPU::SGPR_64RegClass);
4485 case 128:
4486 return std::make_pair(0U, &AMDGPU::SReg_128RegClass);
4487 case 256:
4488 return std::make_pair(0U, &AMDGPU::SReg_256RegClass);
4489 }
4490
4491 case 'v':
4492 switch (VT.getSizeInBits()) {
4493 default:
4494 return std::make_pair(0U, nullptr);
4495 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00004496 case 16:
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004497 return std::make_pair(0U, &AMDGPU::VGPR_32RegClass);
4498 case 64:
4499 return std::make_pair(0U, &AMDGPU::VReg_64RegClass);
4500 case 96:
4501 return std::make_pair(0U, &AMDGPU::VReg_96RegClass);
4502 case 128:
4503 return std::make_pair(0U, &AMDGPU::VReg_128RegClass);
4504 case 256:
4505 return std::make_pair(0U, &AMDGPU::VReg_256RegClass);
4506 case 512:
4507 return std::make_pair(0U, &AMDGPU::VReg_512RegClass);
4508 }
Tom Stellardd7e6f132015-04-08 01:09:26 +00004509 }
4510 }
4511
4512 if (Constraint.size() > 1) {
4513 const TargetRegisterClass *RC = nullptr;
4514 if (Constraint[1] == 'v') {
4515 RC = &AMDGPU::VGPR_32RegClass;
4516 } else if (Constraint[1] == 's') {
4517 RC = &AMDGPU::SGPR_32RegClass;
4518 }
4519
4520 if (RC) {
Matt Arsenault0b554ed2015-06-23 02:05:55 +00004521 uint32_t Idx;
4522 bool Failed = Constraint.substr(2).getAsInteger(10, Idx);
4523 if (!Failed && Idx < RC->getNumRegs())
Tom Stellardd7e6f132015-04-08 01:09:26 +00004524 return std::make_pair(RC->getRegister(Idx), RC);
4525 }
4526 }
4527 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
4528}
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004529
4530SITargetLowering::ConstraintType
4531SITargetLowering::getConstraintType(StringRef Constraint) const {
4532 if (Constraint.size() == 1) {
4533 switch (Constraint[0]) {
4534 default: break;
4535 case 's':
4536 case 'v':
4537 return C_RegisterClass;
4538 }
4539 }
4540 return TargetLowering::getConstraintType(Constraint);
4541}