blob: fd759bc372b255819256a668f3ca314f7f9d1c96 [file] [log] [blame]
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000015#include "llvm/ADT/DenseMap.h"
16#include "llvm/ADT/IndexedMap.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000018#include "llvm/ADT/SmallSet.h"
19#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000020#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000021#include "llvm/ADT/Statistic.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
Mehdi Amini47b292d2016-04-16 07:51:28 +000027#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/RegAllocRegistry.h"
29#include "llvm/CodeGen/RegisterClassInfo.h"
Reid Kleckner28865802016-04-14 18:29:59 +000030#include "llvm/IR/DebugInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000035#include <algorithm>
36using namespace llvm;
37
Chandler Carruth1b9dde02014-04-22 02:02:50 +000038#define DEBUG_TYPE "regalloc"
39
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +000042STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000043
44static RegisterRegAlloc
45 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
46
47namespace {
48 class RAFast : public MachineFunctionPass {
49 public:
50 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000051 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trickd3f8fe82012-02-10 04:10:36 +000052 isBulkSpilling(false) {}
Derek Schuffad154c82016-03-28 17:05:30 +000053
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000054 private:
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000055 MachineFunction *MF;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +000056 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000057 const TargetRegisterInfo *TRI;
58 const TargetInstrInfo *TII;
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +000059 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000060
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +000061 // Basic block currently being allocated.
62 MachineBasicBlock *MBB;
63
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000064 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
65 // values are spilled.
66 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
67
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000068 // Everything we know about a live virtual register.
69 struct LiveReg {
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000070 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000071 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000072 unsigned PhysReg; // Currently held here.
73 unsigned short LastOpNum; // OpNum on LastUse.
74 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000075
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000076 explicit LiveReg(unsigned v)
Craig Topperc0196b12014-04-14 00:51:57 +000077 : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){}
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000078
Andrew Trick1eb4a0d2012-04-20 20:05:28 +000079 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000080 return TargetRegisterInfo::virtReg2Index(VirtReg);
81 }
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000082 };
83
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000084 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000085
86 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000087 // that is currently available in a physical register.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000088 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000089
Devang Patel0ab77672011-06-21 22:36:03 +000090 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Pateld71bc1a2010-08-04 18:42:02 +000091
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000092 // RegState - Track the state of a physical register.
93 enum RegState {
94 // A disabled register is not available for allocation, but an alias may
95 // be in use. A register can only be moved out of the disabled state if
96 // all aliases are disabled.
97 regDisabled,
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000098
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000099 // A free register is not currently in use and can be allocated
100 // immediately without checking aliases.
101 regFree,
102
Evan Cheng8ea3af42011-04-22 01:40:20 +0000103 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000104 // call parameter), and it remains reserved until it is used.
105 regReserved
106
107 // A register state may also be a virtual register number, indication that
108 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000109 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000110 };
111
112 // PhysRegState - One of the RegState enums, or a virtreg.
113 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000114
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000115 // Set of register units.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000116 typedef SparseSet<unsigned> UsedInInstrSet;
117
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000118 // Set of register units that are used in the current instruction, and so
119 // cannot be allocated.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000120 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000121
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000122 // Mark a physreg as used in this instruction.
123 void markRegUsedInInstr(unsigned PhysReg) {
124 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
125 UsedInInstr.insert(*Units);
126 }
127
128 // Check if a physreg or any of its aliases are used in this instruction.
129 bool isRegUsedInInstr(unsigned PhysReg) const {
130 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
131 if (UsedInInstr.count(*Units))
132 return true;
133 return false;
134 }
135
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000136 // SkippedInstrs - Descriptors of instructions whose clobber list was
137 // ignored because all registers were spilled. It is still necessary to
138 // mark all the clobbered registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000139 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +0000140
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000141 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
142 // completely after spilling all live registers. LiveRegMap entries should
143 // not be erased.
144 bool isBulkSpilling;
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000145
Alp Toker61007d82014-03-02 03:20:38 +0000146 enum : unsigned {
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000147 spillClean = 1,
148 spillDirty = 100,
149 spillImpossible = ~0u
150 };
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000151 public:
Mehdi Amini117296c2016-10-01 02:56:57 +0000152 StringRef getPassName() const override { return "Fast Register Allocator"; }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000153
Craig Topper4584cd52014-03-07 09:26:03 +0000154 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000155 AU.setPreservesCFG();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000156 MachineFunctionPass::getAnalysisUsage(AU);
157 }
158
Matthias Braun90799ce2016-08-23 21:19:49 +0000159 MachineFunctionProperties getRequiredProperties() const override {
160 return MachineFunctionProperties().set(
161 MachineFunctionProperties::Property::NoPHIs);
162 }
163
Derek Schuffad154c82016-03-28 17:05:30 +0000164 MachineFunctionProperties getSetProperties() const override {
165 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000166 MachineFunctionProperties::Property::NoVRegs);
Derek Schuffad154c82016-03-28 17:05:30 +0000167 }
168
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000169 private:
Craig Topper4584cd52014-03-07 09:26:03 +0000170 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000171 void AllocateBasicBlock();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000172 void handleThroughOperands(MachineInstr *MI,
173 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000174 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000175 bool isLastUseOfLocalReg(MachineOperand&);
176
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000177 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000178 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000179 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000180 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000181 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000182
183 void usePhysReg(MachineOperand&);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000184 void definePhysReg(MachineInstr &MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000185 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000186 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
187 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
188 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
189 }
190 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
191 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
192 }
193 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000194 LiveRegMap::iterator allocVirtReg(MachineInstr &MI, LiveRegMap::iterator,
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000195 unsigned Hint);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000196 LiveRegMap::iterator defineVirtReg(MachineInstr &MI, unsigned OpNum,
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000197 unsigned VirtReg, unsigned Hint);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000198 LiveRegMap::iterator reloadVirtReg(MachineInstr &MI, unsigned OpNum,
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000199 unsigned VirtReg, unsigned Hint);
Akira Hatanakad837be72012-10-31 00:56:01 +0000200 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000201 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000202 };
203 char RAFast::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000204}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000205
206/// getStackSpaceFor - This allocates space for the specified virtual register
207/// to be held on the stack.
208int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
209 // Find the location Reg would belong...
210 int SS = StackSlotForVirtReg[VirtReg];
211 if (SS != -1)
212 return SS; // Already has space allocated?
213
214 // Allocate a new stack object for this spill location...
Matthias Braun941a7052016-07-28 18:40:00 +0000215 int FrameIdx = MF->getFrameInfo().CreateSpillStackObject(RC->getSize(),
216 RC->getAlignment());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000217
218 // Assign the slot.
219 StackSlotForVirtReg[VirtReg] = FrameIdx;
220 return FrameIdx;
221}
222
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000223/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
224/// its virtual register, and it is guaranteed to be a block-local register.
225///
226bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000227 // If the register has ever been spilled or reloaded, we conservatively assume
228 // it is a global register used in multiple blocks.
229 if (StackSlotForVirtReg[MO.getReg()] != -1)
230 return false;
231
232 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000233 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Owen Anderson16c6bf42014-03-13 23:12:04 +0000234 if (&*I != &MO)
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000235 return false;
236 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000237}
238
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000239/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000240void RAFast::addKillFlag(const LiveReg &LR) {
241 if (!LR.LastUse) return;
242 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000243 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
244 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000245 MO.setIsKill();
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000246 else
247 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
248 }
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000249}
250
251/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000252void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000253 addKillFlag(*LRI);
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000254 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
255 "Broken RegState mapping");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000256 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000257 // Erase from LiveVirtRegs unless we're spilling in bulk.
258 if (!isBulkSpilling)
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000259 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000260}
261
262/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000263void RAFast::killVirtReg(unsigned VirtReg) {
264 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
265 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000266 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000267 if (LRI != LiveVirtRegs.end())
268 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000269}
270
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000271/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedmanac305d22010-08-21 20:19:51 +0000272/// corresponding stack slot if needed.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000273void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000274 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
275 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000276 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000277 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
278 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000279}
280
281/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000282void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000283 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000284 LiveReg &LR = *LRI;
285 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000286
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000287 if (LR.Dirty) {
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000288 // If this physreg is used by the instruction, we want to kill it on the
289 // instruction, not on the spill.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000290 bool SpillKill = MachineBasicBlock::iterator(LR.LastUse) != MI;
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000291 LR.Dirty = false;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000292 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000293 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000294 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
295 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000296 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000297 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000298 ++NumStores; // Update statistics
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000299
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000300 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Pateld71bc1a2010-08-04 18:42:02 +0000301 // identify spilled location as the place to find corresponding variable's
302 // value.
Craig Topperb94011f2013-07-14 04:42:23 +0000303 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000304 LiveDbgValueMap[LRI->VirtReg];
Devang Patel0ab77672011-06-21 22:36:03 +0000305 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
306 MachineInstr *DBG = LRIDbgValues[li];
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000307 const MDNode *Var = DBG->getDebugVariable();
308 const MDNode *Expr = DBG->getDebugExpression();
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000309 bool IsIndirect = DBG->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000310 uint64_t Offset = IsIndirect ? DBG->getOperand(1).getImm() : 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000311 DebugLoc DL = DBG->getDebugLoc();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000312 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000313 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000314 MachineInstr *NewDV =
315 BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000316 .addFrameIndex(FI)
317 .addImm(Offset)
318 .addMetadata(Var)
319 .addMetadata(Expr);
Adrian Prantle5e8ce62014-09-05 17:10:10 +0000320 assert(NewDV->getParent() == MBB && "dangling parent pointer");
David Blaikie0252265b2013-06-16 20:34:15 +0000321 (void)NewDV;
322 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Pateld71bc1a2010-08-04 18:42:02 +0000323 }
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000324 // Now this register is spilled there is should not be any DBG_VALUE
325 // pointing to this register because they are all pointing to spilled value
326 // now.
Devang Pateld88b8ba2011-06-21 23:02:36 +0000327 LRIDbgValues.clear();
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000328 if (SpillKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000329 LR.LastUse = nullptr; // Don't kill register again
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000330 }
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000331 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000332}
333
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000334/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakad837be72012-10-31 00:56:01 +0000335void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000336 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000337 isBulkSpilling = true;
Jakob Stoklund Olesen70563bb2010-05-17 20:01:22 +0000338 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
339 // of spilling here is deterministic, if arbitrary.
340 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
341 i != e; ++i)
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000342 spillVirtReg(MI, i);
343 LiveVirtRegs.clear();
344 isBulkSpilling = false;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000345}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000346
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000347/// usePhysReg - Handle the direct use of a physical register.
348/// Check that the register is not used by a virtreg.
349/// Kill the physreg, marking it free.
350/// This may add implicit kills to MO->getParent() and invalidate MO.
351void RAFast::usePhysReg(MachineOperand &MO) {
352 unsigned PhysReg = MO.getReg();
353 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
354 "Bad usePhysReg operand");
Hans Wennborg8eb336c2016-05-18 16:10:17 +0000355
356 // Ignore undef uses.
357 if (MO.isUndef())
358 return;
359
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000360 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000361 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000362 case regDisabled:
363 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000364 case regReserved:
365 PhysRegState[PhysReg] = regFree;
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000366 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000367 case regFree:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000368 MO.setIsKill();
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000369 return;
370 default:
Eric Christopher66a8bf52010-12-08 21:35:09 +0000371 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000372 // wanted has been clobbered.
373 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000374 }
375
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000376 // Maybe a superregister is reserved?
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000377 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
378 unsigned Alias = *AI;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000379 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000380 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000381 break;
382 case regReserved:
Quentin Colombet079aba72014-12-03 23:38:08 +0000383 // Either PhysReg is a subregister of Alias and we mark the
384 // whole register as free, or PhysReg is the superregister of
385 // Alias and we mark all the aliases as disabled before freeing
386 // PhysReg.
387 // In the latter case, since PhysReg was disabled, this means that
388 // its value is defined only by physical sub-registers. This check
389 // is performed by the assert of the default case in this loop.
390 // Note: The value of the superregister may only be partial
391 // defined, that is why regDisabled is a valid state for aliases.
392 assert((TRI->isSuperRegister(PhysReg, Alias) ||
393 TRI->isSuperRegister(Alias, PhysReg)) &&
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000394 "Instruction is not using a subregister of a reserved register");
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000395 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000396 case regFree:
397 if (TRI->isSuperRegister(PhysReg, Alias)) {
398 // Leave the superregister in the working set.
Quentin Colombet079aba72014-12-03 23:38:08 +0000399 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000400 MO.getParent()->addRegisterKilled(Alias, TRI, true);
401 return;
402 }
403 // Some other alias was in the working set - clear it.
404 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000405 break;
406 default:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000407 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000408 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000409 }
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000410
411 // All aliases are disabled, bring register into working set.
412 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000413 MO.setIsKill();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000414}
415
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000416/// definePhysReg - Mark PhysReg as reserved or free after spilling any
417/// virtregs. This is very similar to defineVirtReg except the physreg is
418/// reserved instead of allocated.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000419void RAFast::definePhysReg(MachineInstr &MI, unsigned PhysReg,
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000420 RegState NewState) {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000421 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000422 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
423 case regDisabled:
424 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000425 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000426 spillVirtReg(MI, VirtReg);
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000427 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000428 case regFree:
429 case regReserved:
430 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000431 return;
432 }
433
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000434 // This is a disabled register, disable all aliases.
435 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000436 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
437 unsigned Alias = *AI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000438 switch (unsigned VirtReg = PhysRegState[Alias]) {
439 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000440 break;
441 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000442 spillVirtReg(MI, VirtReg);
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000443 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000444 case regFree:
445 case regReserved:
446 PhysRegState[Alias] = regDisabled;
447 if (TRI->isSuperRegister(PhysReg, Alias))
448 return;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000449 break;
450 }
451 }
452}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000453
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000454
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000455// calcSpillCost - Return the cost of spilling clearing out PhysReg and
456// aliases so it is free for allocation.
457// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
458// can be allocated directly.
459// Returns spillImpossible when PhysReg or an alias can't be spilled.
460unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000461 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000462 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesen58579272010-05-17 21:02:08 +0000463 return spillImpossible;
Eric Christopherde9d5852011-04-12 22:17:44 +0000464 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000465 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
466 case regDisabled:
467 break;
468 case regFree:
469 return 0;
470 case regReserved:
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000471 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
472 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000473 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000474 default: {
475 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
476 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
477 return I->Dirty ? spillDirty : spillClean;
478 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000479 }
480
Eric Christopherc3783362011-04-12 00:48:08 +0000481 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000482 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000483 unsigned Cost = 0;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000484 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
485 unsigned Alias = *AI;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000486 switch (unsigned VirtReg = PhysRegState[Alias]) {
487 case regDisabled:
488 break;
489 case regFree:
490 ++Cost;
491 break;
492 case regReserved:
493 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000494 default: {
495 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
496 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
497 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000498 break;
499 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000500 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000501 }
502 return Cost;
503}
504
505
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000506/// assignVirtToPhysReg - This method updates local state so that we know
507/// that PhysReg is the proper container for VirtReg now. The physical
508/// register must not be used for anything else when this is called.
509///
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000510void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
511 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000512 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000513 PhysRegState[PhysReg] = LR.VirtReg;
514 assert(!LR.PhysReg && "Already assigned a physreg");
515 LR.PhysReg = PhysReg;
516}
517
518RAFast::LiveRegMap::iterator
519RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
520 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
521 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
522 assignVirtToPhysReg(*LRI, PhysReg);
523 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000524}
525
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000526/// allocVirtReg - Allocate a physical register for VirtReg.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000527RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr &MI,
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000528 LiveRegMap::iterator LRI,
529 unsigned Hint) {
530 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000531
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000532 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
533 "Can only allocate virtual registers");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000534
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000535 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000536
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000537 // Ignore invalid hints.
538 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000539 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000540 Hint = 0;
541
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000542 // Take hint when possible.
543 if (Hint) {
Jakob Stoklund Olesenfb03a922011-06-13 03:26:46 +0000544 // Ignore the hint if we would have to spill a dirty register.
545 unsigned Cost = calcSpillCost(Hint);
546 if (Cost < spillDirty) {
547 if (Cost)
548 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000549 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
550 // That invalidates LRI, so run a new lookup for VirtReg.
551 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000552 }
553 }
554
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000555 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000556
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000557 // First try to find a completely free register.
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000558 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000559 unsigned PhysReg = *I;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000560 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000561 assignVirtToPhysReg(*LRI, PhysReg);
562 return LRI;
563 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000564 }
565
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000566 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
Craig Toppercf0444b2014-11-17 05:50:14 +0000567 << TRI->getRegClassName(RC) << "\n");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000568
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000569 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000570 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000571 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000572 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopherde9d5852011-04-12 22:17:44 +0000573 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
574 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000575 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000576 if (Cost == 0) {
577 assignVirtToPhysReg(*LRI, *I);
578 return LRI;
579 }
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000580 if (Cost < BestCost)
581 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000582 }
583
584 if (BestReg) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000585 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000586 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
587 // That invalidates LRI, so run a new lookup for VirtReg.
588 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000589 }
590
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000591 // Nothing we can do. Report an error and keep going with a bad allocation.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000592 if (MI.isInlineAsm())
593 MI.emitError("inline assembly requires more registers than available");
Benjamin Kramer7200a462013-10-05 19:33:37 +0000594 else
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000595 MI.emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000596 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000597 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000598}
599
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000600/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000601RAFast::LiveRegMap::iterator RAFast::defineVirtReg(MachineInstr &MI,
602 unsigned OpNum,
603 unsigned VirtReg,
604 unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000605 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
606 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000607 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000608 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000609 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000610 if (New) {
611 // If there is no hint, peek at the only use of this register.
612 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
613 MRI->hasOneNonDBGUse(VirtReg)) {
Owen Anderson16c6bf42014-03-13 23:12:04 +0000614 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000615 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000616 if (UseMI.isCopyLike())
617 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000618 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000619 LRI = allocVirtReg(MI, LRI, Hint);
620 } else if (LRI->LastUse) {
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000621 // Redefining a live register - kill at the last use, unless it is this
622 // instruction defining VirtReg multiple times.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000623 if (LRI->LastUse != &MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000624 addKillFlag(*LRI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000625 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000626 assert(LRI->PhysReg && "Register not assigned");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000627 LRI->LastUse = &MI;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000628 LRI->LastOpNum = OpNum;
629 LRI->Dirty = true;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000630 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000631 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000632}
633
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000634/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000635RAFast::LiveRegMap::iterator RAFast::reloadVirtReg(MachineInstr &MI,
636 unsigned OpNum,
637 unsigned VirtReg,
638 unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000639 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
640 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000641 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000642 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000643 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000644 MachineOperand &MO = MI.getOperand(OpNum);
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000645 if (New) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000646 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000647 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000648 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000649 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000650 << PrintReg(LRI->PhysReg, TRI) << "\n");
651 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000652 ++NumLoads;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000653 } else if (LRI->Dirty) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000654 if (isLastUseOfLocalReg(MO)) {
655 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000656 if (MO.isUse())
657 MO.setIsKill();
658 else
659 MO.setIsDead();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000660 } else if (MO.isKill()) {
661 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
662 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000663 } else if (MO.isDead()) {
664 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
665 MO.setIsDead(false);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000666 }
Jakob Stoklund Olesenedd3d9d2010-05-17 03:26:06 +0000667 } else if (MO.isKill()) {
668 // We must remove kill flags from uses of reloaded registers because the
669 // register would be killed immediately, and there might be a second use:
670 // %foo = OR %x<kill>, %x
671 // This would cause a second reload of %x into a different register.
672 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
673 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000674 } else if (MO.isDead()) {
675 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
676 MO.setIsDead(false);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000677 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000678 assert(LRI->PhysReg && "Register not assigned");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000679 LRI->LastUse = &MI;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000680 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000681 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000682 return LRI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000683}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000684
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000685// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
686// subregs. This may invalidate any operand pointers.
687// Return true if the operand kills its register.
688bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
689 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000690 bool Dead = MO.isDead();
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000691 if (!MO.getSubReg()) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000692 MO.setReg(PhysReg);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000693 return MO.isKill() || Dead;
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000694 }
695
696 // Handle subregister index.
697 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
698 MO.setSubReg(0);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000699
700 // A kill flag implies killing the full register. Add corresponding super
701 // register kill.
702 if (MO.isKill()) {
703 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000704 return true;
705 }
Jakob Stoklund Olesendc2e0cd2012-05-14 21:10:25 +0000706
707 // A <def,read-undef> of a sub-register requires an implicit def of the full
708 // register.
709 if (MO.isDef() && MO.isUndef())
710 MI->addRegisterDefined(PhysReg, TRI);
711
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000712 return Dead;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000713}
714
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000715// Handle special instruction operand like early clobbers and tied ops when
716// there are additional physreg defines.
717void RAFast::handleThroughOperands(MachineInstr *MI,
718 SmallVectorImpl<unsigned> &VirtDead) {
719 DEBUG(dbgs() << "Scanning for through registers:");
720 SmallSet<unsigned, 8> ThroughRegs;
721 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
722 MachineOperand &MO = MI->getOperand(i);
723 if (!MO.isReg()) continue;
724 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000725 if (!TargetRegisterInfo::isVirtualRegister(Reg))
726 continue;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000727 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
728 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
David Blaikie70573dc2014-11-19 07:49:26 +0000729 if (ThroughRegs.insert(Reg).second)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000730 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000731 }
732 }
733
734 // If any physreg defines collide with preallocated through registers,
735 // we must spill and reallocate.
736 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
737 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
738 MachineOperand &MO = MI->getOperand(i);
739 if (!MO.isReg() || !MO.isDef()) continue;
740 unsigned Reg = MO.getReg();
741 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000742 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000743 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000744 if (ThroughRegs.count(PhysRegState[*AI]))
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000745 definePhysReg(*MI, *AI, regFree);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000746 }
747 }
748
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000749 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola2021f382011-11-22 06:27:18 +0000750 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000751 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
752 MachineOperand &MO = MI->getOperand(i);
753 if (!MO.isReg()) continue;
754 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000755 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000756 if (MO.isUse()) {
757 unsigned DefIdx = 0;
758 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
759 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
760 << DefIdx << ".\n");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000761 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000762 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000763 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000764 // Note: we don't update the def operand yet. That would cause the normal
765 // def-scan to attempt spilling.
766 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
767 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
768 // Reload the register, but don't assign to the operand just yet.
769 // That would confuse the later phys-def processing pass.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000770 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000771 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000772 }
773 }
774
Rafael Espindola2021f382011-11-22 06:27:18 +0000775 DEBUG(dbgs() << "Allocating early clobbers.\n");
776 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
777 MachineOperand &MO = MI->getOperand(i);
778 if (!MO.isReg()) continue;
779 unsigned Reg = MO.getReg();
780 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
781 if (!MO.isEarlyClobber())
782 continue;
783 // Note: defineVirtReg may invalidate MO.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000784 LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000785 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola2021f382011-11-22 06:27:18 +0000786 if (setPhysReg(MI, i, PhysReg))
787 VirtDead.push_back(Reg);
788 }
789
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000790 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000791 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000792 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
793 MachineOperand &MO = MI->getOperand(i);
794 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
795 unsigned Reg = MO.getReg();
796 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000797 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
798 << " as used in instr\n");
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000799 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000800 }
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000801
802 // Also mark PartialDefs as used to avoid reallocation.
803 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000804 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000805}
806
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000807void RAFast::AllocateBasicBlock() {
808 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000809
810 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000811 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000812
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000813 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000814
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000815 // Add live-in registers as live.
Matthias Braund9da1622015-09-09 18:08:03 +0000816 for (const auto &LI : MBB->liveins())
817 if (MRI->isAllocatable(LI.PhysReg))
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000818 definePhysReg(*MII, LI.PhysReg, regReserved);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000819
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000820 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000821 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000822
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000823 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000824 while (MII != MBB->end()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000825 MachineInstr *MI = &*MII++;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000826 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000827 DEBUG({
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000828 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000829 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
830 if (PhysRegState[Reg] == regDisabled) continue;
831 dbgs() << " " << TRI->getName(Reg);
832 switch(PhysRegState[Reg]) {
833 case regFree:
834 break;
835 case regReserved:
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000836 dbgs() << "*";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000837 break;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000838 default: {
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000839 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000840 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
841 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
842 if (I->Dirty)
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000843 dbgs() << "*";
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000844 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000845 break;
846 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000847 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000848 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000849 dbgs() << '\n';
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000850 // Check that LiveVirtRegs is the inverse.
851 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
852 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000853 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000854 "Bad map key");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000855 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000856 "Bad map value");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000857 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000858 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000859 });
860
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000861 // Debug values are not allowed to change codegen in any way.
862 if (MI->isDebugValue()) {
Devang Pateld61b7352010-07-19 23:25:39 +0000863 bool ScanDbgValue = true;
864 while (ScanDbgValue) {
865 ScanDbgValue = false;
866 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
867 MachineOperand &MO = MI->getOperand(i);
868 if (!MO.isReg()) continue;
869 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000870 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000871 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Pateld61b7352010-07-19 23:25:39 +0000872 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000873 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel57e72372010-07-09 21:48:31 +0000874 else {
Devang Pateld61b7352010-07-19 23:25:39 +0000875 int SS = StackSlotForVirtReg[Reg];
Devang Patel6095d812010-09-10 20:32:09 +0000876 if (SS == -1) {
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000877 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel6095d812010-09-10 20:32:09 +0000878 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000879 MO.setReg(0);
Devang Patel6095d812010-09-10 20:32:09 +0000880 }
Devang Pateld61b7352010-07-19 23:25:39 +0000881 else {
882 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000883 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000884 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000885 const MDNode *Var = MI->getDebugVariable();
886 const MDNode *Expr = MI->getDebugExpression();
Devang Pateld61b7352010-07-19 23:25:39 +0000887 DebugLoc DL = MI->getDebugLoc();
David Blaikie0252265b2013-06-16 20:34:15 +0000888 MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000889 assert(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000890 cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000891 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000892 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
893 TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000894 .addFrameIndex(SS)
895 .addImm(Offset)
896 .addMetadata(Var)
897 .addMetadata(Expr);
David Blaikie0252265b2013-06-16 20:34:15 +0000898 DEBUG(dbgs() << "Modifying debug info due to spill:"
899 << "\t" << *NewDV);
900 // Scan NewDV operands from the beginning.
901 MI = NewDV;
902 ScanDbgValue = true;
903 break;
Devang Pateld61b7352010-07-19 23:25:39 +0000904 }
Devang Patel57e72372010-07-09 21:48:31 +0000905 }
Devang Patel43bde962011-11-15 21:03:58 +0000906 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel57e72372010-07-09 21:48:31 +0000907 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000908 }
909 // Next instruction.
910 continue;
911 }
912
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000913 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000914 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000915 if (MI->isCopy()) {
916 CopyDst = MI->getOperand(0).getReg();
917 CopySrc = MI->getOperand(1).getReg();
918 CopyDstSub = MI->getOperand(0).getSubReg();
919 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000920 }
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000921
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000922 // Track registers used by instruction.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000923 UsedInInstr.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000924
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000925 // First scan.
926 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000927 // Find the end of the virtreg operands
928 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000929 bool hasTiedOps = false;
930 bool hasEarlyClobbers = false;
931 bool hasPartialRedefs = false;
932 bool hasPhysDefs = false;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000933 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
934 MachineOperand &MO = MI->getOperand(i);
Chad Rosier8d2c2292012-11-06 22:52:42 +0000935 // Make sure MRI knows about registers clobbered by regmasks.
936 if (MO.isRegMask()) {
937 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
938 continue;
939 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000940 if (!MO.isReg()) continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000941 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000942 if (!Reg) continue;
943 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
944 VirtOpEnd = i+1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000945 if (MO.isUse()) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000946 hasTiedOps = hasTiedOps ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000947 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000948 } else {
949 if (MO.isEarlyClobber())
950 hasEarlyClobbers = true;
951 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
952 hasPartialRedefs = true;
953 }
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000954 continue;
955 }
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000956 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000957 if (MO.isUse()) {
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000958 usePhysReg(MO);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000959 } else if (MO.isEarlyClobber()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000960 definePhysReg(*MI, Reg,
961 (MO.isImplicit() || MO.isDead()) ? regFree : regReserved);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000962 hasEarlyClobbers = true;
963 } else
964 hasPhysDefs = true;
965 }
966
967 // The instruction may have virtual register operands that must be allocated
968 // the same register at use-time and def-time: early clobbers and tied
969 // operands. If there are also physical defs, these registers must avoid
970 // both physical defs and uses, making them more constrained than normal
971 // operands.
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000972 // Similarly, if there are multiple defs and tied operands, we must make
973 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000974 // We didn't detect inline asm tied operands above, so just make this extra
975 // pass for all inline asm.
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000976 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000977 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000978 handleThroughOperands(MI, VirtDead);
979 // Don't attempt coalescing when we have funny stuff going on.
980 CopyDst = 0;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000981 // Pretend we have early clobbers so the use operands get marked below.
982 // This is not necessary for the common case of a single tied use.
983 hasEarlyClobbers = true;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000984 }
985
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000986 // Second scan.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000987 // Allocate virtreg uses.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000988 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000989 MachineOperand &MO = MI->getOperand(i);
990 if (!MO.isReg()) continue;
991 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000992 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000993 if (MO.isUse()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000994 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, CopyDst);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000995 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000996 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000997 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000998 killVirtReg(LRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000999 }
1000 }
1001
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +00001002 // Track registers defined by instruction - early clobbers and tied uses at
1003 // this point.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +00001004 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001005 if (hasEarlyClobbers) {
1006 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1007 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +00001008 if (!MO.isReg()) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001009 unsigned Reg = MO.getReg();
1010 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +00001011 // Look for physreg defs and tied uses.
1012 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001013 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001014 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001015 }
1016
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001017 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng7f8e5632011-12-07 07:15:52 +00001018 if (MI->isCall()) {
Quentin Colombete6116982016-02-20 00:32:29 +00001019 // Spill all virtregs before a call. This serves one purpose: If an
Jim Grosbachcb2e56f2010-09-01 19:16:29 +00001020 // exception is thrown, the landing pad is going to expect to find
Quentin Colombete6116982016-02-20 00:32:29 +00001021 // registers in their spill slots.
1022 // Note: although this is appealing to just consider all definitions
1023 // as call-clobbered, this is not correct because some of those
1024 // definitions may be used later on and we do not want to reuse
1025 // those for virtual registers in between.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001026 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1027 spillAll(MI);
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001028
1029 // The imp-defs are skipped below, but we still need to mark those
1030 // registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001031 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001032 }
1033
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001034 // Third scan.
1035 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001036 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001037 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen246e9a02010-06-15 16:20:57 +00001038 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1039 continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001040 unsigned Reg = MO.getReg();
1041
1042 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +00001043 if (!MRI->isAllocatable(Reg)) continue;
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +00001044 definePhysReg(*MI, Reg, MO.isDead() ? regFree : regReserved);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001045 continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001046 }
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +00001047 LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, CopySrc);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001048 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001049 if (setPhysReg(MI, i, PhysReg)) {
1050 VirtDead.push_back(Reg);
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001051 CopyDst = 0; // cancel coalescing;
1052 } else
1053 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001054 }
1055
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001056 // Kill dead defs after the scan to ensure that multiple defs of the same
1057 // register are allocated identically. We didn't need to do this for uses
1058 // because we are crerating our own kill flags, and they are always at the
1059 // last use.
1060 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1061 killVirtReg(VirtDead[i]);
1062 VirtDead.clear();
1063
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001064 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1065 DEBUG(dbgs() << "-- coalescing: " << *MI);
1066 Coalesced.push_back(MI);
1067 } else {
1068 DEBUG(dbgs() << "<< " << *MI);
1069 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001070 }
1071
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001072 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001073 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1074 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001075
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001076 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001077 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001078 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001079 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +00001080 NumCopies += Coalesced.size();
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001081
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001082 DEBUG(MBB->dump());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001083}
1084
1085/// runOnMachineFunction - Register allocate the whole function
1086///
1087bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +00001088 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00001089 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001090 MF = &Fn;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +00001091 MRI = &MF->getRegInfo();
Eric Christopher60621802014-10-14 07:22:00 +00001092 TRI = MF->getSubtarget().getRegisterInfo();
1093 TII = MF->getSubtarget().getInstrInfo();
Chad Rosiered119d52012-11-28 00:21:29 +00001094 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +00001095 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +00001096 UsedInInstr.clear();
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001097 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001098
1099 // initialize the virtual->physical register map to have a 'null'
1100 // mapping for all virtual registers
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +00001101 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001102 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001103
1104 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001105 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1106 MBBi != MBBe; ++MBBi) {
1107 MBB = &*MBBi;
1108 AllocateBasicBlock();
1109 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001110
Andrew Trickda84e642012-02-21 04:51:23 +00001111 // All machine operands and other references to virtual registers have been
1112 // replaced. Remove the virtual registers.
1113 MRI->clearVirtRegs();
1114
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001115 SkippedInstrs.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001116 StackSlotForVirtReg.clear();
Devang Pateld71bc1a2010-08-04 18:42:02 +00001117 LiveDbgValueMap.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001118 return true;
1119}
1120
1121FunctionPass *llvm::createFastRegisterAllocator() {
1122 return new RAFast();
1123}