Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1 | //===-- RegAllocFast.cpp - A fast register allocator for debug code -------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This register allocator allocates registers to a basic block at a time, |
| 11 | // attempting to keep values in registers and reusing registers as appropriate. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/DenseMap.h" |
| 16 | #include "llvm/ADT/IndexedMap.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/STLExtras.h" |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/SmallSet.h" |
| 19 | #include "llvm/ADT/SmallVector.h" |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/SparseSet.h" |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/Statistic.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 23 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 24 | #include "llvm/CodeGen/MachineInstr.h" |
| 25 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Mehdi Amini | 47b292d | 2016-04-16 07:51:28 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/Passes.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/RegAllocRegistry.h" |
| 29 | #include "llvm/CodeGen/RegisterClassInfo.h" |
Reid Kleckner | 2886580 | 2016-04-14 18:29:59 +0000 | [diff] [blame] | 30 | #include "llvm/IR/DebugInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Debug.h" |
| 32 | #include "llvm/Support/ErrorHandling.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetInstrInfo.h" |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetSubtargetInfo.h" |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 35 | #include <algorithm> |
| 36 | using namespace llvm; |
| 37 | |
Chandler Carruth | 1b9dde0 | 2014-04-22 02:02:50 +0000 | [diff] [blame] | 38 | #define DEBUG_TYPE "regalloc" |
| 39 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 40 | STATISTIC(NumStores, "Number of stores added"); |
| 41 | STATISTIC(NumLoads , "Number of loads added"); |
Jakob Stoklund Olesen | 6c038e3 | 2010-05-14 21:55:50 +0000 | [diff] [blame] | 42 | STATISTIC(NumCopies, "Number of copies coalesced"); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 43 | |
| 44 | static RegisterRegAlloc |
| 45 | fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator); |
| 46 | |
| 47 | namespace { |
| 48 | class RAFast : public MachineFunctionPass { |
| 49 | public: |
| 50 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 51 | RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1), |
Andrew Trick | d3f8fe8 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 52 | isBulkSpilling(false) {} |
Derek Schuff | ad154c8 | 2016-03-28 17:05:30 +0000 | [diff] [blame] | 53 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 54 | private: |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 55 | MachineFunction *MF; |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 56 | MachineRegisterInfo *MRI; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 57 | const TargetRegisterInfo *TRI; |
| 58 | const TargetInstrInfo *TII; |
Jakob Stoklund Olesen | 50663b7 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 59 | RegisterClassInfo RegClassInfo; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 60 | |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 61 | // Basic block currently being allocated. |
| 62 | MachineBasicBlock *MBB; |
| 63 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 64 | // StackSlotForVirtReg - Maps virtual regs to the frame index where these |
| 65 | // values are spilled. |
| 66 | IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg; |
| 67 | |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 68 | // Everything we know about a live virtual register. |
| 69 | struct LiveReg { |
Jakob Stoklund Olesen | 11f1ba1 | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 70 | MachineInstr *LastUse; // Last instr to use reg. |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 71 | unsigned VirtReg; // Virtual register number. |
Jakob Stoklund Olesen | 11f1ba1 | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 72 | unsigned PhysReg; // Currently held here. |
| 73 | unsigned short LastOpNum; // OpNum on LastUse. |
| 74 | bool Dirty; // Register needs spill. |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 75 | |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 76 | explicit LiveReg(unsigned v) |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 77 | : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){} |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 78 | |
Andrew Trick | 1eb4a0d | 2012-04-20 20:05:28 +0000 | [diff] [blame] | 79 | unsigned getSparseSetIndex() const { |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 80 | return TargetRegisterInfo::virtReg2Index(VirtReg); |
| 81 | } |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 82 | }; |
| 83 | |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 84 | typedef SparseSet<LiveReg> LiveRegMap; |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 85 | |
| 86 | // LiveVirtRegs - This map contains entries for each virtual register |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 87 | // that is currently available in a physical register. |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 88 | LiveRegMap LiveVirtRegs; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 89 | |
Devang Patel | 0ab7767 | 2011-06-21 22:36:03 +0000 | [diff] [blame] | 90 | DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap; |
Devang Patel | d71bc1a | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 91 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 92 | // RegState - Track the state of a physical register. |
| 93 | enum RegState { |
| 94 | // A disabled register is not available for allocation, but an alias may |
| 95 | // be in use. A register can only be moved out of the disabled state if |
| 96 | // all aliases are disabled. |
| 97 | regDisabled, |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 98 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 99 | // A free register is not currently in use and can be allocated |
| 100 | // immediately without checking aliases. |
| 101 | regFree, |
| 102 | |
Evan Cheng | 8ea3af4 | 2011-04-22 01:40:20 +0000 | [diff] [blame] | 103 | // A reserved register has been assigned explicitly (e.g., setting up a |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 104 | // call parameter), and it remains reserved until it is used. |
| 105 | regReserved |
| 106 | |
| 107 | // A register state may also be a virtual register number, indication that |
| 108 | // the physical register is currently allocated to a virtual register. In |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 109 | // that case, LiveVirtRegs contains the inverse mapping. |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 110 | }; |
| 111 | |
| 112 | // PhysRegState - One of the RegState enums, or a virtreg. |
| 113 | std::vector<unsigned> PhysRegState; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 114 | |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 115 | // Set of register units. |
Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 116 | typedef SparseSet<unsigned> UsedInInstrSet; |
| 117 | |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 118 | // Set of register units that are used in the current instruction, and so |
| 119 | // cannot be allocated. |
Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 120 | UsedInInstrSet UsedInInstr; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 121 | |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 122 | // Mark a physreg as used in this instruction. |
| 123 | void markRegUsedInInstr(unsigned PhysReg) { |
| 124 | for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) |
| 125 | UsedInInstr.insert(*Units); |
| 126 | } |
| 127 | |
| 128 | // Check if a physreg or any of its aliases are used in this instruction. |
| 129 | bool isRegUsedInInstr(unsigned PhysReg) const { |
| 130 | for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) |
| 131 | if (UsedInInstr.count(*Units)) |
| 132 | return true; |
| 133 | return false; |
| 134 | } |
| 135 | |
Jim Grosbach | cb2e56f | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 136 | // SkippedInstrs - Descriptors of instructions whose clobber list was |
| 137 | // ignored because all registers were spilled. It is still necessary to |
| 138 | // mark all the clobbered registers as used by the function. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 139 | SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs; |
Jakob Stoklund Olesen | 864827a | 2010-06-04 18:08:29 +0000 | [diff] [blame] | 140 | |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 141 | // isBulkSpilling - This flag is set when LiveRegMap will be cleared |
| 142 | // completely after spilling all live registers. LiveRegMap entries should |
| 143 | // not be erased. |
| 144 | bool isBulkSpilling; |
Jakob Stoklund Olesen | 41f8dc8 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 145 | |
Alp Toker | 61007d8 | 2014-03-02 03:20:38 +0000 | [diff] [blame] | 146 | enum : unsigned { |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 147 | spillClean = 1, |
| 148 | spillDirty = 100, |
| 149 | spillImpossible = ~0u |
| 150 | }; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 151 | public: |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame^] | 152 | StringRef getPassName() const override { return "Fast Register Allocator"; } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 153 | |
Craig Topper | 4584cd5 | 2014-03-07 09:26:03 +0000 | [diff] [blame] | 154 | void getAnalysisUsage(AnalysisUsage &AU) const override { |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 155 | AU.setPreservesCFG(); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 156 | MachineFunctionPass::getAnalysisUsage(AU); |
| 157 | } |
| 158 | |
Matthias Braun | 90799ce | 2016-08-23 21:19:49 +0000 | [diff] [blame] | 159 | MachineFunctionProperties getRequiredProperties() const override { |
| 160 | return MachineFunctionProperties().set( |
| 161 | MachineFunctionProperties::Property::NoPHIs); |
| 162 | } |
| 163 | |
Derek Schuff | ad154c8 | 2016-03-28 17:05:30 +0000 | [diff] [blame] | 164 | MachineFunctionProperties getSetProperties() const override { |
| 165 | return MachineFunctionProperties().set( |
Matthias Braun | 1eb4736 | 2016-08-25 01:27:13 +0000 | [diff] [blame] | 166 | MachineFunctionProperties::Property::NoVRegs); |
Derek Schuff | ad154c8 | 2016-03-28 17:05:30 +0000 | [diff] [blame] | 167 | } |
| 168 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 169 | private: |
Craig Topper | 4584cd5 | 2014-03-07 09:26:03 +0000 | [diff] [blame] | 170 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 171 | void AllocateBasicBlock(); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 172 | void handleThroughOperands(MachineInstr *MI, |
| 173 | SmallVectorImpl<unsigned> &VirtDead); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 174 | int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC); |
Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 175 | bool isLastUseOfLocalReg(MachineOperand&); |
| 176 | |
Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 177 | void addKillFlag(const LiveReg&); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 178 | void killVirtReg(LiveRegMap::iterator); |
Jakob Stoklund Olesen | 955a0e7 | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 179 | void killVirtReg(unsigned VirtReg); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 180 | void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator); |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 181 | void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg); |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 182 | |
| 183 | void usePhysReg(MachineOperand&); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 184 | void definePhysReg(MachineInstr &MI, unsigned PhysReg, RegState NewState); |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 185 | unsigned calcSpillCost(unsigned PhysReg) const; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 186 | void assignVirtToPhysReg(LiveReg&, unsigned PhysReg); |
| 187 | LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) { |
| 188 | return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg)); |
| 189 | } |
| 190 | LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const { |
| 191 | return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg)); |
| 192 | } |
| 193 | LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 194 | LiveRegMap::iterator allocVirtReg(MachineInstr &MI, LiveRegMap::iterator, |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 195 | unsigned Hint); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 196 | LiveRegMap::iterator defineVirtReg(MachineInstr &MI, unsigned OpNum, |
Jakob Stoklund Olesen | f915d14 | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 197 | unsigned VirtReg, unsigned Hint); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 198 | LiveRegMap::iterator reloadVirtReg(MachineInstr &MI, unsigned OpNum, |
Jakob Stoklund Olesen | f915d14 | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 199 | unsigned VirtReg, unsigned Hint); |
Akira Hatanaka | d837be7 | 2012-10-31 00:56:01 +0000 | [diff] [blame] | 200 | void spillAll(MachineBasicBlock::iterator MI); |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 201 | bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 202 | }; |
| 203 | char RAFast::ID = 0; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 204 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 205 | |
| 206 | /// getStackSpaceFor - This allocates space for the specified virtual register |
| 207 | /// to be held on the stack. |
| 208 | int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) { |
| 209 | // Find the location Reg would belong... |
| 210 | int SS = StackSlotForVirtReg[VirtReg]; |
| 211 | if (SS != -1) |
| 212 | return SS; // Already has space allocated? |
| 213 | |
| 214 | // Allocate a new stack object for this spill location... |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 215 | int FrameIdx = MF->getFrameInfo().CreateSpillStackObject(RC->getSize(), |
| 216 | RC->getAlignment()); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 217 | |
| 218 | // Assign the slot. |
| 219 | StackSlotForVirtReg[VirtReg] = FrameIdx; |
| 220 | return FrameIdx; |
| 221 | } |
| 222 | |
Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 223 | /// isLastUseOfLocalReg - Return true if MO is the only remaining reference to |
| 224 | /// its virtual register, and it is guaranteed to be a block-local register. |
| 225 | /// |
| 226 | bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) { |
Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 227 | // If the register has ever been spilled or reloaded, we conservatively assume |
| 228 | // it is a global register used in multiple blocks. |
| 229 | if (StackSlotForVirtReg[MO.getReg()] != -1) |
| 230 | return false; |
| 231 | |
| 232 | // Check that the use/def chain has exactly one operand - MO. |
Jakob Stoklund Olesen | f71bc7b | 2012-08-08 23:44:01 +0000 | [diff] [blame] | 233 | MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg()); |
Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 234 | if (&*I != &MO) |
Jakob Stoklund Olesen | f71bc7b | 2012-08-08 23:44:01 +0000 | [diff] [blame] | 235 | return false; |
| 236 | return ++I == MRI->reg_nodbg_end(); |
Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Jakob Stoklund Olesen | 955a0e7 | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 239 | /// addKillFlag - Set kill flags on last use of a virtual register. |
Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 240 | void RAFast::addKillFlag(const LiveReg &LR) { |
| 241 | if (!LR.LastUse) return; |
| 242 | MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum); |
Jakob Stoklund Olesen | e0eddb2 | 2010-05-19 21:36:05 +0000 | [diff] [blame] | 243 | if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) { |
| 244 | if (MO.getReg() == LR.PhysReg) |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 245 | MO.setIsKill(); |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 246 | else |
| 247 | LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true); |
| 248 | } |
Jakob Stoklund Olesen | 955a0e7 | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 249 | } |
| 250 | |
| 251 | /// killVirtReg - Mark virtreg as no longer available. |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 252 | void RAFast::killVirtReg(LiveRegMap::iterator LRI) { |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 253 | addKillFlag(*LRI); |
Jakob Stoklund Olesen | bd5e076 | 2012-02-22 16:50:46 +0000 | [diff] [blame] | 254 | assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg && |
| 255 | "Broken RegState mapping"); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 256 | PhysRegState[LRI->PhysReg] = regFree; |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 257 | // Erase from LiveVirtRegs unless we're spilling in bulk. |
| 258 | if (!isBulkSpilling) |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 259 | LiveVirtRegs.erase(LRI); |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 260 | } |
| 261 | |
| 262 | /// killVirtReg - Mark virtreg as no longer available. |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 263 | void RAFast::killVirtReg(unsigned VirtReg) { |
| 264 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 265 | "killVirtReg needs a virtual register"); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 266 | LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 267 | if (LRI != LiveVirtRegs.end()) |
| 268 | killVirtReg(LRI); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 269 | } |
| 270 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 271 | /// spillVirtReg - This method spills the value specified by VirtReg into the |
Eli Friedman | ac305d2 | 2010-08-21 20:19:51 +0000 | [diff] [blame] | 272 | /// corresponding stack slot if needed. |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 273 | void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 274 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 275 | "Spilling a physical register is illegal!"); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 276 | LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 277 | assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register"); |
| 278 | spillVirtReg(MI, LRI); |
Jakob Stoklund Olesen | 41f8dc8 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 279 | } |
| 280 | |
| 281 | /// spillVirtReg - Do the actual work of spilling. |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 282 | void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 283 | LiveRegMap::iterator LRI) { |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 284 | LiveReg &LR = *LRI; |
| 285 | assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping"); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 286 | |
Jakob Stoklund Olesen | 11f1ba1 | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 287 | if (LR.Dirty) { |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 288 | // If this physreg is used by the instruction, we want to kill it on the |
| 289 | // instruction, not on the spill. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 290 | bool SpillKill = MachineBasicBlock::iterator(LR.LastUse) != MI; |
Jakob Stoklund Olesen | 11f1ba1 | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 291 | LR.Dirty = false; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 292 | DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI) |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 293 | << " in " << PrintReg(LR.PhysReg, TRI)); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 294 | const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg); |
| 295 | int FI = getStackSpaceFor(LRI->VirtReg, RC); |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 296 | DEBUG(dbgs() << " to stack slot #" << FI << "\n"); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 297 | TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 298 | ++NumStores; // Update statistics |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 299 | |
Jim Grosbach | cb2e56f | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 300 | // If this register is used by DBG_VALUE then insert new DBG_VALUE to |
Devang Patel | d71bc1a | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 301 | // identify spilled location as the place to find corresponding variable's |
| 302 | // value. |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 303 | SmallVectorImpl<MachineInstr *> &LRIDbgValues = |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 304 | LiveDbgValueMap[LRI->VirtReg]; |
Devang Patel | 0ab7767 | 2011-06-21 22:36:03 +0000 | [diff] [blame] | 305 | for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) { |
| 306 | MachineInstr *DBG = LRIDbgValues[li]; |
Adrian Prantl | 87b7eb9 | 2014-10-01 18:55:02 +0000 | [diff] [blame] | 307 | const MDNode *Var = DBG->getDebugVariable(); |
| 308 | const MDNode *Expr = DBG->getDebugExpression(); |
Adrian Prantl | db3e26d | 2013-09-16 23:29:03 +0000 | [diff] [blame] | 309 | bool IsIndirect = DBG->isIndirectDebugValue(); |
Adrian Prantl | d3f6fe5 | 2013-07-10 16:56:52 +0000 | [diff] [blame] | 310 | uint64_t Offset = IsIndirect ? DBG->getOperand(1).getImm() : 0; |
Duncan P. N. Exon Smith | 3bef6a3 | 2015-04-03 19:20:26 +0000 | [diff] [blame] | 311 | DebugLoc DL = DBG->getDebugLoc(); |
Duncan P. N. Exon Smith | a9308c4 | 2015-04-29 16:38:44 +0000 | [diff] [blame] | 312 | assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && |
Duncan P. N. Exon Smith | 3bef6a3 | 2015-04-03 19:20:26 +0000 | [diff] [blame] | 313 | "Expected inlined-at fields to agree"); |
David Blaikie | 0252265b | 2013-06-16 20:34:15 +0000 | [diff] [blame] | 314 | MachineInstr *NewDV = |
| 315 | BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::DBG_VALUE)) |
Adrian Prantl | 87b7eb9 | 2014-10-01 18:55:02 +0000 | [diff] [blame] | 316 | .addFrameIndex(FI) |
| 317 | .addImm(Offset) |
| 318 | .addMetadata(Var) |
| 319 | .addMetadata(Expr); |
Adrian Prantl | e5e8ce6 | 2014-09-05 17:10:10 +0000 | [diff] [blame] | 320 | assert(NewDV->getParent() == MBB && "dangling parent pointer"); |
David Blaikie | 0252265b | 2013-06-16 20:34:15 +0000 | [diff] [blame] | 321 | (void)NewDV; |
| 322 | DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV); |
Devang Patel | d71bc1a | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 323 | } |
Jakob Stoklund Olesen | bd5e076 | 2012-02-22 16:50:46 +0000 | [diff] [blame] | 324 | // Now this register is spilled there is should not be any DBG_VALUE |
| 325 | // pointing to this register because they are all pointing to spilled value |
| 326 | // now. |
Devang Patel | d88b8ba | 2011-06-21 23:02:36 +0000 | [diff] [blame] | 327 | LRIDbgValues.clear(); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 328 | if (SpillKill) |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 329 | LR.LastUse = nullptr; // Don't kill register again |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 330 | } |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 331 | killVirtReg(LRI); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 332 | } |
| 333 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 334 | /// spillAll - Spill all dirty virtregs without killing them. |
Akira Hatanaka | d837be7 | 2012-10-31 00:56:01 +0000 | [diff] [blame] | 335 | void RAFast::spillAll(MachineBasicBlock::iterator MI) { |
Jakob Stoklund Olesen | f5e8c86 | 2010-05-17 15:30:37 +0000 | [diff] [blame] | 336 | if (LiveVirtRegs.empty()) return; |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 337 | isBulkSpilling = true; |
Jakob Stoklund Olesen | 70563bb | 2010-05-17 20:01:22 +0000 | [diff] [blame] | 338 | // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order |
| 339 | // of spilling here is deterministic, if arbitrary. |
| 340 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end(); |
| 341 | i != e; ++i) |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 342 | spillVirtReg(MI, i); |
| 343 | LiveVirtRegs.clear(); |
| 344 | isBulkSpilling = false; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 345 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 346 | |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 347 | /// usePhysReg - Handle the direct use of a physical register. |
| 348 | /// Check that the register is not used by a virtreg. |
| 349 | /// Kill the physreg, marking it free. |
| 350 | /// This may add implicit kills to MO->getParent() and invalidate MO. |
| 351 | void RAFast::usePhysReg(MachineOperand &MO) { |
| 352 | unsigned PhysReg = MO.getReg(); |
| 353 | assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) && |
| 354 | "Bad usePhysReg operand"); |
Hans Wennborg | 8eb336c | 2016-05-18 16:10:17 +0000 | [diff] [blame] | 355 | |
| 356 | // Ignore undef uses. |
| 357 | if (MO.isUndef()) |
| 358 | return; |
| 359 | |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 360 | markRegUsedInInstr(PhysReg); |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 361 | switch (PhysRegState[PhysReg]) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 362 | case regDisabled: |
| 363 | break; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 364 | case regReserved: |
| 365 | PhysRegState[PhysReg] = regFree; |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 366 | LLVM_FALLTHROUGH; |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 367 | case regFree: |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 368 | MO.setIsKill(); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 369 | return; |
| 370 | default: |
Eric Christopher | 66a8bf5 | 2010-12-08 21:35:09 +0000 | [diff] [blame] | 371 | // The physreg was allocated to a virtual register. That means the value we |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 372 | // wanted has been clobbered. |
| 373 | llvm_unreachable("Instruction uses an allocated register"); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 374 | } |
| 375 | |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 376 | // Maybe a superregister is reserved? |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 377 | for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) { |
| 378 | unsigned Alias = *AI; |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 379 | switch (PhysRegState[Alias]) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 380 | case regDisabled: |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 381 | break; |
| 382 | case regReserved: |
Quentin Colombet | 079aba7 | 2014-12-03 23:38:08 +0000 | [diff] [blame] | 383 | // Either PhysReg is a subregister of Alias and we mark the |
| 384 | // whole register as free, or PhysReg is the superregister of |
| 385 | // Alias and we mark all the aliases as disabled before freeing |
| 386 | // PhysReg. |
| 387 | // In the latter case, since PhysReg was disabled, this means that |
| 388 | // its value is defined only by physical sub-registers. This check |
| 389 | // is performed by the assert of the default case in this loop. |
| 390 | // Note: The value of the superregister may only be partial |
| 391 | // defined, that is why regDisabled is a valid state for aliases. |
| 392 | assert((TRI->isSuperRegister(PhysReg, Alias) || |
| 393 | TRI->isSuperRegister(Alias, PhysReg)) && |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 394 | "Instruction is not using a subregister of a reserved register"); |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 395 | LLVM_FALLTHROUGH; |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 396 | case regFree: |
| 397 | if (TRI->isSuperRegister(PhysReg, Alias)) { |
| 398 | // Leave the superregister in the working set. |
Quentin Colombet | 079aba7 | 2014-12-03 23:38:08 +0000 | [diff] [blame] | 399 | PhysRegState[Alias] = regFree; |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 400 | MO.getParent()->addRegisterKilled(Alias, TRI, true); |
| 401 | return; |
| 402 | } |
| 403 | // Some other alias was in the working set - clear it. |
| 404 | PhysRegState[Alias] = regDisabled; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 405 | break; |
| 406 | default: |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 407 | llvm_unreachable("Instruction uses an alias of an allocated register"); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 408 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 409 | } |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 410 | |
| 411 | // All aliases are disabled, bring register into working set. |
| 412 | PhysRegState[PhysReg] = regFree; |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 413 | MO.setIsKill(); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 414 | } |
| 415 | |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 416 | /// definePhysReg - Mark PhysReg as reserved or free after spilling any |
| 417 | /// virtregs. This is very similar to defineVirtReg except the physreg is |
| 418 | /// reserved instead of allocated. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 419 | void RAFast::definePhysReg(MachineInstr &MI, unsigned PhysReg, |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 420 | RegState NewState) { |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 421 | markRegUsedInInstr(PhysReg); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 422 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 423 | case regDisabled: |
| 424 | break; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 425 | default: |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 426 | spillVirtReg(MI, VirtReg); |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 427 | LLVM_FALLTHROUGH; |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 428 | case regFree: |
| 429 | case regReserved: |
| 430 | PhysRegState[PhysReg] = NewState; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 431 | return; |
| 432 | } |
| 433 | |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 434 | // This is a disabled register, disable all aliases. |
| 435 | PhysRegState[PhysReg] = NewState; |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 436 | for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) { |
| 437 | unsigned Alias = *AI; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 438 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 439 | case regDisabled: |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 440 | break; |
| 441 | default: |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 442 | spillVirtReg(MI, VirtReg); |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 443 | LLVM_FALLTHROUGH; |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 444 | case regFree: |
| 445 | case regReserved: |
| 446 | PhysRegState[Alias] = regDisabled; |
| 447 | if (TRI->isSuperRegister(PhysReg, Alias)) |
| 448 | return; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 449 | break; |
| 450 | } |
| 451 | } |
| 452 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 453 | |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 454 | |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 455 | // calcSpillCost - Return the cost of spilling clearing out PhysReg and |
| 456 | // aliases so it is free for allocation. |
| 457 | // Returns 0 when PhysReg is free or disabled with all aliases disabled - it |
| 458 | // can be allocated directly. |
| 459 | // Returns spillImpossible when PhysReg or an alias can't be spilled. |
| 460 | unsigned RAFast::calcSpillCost(unsigned PhysReg) const { |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 461 | if (isRegUsedInInstr(PhysReg)) { |
Jakob Stoklund Olesen | a1dceb0 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 462 | DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n"); |
Jakob Stoklund Olesen | 5857927 | 2010-05-17 21:02:08 +0000 | [diff] [blame] | 463 | return spillImpossible; |
Eric Christopher | de9d585 | 2011-04-12 22:17:44 +0000 | [diff] [blame] | 464 | } |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 465 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 466 | case regDisabled: |
| 467 | break; |
| 468 | case regFree: |
| 469 | return 0; |
| 470 | case regReserved: |
Jakob Stoklund Olesen | a1dceb0 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 471 | DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding " |
| 472 | << PrintReg(PhysReg, TRI) << " is reserved already.\n"); |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 473 | return spillImpossible; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 474 | default: { |
| 475 | LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg); |
| 476 | assert(I != LiveVirtRegs.end() && "Missing VirtReg entry"); |
| 477 | return I->Dirty ? spillDirty : spillClean; |
| 478 | } |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Eric Christopher | c378336 | 2011-04-12 00:48:08 +0000 | [diff] [blame] | 481 | // This is a disabled register, add up cost of aliases. |
Jakob Stoklund Olesen | a1dceb0 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 482 | DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n"); |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 483 | unsigned Cost = 0; |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 484 | for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) { |
| 485 | unsigned Alias = *AI; |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 486 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 487 | case regDisabled: |
| 488 | break; |
| 489 | case regFree: |
| 490 | ++Cost; |
| 491 | break; |
| 492 | case regReserved: |
| 493 | return spillImpossible; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 494 | default: { |
| 495 | LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg); |
| 496 | assert(I != LiveVirtRegs.end() && "Missing VirtReg entry"); |
| 497 | Cost += I->Dirty ? spillDirty : spillClean; |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 498 | break; |
| 499 | } |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 500 | } |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 501 | } |
| 502 | return Cost; |
| 503 | } |
| 504 | |
| 505 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 506 | /// assignVirtToPhysReg - This method updates local state so that we know |
| 507 | /// that PhysReg is the proper container for VirtReg now. The physical |
| 508 | /// register must not be used for anything else when this is called. |
| 509 | /// |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 510 | void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) { |
| 511 | DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to " |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 512 | << PrintReg(PhysReg, TRI) << "\n"); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 513 | PhysRegState[PhysReg] = LR.VirtReg; |
| 514 | assert(!LR.PhysReg && "Already assigned a physreg"); |
| 515 | LR.PhysReg = PhysReg; |
| 516 | } |
| 517 | |
| 518 | RAFast::LiveRegMap::iterator |
| 519 | RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) { |
| 520 | LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg); |
| 521 | assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared"); |
| 522 | assignVirtToPhysReg(*LRI, PhysReg); |
| 523 | return LRI; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 524 | } |
| 525 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 526 | /// allocVirtReg - Allocate a physical register for VirtReg. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 527 | RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr &MI, |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 528 | LiveRegMap::iterator LRI, |
| 529 | unsigned Hint) { |
| 530 | const unsigned VirtReg = LRI->VirtReg; |
Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 531 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 532 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 533 | "Can only allocate virtual registers"); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 534 | |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 535 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 536 | |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 537 | // Ignore invalid hints. |
| 538 | if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) || |
Jakob Stoklund Olesen | f67bf3e | 2012-10-15 22:41:03 +0000 | [diff] [blame] | 539 | !RC->contains(Hint) || !MRI->isAllocatable(Hint))) |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 540 | Hint = 0; |
| 541 | |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 542 | // Take hint when possible. |
| 543 | if (Hint) { |
Jakob Stoklund Olesen | fb03a92 | 2011-06-13 03:26:46 +0000 | [diff] [blame] | 544 | // Ignore the hint if we would have to spill a dirty register. |
| 545 | unsigned Cost = calcSpillCost(Hint); |
| 546 | if (Cost < spillDirty) { |
| 547 | if (Cost) |
| 548 | definePhysReg(MI, Hint, regFree); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 549 | // definePhysReg may kill virtual registers and modify LiveVirtRegs. |
| 550 | // That invalidates LRI, so run a new lookup for VirtReg. |
| 551 | return assignVirtToPhysReg(VirtReg, Hint); |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 552 | } |
| 553 | } |
| 554 | |
Jakob Stoklund Olesen | bdb55e0 | 2012-11-29 03:34:17 +0000 | [diff] [blame] | 555 | ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC); |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 556 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 557 | // First try to find a completely free register. |
Jakob Stoklund Olesen | bdb55e0 | 2012-11-29 03:34:17 +0000 | [diff] [blame] | 558 | for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){ |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 559 | unsigned PhysReg = *I; |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 560 | if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) { |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 561 | assignVirtToPhysReg(*LRI, PhysReg); |
| 562 | return LRI; |
| 563 | } |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 564 | } |
| 565 | |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 566 | DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from " |
Craig Topper | cf0444b | 2014-11-17 05:50:14 +0000 | [diff] [blame] | 567 | << TRI->getRegClassName(RC) << "\n"); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 568 | |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 569 | unsigned BestReg = 0, BestCost = spillImpossible; |
Jakob Stoklund Olesen | bdb55e0 | 2012-11-29 03:34:17 +0000 | [diff] [blame] | 570 | for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){ |
Jakob Stoklund Olesen | 6649cda | 2010-05-17 15:30:32 +0000 | [diff] [blame] | 571 | unsigned Cost = calcSpillCost(*I); |
Jakob Stoklund Olesen | a1dceb0 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 572 | DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n"); |
Eric Christopher | de9d585 | 2011-04-12 22:17:44 +0000 | [diff] [blame] | 573 | DEBUG(dbgs() << "\tCost: " << Cost << "\n"); |
| 574 | DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n"); |
Jakob Stoklund Olesen | f5e8c86 | 2010-05-17 15:30:37 +0000 | [diff] [blame] | 575 | // Cost is 0 when all aliases are already disabled. |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 576 | if (Cost == 0) { |
| 577 | assignVirtToPhysReg(*LRI, *I); |
| 578 | return LRI; |
| 579 | } |
Jakob Stoklund Olesen | f5e8c86 | 2010-05-17 15:30:37 +0000 | [diff] [blame] | 580 | if (Cost < BestCost) |
| 581 | BestReg = *I, BestCost = Cost; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 582 | } |
| 583 | |
| 584 | if (BestReg) { |
Jakob Stoklund Olesen | f5e8c86 | 2010-05-17 15:30:37 +0000 | [diff] [blame] | 585 | definePhysReg(MI, BestReg, regFree); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 586 | // definePhysReg may kill virtual registers and modify LiveVirtRegs. |
| 587 | // That invalidates LRI, so run a new lookup for VirtReg. |
| 588 | return assignVirtToPhysReg(VirtReg, BestReg); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 589 | } |
| 590 | |
Jakob Stoklund Olesen | 54f7c59 | 2011-07-02 07:17:37 +0000 | [diff] [blame] | 591 | // Nothing we can do. Report an error and keep going with a bad allocation. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 592 | if (MI.isInlineAsm()) |
| 593 | MI.emitError("inline assembly requires more registers than available"); |
Benjamin Kramer | 7200a46 | 2013-10-05 19:33:37 +0000 | [diff] [blame] | 594 | else |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 595 | MI.emitError("ran out of registers during register allocation"); |
Jakob Stoklund Olesen | 54f7c59 | 2011-07-02 07:17:37 +0000 | [diff] [blame] | 596 | definePhysReg(MI, *AO.begin(), regFree); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 597 | return assignVirtToPhysReg(VirtReg, *AO.begin()); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 598 | } |
| 599 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 600 | /// defineVirtReg - Allocate a register for VirtReg and mark it as dirty. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 601 | RAFast::LiveRegMap::iterator RAFast::defineVirtReg(MachineInstr &MI, |
| 602 | unsigned OpNum, |
| 603 | unsigned VirtReg, |
| 604 | unsigned Hint) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 605 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 606 | "Not a virtual register"); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 607 | LiveRegMap::iterator LRI; |
Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 608 | bool New; |
Benjamin Kramer | d6f1f84 | 2014-03-02 13:30:33 +0000 | [diff] [blame] | 609 | std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg)); |
Jakob Stoklund Olesen | 7d22a81b | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 610 | if (New) { |
| 611 | // If there is no hint, peek at the only use of this register. |
| 612 | if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) && |
| 613 | MRI->hasOneNonDBGUse(VirtReg)) { |
Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 614 | const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg); |
Jakob Stoklund Olesen | 7d22a81b | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 615 | // It's a copy, use the destination register as a hint. |
Jakob Stoklund Olesen | 4c82a9e | 2010-07-03 00:04:37 +0000 | [diff] [blame] | 616 | if (UseMI.isCopyLike()) |
| 617 | Hint = UseMI.getOperand(0).getReg(); |
Jakob Stoklund Olesen | 7d22a81b | 2010-05-17 04:50:57 +0000 | [diff] [blame] | 618 | } |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 619 | LRI = allocVirtReg(MI, LRI, Hint); |
| 620 | } else if (LRI->LastUse) { |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 621 | // Redefining a live register - kill at the last use, unless it is this |
| 622 | // instruction defining VirtReg multiple times. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 623 | if (LRI->LastUse != &MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse()) |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 624 | addKillFlag(*LRI); |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 625 | } |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 626 | assert(LRI->PhysReg && "Register not assigned"); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 627 | LRI->LastUse = &MI; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 628 | LRI->LastOpNum = OpNum; |
| 629 | LRI->Dirty = true; |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 630 | markRegUsedInInstr(LRI->PhysReg); |
Jakob Stoklund Olesen | f915d14 | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 631 | return LRI; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 632 | } |
| 633 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 634 | /// reloadVirtReg - Make sure VirtReg is available in a physreg and return it. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 635 | RAFast::LiveRegMap::iterator RAFast::reloadVirtReg(MachineInstr &MI, |
| 636 | unsigned OpNum, |
| 637 | unsigned VirtReg, |
| 638 | unsigned Hint) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 639 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 640 | "Not a virtual register"); |
Jakob Stoklund Olesen | 397068d | 2010-05-17 02:49:15 +0000 | [diff] [blame] | 641 | LiveRegMap::iterator LRI; |
Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 642 | bool New; |
Benjamin Kramer | d6f1f84 | 2014-03-02 13:30:33 +0000 | [diff] [blame] | 643 | std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg)); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 644 | MachineOperand &MO = MI.getOperand(OpNum); |
Jakob Stoklund Olesen | d2ef1fb | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 645 | if (New) { |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 646 | LRI = allocVirtReg(MI, LRI, Hint); |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 647 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 648 | int FrameIndex = getStackSpaceFor(VirtReg, RC); |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 649 | DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into " |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 650 | << PrintReg(LRI->PhysReg, TRI) << "\n"); |
| 651 | TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 652 | ++NumLoads; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 653 | } else if (LRI->Dirty) { |
Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 654 | if (isLastUseOfLocalReg(MO)) { |
| 655 | DEBUG(dbgs() << "Killing last use: " << MO << "\n"); |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 656 | if (MO.isUse()) |
| 657 | MO.setIsKill(); |
| 658 | else |
| 659 | MO.setIsDead(); |
Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 660 | } else if (MO.isKill()) { |
| 661 | DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n"); |
| 662 | MO.setIsKill(false); |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 663 | } else if (MO.isDead()) { |
| 664 | DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n"); |
| 665 | MO.setIsDead(false); |
Jakob Stoklund Olesen | 84ce290 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 666 | } |
Jakob Stoklund Olesen | edd3d9d | 2010-05-17 03:26:06 +0000 | [diff] [blame] | 667 | } else if (MO.isKill()) { |
| 668 | // We must remove kill flags from uses of reloaded registers because the |
| 669 | // register would be killed immediately, and there might be a second use: |
| 670 | // %foo = OR %x<kill>, %x |
| 671 | // This would cause a second reload of %x into a different register. |
| 672 | DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n"); |
| 673 | MO.setIsKill(false); |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 674 | } else if (MO.isDead()) { |
| 675 | DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n"); |
| 676 | MO.setIsDead(false); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 677 | } |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 678 | assert(LRI->PhysReg && "Register not assigned"); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 679 | LRI->LastUse = &MI; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 680 | LRI->LastOpNum = OpNum; |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 681 | markRegUsedInInstr(LRI->PhysReg); |
Jakob Stoklund Olesen | f915d14 | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 682 | return LRI; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 683 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 684 | |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 685 | // setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering |
| 686 | // subregs. This may invalidate any operand pointers. |
| 687 | // Return true if the operand kills its register. |
| 688 | bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) { |
| 689 | MachineOperand &MO = MI->getOperand(OpNum); |
Jakob Stoklund Olesen | a13fd12 | 2012-05-14 21:30:58 +0000 | [diff] [blame] | 690 | bool Dead = MO.isDead(); |
Jakob Stoklund Olesen | e07a408 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 691 | if (!MO.getSubReg()) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 692 | MO.setReg(PhysReg); |
Jakob Stoklund Olesen | a13fd12 | 2012-05-14 21:30:58 +0000 | [diff] [blame] | 693 | return MO.isKill() || Dead; |
Jakob Stoklund Olesen | e07a408 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 694 | } |
| 695 | |
| 696 | // Handle subregister index. |
| 697 | MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0); |
| 698 | MO.setSubReg(0); |
Jakob Stoklund Olesen | e0eddb2 | 2010-05-19 21:36:05 +0000 | [diff] [blame] | 699 | |
| 700 | // A kill flag implies killing the full register. Add corresponding super |
| 701 | // register kill. |
| 702 | if (MO.isKill()) { |
| 703 | MI->addRegisterKilled(PhysReg, TRI, true); |
Jakob Stoklund Olesen | e07a408 | 2010-05-17 02:49:21 +0000 | [diff] [blame] | 704 | return true; |
| 705 | } |
Jakob Stoklund Olesen | dc2e0cd | 2012-05-14 21:10:25 +0000 | [diff] [blame] | 706 | |
| 707 | // A <def,read-undef> of a sub-register requires an implicit def of the full |
| 708 | // register. |
| 709 | if (MO.isDef() && MO.isUndef()) |
| 710 | MI->addRegisterDefined(PhysReg, TRI); |
| 711 | |
Jakob Stoklund Olesen | a13fd12 | 2012-05-14 21:30:58 +0000 | [diff] [blame] | 712 | return Dead; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 713 | } |
| 714 | |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 715 | // Handle special instruction operand like early clobbers and tied ops when |
| 716 | // there are additional physreg defines. |
| 717 | void RAFast::handleThroughOperands(MachineInstr *MI, |
| 718 | SmallVectorImpl<unsigned> &VirtDead) { |
| 719 | DEBUG(dbgs() << "Scanning for through registers:"); |
| 720 | SmallSet<unsigned, 8> ThroughRegs; |
| 721 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 722 | MachineOperand &MO = MI->getOperand(i); |
| 723 | if (!MO.isReg()) continue; |
| 724 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 725 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
| 726 | continue; |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 727 | if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) || |
| 728 | (MO.getSubReg() && MI->readsVirtualRegister(Reg))) { |
David Blaikie | 70573dc | 2014-11-19 07:49:26 +0000 | [diff] [blame] | 729 | if (ThroughRegs.insert(Reg).second) |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 730 | DEBUG(dbgs() << ' ' << PrintReg(Reg)); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 731 | } |
| 732 | } |
| 733 | |
| 734 | // If any physreg defines collide with preallocated through registers, |
| 735 | // we must spill and reallocate. |
| 736 | DEBUG(dbgs() << "\nChecking for physdef collisions.\n"); |
| 737 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 738 | MachineOperand &MO = MI->getOperand(i); |
| 739 | if (!MO.isReg() || !MO.isDef()) continue; |
| 740 | unsigned Reg = MO.getReg(); |
| 741 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 742 | markRegUsedInInstr(Reg); |
Jakob Stoklund Olesen | 9b09cf0 | 2012-06-01 22:38:17 +0000 | [diff] [blame] | 743 | for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) { |
Jakob Stoklund Olesen | 9b09cf0 | 2012-06-01 22:38:17 +0000 | [diff] [blame] | 744 | if (ThroughRegs.count(PhysRegState[*AI])) |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 745 | definePhysReg(*MI, *AI, regFree); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 746 | } |
| 747 | } |
| 748 | |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 749 | SmallVector<unsigned, 8> PartialDefs; |
Rafael Espindola | 2021f38 | 2011-11-22 06:27:18 +0000 | [diff] [blame] | 750 | DEBUG(dbgs() << "Allocating tied uses.\n"); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 751 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 752 | MachineOperand &MO = MI->getOperand(i); |
| 753 | if (!MO.isReg()) continue; |
| 754 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 755 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 756 | if (MO.isUse()) { |
| 757 | unsigned DefIdx = 0; |
| 758 | if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue; |
| 759 | DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand " |
| 760 | << DefIdx << ".\n"); |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 761 | LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 762 | unsigned PhysReg = LRI->PhysReg; |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 763 | setPhysReg(MI, i, PhysReg); |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 764 | // Note: we don't update the def operand yet. That would cause the normal |
| 765 | // def-scan to attempt spilling. |
| 766 | } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) { |
| 767 | DEBUG(dbgs() << "Partial redefine: " << MO << "\n"); |
| 768 | // Reload the register, but don't assign to the operand just yet. |
| 769 | // That would confuse the later phys-def processing pass. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 770 | LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 771 | PartialDefs.push_back(LRI->PhysReg); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 772 | } |
| 773 | } |
| 774 | |
Rafael Espindola | 2021f38 | 2011-11-22 06:27:18 +0000 | [diff] [blame] | 775 | DEBUG(dbgs() << "Allocating early clobbers.\n"); |
| 776 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 777 | MachineOperand &MO = MI->getOperand(i); |
| 778 | if (!MO.isReg()) continue; |
| 779 | unsigned Reg = MO.getReg(); |
| 780 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; |
| 781 | if (!MO.isEarlyClobber()) |
| 782 | continue; |
| 783 | // Note: defineVirtReg may invalidate MO. |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 784 | LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, 0); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 785 | unsigned PhysReg = LRI->PhysReg; |
Rafael Espindola | 2021f38 | 2011-11-22 06:27:18 +0000 | [diff] [blame] | 786 | if (setPhysReg(MI, i, PhysReg)) |
| 787 | VirtDead.push_back(Reg); |
| 788 | } |
| 789 | |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 790 | // Restore UsedInInstr to a state usable for allocating normal virtual uses. |
Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 791 | UsedInInstr.clear(); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 792 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 793 | MachineOperand &MO = MI->getOperand(i); |
| 794 | if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue; |
| 795 | unsigned Reg = MO.getReg(); |
| 796 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Jakob Stoklund Olesen | a1dceb0 | 2011-06-28 17:24:32 +0000 | [diff] [blame] | 797 | DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI) |
| 798 | << " as used in instr\n"); |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 799 | markRegUsedInInstr(Reg); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 800 | } |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 801 | |
| 802 | // Also mark PartialDefs as used to avoid reallocation. |
| 803 | for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i) |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 804 | markRegUsedInInstr(PartialDefs[i]); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 805 | } |
| 806 | |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 807 | void RAFast::AllocateBasicBlock() { |
| 808 | DEBUG(dbgs() << "\nAllocating " << *MBB); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 809 | |
| 810 | PhysRegState.assign(TRI->getNumRegs(), regDisabled); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 811 | assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?"); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 812 | |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 813 | MachineBasicBlock::iterator MII = MBB->begin(); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 814 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 815 | // Add live-in registers as live. |
Matthias Braun | d9da162 | 2015-09-09 18:08:03 +0000 | [diff] [blame] | 816 | for (const auto &LI : MBB->liveins()) |
| 817 | if (MRI->isAllocatable(LI.PhysReg)) |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 818 | definePhysReg(*MII, LI.PhysReg, regReserved); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 819 | |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 820 | SmallVector<unsigned, 8> VirtDead; |
Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 821 | SmallVector<MachineInstr*, 32> Coalesced; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 822 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 823 | // Otherwise, sequentially allocate each instruction in the MBB. |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 824 | while (MII != MBB->end()) { |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 825 | MachineInstr *MI = &*MII++; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 826 | const MCInstrDesc &MCID = MI->getDesc(); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 827 | DEBUG({ |
Jakob Stoklund Olesen | d74a564 | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 828 | dbgs() << "\n>> " << *MI << "Regs:"; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 829 | for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) { |
| 830 | if (PhysRegState[Reg] == regDisabled) continue; |
| 831 | dbgs() << " " << TRI->getName(Reg); |
| 832 | switch(PhysRegState[Reg]) { |
| 833 | case regFree: |
| 834 | break; |
| 835 | case regReserved: |
Jakob Stoklund Olesen | d74a564 | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 836 | dbgs() << "*"; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 837 | break; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 838 | default: { |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 839 | dbgs() << '=' << PrintReg(PhysRegState[Reg]); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 840 | LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]); |
| 841 | assert(I != LiveVirtRegs.end() && "Missing VirtReg entry"); |
| 842 | if (I->Dirty) |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 843 | dbgs() << "*"; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 844 | assert(I->PhysReg == Reg && "Bad inverse map"); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 845 | break; |
| 846 | } |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 847 | } |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 848 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 849 | dbgs() << '\n'; |
Jakob Stoklund Olesen | 1326681 | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 850 | // Check that LiveVirtRegs is the inverse. |
| 851 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), |
| 852 | e = LiveVirtRegs.end(); i != e; ++i) { |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 853 | assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) && |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 854 | "Bad map key"); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 855 | assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) && |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 856 | "Bad map value"); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 857 | assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map"); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 858 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 859 | }); |
| 860 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 861 | // Debug values are not allowed to change codegen in any way. |
| 862 | if (MI->isDebugValue()) { |
Devang Patel | d61b735 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 863 | bool ScanDbgValue = true; |
| 864 | while (ScanDbgValue) { |
| 865 | ScanDbgValue = false; |
| 866 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 867 | MachineOperand &MO = MI->getOperand(i); |
| 868 | if (!MO.isReg()) continue; |
| 869 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 870 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 871 | LiveRegMap::iterator LRI = findLiveVirtReg(Reg); |
Devang Patel | d61b735 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 872 | if (LRI != LiveVirtRegs.end()) |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 873 | setPhysReg(MI, i, LRI->PhysReg); |
Devang Patel | 57e7237 | 2010-07-09 21:48:31 +0000 | [diff] [blame] | 874 | else { |
Devang Patel | d61b735 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 875 | int SS = StackSlotForVirtReg[Reg]; |
Devang Patel | 6095d81 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 876 | if (SS == -1) { |
Jim Grosbach | cb2e56f | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 877 | // We can't allocate a physreg for a DebugValue, sorry! |
Devang Patel | 6095d81 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 878 | DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE"); |
Jim Grosbach | cb2e56f | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 879 | MO.setReg(0); |
Devang Patel | 6095d81 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 880 | } |
Devang Patel | d61b735 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 881 | else { |
| 882 | // Modify DBG_VALUE now that the value is in a spill slot. |
Adrian Prantl | db3e26d | 2013-09-16 23:29:03 +0000 | [diff] [blame] | 883 | bool IsIndirect = MI->isIndirectDebugValue(); |
Adrian Prantl | d3f6fe5 | 2013-07-10 16:56:52 +0000 | [diff] [blame] | 884 | uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0; |
Adrian Prantl | 87b7eb9 | 2014-10-01 18:55:02 +0000 | [diff] [blame] | 885 | const MDNode *Var = MI->getDebugVariable(); |
| 886 | const MDNode *Expr = MI->getDebugExpression(); |
Devang Patel | d61b735 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 887 | DebugLoc DL = MI->getDebugLoc(); |
David Blaikie | 0252265b | 2013-06-16 20:34:15 +0000 | [diff] [blame] | 888 | MachineBasicBlock *MBB = MI->getParent(); |
Duncan P. N. Exon Smith | e686f15 | 2015-04-06 23:27:40 +0000 | [diff] [blame] | 889 | assert( |
Duncan P. N. Exon Smith | a9308c4 | 2015-04-29 16:38:44 +0000 | [diff] [blame] | 890 | cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) && |
Duncan P. N. Exon Smith | e686f15 | 2015-04-06 23:27:40 +0000 | [diff] [blame] | 891 | "Expected inlined-at fields to agree"); |
David Blaikie | 0252265b | 2013-06-16 20:34:15 +0000 | [diff] [blame] | 892 | MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL, |
| 893 | TII->get(TargetOpcode::DBG_VALUE)) |
Adrian Prantl | 87b7eb9 | 2014-10-01 18:55:02 +0000 | [diff] [blame] | 894 | .addFrameIndex(SS) |
| 895 | .addImm(Offset) |
| 896 | .addMetadata(Var) |
| 897 | .addMetadata(Expr); |
David Blaikie | 0252265b | 2013-06-16 20:34:15 +0000 | [diff] [blame] | 898 | DEBUG(dbgs() << "Modifying debug info due to spill:" |
| 899 | << "\t" << *NewDV); |
| 900 | // Scan NewDV operands from the beginning. |
| 901 | MI = NewDV; |
| 902 | ScanDbgValue = true; |
| 903 | break; |
Devang Patel | d61b735 | 2010-07-19 23:25:39 +0000 | [diff] [blame] | 904 | } |
Devang Patel | 57e7237 | 2010-07-09 21:48:31 +0000 | [diff] [blame] | 905 | } |
Devang Patel | 43bde96 | 2011-11-15 21:03:58 +0000 | [diff] [blame] | 906 | LiveDbgValueMap[Reg].push_back(MI); |
Devang Patel | 57e7237 | 2010-07-09 21:48:31 +0000 | [diff] [blame] | 907 | } |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 908 | } |
| 909 | // Next instruction. |
| 910 | continue; |
| 911 | } |
| 912 | |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 913 | // If this is a copy, we may be able to coalesce. |
Jakob Stoklund Olesen | 37c42a3 | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 914 | unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0; |
Jakob Stoklund Olesen | 4c82a9e | 2010-07-03 00:04:37 +0000 | [diff] [blame] | 915 | if (MI->isCopy()) { |
| 916 | CopyDst = MI->getOperand(0).getReg(); |
| 917 | CopySrc = MI->getOperand(1).getReg(); |
| 918 | CopyDstSub = MI->getOperand(0).getSubReg(); |
| 919 | CopySrcSub = MI->getOperand(1).getSubReg(); |
Jakob Stoklund Olesen | 37c42a3 | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 920 | } |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 921 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 922 | // Track registers used by instruction. |
Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 923 | UsedInInstr.clear(); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 924 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 925 | // First scan. |
| 926 | // Mark physreg uses and early clobbers as used. |
Jakob Stoklund Olesen | e68b814 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 927 | // Find the end of the virtreg operands |
| 928 | unsigned VirtOpEnd = 0; |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 929 | bool hasTiedOps = false; |
| 930 | bool hasEarlyClobbers = false; |
| 931 | bool hasPartialRedefs = false; |
| 932 | bool hasPhysDefs = false; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 933 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 934 | MachineOperand &MO = MI->getOperand(i); |
Chad Rosier | 8d2c229 | 2012-11-06 22:52:42 +0000 | [diff] [blame] | 935 | // Make sure MRI knows about registers clobbered by regmasks. |
| 936 | if (MO.isRegMask()) { |
| 937 | MRI->addPhysRegsUsedFromRegMask(MO.getRegMask()); |
| 938 | continue; |
| 939 | } |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 940 | if (!MO.isReg()) continue; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 941 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | e68b814 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 942 | if (!Reg) continue; |
| 943 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
| 944 | VirtOpEnd = i+1; |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 945 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 946 | hasTiedOps = hasTiedOps || |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 947 | MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1; |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 948 | } else { |
| 949 | if (MO.isEarlyClobber()) |
| 950 | hasEarlyClobbers = true; |
| 951 | if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) |
| 952 | hasPartialRedefs = true; |
| 953 | } |
Jakob Stoklund Olesen | e68b814 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 954 | continue; |
| 955 | } |
Jakob Stoklund Olesen | f67bf3e | 2012-10-15 22:41:03 +0000 | [diff] [blame] | 956 | if (!MRI->isAllocatable(Reg)) continue; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 957 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 4d5c106 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 958 | usePhysReg(MO); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 959 | } else if (MO.isEarlyClobber()) { |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 960 | definePhysReg(*MI, Reg, |
| 961 | (MO.isImplicit() || MO.isDead()) ? regFree : regReserved); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 962 | hasEarlyClobbers = true; |
| 963 | } else |
| 964 | hasPhysDefs = true; |
| 965 | } |
| 966 | |
| 967 | // The instruction may have virtual register operands that must be allocated |
| 968 | // the same register at use-time and def-time: early clobbers and tied |
| 969 | // operands. If there are also physical defs, these registers must avoid |
| 970 | // both physical defs and uses, making them more constrained than normal |
| 971 | // operands. |
Jim Grosbach | cb2e56f | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 972 | // Similarly, if there are multiple defs and tied operands, we must make |
| 973 | // sure the same register is allocated to uses and defs. |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 974 | // We didn't detect inline asm tied operands above, so just make this extra |
| 975 | // pass for all inline asm. |
Jakob Stoklund Olesen | dadea5b | 2010-06-29 19:15:30 +0000 | [diff] [blame] | 976 | if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs || |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 977 | (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) { |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 978 | handleThroughOperands(MI, VirtDead); |
| 979 | // Don't attempt coalescing when we have funny stuff going on. |
| 980 | CopyDst = 0; |
Jakob Stoklund Olesen | 36cf119 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 981 | // Pretend we have early clobbers so the use operands get marked below. |
| 982 | // This is not necessary for the common case of a single tied use. |
| 983 | hasEarlyClobbers = true; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 984 | } |
| 985 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 986 | // Second scan. |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 987 | // Allocate virtreg uses. |
Jakob Stoklund Olesen | e68b814 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 988 | for (unsigned i = 0; i != VirtOpEnd; ++i) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 989 | MachineOperand &MO = MI->getOperand(i); |
| 990 | if (!MO.isReg()) continue; |
| 991 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 992 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 993 | if (MO.isUse()) { |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 994 | LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, CopyDst); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 995 | unsigned PhysReg = LRI->PhysReg; |
Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 996 | CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 997 | if (setPhysReg(MI, i, PhysReg)) |
Jakob Stoklund Olesen | f915d14 | 2010-05-17 03:26:09 +0000 | [diff] [blame] | 998 | killVirtReg(LRI); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 999 | } |
| 1000 | } |
| 1001 | |
Jakob Stoklund Olesen | 36cf119 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 1002 | // Track registers defined by instruction - early clobbers and tied uses at |
| 1003 | // this point. |
Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 1004 | UsedInInstr.clear(); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 1005 | if (hasEarlyClobbers) { |
| 1006 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1007 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 36cf119 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 1008 | if (!MO.isReg()) continue; |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 1009 | unsigned Reg = MO.getReg(); |
| 1010 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Jakob Stoklund Olesen | 36cf119 | 2010-07-29 00:52:19 +0000 | [diff] [blame] | 1011 | // Look for physreg defs and tied uses. |
| 1012 | if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue; |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 1013 | markRegUsedInInstr(Reg); |
Jakob Stoklund Olesen | 0d94d7a | 2010-06-28 18:34:34 +0000 | [diff] [blame] | 1014 | } |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1015 | } |
| 1016 | |
Jakob Stoklund Olesen | 1069a09 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 1017 | unsigned DefOpEnd = MI->getNumOperands(); |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1018 | if (MI->isCall()) { |
Quentin Colombet | e611698 | 2016-02-20 00:32:29 +0000 | [diff] [blame] | 1019 | // Spill all virtregs before a call. This serves one purpose: If an |
Jim Grosbach | cb2e56f | 2010-09-01 19:16:29 +0000 | [diff] [blame] | 1020 | // exception is thrown, the landing pad is going to expect to find |
Quentin Colombet | e611698 | 2016-02-20 00:32:29 +0000 | [diff] [blame] | 1021 | // registers in their spill slots. |
| 1022 | // Note: although this is appealing to just consider all definitions |
| 1023 | // as call-clobbered, this is not correct because some of those |
| 1024 | // definitions may be used later on and we do not want to reuse |
| 1025 | // those for virtual registers in between. |
Jakob Stoklund Olesen | 1069a09 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 1026 | DEBUG(dbgs() << " Spilling remaining registers before call.\n"); |
| 1027 | spillAll(MI); |
Jakob Stoklund Olesen | 864827a | 2010-06-04 18:08:29 +0000 | [diff] [blame] | 1028 | |
| 1029 | // The imp-defs are skipped below, but we still need to mark those |
| 1030 | // registers as used by the function. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1031 | SkippedInstrs.insert(&MCID); |
Jakob Stoklund Olesen | 1069a09 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 1032 | } |
| 1033 | |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1034 | // Third scan. |
| 1035 | // Allocate defs and collect dead defs. |
Jakob Stoklund Olesen | 1069a09 | 2010-05-17 02:49:18 +0000 | [diff] [blame] | 1036 | for (unsigned i = 0; i != DefOpEnd; ++i) { |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1037 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 246e9a0 | 2010-06-15 16:20:57 +0000 | [diff] [blame] | 1038 | if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber()) |
| 1039 | continue; |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1040 | unsigned Reg = MO.getReg(); |
| 1041 | |
| 1042 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Jakob Stoklund Olesen | f67bf3e | 2012-10-15 22:41:03 +0000 | [diff] [blame] | 1043 | if (!MRI->isAllocatable(Reg)) continue; |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 1044 | definePhysReg(*MI, Reg, MO.isDead() ? regFree : regReserved); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1045 | continue; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1046 | } |
Duncan P. N. Exon Smith | 44ed0de | 2016-07-01 15:03:37 +0000 | [diff] [blame] | 1047 | LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, CopySrc); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 1048 | unsigned PhysReg = LRI->PhysReg; |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 1049 | if (setPhysReg(MI, i, PhysReg)) { |
| 1050 | VirtDead.push_back(Reg); |
Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1051 | CopyDst = 0; // cancel coalescing; |
| 1052 | } else |
| 1053 | CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1054 | } |
| 1055 | |
Jakob Stoklund Olesen | 663543b4 | 2010-05-18 21:10:50 +0000 | [diff] [blame] | 1056 | // Kill dead defs after the scan to ensure that multiple defs of the same |
| 1057 | // register are allocated identically. We didn't need to do this for uses |
| 1058 | // because we are crerating our own kill flags, and they are always at the |
| 1059 | // last use. |
| 1060 | for (unsigned i = 0, e = VirtDead.size(); i != e; ++i) |
| 1061 | killVirtReg(VirtDead[i]); |
| 1062 | VirtDead.clear(); |
| 1063 | |
Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1064 | if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) { |
| 1065 | DEBUG(dbgs() << "-- coalescing: " << *MI); |
| 1066 | Coalesced.push_back(MI); |
| 1067 | } else { |
| 1068 | DEBUG(dbgs() << "<< " << *MI); |
| 1069 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1070 | } |
| 1071 | |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1072 | // Spill all physical registers holding virtual registers now. |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 1073 | DEBUG(dbgs() << "Spilling live registers at end of block.\n"); |
| 1074 | spillAll(MBB->getFirstTerminator()); |
Jakob Stoklund Olesen | f1b3029 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 1075 | |
Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1076 | // Erase all the coalesced copies. We are delaying it until now because |
Jakob Stoklund Olesen | 8044c98 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 1077 | // LiveVirtRegs might refer to the instrs. |
Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1078 | for (unsigned i = 0, e = Coalesced.size(); i != e; ++i) |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 1079 | MBB->erase(Coalesced[i]); |
Jakob Stoklund Olesen | 6c038e3 | 2010-05-14 21:55:50 +0000 | [diff] [blame] | 1080 | NumCopies += Coalesced.size(); |
Jakob Stoklund Olesen | ceb5a7a | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 1081 | |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 1082 | DEBUG(MBB->dump()); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1083 | } |
| 1084 | |
| 1085 | /// runOnMachineFunction - Register allocate the whole function |
| 1086 | /// |
| 1087 | bool RAFast::runOnMachineFunction(MachineFunction &Fn) { |
Jakob Stoklund Olesen | d74a564 | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 1088 | DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n" |
David Blaikie | c8c2920 | 2012-08-22 17:18:53 +0000 | [diff] [blame] | 1089 | << "********** Function: " << Fn.getName() << '\n'); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1090 | MF = &Fn; |
Jakob Stoklund Olesen | 0ba2e2a | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 1091 | MRI = &MF->getRegInfo(); |
Eric Christopher | 6062180 | 2014-10-14 07:22:00 +0000 | [diff] [blame] | 1092 | TRI = MF->getSubtarget().getRegisterInfo(); |
| 1093 | TII = MF->getSubtarget().getInstrInfo(); |
Chad Rosier | ed119d5 | 2012-11-28 00:21:29 +0000 | [diff] [blame] | 1094 | MRI->freezeReservedRegs(Fn); |
Jakob Stoklund Olesen | 50663b7 | 2011-06-02 18:35:30 +0000 | [diff] [blame] | 1095 | RegClassInfo.runOnMachineFunction(Fn); |
Jakob Stoklund Olesen | a2136be | 2012-10-17 01:37:59 +0000 | [diff] [blame] | 1096 | UsedInInstr.clear(); |
Jakob Stoklund Olesen | 2ff4dc0 | 2013-02-21 19:35:21 +0000 | [diff] [blame] | 1097 | UsedInInstr.setUniverse(TRI->getNumRegUnits()); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1098 | |
| 1099 | // initialize the virtual->physical register map to have a 'null' |
| 1100 | // mapping for all virtual registers |
Jakob Stoklund Olesen | d82ac37 | 2011-01-09 21:58:20 +0000 | [diff] [blame] | 1101 | StackSlotForVirtReg.resize(MRI->getNumVirtRegs()); |
Jakob Stoklund Olesen | 9c4cd1b | 2012-02-22 01:02:37 +0000 | [diff] [blame] | 1102 | LiveVirtRegs.setUniverse(MRI->getNumVirtRegs()); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1103 | |
| 1104 | // Loop over all of the basic blocks, eliminating virtual register references |
Jakob Stoklund Olesen | fb43e06 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 1105 | for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end(); |
| 1106 | MBBi != MBBe; ++MBBi) { |
| 1107 | MBB = &*MBBi; |
| 1108 | AllocateBasicBlock(); |
| 1109 | } |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1110 | |
Andrew Trick | da84e64 | 2012-02-21 04:51:23 +0000 | [diff] [blame] | 1111 | // All machine operands and other references to virtual registers have been |
| 1112 | // replaced. Remove the virtual registers. |
| 1113 | MRI->clearVirtRegs(); |
| 1114 | |
Jakob Stoklund Olesen | 864827a | 2010-06-04 18:08:29 +0000 | [diff] [blame] | 1115 | SkippedInstrs.clear(); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1116 | StackSlotForVirtReg.clear(); |
Devang Patel | d71bc1a | 2010-08-04 18:42:02 +0000 | [diff] [blame] | 1117 | LiveDbgValueMap.clear(); |
Jakob Stoklund Olesen | 8a070a5 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1118 | return true; |
| 1119 | } |
| 1120 | |
| 1121 | FunctionPass *llvm::createFastRegisterAllocator() { |
| 1122 | return new RAFast(); |
| 1123 | } |