blob: 45b36d3d3ebb3ec60d518189705264fe71aa9e21 [file] [log] [blame]
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +00001//===-- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass compute turns all control flow pseudo instructions into native one
12/// computing their address on the fly ; it also sets STACK_SIZE info.
13//===----------------------------------------------------------------------===//
14
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +000015#include "llvm/Support/Debug.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000016#include "AMDGPU.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000017#include "AMDGPUSubtarget.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000018#include "R600Defines.h"
19#include "R600InstrInfo.h"
20#include "R600MachineFunctionInfo.h"
21#include "R600RegisterInfo.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000025#include "llvm/Support/raw_ostream.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000026
Benjamin Kramerd78bb462013-05-23 17:10:37 +000027using namespace llvm;
28
Chandler Carruth84e68b22014-04-22 02:41:26 +000029#define DEBUG_TYPE "r600cf"
30
Benjamin Kramerd78bb462013-05-23 17:10:37 +000031namespace {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000032
Tom Stellarda40f9712014-01-22 21:55:43 +000033struct CFStack {
34
35 enum StackItem {
36 ENTRY = 0,
37 SUB_ENTRY = 1,
38 FIRST_NON_WQM_PUSH = 2,
39 FIRST_NON_WQM_PUSH_W_FULL_ENTRY = 3
40 };
41
Matt Arsenault43e92fe2016-06-24 06:30:11 +000042 const R600Subtarget *ST;
Tom Stellarda40f9712014-01-22 21:55:43 +000043 std::vector<StackItem> BranchStack;
44 std::vector<StackItem> LoopStack;
45 unsigned MaxStackSize;
46 unsigned CurrentEntries;
47 unsigned CurrentSubEntries;
48
Matt Arsenault43e92fe2016-06-24 06:30:11 +000049 CFStack(const R600Subtarget *st, CallingConv::ID cc) : ST(st),
Tom Stellarda40f9712014-01-22 21:55:43 +000050 // We need to reserve a stack entry for CALL_FS in vertex shaders.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000051 MaxStackSize(cc == CallingConv::AMDGPU_VS ? 1 : 0),
Tom Stellarda40f9712014-01-22 21:55:43 +000052 CurrentEntries(0), CurrentSubEntries(0) { }
53
54 unsigned getLoopDepth();
55 bool branchStackContains(CFStack::StackItem);
56 bool requiresWorkAroundForInst(unsigned Opcode);
57 unsigned getSubEntrySize(CFStack::StackItem Item);
58 void updateMaxStackSize();
59 void pushBranch(unsigned Opcode, bool isWQM = false);
60 void pushLoop();
61 void popBranch();
62 void popLoop();
63};
64
65unsigned CFStack::getLoopDepth() {
66 return LoopStack.size();
67}
68
69bool CFStack::branchStackContains(CFStack::StackItem Item) {
70 for (std::vector<CFStack::StackItem>::const_iterator I = BranchStack.begin(),
71 E = BranchStack.end(); I != E; ++I) {
72 if (*I == Item)
73 return true;
74 }
75 return false;
76}
77
Tom Stellard348273d2014-01-23 16:18:02 +000078bool CFStack::requiresWorkAroundForInst(unsigned Opcode) {
Eric Christopher7792e322015-01-30 23:24:40 +000079 if (Opcode == AMDGPU::CF_ALU_PUSH_BEFORE && ST->hasCaymanISA() &&
Tom Stellard348273d2014-01-23 16:18:02 +000080 getLoopDepth() > 1)
81 return true;
82
Eric Christopher7792e322015-01-30 23:24:40 +000083 if (!ST->hasCFAluBug())
Tom Stellard348273d2014-01-23 16:18:02 +000084 return false;
85
86 switch(Opcode) {
87 default: return false;
88 case AMDGPU::CF_ALU_PUSH_BEFORE:
89 case AMDGPU::CF_ALU_ELSE_AFTER:
90 case AMDGPU::CF_ALU_BREAK:
91 case AMDGPU::CF_ALU_CONTINUE:
92 if (CurrentSubEntries == 0)
93 return false;
Eric Christopher7792e322015-01-30 23:24:40 +000094 if (ST->getWavefrontSize() == 64) {
Tom Stellard348273d2014-01-23 16:18:02 +000095 // We are being conservative here. We only require this work-around if
96 // CurrentSubEntries > 3 &&
97 // (CurrentSubEntries % 4 == 3 || CurrentSubEntries % 4 == 0)
98 //
99 // We have to be conservative, because we don't know for certain that
100 // our stack allocation algorithm for Evergreen/NI is correct. Applying this
101 // work-around when CurrentSubEntries > 3 allows us to over-allocate stack
102 // resources without any problems.
103 return CurrentSubEntries > 3;
104 } else {
Eric Christopher7792e322015-01-30 23:24:40 +0000105 assert(ST->getWavefrontSize() == 32);
Tom Stellard348273d2014-01-23 16:18:02 +0000106 // We are being conservative here. We only require the work-around if
107 // CurrentSubEntries > 7 &&
108 // (CurrentSubEntries % 8 == 7 || CurrentSubEntries % 8 == 0)
109 // See the comment on the wavefront size == 64 case for why we are
110 // being conservative.
111 return CurrentSubEntries > 7;
112 }
113 }
114}
115
Tom Stellarda40f9712014-01-22 21:55:43 +0000116unsigned CFStack::getSubEntrySize(CFStack::StackItem Item) {
117 switch(Item) {
118 default:
119 return 0;
120 case CFStack::FIRST_NON_WQM_PUSH:
Eric Christopher7792e322015-01-30 23:24:40 +0000121 assert(!ST->hasCaymanISA());
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000122 if (ST->getGeneration() <= R600Subtarget::R700) {
Tom Stellarda40f9712014-01-22 21:55:43 +0000123 // +1 For the push operation.
124 // +2 Extra space required.
125 return 3;
126 } else {
127 // Some documentation says that this is not necessary on Evergreen,
128 // but experimentation has show that we need to allocate 1 extra
129 // sub-entry for the first non-WQM push.
130 // +1 For the push operation.
131 // +1 Extra space required.
132 return 2;
133 }
134 case CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000135 assert(ST->getGeneration() >= R600Subtarget::EVERGREEN);
Tom Stellarda40f9712014-01-22 21:55:43 +0000136 // +1 For the push operation.
137 // +1 Extra space required.
138 return 2;
139 case CFStack::SUB_ENTRY:
140 return 1;
141 }
142}
143
144void CFStack::updateMaxStackSize() {
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000145 unsigned CurrentStackSize =
146 CurrentEntries + (alignTo(CurrentSubEntries, 4) / 4);
Tom Stellarda40f9712014-01-22 21:55:43 +0000147 MaxStackSize = std::max(CurrentStackSize, MaxStackSize);
148}
149
150void CFStack::pushBranch(unsigned Opcode, bool isWQM) {
151 CFStack::StackItem Item = CFStack::ENTRY;
152 switch(Opcode) {
153 case AMDGPU::CF_PUSH_EG:
154 case AMDGPU::CF_ALU_PUSH_BEFORE:
155 if (!isWQM) {
Eric Christopher7792e322015-01-30 23:24:40 +0000156 if (!ST->hasCaymanISA() &&
157 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH))
Tom Stellarda40f9712014-01-22 21:55:43 +0000158 Item = CFStack::FIRST_NON_WQM_PUSH; // May not be required on Evergreen/NI
159 // See comment in
160 // CFStack::getSubEntrySize()
161 else if (CurrentEntries > 0 &&
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000162 ST->getGeneration() > R600Subtarget::EVERGREEN &&
Eric Christopher7792e322015-01-30 23:24:40 +0000163 !ST->hasCaymanISA() &&
Tom Stellarda40f9712014-01-22 21:55:43 +0000164 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY))
165 Item = CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY;
166 else
167 Item = CFStack::SUB_ENTRY;
168 } else
169 Item = CFStack::ENTRY;
170 break;
171 }
172 BranchStack.push_back(Item);
173 if (Item == CFStack::ENTRY)
174 CurrentEntries++;
175 else
176 CurrentSubEntries += getSubEntrySize(Item);
177 updateMaxStackSize();
178}
179
180void CFStack::pushLoop() {
181 LoopStack.push_back(CFStack::ENTRY);
182 CurrentEntries++;
183 updateMaxStackSize();
184}
185
186void CFStack::popBranch() {
187 CFStack::StackItem Top = BranchStack.back();
188 if (Top == CFStack::ENTRY)
189 CurrentEntries--;
190 else
191 CurrentSubEntries-= getSubEntrySize(Top);
192 BranchStack.pop_back();
193}
194
195void CFStack::popLoop() {
196 CurrentEntries--;
197 LoopStack.pop_back();
198}
199
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000200class R600ControlFlowFinalizer : public MachineFunctionPass {
201
202private:
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000203 typedef std::pair<MachineInstr *, std::vector<MachineInstr *> > ClauseFile;
204
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000205 enum ControlFlowInstruction {
206 CF_TC,
Vincent Lejeunec2991642013-04-30 00:13:39 +0000207 CF_VC,
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000208 CF_CALL_FS,
209 CF_WHILE_LOOP,
210 CF_END_LOOP,
211 CF_LOOP_BREAK,
212 CF_LOOP_CONTINUE,
213 CF_JUMP,
214 CF_ELSE,
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000215 CF_POP,
216 CF_END
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000217 };
NAKAMURA Takumi3b0853b2013-04-11 04:16:22 +0000218
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000219 static char ID;
220 const R600InstrInfo *TII;
Bill Wendling37e9adb2013-06-07 20:28:55 +0000221 const R600RegisterInfo *TRI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000222 unsigned MaxFetchInst;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000223 const R600Subtarget *ST;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000224
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000225 bool IsTrivialInst(MachineInstr &MI) const {
226 switch (MI.getOpcode()) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000227 case AMDGPU::KILL:
228 case AMDGPU::RETURN:
229 return true;
230 default:
231 return false;
232 }
233 }
234
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000235 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000236 unsigned Opcode = 0;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000237 bool isEg = (ST->getGeneration() >= R600Subtarget::EVERGREEN);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000238 switch (CFI) {
239 case CF_TC:
240 Opcode = isEg ? AMDGPU::CF_TC_EG : AMDGPU::CF_TC_R600;
241 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000242 case CF_VC:
243 Opcode = isEg ? AMDGPU::CF_VC_EG : AMDGPU::CF_VC_R600;
244 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000245 case CF_CALL_FS:
246 Opcode = isEg ? AMDGPU::CF_CALL_FS_EG : AMDGPU::CF_CALL_FS_R600;
247 break;
248 case CF_WHILE_LOOP:
249 Opcode = isEg ? AMDGPU::WHILE_LOOP_EG : AMDGPU::WHILE_LOOP_R600;
250 break;
251 case CF_END_LOOP:
252 Opcode = isEg ? AMDGPU::END_LOOP_EG : AMDGPU::END_LOOP_R600;
253 break;
254 case CF_LOOP_BREAK:
255 Opcode = isEg ? AMDGPU::LOOP_BREAK_EG : AMDGPU::LOOP_BREAK_R600;
256 break;
257 case CF_LOOP_CONTINUE:
258 Opcode = isEg ? AMDGPU::CF_CONTINUE_EG : AMDGPU::CF_CONTINUE_R600;
259 break;
260 case CF_JUMP:
261 Opcode = isEg ? AMDGPU::CF_JUMP_EG : AMDGPU::CF_JUMP_R600;
262 break;
263 case CF_ELSE:
264 Opcode = isEg ? AMDGPU::CF_ELSE_EG : AMDGPU::CF_ELSE_R600;
265 break;
266 case CF_POP:
267 Opcode = isEg ? AMDGPU::POP_EG : AMDGPU::POP_R600;
268 break;
269 case CF_END:
Eric Christopher7792e322015-01-30 23:24:40 +0000270 if (ST->hasCaymanISA()) {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000271 Opcode = AMDGPU::CF_END_CM;
272 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000273 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000274 Opcode = isEg ? AMDGPU::CF_END_EG : AMDGPU::CF_END_R600;
275 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000276 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000277 assert (Opcode && "No opcode selected");
278 return TII->get(Opcode);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000279 }
280
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000281 bool isCompatibleWithClause(const MachineInstr &MI,
282 std::set<unsigned> &DstRegs) const {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000283 unsigned DstMI, SrcMI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000284 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
285 E = MI.operands_end();
286 I != E; ++I) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000287 const MachineOperand &MO = *I;
288 if (!MO.isReg())
289 continue;
Tom Stellard1b086cb2013-05-23 18:26:42 +0000290 if (MO.isDef()) {
291 unsigned Reg = MO.getReg();
292 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
293 DstMI = Reg;
294 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000295 DstMI = TRI->getMatchingSuperReg(Reg,
296 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellard1b086cb2013-05-23 18:26:42 +0000297 &AMDGPU::R600_Reg128RegClass);
298 }
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000299 if (MO.isUse()) {
300 unsigned Reg = MO.getReg();
301 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
302 SrcMI = Reg;
303 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000304 SrcMI = TRI->getMatchingSuperReg(Reg,
305 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000306 &AMDGPU::R600_Reg128RegClass);
307 }
308 }
Vincent Lejeune4d143322013-06-07 23:30:26 +0000309 if ((DstRegs.find(SrcMI) == DstRegs.end())) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000310 DstRegs.insert(DstMI);
311 return true;
312 } else
313 return false;
314 }
315
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000316 ClauseFile
317 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
318 const {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000319 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000320 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000321 unsigned AluInstCount = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000322 bool IsTex = TII->usesTextureCache(*ClauseHead);
Vincent Lejeune4d143322013-06-07 23:30:26 +0000323 std::set<unsigned> DstRegs;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000324 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000325 if (IsTrivialInst(*I))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000326 continue;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000327 if (AluInstCount >= MaxFetchInst)
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000328 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000329 if ((IsTex && !TII->usesTextureCache(*I)) ||
330 (!IsTex && !TII->usesVertexCache(*I)))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000331 break;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000332 if (!isCompatibleWithClause(*I, DstRegs))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000333 break;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000334 AluInstCount ++;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000335 ClauseContent.push_back(&*I);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000336 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000337 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeunec2991642013-04-30 00:13:39 +0000338 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000339 .addImm(0) // ADDR
340 .addImm(AluInstCount - 1); // COUNT
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000341 return ClauseFile(MIb, std::move(ClauseContent));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000342 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000343
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000344 void getLiteral(MachineInstr &MI, std::vector<MachineOperand *> &Lits) const {
Craig Topper0afd0ab2013-07-15 06:39:13 +0000345 static const unsigned LiteralRegs[] = {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000346 AMDGPU::ALU_LITERAL_X,
347 AMDGPU::ALU_LITERAL_Y,
348 AMDGPU::ALU_LITERAL_Z,
349 AMDGPU::ALU_LITERAL_W
350 };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000351 const SmallVector<std::pair<MachineOperand *, int64_t>, 3> Srcs =
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000352 TII->getSrcs(MI);
Jan Vesely4368c1c2016-05-13 20:39:22 +0000353 for (const auto &Src:Srcs) {
354 if (Src.first->getReg() != AMDGPU::ALU_LITERAL_X)
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000355 continue;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000356 int64_t Imm = Src.second;
David Majnemer562e8292016-08-12 00:18:03 +0000357 std::vector<MachineOperand *>::iterator It =
358 find_if(Lits, [&](MachineOperand *val) {
359 return val->isImm() && (val->getImm() == Imm);
360 });
Jan Vesely4368c1c2016-05-13 20:39:22 +0000361
362 // Get corresponding Operand
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000363 MachineOperand &Operand = MI.getOperand(
364 TII->getOperandIdx(MI.getOpcode(), AMDGPU::OpName::literal));
Jan Vesely4368c1c2016-05-13 20:39:22 +0000365
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000366 if (It != Lits.end()) {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000367 // Reuse existing literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000368 unsigned Index = It - Lits.begin();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000369 Src.first->setReg(LiteralRegs[Index]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000370 } else {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000371 // Allocate new literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000372 assert(Lits.size() < 4 && "Too many literals in Instruction Group");
Jan Vesely4368c1c2016-05-13 20:39:22 +0000373 Src.first->setReg(LiteralRegs[Lits.size()]);
374 Lits.push_back(&Operand);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000375 }
376 }
377 }
378
379 MachineBasicBlock::iterator insertLiterals(
380 MachineBasicBlock::iterator InsertPos,
381 const std::vector<unsigned> &Literals) const {
382 MachineBasicBlock *MBB = InsertPos->getParent();
383 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
384 unsigned LiteralPair0 = Literals[i];
385 unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0;
386 InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(),
387 TII->get(AMDGPU::LITERALS))
388 .addImm(LiteralPair0)
389 .addImm(LiteralPair1);
390 }
391 return InsertPos;
392 }
393
394 ClauseFile
395 MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
396 const {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000397 MachineInstr &ClauseHead = *I;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000398 std::vector<MachineInstr *> ClauseContent;
399 I++;
400 for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000401 if (IsTrivialInst(*I)) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000402 ++I;
403 continue;
404 }
405 if (!I->isBundle() && !TII->isALUInstr(I->getOpcode()))
406 break;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000407 std::vector<MachineOperand *>Literals;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000408 if (I->isBundle()) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000409 MachineInstr &DeleteMI = *I;
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +0000410 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000411 while (++BI != E && BI->isBundledWithPred()) {
412 BI->unbundleFromPred();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000413 for (MachineOperand &MO : BI->operands()) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000414 if (MO.isReg() && MO.isInternalRead())
415 MO.setIsInternalRead(false);
416 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000417 getLiteral(*BI, Literals);
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000418 ClauseContent.push_back(&*BI);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000419 }
420 I = BI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000421 DeleteMI.eraseFromParent();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000422 } else {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000423 getLiteral(*I, Literals);
424 ClauseContent.push_back(&*I);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000425 I++;
426 }
Jan Vesely4368c1c2016-05-13 20:39:22 +0000427 for (unsigned i = 0, e = Literals.size(); i < e; i += 2) {
428 MachineInstrBuilder MILit = BuildMI(MBB, I, I->getDebugLoc(),
429 TII->get(AMDGPU::LITERALS));
430 if (Literals[i]->isImm()) {
431 MILit.addImm(Literals[i]->getImm());
432 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000433 MILit.addGlobalAddress(Literals[i]->getGlobal(),
434 Literals[i]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000435 }
436 if (i + 1 < e) {
437 if (Literals[i + 1]->isImm()) {
438 MILit.addImm(Literals[i + 1]->getImm());
439 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000440 MILit.addGlobalAddress(Literals[i + 1]->getGlobal(),
441 Literals[i + 1]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000442 }
443 } else
444 MILit.addImm(0);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000445 ClauseContent.push_back(MILit);
446 }
447 }
Vincent Lejeunece499742013-07-09 15:03:33 +0000448 assert(ClauseContent.size() < 128 && "ALU clause is too big");
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000449 ClauseHead.getOperand(7).setImm(ClauseContent.size() - 1);
450 return ClauseFile(&ClauseHead, std::move(ClauseContent));
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000451 }
452
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000453 void EmitFetchClause(MachineBasicBlock::iterator InsertPos,
454 const DebugLoc &DL, ClauseFile &Clause,
455 unsigned &CfCount) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000456 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000457 MachineBasicBlock *BB = Clause.first->getParent();
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000458 BuildMI(BB, DL, TII->get(AMDGPU::FETCH_CLAUSE)).addImm(CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000459 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
460 BB->splice(InsertPos, BB, Clause.second[i]);
461 }
462 CfCount += 2 * Clause.second.size();
463 }
464
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000465 void EmitALUClause(MachineBasicBlock::iterator InsertPos, const DebugLoc &DL,
466 ClauseFile &Clause, unsigned &CfCount) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000467 Clause.first->getOperand(0).setImm(0);
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000468 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000469 MachineBasicBlock *BB = Clause.first->getParent();
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000470 BuildMI(BB, DL, TII->get(AMDGPU::ALU_CLAUSE)).addImm(CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000471 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
472 BB->splice(InsertPos, BB, Clause.second[i]);
473 }
474 CfCount += Clause.second.size();
475 }
476
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000477 void CounterPropagateAddr(MachineInstr &MI, unsigned Addr) const {
478 MI.getOperand(0).setImm(Addr + MI.getOperand(0).getImm());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000479 }
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000480 void CounterPropagateAddr(const std::set<MachineInstr *> &MIs,
481 unsigned Addr) const {
482 for (MachineInstr *MI : MIs) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000483 CounterPropagateAddr(*MI, Addr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000484 }
485 }
486
487public:
Eric Christopher7792e322015-01-30 23:24:40 +0000488 R600ControlFlowFinalizer(TargetMachine &tm)
489 : MachineFunctionPass(ID), TII(nullptr), TRI(nullptr), ST(nullptr) {}
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000490
Craig Topper5656db42014-04-29 07:57:24 +0000491 bool runOnMachineFunction(MachineFunction &MF) override {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000492 ST = &MF.getSubtarget<R600Subtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000493 MaxFetchInst = ST->getTexVTXClauseSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000494 TII = ST->getInstrInfo();
495 TRI = ST->getRegisterInfo();
496
Tom Stellarda40f9712014-01-22 21:55:43 +0000497 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Bill Wendling37e9adb2013-06-07 20:28:55 +0000498
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000499 CFStack CFStack(ST, MF.getFunction()->getCallingConv());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000500 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
501 ++MB) {
502 MachineBasicBlock &MBB = *MB;
503 unsigned CfCount = 0;
504 std::vector<std::pair<unsigned, std::set<MachineInstr *> > > LoopStack;
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000505 std::vector<MachineInstr * > IfThenElseStack;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000506 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_VS) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000507 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000508 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000509 CfCount++;
510 }
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000511 std::vector<ClauseFile> FetchClauses, AluClauses;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000512 std::vector<MachineInstr *> LastAlu(1);
513 std::vector<MachineInstr *> ToPopAfter;
Matt Arsenault37fefd62016-06-10 02:18:02 +0000514
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000515 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
516 I != E;) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000517 if (TII->usesTextureCache(*I) || TII->usesVertexCache(*I)) {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000518 DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000519 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000520 CfCount++;
Craig Topper062a2ba2014-04-25 05:30:21 +0000521 LastAlu.back() = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000522 continue;
523 }
524
525 MachineBasicBlock::iterator MI = I;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000526 if (MI->getOpcode() != AMDGPU::ENDIF)
Craig Topper062a2ba2014-04-25 05:30:21 +0000527 LastAlu.back() = nullptr;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000528 if (MI->getOpcode() == AMDGPU::CF_ALU)
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000529 LastAlu.back() = &*MI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000530 I++;
Tom Stellard348273d2014-01-23 16:18:02 +0000531 bool RequiresWorkAround =
532 CFStack.requiresWorkAroundForInst(MI->getOpcode());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000533 switch (MI->getOpcode()) {
534 case AMDGPU::CF_ALU_PUSH_BEFORE:
Tom Stellard348273d2014-01-23 16:18:02 +0000535 if (RequiresWorkAround) {
536 DEBUG(dbgs() << "Applying bug work-around for ALU_PUSH_BEFORE\n");
Tom Stellardafbb6972014-01-22 21:55:41 +0000537 BuildMI(MBB, MI, MBB.findDebugLoc(MI), TII->get(AMDGPU::CF_PUSH_EG))
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000538 .addImm(CfCount + 1)
539 .addImm(1);
540 MI->setDesc(TII->get(AMDGPU::CF_ALU));
541 CfCount++;
Tom Stellarda40f9712014-01-22 21:55:43 +0000542 CFStack.pushBranch(AMDGPU::CF_PUSH_EG);
543 } else
544 CFStack.pushBranch(AMDGPU::CF_ALU_PUSH_BEFORE);
545
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000546 case AMDGPU::CF_ALU:
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000547 I = MI;
548 AluClauses.push_back(MakeALUClause(MBB, I));
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000549 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000550 CfCount++;
551 break;
552 case AMDGPU::WHILELOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000553 CFStack.pushLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000554 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000555 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeune04d9aa42013-04-10 13:29:20 +0000556 .addImm(1);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000557 std::pair<unsigned, std::set<MachineInstr *> > Pair(CfCount,
558 std::set<MachineInstr *>());
559 Pair.second.insert(MIb);
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000560 LoopStack.push_back(std::move(Pair));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000561 MI->eraseFromParent();
562 CfCount++;
563 break;
564 }
565 case AMDGPU::ENDLOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000566 CFStack.popLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000567 std::pair<unsigned, std::set<MachineInstr *> > Pair =
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000568 std::move(LoopStack.back());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000569 LoopStack.pop_back();
570 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000571 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000572 .addImm(Pair.first + 1);
573 MI->eraseFromParent();
574 CfCount++;
575 break;
576 }
577 case AMDGPU::IF_PREDICATE_SET: {
Craig Topper062a2ba2014-04-25 05:30:21 +0000578 LastAlu.push_back(nullptr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000579 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000580 getHWInstrDesc(CF_JUMP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000581 .addImm(0)
582 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000583 IfThenElseStack.push_back(MIb);
584 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000585 MI->eraseFromParent();
586 CfCount++;
587 break;
588 }
589 case AMDGPU::ELSE: {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000590 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000591 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000592 CounterPropagateAddr(*JumpInst, CfCount);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000593 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000594 getHWInstrDesc(CF_ELSE))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000595 .addImm(0)
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000596 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000597 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
598 IfThenElseStack.push_back(MIb);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000599 MI->eraseFromParent();
600 CfCount++;
601 break;
602 }
603 case AMDGPU::ENDIF: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000604 CFStack.popBranch();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000605 if (LastAlu.back()) {
606 ToPopAfter.push_back(LastAlu.back());
607 } else {
608 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
609 getHWInstrDesc(CF_POP))
610 .addImm(CfCount + 1)
611 .addImm(1);
612 (void)MIb;
613 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
614 CfCount++;
615 }
Matt Arsenault37fefd62016-06-10 02:18:02 +0000616
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000617 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000618 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000619 CounterPropagateAddr(*IfOrElseInst, CfCount);
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000620 IfOrElseInst->getOperand(1).setImm(1);
621 LastAlu.pop_back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000622 MI->eraseFromParent();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000623 break;
624 }
Vincent Lejeune0c5ed2b2013-07-31 19:31:14 +0000625 case AMDGPU::BREAK: {
626 CfCount ++;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000627 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000628 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000629 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000630 LoopStack.back().second.insert(MIb);
631 MI->eraseFromParent();
632 break;
633 }
634 case AMDGPU::CONTINUE: {
635 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000636 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000637 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000638 LoopStack.back().second.insert(MIb);
639 MI->eraseFromParent();
640 CfCount++;
641 break;
642 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000643 case AMDGPU::RETURN: {
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000644 DebugLoc DL = MBB.findDebugLoc(MI);
645 BuildMI(MBB, MI, DL, getHWInstrDesc(CF_END));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000646 CfCount++;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000647 if (CfCount % 2) {
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000648 BuildMI(MBB, I, DL, TII->get(AMDGPU::PAD));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000649 CfCount++;
650 }
Justin Bognerf2a0d342016-03-25 18:33:16 +0000651 MI->eraseFromParent();
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000652 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000653 EmitFetchClause(I, DL, FetchClauses[i], CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000654 for (unsigned i = 0, e = AluClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000655 EmitALUClause(I, DL, AluClauses[i], CfCount);
Justin Bognerf2a0d342016-03-25 18:33:16 +0000656 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000657 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000658 default:
Tom Stellard676c16d2013-08-16 01:11:51 +0000659 if (TII->isExport(MI->getOpcode())) {
660 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
661 CfCount++;
662 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000663 break;
664 }
665 }
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000666 for (unsigned i = 0, e = ToPopAfter.size(); i < e; ++i) {
667 MachineInstr *Alu = ToPopAfter[i];
668 BuildMI(MBB, Alu, MBB.findDebugLoc((MachineBasicBlock::iterator)Alu),
669 TII->get(AMDGPU::CF_ALU_POP_AFTER))
670 .addImm(Alu->getOperand(0).getImm())
671 .addImm(Alu->getOperand(1).getImm())
672 .addImm(Alu->getOperand(2).getImm())
673 .addImm(Alu->getOperand(3).getImm())
674 .addImm(Alu->getOperand(4).getImm())
675 .addImm(Alu->getOperand(5).getImm())
676 .addImm(Alu->getOperand(6).getImm())
677 .addImm(Alu->getOperand(7).getImm())
678 .addImm(Alu->getOperand(8).getImm());
679 Alu->eraseFromParent();
680 }
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000681 MFI->CFStackSize = CFStack.MaxStackSize;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000682 }
683
684 return false;
685 }
686
Mehdi Amini117296c2016-10-01 02:56:57 +0000687 StringRef getPassName() const override {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000688 return "R600 Control Flow Finalizer Pass";
689 }
690};
691
692char R600ControlFlowFinalizer::ID = 0;
693
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000694} // end anonymous namespace
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000695
696
697llvm::FunctionPass *llvm::createR600ControlFlowFinalizer(TargetMachine &TM) {
698 return new R600ControlFlowFinalizer(TM);
699}