blob: c0f08cff7c450c57740688c95dd875a5555db54e [file] [log] [blame]
Vincent Lejeune147700b2013-04-30 00:14:27 +00001//===----- R600Packetizer.cpp - VLIW packetizer ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass implements instructions packetization for R600. It unsets isLast
12/// bit of instructions inside a bundle and substitutes src register with
13/// PreviousVector when applicable.
14//
15//===----------------------------------------------------------------------===//
16
Vincent Lejeune147700b2013-04-30 00:14:27 +000017#include "llvm/Support/Debug.h"
Vincent Lejeune147700b2013-04-30 00:14:27 +000018#include "AMDGPU.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUSubtarget.h"
Vincent Lejeune147700b2013-04-30 00:14:27 +000020#include "R600InstrInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000021#include "llvm/CodeGen/DFAPacketizer.h"
22#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineLoopInfo.h"
25#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/ScheduleDAG.h"
27#include "llvm/Support/raw_ostream.h"
Vincent Lejeune147700b2013-04-30 00:14:27 +000028
Benjamin Kramerd78bb462013-05-23 17:10:37 +000029using namespace llvm;
30
Chandler Carruth84e68b22014-04-22 02:41:26 +000031#define DEBUG_TYPE "packets"
32
Benjamin Kramerd78bb462013-05-23 17:10:37 +000033namespace {
Vincent Lejeune147700b2013-04-30 00:14:27 +000034
35class R600Packetizer : public MachineFunctionPass {
36
37public:
38 static char ID;
39 R600Packetizer(const TargetMachine &TM) : MachineFunctionPass(ID) {}
40
Craig Topper5656db42014-04-29 07:57:24 +000041 void getAnalysisUsage(AnalysisUsage &AU) const override {
Vincent Lejeune147700b2013-04-30 00:14:27 +000042 AU.setPreservesCFG();
43 AU.addRequired<MachineDominatorTree>();
44 AU.addPreserved<MachineDominatorTree>();
45 AU.addRequired<MachineLoopInfo>();
46 AU.addPreserved<MachineLoopInfo>();
47 MachineFunctionPass::getAnalysisUsage(AU);
48 }
49
Mehdi Amini117296c2016-10-01 02:56:57 +000050 StringRef getPassName() const override { return "R600 Packetizer"; }
Vincent Lejeune147700b2013-04-30 00:14:27 +000051
Craig Topper5656db42014-04-29 07:57:24 +000052 bool runOnMachineFunction(MachineFunction &Fn) override;
Vincent Lejeune147700b2013-04-30 00:14:27 +000053};
54char R600Packetizer::ID = 0;
55
56class R600PacketizerList : public VLIWPacketizerList {
Vincent Lejeune147700b2013-04-30 00:14:27 +000057private:
58 const R600InstrInfo *TII;
59 const R600RegisterInfo &TRI;
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000060 bool VLIW5;
61 bool ConsideredInstUsesAlreadyWrittenVectorElement;
Vincent Lejeune147700b2013-04-30 00:14:27 +000062
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +000063 unsigned getSlot(const MachineInstr &MI) const {
64 return TRI.getHWRegChan(MI.getOperand(0).getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +000065 }
66
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000067 /// \returns register to PV chan mapping for bundle/single instructions that
Alp Tokercb402912014-01-24 17:20:08 +000068 /// immediately precedes I.
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000069 DenseMap<unsigned, unsigned> getPreviousVector(MachineBasicBlock::iterator I)
70 const {
71 DenseMap<unsigned, unsigned> Result;
Vincent Lejeune147700b2013-04-30 00:14:27 +000072 I--;
73 if (!TII->isALUInstr(I->getOpcode()) && !I->isBundle())
74 return Result;
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +000075 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
Vincent Lejeune147700b2013-04-30 00:14:27 +000076 if (I->isBundle())
77 BI++;
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000078 int LastDstChan = -1;
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000079 do {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000080 bool isTrans = false;
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +000081 int BISlot = getSlot(*BI);
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000082 if (LastDstChan >= BISlot)
83 isTrans = true;
84 LastDstChan = BISlot;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +000085 if (TII->isPredicated(*BI))
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000086 continue;
Tom Stellard02661d92013-06-25 21:22:18 +000087 int OperandIdx = TII->getOperandIdx(BI->getOpcode(), AMDGPU::OpName::write);
Vincent Lejeune91a942b2013-06-03 15:56:12 +000088 if (OperandIdx > -1 && BI->getOperand(OperandIdx).getImm() == 0)
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000089 continue;
Tom Stellardce540332013-06-28 15:46:59 +000090 int DstIdx = TII->getOperandIdx(BI->getOpcode(), AMDGPU::OpName::dst);
91 if (DstIdx == -1) {
92 continue;
93 }
94 unsigned Dst = BI->getOperand(DstIdx).getReg();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000095 if (isTrans || TII->isTransOnly(*BI)) {
Vincent Lejeune77a83522013-06-29 19:32:43 +000096 Result[Dst] = AMDGPU::PS;
97 continue;
98 }
Vincent Lejeune519f21e2013-05-17 16:50:32 +000099 if (BI->getOpcode() == AMDGPU::DOT4_r600 ||
100 BI->getOpcode() == AMDGPU::DOT4_eg) {
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000101 Result[Dst] = AMDGPU::PV_X;
102 continue;
103 }
Tom Stellardc026e8b2013-06-28 15:47:08 +0000104 if (Dst == AMDGPU::OQAP) {
105 continue;
106 }
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000107 unsigned PVReg = 0;
108 switch (TRI.getHWRegChan(Dst)) {
109 case 0:
110 PVReg = AMDGPU::PV_X;
111 break;
112 case 1:
113 PVReg = AMDGPU::PV_Y;
114 break;
115 case 2:
116 PVReg = AMDGPU::PV_Z;
117 break;
118 case 3:
119 PVReg = AMDGPU::PV_W;
120 break;
121 default:
122 llvm_unreachable("Invalid Chan");
123 }
124 Result[Dst] = PVReg;
125 } while ((++BI)->isBundledWithPred());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000126 return Result;
127 }
128
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000129 void substitutePV(MachineInstr &MI, const DenseMap<unsigned, unsigned> &PVs)
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000130 const {
Tom Stellard02661d92013-06-25 21:22:18 +0000131 unsigned Ops[] = {
132 AMDGPU::OpName::src0,
133 AMDGPU::OpName::src1,
134 AMDGPU::OpName::src2
Vincent Lejeune147700b2013-04-30 00:14:27 +0000135 };
136 for (unsigned i = 0; i < 3; i++) {
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000137 int OperandIdx = TII->getOperandIdx(MI.getOpcode(), Ops[i]);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000138 if (OperandIdx < 0)
139 continue;
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000140 unsigned Src = MI.getOperand(OperandIdx).getReg();
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000141 const DenseMap<unsigned, unsigned>::const_iterator It = PVs.find(Src);
142 if (It != PVs.end())
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000143 MI.getOperand(OperandIdx).setReg(It->second);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000144 }
145 }
146public:
147 // Ctor.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000148 R600PacketizerList(MachineFunction &MF, const R600Subtarget &ST,
149 MachineLoopInfo &MLI)
Krzysztof Parzyszekdac71022015-12-14 20:35:13 +0000150 : VLIWPacketizerList(MF, MLI, nullptr),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000151 TII(ST.getInstrInfo()),
Eric Christopherd9134482014-08-04 21:25:23 +0000152 TRI(TII->getRegisterInfo()) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000153 VLIW5 = !ST.hasCaymanISA();
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000154 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000155
156 // initPacketizerState - initialize some internal flags.
Craig Topper5656db42014-04-29 07:57:24 +0000157 void initPacketizerState() override {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000158 ConsideredInstUsesAlreadyWrittenVectorElement = false;
159 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000160
161 // ignorePseudoInstruction - Ignore bundling of pseudo instructions.
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000162 bool ignorePseudoInstruction(const MachineInstr &MI,
Krzysztof Parzyszekd44a1fd2015-12-14 18:54:44 +0000163 const MachineBasicBlock *MBB) override {
Vincent Lejeune147700b2013-04-30 00:14:27 +0000164 return false;
165 }
166
167 // isSoloInstruction - return true if instruction MI can not be packetized
168 // with any other instruction, which means that MI itself is a packet.
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000169 bool isSoloInstruction(const MachineInstr &MI) override {
170 if (TII->isVector(MI))
Vincent Lejeune147700b2013-04-30 00:14:27 +0000171 return true;
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000172 if (!TII->isALUInstr(MI.getOpcode()))
Vincent Lejeune147700b2013-04-30 00:14:27 +0000173 return true;
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000174 if (MI.getOpcode() == AMDGPU::GROUP_BARRIER)
Tom Stellardce540332013-06-28 15:46:59 +0000175 return true;
Vincent Lejeune21de8ba2013-07-31 19:31:41 +0000176 // XXX: This can be removed once the packetizer properly handles all the
177 // LDS instruction group restrictions.
Matt Arsenault8226fc42016-03-02 23:00:21 +0000178 return TII->isLDSInstr(MI.getOpcode());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000179 }
180
181 // isLegalToPacketizeTogether - Is it legal to packetize SUI and SUJ
182 // together.
Craig Topper5656db42014-04-29 07:57:24 +0000183 bool isLegalToPacketizeTogether(SUnit *SUI, SUnit *SUJ) override {
Vincent Lejeune147700b2013-04-30 00:14:27 +0000184 MachineInstr *MII = SUI->getInstr(), *MIJ = SUJ->getInstr();
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000185 if (getSlot(*MII) == getSlot(*MIJ))
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000186 ConsideredInstUsesAlreadyWrittenVectorElement = true;
Vincent Lejeune147700b2013-04-30 00:14:27 +0000187 // Does MII and MIJ share the same pred_sel ?
Tom Stellard02661d92013-06-25 21:22:18 +0000188 int OpI = TII->getOperandIdx(MII->getOpcode(), AMDGPU::OpName::pred_sel),
189 OpJ = TII->getOperandIdx(MIJ->getOpcode(), AMDGPU::OpName::pred_sel);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000190 unsigned PredI = (OpI > -1)?MII->getOperand(OpI).getReg():0,
191 PredJ = (OpJ > -1)?MIJ->getOperand(OpJ).getReg():0;
192 if (PredI != PredJ)
193 return false;
194 if (SUJ->isSucc(SUI)) {
195 for (unsigned i = 0, e = SUJ->Succs.size(); i < e; ++i) {
196 const SDep &Dep = SUJ->Succs[i];
197 if (Dep.getSUnit() != SUI)
198 continue;
199 if (Dep.getKind() == SDep::Anti)
200 continue;
201 if (Dep.getKind() == SDep::Output)
202 if (MII->getOperand(0).getReg() != MIJ->getOperand(0).getReg())
203 continue;
204 return false;
205 }
206 }
Tom Stellard26a3b672013-10-22 18:19:10 +0000207
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000208 bool ARDef =
209 TII->definesAddressRegister(*MII) || TII->definesAddressRegister(*MIJ);
210 bool ARUse =
211 TII->usesAddressRegister(*MII) || TII->usesAddressRegister(*MIJ);
Tom Stellard26a3b672013-10-22 18:19:10 +0000212
Matt Arsenault8226fc42016-03-02 23:00:21 +0000213 return !ARDef || !ARUse;
Vincent Lejeune147700b2013-04-30 00:14:27 +0000214 }
215
216 // isLegalToPruneDependencies - Is it legal to prune dependece between SUI
217 // and SUJ.
Craig Topper5656db42014-04-29 07:57:24 +0000218 bool isLegalToPruneDependencies(SUnit *SUI, SUnit *SUJ) override {
219 return false;
220 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000221
222 void setIsLastBit(MachineInstr *MI, unsigned Bit) const {
Tom Stellard02661d92013-06-25 21:22:18 +0000223 unsigned LastOp = TII->getOperandIdx(MI->getOpcode(), AMDGPU::OpName::last);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000224 MI->getOperand(LastOp).setImm(Bit);
225 }
226
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000227 bool isBundlableWithCurrentPMI(MachineInstr &MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000228 const DenseMap<unsigned, unsigned> &PV,
229 std::vector<R600InstrInfo::BankSwizzle> &BS,
230 bool &isTransSlot) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000231 isTransSlot = TII->isTransOnly(MI);
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000232 assert (!isTransSlot || VLIW5);
233
234 // Is the dst reg sequence legal ?
235 if (!isTransSlot && !CurrentPacketMIs.empty()) {
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000236 if (getSlot(MI) <= getSlot(*CurrentPacketMIs.back())) {
237 if (ConsideredInstUsesAlreadyWrittenVectorElement &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000238 !TII->isVectorOnly(MI) && VLIW5) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000239 isTransSlot = true;
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000240 DEBUG({
241 dbgs() << "Considering as Trans Inst :";
242 MI.dump();
243 });
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000244 }
245 else
246 return false;
247 }
248 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000249
250 // Are the Constants limitations met ?
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000251 CurrentPacketMIs.push_back(&MI);
Vincent Lejeune77a83522013-06-29 19:32:43 +0000252 if (!TII->fitsConstReadLimitations(CurrentPacketMIs)) {
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000253 DEBUG({
Vincent Lejeune147700b2013-04-30 00:14:27 +0000254 dbgs() << "Couldn't pack :\n";
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000255 MI.dump();
Vincent Lejeune147700b2013-04-30 00:14:27 +0000256 dbgs() << "with the following packets :\n";
257 for (unsigned i = 0, e = CurrentPacketMIs.size() - 1; i < e; i++) {
258 CurrentPacketMIs[i]->dump();
259 dbgs() << "\n";
260 }
261 dbgs() << "because of Consts read limitations\n";
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000262 });
Vincent Lejeune77a83522013-06-29 19:32:43 +0000263 CurrentPacketMIs.pop_back();
264 return false;
265 }
266
267 // Is there a BankSwizzle set that meet Read Port limitations ?
268 if (!TII->fitsReadPortLimitations(CurrentPacketMIs,
269 PV, BS, isTransSlot)) {
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000270 DEBUG({
Vincent Lejeune147700b2013-04-30 00:14:27 +0000271 dbgs() << "Couldn't pack :\n";
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000272 MI.dump();
Vincent Lejeune147700b2013-04-30 00:14:27 +0000273 dbgs() << "with the following packets :\n";
274 for (unsigned i = 0, e = CurrentPacketMIs.size() - 1; i < e; i++) {
275 CurrentPacketMIs[i]->dump();
276 dbgs() << "\n";
277 }
278 dbgs() << "because of Read port limitations\n";
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000279 });
Vincent Lejeune77a83522013-06-29 19:32:43 +0000280 CurrentPacketMIs.pop_back();
281 return false;
282 }
283
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000284 // We cannot read LDS source registrs from the Trans slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000285 if (isTransSlot && TII->readsLDSSrcReg(MI))
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000286 return false;
287
Vincent Lejeune77a83522013-06-29 19:32:43 +0000288 CurrentPacketMIs.pop_back();
289 return true;
290 }
291
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000292 MachineBasicBlock::iterator addToPacket(MachineInstr &MI) override {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000293 MachineBasicBlock::iterator FirstInBundle =
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000294 CurrentPacketMIs.empty() ? &MI : CurrentPacketMIs.front();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000295 const DenseMap<unsigned, unsigned> &PV =
296 getPreviousVector(FirstInBundle);
297 std::vector<R600InstrInfo::BankSwizzle> BS;
298 bool isTransSlot;
299
300 if (isBundlableWithCurrentPMI(MI, PV, BS, isTransSlot)) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000301 for (unsigned i = 0, e = CurrentPacketMIs.size(); i < e; i++) {
302 MachineInstr *MI = CurrentPacketMIs[i];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000303 unsigned Op = TII->getOperandIdx(MI->getOpcode(),
304 AMDGPU::OpName::bank_swizzle);
305 MI->getOperand(Op).setImm(BS[i]);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000306 }
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000307 unsigned Op =
308 TII->getOperandIdx(MI.getOpcode(), AMDGPU::OpName::bank_swizzle);
309 MI.getOperand(Op).setImm(BS.back());
Vincent Lejeune77a83522013-06-29 19:32:43 +0000310 if (!CurrentPacketMIs.empty())
311 setIsLastBit(CurrentPacketMIs.back(), 0);
312 substitutePV(MI, PV);
313 MachineBasicBlock::iterator It = VLIWPacketizerList::addToPacket(MI);
314 if (isTransSlot) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000315 endPacket(std::next(It)->getParent(), std::next(It));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000316 }
317 return It;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000318 }
Duncan P. N. Exon Smith57022872016-02-27 19:09:00 +0000319 endPacket(MI.getParent(), MI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000320 if (TII->isTransOnly(MI))
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000321 return MI;
Vincent Lejeune147700b2013-04-30 00:14:27 +0000322 return VLIWPacketizerList::addToPacket(MI);
323 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000324};
325
326bool R600Packetizer::runOnMachineFunction(MachineFunction &Fn) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000327 const R600Subtarget &ST = Fn.getSubtarget<R600Subtarget>();
328 const R600InstrInfo *TII = ST.getInstrInfo();
329
Vincent Lejeune147700b2013-04-30 00:14:27 +0000330 MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>();
Vincent Lejeune147700b2013-04-30 00:14:27 +0000331
332 // Instantiate the packetizer.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000333 R600PacketizerList Packetizer(Fn, ST, MLI);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000334
335 // DFA state table should not be empty.
336 assert(Packetizer.getResourceTracker() && "Empty DFA table!");
337
Matt Arsenault8e001942016-06-02 18:37:16 +0000338 if (Packetizer.getResourceTracker()->getInstrItins()->isEmpty())
339 return false;
340
Vincent Lejeune147700b2013-04-30 00:14:27 +0000341 //
342 // Loop over all basic blocks and remove KILL pseudo-instructions
343 // These instructions confuse the dependence analysis. Consider:
344 // D0 = ... (Insn 0)
345 // R0 = KILL R0, D0 (Insn 1)
346 // R0 = ... (Insn 2)
347 // Here, Insn 1 will result in the dependence graph not emitting an output
348 // dependence between Insn 0 and Insn 2. This can lead to incorrect
349 // packetization
350 //
351 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
352 MBB != MBBe; ++MBB) {
353 MachineBasicBlock::iterator End = MBB->end();
354 MachineBasicBlock::iterator MI = MBB->begin();
355 while (MI != End) {
Tom Stellarded0ceec2013-10-10 17:11:12 +0000356 if (MI->isKill() || MI->getOpcode() == AMDGPU::IMPLICIT_DEF ||
Vincent Lejeunece499742013-07-09 15:03:33 +0000357 (MI->getOpcode() == AMDGPU::CF_ALU && !MI->getOperand(8).getImm())) {
Vincent Lejeune147700b2013-04-30 00:14:27 +0000358 MachineBasicBlock::iterator DeleteMI = MI;
359 ++MI;
360 MBB->erase(DeleteMI);
361 End = MBB->end();
362 continue;
363 }
364 ++MI;
365 }
366 }
367
368 // Loop over all of the basic blocks.
369 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
370 MBB != MBBe; ++MBB) {
371 // Find scheduling regions and schedule / packetize each region.
372 unsigned RemainingCount = MBB->size();
373 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
374 RegionEnd != MBB->begin();) {
375 // The next region starts above the previous region. Look backward in the
376 // instruction stream until we find the nearest boundary.
377 MachineBasicBlock::iterator I = RegionEnd;
378 for(;I != MBB->begin(); --I, --RemainingCount) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000379 if (TII->isSchedulingBoundary(*std::prev(I), &*MBB, Fn))
Vincent Lejeune147700b2013-04-30 00:14:27 +0000380 break;
381 }
382 I = MBB->begin();
383
384 // Skip empty scheduling regions.
385 if (I == RegionEnd) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000386 RegionEnd = std::prev(RegionEnd);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000387 --RemainingCount;
388 continue;
389 }
390 // Skip regions with one instruction.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000391 if (I == std::prev(RegionEnd)) {
392 RegionEnd = std::prev(RegionEnd);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000393 continue;
394 }
395
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000396 Packetizer.PacketizeMIs(&*MBB, &*I, RegionEnd);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000397 RegionEnd = I;
398 }
399 }
400
401 return true;
402
403}
404
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000405} // end anonymous namespace
Vincent Lejeune147700b2013-04-30 00:14:27 +0000406
407llvm::FunctionPass *llvm::createR600Packetizer(TargetMachine &tm) {
408 return new R600Packetizer(tm);
409}