blob: 0b8a85d9af7a1cac46fdf8a4ec10649f3579a893 [file] [log] [blame]
Bill Wendling68caaaf2010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000026#include "llvm/CodeGen/Passes.h"
Chris Lattner565449d2009-08-23 03:13:20 +000027#include "llvm/ADT/DenseSet.h"
Manman Renaa6875b2013-07-15 21:26:31 +000028#include "llvm/ADT/DepthFirstIterator.h"
Chris Lattner565449d2009-08-23 03:13:20 +000029#include "llvm/ADT/SetOperations.h"
30#include "llvm/ADT/SmallVector.h"
David Majnemer70497c62015-12-02 23:06:39 +000031#include "llvm/Analysis/EHPersonalities.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/CodeGen/LiveIntervalAnalysis.h"
33#include "llvm/CodeGen/LiveStackAnalysis.h"
34#include "llvm/CodeGen/LiveVariables.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunctionPass.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/CodeGen/MachineMemOperand.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/BasicBlock.h"
40#include "llvm/IR/InlineAsm.h"
41#include "llvm/IR/Instructions.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCAsmInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000043#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000044#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000045#include "llvm/Support/FileSystem.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000046#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Target/TargetInstrInfo.h"
48#include "llvm/Target/TargetMachine.h"
49#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000050#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000051using namespace llvm;
52
53namespace {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000054 struct MachineVerifier {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000055
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000056 MachineVerifier(Pass *pass, const char *b) :
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000057 PASS(pass),
Owen Anderson21b17882015-02-04 00:02:59 +000058 Banner(b)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000059 {}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000060
Matthias Braunb3aefc32016-02-15 19:25:31 +000061 unsigned verify(MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000062
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000063 Pass *const PASS;
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000064 const char *Banner;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000065 const MachineFunction *MF;
66 const TargetMachine *TM;
Evan Cheng8d71a752011-06-27 21:26:13 +000067 const TargetInstrInfo *TII;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000068 const TargetRegisterInfo *TRI;
69 const MachineRegisterInfo *MRI;
70
71 unsigned foundErrors;
72
Ahmed Bougacha3681c772016-08-02 16:17:15 +000073 // Avoid querying the MachineFunctionProperties for each operand.
74 bool isFunctionRegBankSelected;
Ahmed Bougachab14e9442016-08-02 16:49:22 +000075 bool isFunctionSelected;
Ahmed Bougacha3681c772016-08-02 16:17:15 +000076
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000077 typedef SmallVector<unsigned, 16> RegVector;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000078 typedef SmallVector<const uint32_t*, 4> RegMaskVector;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000079 typedef DenseSet<unsigned> RegSet;
80 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000081 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000082
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000083 const MachineInstr *FirstTerminator;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000084 BlockSet FunctionBlocks;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000085
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000086 BitVector regsReserved;
87 RegSet regsLive;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000088 RegVector regsDefined, regsDead, regsKilled;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000089 RegMaskVector regMasks;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000090 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000091
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +000092 SlotIndex lastIndex;
93
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000094 // Add Reg and any sub-registers to RV
95 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
96 RV.push_back(Reg);
97 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +000098 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
99 RV.push_back(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000100 }
101
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000102 struct BBInfo {
103 // Is this MBB reachable from the MF entry point?
104 bool reachable;
105
106 // Vregs that must be live in because they are used without being
107 // defined. Map value is the user.
108 RegMap vregsLiveIn;
109
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000110 // Regs killed in MBB. They may be defined again, and will then be in both
111 // regsKilled and regsLiveOut.
112 RegSet regsKilled;
113
114 // Regs defined in MBB and live out. Note that vregs passing through may
115 // be live out without being mentioned here.
116 RegSet regsLiveOut;
117
118 // Vregs that pass through MBB untouched. This set is disjoint from
119 // regsKilled and regsLiveOut.
120 RegSet vregsPassed;
121
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000122 // Vregs that must pass through MBB because they are needed by a successor
123 // block. This set is disjoint from regsLiveOut.
124 RegSet vregsRequired;
125
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000126 // Set versions of block's predecessor and successor lists.
127 BlockSet Preds, Succs;
128
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000129 BBInfo() : reachable(false) {}
130
131 // Add register to vregsPassed if it belongs there. Return true if
132 // anything changed.
133 bool addPassed(unsigned Reg) {
134 if (!TargetRegisterInfo::isVirtualRegister(Reg))
135 return false;
136 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
137 return false;
138 return vregsPassed.insert(Reg).second;
139 }
140
141 // Same for a full set.
142 bool addPassed(const RegSet &RS) {
143 bool changed = false;
144 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
145 if (addPassed(*I))
146 changed = true;
147 return changed;
148 }
149
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000150 // Add register to vregsRequired if it belongs there. Return true if
151 // anything changed.
152 bool addRequired(unsigned Reg) {
153 if (!TargetRegisterInfo::isVirtualRegister(Reg))
154 return false;
155 if (regsLiveOut.count(Reg))
156 return false;
157 return vregsRequired.insert(Reg).second;
158 }
159
160 // Same for a full set.
161 bool addRequired(const RegSet &RS) {
162 bool changed = false;
163 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
164 if (addRequired(*I))
165 changed = true;
166 return changed;
167 }
168
169 // Same for a full map.
170 bool addRequired(const RegMap &RM) {
171 bool changed = false;
172 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
173 if (addRequired(I->first))
174 changed = true;
175 return changed;
176 }
177
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000178 // Live-out registers are either in regsLiveOut or vregsPassed.
179 bool isLiveOut(unsigned Reg) const {
180 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
181 }
182 };
183
184 // Extra register info per MBB.
185 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
186
187 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000188 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000189 }
190
Lang Hames1ce837a2012-02-14 19:17:48 +0000191 bool isAllocatable(unsigned Reg) {
Jakob Stoklund Olesen244beb42012-10-16 00:05:06 +0000192 return Reg < TRI->getNumRegs() && MRI->isAllocatable(Reg);
Lang Hames1ce837a2012-02-14 19:17:48 +0000193 }
194
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000195 // Analysis information if available
196 LiveVariables *LiveVars;
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +0000197 LiveIntervals *LiveInts;
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000198 LiveStacks *LiveStks;
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000199 SlotIndexes *Indexes;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000200
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000201 void visitMachineFunctionBefore();
202 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000203 void visitMachineBundleBefore(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000204 void visitMachineInstrBefore(const MachineInstr *MI);
205 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
206 void visitMachineInstrAfter(const MachineInstr *MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000207 void visitMachineBundleAfter(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000208 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
209 void visitMachineFunctionAfter();
210
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000211 template <typename T> void report(const char *msg, ilist_iterator<T> I) {
212 report(msg, &*I);
213 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000214 void report(const char *msg, const MachineFunction *MF);
215 void report(const char *msg, const MachineBasicBlock *MBB);
216 void report(const char *msg, const MachineInstr *MI);
217 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
Matthias Braun7e624d52015-11-09 23:59:33 +0000218
219 void report_context(const LiveInterval &LI) const;
Matt Arsenault892fcd02016-07-25 19:39:01 +0000220 void report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000221 LaneBitmask LaneMask) const;
222 void report_context(const LiveRange::Segment &S) const;
223 void report_context(const VNInfo &VNI) const;
Matthias Braun579c9cd2016-02-02 02:44:25 +0000224 void report_context(SlotIndex Pos) const;
225 void report_context_liverange(const LiveRange &LR) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000226 void report_context_lanemask(LaneBitmask LaneMask) const;
Matthias Braun30668dd2016-05-11 21:31:39 +0000227 void report_context_vreg(unsigned VReg) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000228 void report_context_vreg_regunit(unsigned VRegOrRegUnit) const;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000229
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000230 void verifyInlineAsm(const MachineInstr *MI);
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000231
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000232 void checkLiveness(const MachineOperand *MO, unsigned MONum);
Matthias Braun1377fd62016-02-02 20:04:51 +0000233 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum,
234 SlotIndex UseIdx, const LiveRange &LR, unsigned Reg,
235 LaneBitmask LaneMask = 0);
236 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum,
237 SlotIndex DefIdx, const LiveRange &LR, unsigned Reg,
238 LaneBitmask LaneMask = 0);
239
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000240 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +0000241 void calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000242 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000243
244 void calcRegsRequired();
245 void verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +0000246 void verifyLiveIntervals();
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +0000247 void verifyLiveInterval(const LiveInterval&);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000248 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned,
249 unsigned);
Matthias Braun364e6e92013-10-10 21:28:54 +0000250 void verifyLiveRangeSegment(const LiveRange&,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000251 const LiveRange::const_iterator I, unsigned,
252 unsigned);
Matthias Braune6a24852015-09-25 21:51:14 +0000253 void verifyLiveRange(const LiveRange&, unsigned, LaneBitmask LaneMask = 0);
Manman Renaa6875b2013-07-15 21:26:31 +0000254
255 void verifyStackFrame();
Matthias Braun80595462015-09-09 17:49:46 +0000256
257 void verifySlotIndexes() const;
Derek Schuff42666ee2016-03-29 17:40:22 +0000258 void verifyProperties(const MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000259 };
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000260
261 struct MachineVerifierPass : public MachineFunctionPass {
262 static char ID; // Pass ID, replacement for typeid
Matthias Brauna4e932d2014-12-11 19:41:51 +0000263 const std::string Banner;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000264
Matthias Brauna4e932d2014-12-11 19:41:51 +0000265 MachineVerifierPass(const std::string &banner = nullptr)
266 : MachineFunctionPass(ID), Banner(banner) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +0000267 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
268 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000269
Craig Topper4584cd52014-03-07 09:26:03 +0000270 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000271 AU.setPreservesAll();
272 MachineFunctionPass::getAnalysisUsage(AU);
273 }
274
Craig Topper4584cd52014-03-07 09:26:03 +0000275 bool runOnMachineFunction(MachineFunction &MF) override {
Matthias Braunb3aefc32016-02-15 19:25:31 +0000276 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF);
277 if (FoundErrors)
278 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000279 return false;
280 }
281 };
282
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000283}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000284
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000285char MachineVerifierPass::ID = 0;
Owen Andersond31d82d2010-08-23 17:52:01 +0000286INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000287 "Verify generated machine code", false, false)
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000288
Matthias Brauna4e932d2014-12-11 19:41:51 +0000289FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) {
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000290 return new MachineVerifierPass(Banner);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000291}
292
Matthias Braunb3aefc32016-02-15 19:25:31 +0000293bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors)
294 const {
295 MachineFunction &MF = const_cast<MachineFunction&>(*this);
296 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF);
297 if (AbortOnErrors && FoundErrors)
298 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
299 return FoundErrors == 0;
Jakob Stoklund Olesen27440e72009-11-13 21:56:09 +0000300}
301
Matthias Braun80595462015-09-09 17:49:46 +0000302void MachineVerifier::verifySlotIndexes() const {
303 if (Indexes == nullptr)
304 return;
305
306 // Ensure the IdxMBB list is sorted by slot indexes.
307 SlotIndex Last;
308 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(),
309 E = Indexes->MBBIndexEnd(); I != E; ++I) {
310 assert(!Last.isValid() || I->first > Last);
311 Last = I->first;
312 }
313}
314
Derek Schuff42666ee2016-03-29 17:40:22 +0000315void MachineVerifier::verifyProperties(const MachineFunction &MF) {
316 // If a pass has introduced virtual registers without clearing the
Matthias Braun1eb47362016-08-25 01:27:13 +0000317 // NoVRegs property (or set it without allocating the vregs)
Derek Schuff42666ee2016-03-29 17:40:22 +0000318 // then report an error.
319 if (MF.getProperties().hasProperty(
Matthias Braun1eb47362016-08-25 01:27:13 +0000320 MachineFunctionProperties::Property::NoVRegs) &&
321 MRI->getNumVirtRegs())
322 report("Function has NoVRegs property but there are VReg operands", &MF);
Derek Schuff42666ee2016-03-29 17:40:22 +0000323}
324
Matthias Braunb3aefc32016-02-15 19:25:31 +0000325unsigned MachineVerifier::verify(MachineFunction &MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000326 foundErrors = 0;
327
328 this->MF = &MF;
329 TM = &MF.getTarget();
Eric Christophereb9e87f2014-10-14 07:00:33 +0000330 TII = MF.getSubtarget().getInstrInfo();
331 TRI = MF.getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000332 MRI = &MF.getRegInfo();
333
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000334 isFunctionRegBankSelected = MF.getProperties().hasProperty(
335 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000336 isFunctionSelected = MF.getProperties().hasProperty(
337 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000338
Craig Topperc0196b12014-04-14 00:51:57 +0000339 LiveVars = nullptr;
340 LiveInts = nullptr;
341 LiveStks = nullptr;
342 Indexes = nullptr;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000343 if (PASS) {
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000344 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenb4ef4a92010-08-05 23:51:26 +0000345 // We don't want to verify LiveVariables if LiveIntervals is available.
346 if (!LiveInts)
347 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000348 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000349 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000350 }
351
Matthias Braun80595462015-09-09 17:49:46 +0000352 verifySlotIndexes();
353
Derek Schuff42666ee2016-03-29 17:40:22 +0000354 verifyProperties(MF);
355
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000356 visitMachineFunctionBefore();
357 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
358 MFI!=MFE; ++MFI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000359 visitMachineBasicBlockBefore(&*MFI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000360 // Keep track of the current bundle header.
Craig Topperc0196b12014-04-14 00:51:57 +0000361 const MachineInstr *CurBundle = nullptr;
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000362 // Do we expect the next instruction to be part of the same bundle?
363 bool InBundle = false;
364
Evan Cheng7fae11b2011-12-14 02:11:42 +0000365 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(),
366 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000367 if (MBBI->getParent() != &*MFI) {
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000368 report("Bad instruction parent pointer", MFI);
Owen Anderson21b17882015-02-04 00:02:59 +0000369 errs() << "Instruction: " << *MBBI;
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000370 continue;
371 }
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000372
373 // Check for consistent bundle flags.
374 if (InBundle && !MBBI->isBundledWithPred())
375 report("Missing BundledPred flag, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000376 "BundledSucc was set on predecessor",
377 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000378 if (!InBundle && MBBI->isBundledWithPred())
379 report("BundledPred flag is set, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000380 "but BundledSucc not set on predecessor",
381 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000382
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000383 // Is this a bundle header?
384 if (!MBBI->isInsideBundle()) {
385 if (CurBundle)
386 visitMachineBundleAfter(CurBundle);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000387 CurBundle = &*MBBI;
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000388 visitMachineBundleBefore(CurBundle);
389 } else if (!CurBundle)
390 report("No bundle header", MBBI);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000391 visitMachineInstrBefore(&*MBBI);
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000392 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) {
393 const MachineInstr &MI = *MBBI;
394 const MachineOperand &Op = MI.getOperand(I);
395 if (Op.getParent() != &MI) {
Matt Arsenault59d2ca12015-04-30 23:20:56 +0000396 // Make sure to use correct addOperand / RemoveOperand / ChangeTo
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000397 // functions when replacing operands of a MachineInstr.
398 report("Instruction has operand with wrong parent set", &MI);
399 }
400
401 visitMachineOperand(&Op, I);
402 }
403
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000404 visitMachineInstrAfter(&*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000405
406 // Was this the last bundled instruction?
407 InBundle = MBBI->isBundledWithSucc();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000408 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000409 if (CurBundle)
410 visitMachineBundleAfter(CurBundle);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000411 if (InBundle)
412 report("BundledSucc flag set on last instruction in block", &MFI->back());
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000413 visitMachineBasicBlockAfter(&*MFI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000414 }
415 visitMachineFunctionAfter();
416
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000417 // Clean up.
418 regsLive.clear();
419 regsDefined.clear();
420 regsDead.clear();
421 regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000422 regMasks.clear();
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000423 regsLiveInButUnused.clear();
424 MBBInfoMap.clear();
425
Matthias Braunb3aefc32016-02-15 19:25:31 +0000426 return foundErrors;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000427}
428
Chris Lattner75f40452009-08-23 01:03:30 +0000429void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000430 assert(MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000431 errs() << '\n';
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000432 if (!foundErrors++) {
433 if (Banner)
Owen Anderson21b17882015-02-04 00:02:59 +0000434 errs() << "# " << Banner << '\n';
Matthias Braun42b4b632015-11-09 23:59:23 +0000435 if (LiveInts != nullptr)
436 LiveInts->print(errs());
437 else
438 MF->print(errs(), Indexes);
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000439 }
Owen Anderson21b17882015-02-04 00:02:59 +0000440 errs() << "*** Bad machine code: " << msg << " ***\n"
Craig Toppera538d832012-08-22 06:07:19 +0000441 << "- function: " << MF->getName() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000442}
443
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000444void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000445 assert(MBB);
446 report(msg, MBB->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000447 errs() << "- basic block: BB#" << MBB->getNumber()
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000448 << ' ' << MBB->getName()
Roman Divackyad06cee2012-09-05 22:26:57 +0000449 << " (" << (const void*)MBB << ')';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000450 if (Indexes)
Owen Anderson21b17882015-02-04 00:02:59 +0000451 errs() << " [" << Indexes->getMBBStartIdx(MBB)
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000452 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
Owen Anderson21b17882015-02-04 00:02:59 +0000453 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000454}
455
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000456void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000457 assert(MI);
458 report(msg, MI->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000459 errs() << "- instruction: ";
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000460 if (Indexes && Indexes->hasIndex(*MI))
461 errs() << Indexes->getInstructionIndex(*MI) << '\t';
Matthias Braun45718db2015-11-09 23:59:25 +0000462 MI->print(errs(), /*SkipOpers=*/true);
Matthias Braun716b4332015-11-09 23:59:29 +0000463 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000464}
465
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000466void MachineVerifier::report(const char *msg,
467 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000468 assert(MO);
469 report(msg, MO->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000470 errs() << "- operand " << MONum << ": ";
Eric Christopher1cdefae2015-02-27 00:11:34 +0000471 MO->print(errs(), TRI);
Owen Anderson21b17882015-02-04 00:02:59 +0000472 errs() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000473}
474
Matthias Braun579c9cd2016-02-02 02:44:25 +0000475void MachineVerifier::report_context(SlotIndex Pos) const {
476 errs() << "- at: " << Pos << '\n';
477}
478
Matthias Braun7e624d52015-11-09 23:59:33 +0000479void MachineVerifier::report_context(const LiveInterval &LI) const {
Owen Anderson21b17882015-02-04 00:02:59 +0000480 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000481}
482
Matt Arsenault892fcd02016-07-25 19:39:01 +0000483void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000484 LaneBitmask LaneMask) const {
Matthias Braun579c9cd2016-02-02 02:44:25 +0000485 report_context_liverange(LR);
Matt Arsenault892fcd02016-07-25 19:39:01 +0000486 report_context_vreg_regunit(VRegUnit);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000487 if (LaneMask != 0)
Matthias Braun1377fd62016-02-02 20:04:51 +0000488 report_context_lanemask(LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000489}
490
Matthias Braun7e624d52015-11-09 23:59:33 +0000491void MachineVerifier::report_context(const LiveRange::Segment &S) const {
492 errs() << "- segment: " << S << '\n';
493}
494
495void MachineVerifier::report_context(const VNInfo &VNI) const {
496 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n";
Matthias Braun364e6e92013-10-10 21:28:54 +0000497}
498
Matthias Braun579c9cd2016-02-02 02:44:25 +0000499void MachineVerifier::report_context_liverange(const LiveRange &LR) const {
500 errs() << "- liverange: " << LR << '\n';
501}
502
Matthias Braun30668dd2016-05-11 21:31:39 +0000503void MachineVerifier::report_context_vreg(unsigned VReg) const {
504 errs() << "- v. register: " << PrintReg(VReg, TRI) << '\n';
505}
506
Matthias Braun1377fd62016-02-02 20:04:51 +0000507void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const {
508 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
Matthias Braun30668dd2016-05-11 21:31:39 +0000509 report_context_vreg(VRegOrUnit);
Matthias Braun1377fd62016-02-02 20:04:51 +0000510 } else {
511 errs() << "- regunit: " << PrintRegUnit(VRegOrUnit, TRI) << '\n';
512 }
513}
514
515void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const {
516 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n';
517}
518
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000519void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000520 BBInfo &MInfo = MBBInfoMap[MBB];
521 if (!MInfo.reachable) {
522 MInfo.reachable = true;
523 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
524 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
525 markReachable(*SuI);
526 }
527}
528
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000529void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000530 lastIndex = SlotIndex();
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000531 regsReserved = MRI->getReservedRegs();
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000532
533 // A sub-register of a reserved register is also reserved
534 for (int Reg = regsReserved.find_first(); Reg>=0;
535 Reg = regsReserved.find_next(Reg)) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000536 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000537 // FIXME: This should probably be:
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000538 // assert(regsReserved.test(*SubRegs) && "Non-reserved sub-register");
539 regsReserved.set(*SubRegs);
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000540 }
541 }
Lang Hames1ce837a2012-02-14 19:17:48 +0000542
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000543 markReachable(&MF->front());
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000544
545 // Build a set of the basic blocks in the function.
546 FunctionBlocks.clear();
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000547 for (const auto &MBB : *MF) {
548 FunctionBlocks.insert(&MBB);
549 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000550
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000551 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end());
552 if (MInfo.Preds.size() != MBB.pred_size())
553 report("MBB has duplicate entries in its predecessor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000554
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000555 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end());
556 if (MInfo.Succs.size() != MBB.succ_size())
557 report("MBB has duplicate entries in its successor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000558 }
Jakob Stoklund Olesene17c3fd2013-04-19 21:40:57 +0000559
560 // Check that the register use lists are sane.
561 MRI->verifyUseLists();
Manman Renaa6875b2013-07-15 21:26:31 +0000562
563 verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000564}
565
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000566// Does iterator point to a and b as the first two elements?
Dan Gohmanb29cda92010-04-15 17:08:50 +0000567static bool matchPair(MachineBasicBlock::const_succ_iterator i,
568 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000569 if (*i == a)
570 return *++i == b;
571 if (*i == b)
572 return *++i == a;
573 return false;
574}
575
576void
577MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Craig Topperc0196b12014-04-14 00:51:57 +0000578 FirstTerminator = nullptr;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000579
Matthias Braun79f85b32016-08-24 01:32:41 +0000580 if (!MF->getProperties().hasProperty(
581 MachineFunctionProperties::Property::NoPHIs)) {
Lang Hames1ce837a2012-02-14 19:17:48 +0000582 // If this block has allocatable physical registers live-in, check that
583 // it is an entry block or landing pad.
Matthias Braund9da1622015-09-09 18:08:03 +0000584 for (const auto &LI : MBB->liveins()) {
585 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() &&
Duncan P. N. Exon Smithe9bc5792016-02-21 20:39:50 +0000586 MBB->getIterator() != MBB->getParent()->begin()) {
Lang Hames1ce837a2012-02-14 19:17:48 +0000587 report("MBB has allocable live-in, but isn't entry or landing-pad.", MBB);
588 }
589 }
590 }
591
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000592 // Count the number of landing pad successors.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000593 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs;
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000594 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000595 E = MBB->succ_end(); I != E; ++I) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000596 if ((*I)->isEHPad())
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000597 LandingPadSuccs.insert(*I);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000598 if (!FunctionBlocks.count(*I))
599 report("MBB has successor that isn't part of the function.", MBB);
600 if (!MBBInfoMap[*I].Preds.count(MBB)) {
601 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000602 errs() << "MBB is not in the predecessor list of the successor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000603 << (*I)->getNumber() << ".\n";
604 }
605 }
606
607 // Check the predecessor list.
608 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
609 E = MBB->pred_end(); I != E; ++I) {
610 if (!FunctionBlocks.count(*I))
611 report("MBB has predecessor that isn't part of the function.", MBB);
612 if (!MBBInfoMap[*I].Succs.count(MBB)) {
613 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000614 errs() << "MBB is not in the successor list of the predecessor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000615 << (*I)->getNumber() << ".\n";
616 }
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000617 }
Bill Wendling2a401312011-05-04 22:54:05 +0000618
619 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo();
620 const BasicBlock *BB = MBB->getBasicBlock();
Reid Kleckner64b003f2015-11-09 21:04:00 +0000621 const Function *Fn = MF->getFunction();
Bill Wendling2a401312011-05-04 22:54:05 +0000622 if (LandingPadSuccs.size() > 1 &&
623 !(AsmInfo &&
624 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj &&
Reid Kleckner64b003f2015-11-09 21:04:00 +0000625 BB && isa<SwitchInst>(BB->getTerminator())) &&
626 !isFuncletEHPersonality(classifyEHPersonality(Fn->getPersonalityFn())))
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000627 report("MBB has more than one landing pad successor", MBB);
628
Dan Gohman352a4952009-08-27 02:43:49 +0000629 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
Craig Topperc0196b12014-04-14 00:51:57 +0000630 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Dan Gohman352a4952009-08-27 02:43:49 +0000631 SmallVector<MachineOperand, 4> Cond;
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000632 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB,
633 Cond)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000634 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
635 // check whether its answers match up with reality.
636 if (!TBB && !FBB) {
637 // Block falls through to its successor.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000638 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000639 ++MBBI;
640 if (MBBI == MF->end()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000641 // It's possible that the block legitimately ends with a noreturn
642 // call or an unreachable, in which case it won't actually fall
643 // out the bottom of the function.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000644 } else if (MBB->succ_size() == LandingPadSuccs.size()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000645 // It's possible that the block legitimately ends with a noreturn
646 // call or an unreachable, in which case it won't actuall fall
647 // out of the block.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000648 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000649 report("MBB exits via unconditional fall-through but doesn't have "
650 "exactly one CFG successor!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000651 } else if (!MBB->isSuccessor(&*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000652 report("MBB exits via unconditional fall-through but its successor "
653 "differs from its CFG successor!", MBB);
654 }
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000655 if (!MBB->empty() && MBB->back().isBarrier() &&
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000656 !TII->isPredicated(MBB->back())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000657 report("MBB exits via unconditional fall-through but ends with a "
658 "barrier instruction!", MBB);
659 }
660 if (!Cond.empty()) {
661 report("MBB exits via unconditional fall-through but has a condition!",
662 MBB);
663 }
664 } else if (TBB && !FBB && Cond.empty()) {
665 // Block unconditionally branches somewhere.
Ahmed Bougachafb6eeb72014-12-01 18:43:53 +0000666 // If the block has exactly one successor, that happens to be a
667 // landingpad, accept it as valid control flow.
668 if (MBB->succ_size() != 1+LandingPadSuccs.size() &&
669 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 ||
670 *MBB->succ_begin() != *LandingPadSuccs.begin())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000671 report("MBB exits via unconditional branch but doesn't have "
672 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000673 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000674 report("MBB exits via unconditional branch but the CFG "
675 "successor doesn't match the actual successor!", MBB);
676 }
677 if (MBB->empty()) {
678 report("MBB exits via unconditional branch but doesn't contain "
679 "any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000680 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000681 report("MBB exits via unconditional branch but doesn't end with a "
682 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000683 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000684 report("MBB exits via unconditional branch but the branch isn't a "
685 "terminator instruction!", MBB);
686 }
687 } else if (TBB && !FBB && !Cond.empty()) {
688 // Block conditionally branches somewhere, otherwise falls through.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000689 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000690 ++MBBI;
691 if (MBBI == MF->end()) {
692 report("MBB conditionally falls through out of function!", MBB);
Dmitri Gribenko349d1a32012-12-19 22:13:01 +0000693 } else if (MBB->succ_size() == 1) {
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000694 // A conditional branch with only one successor is weird, but allowed.
695 if (&*MBBI != TBB)
696 report("MBB exits via conditional branch/fall-through but only has "
697 "one CFG successor!", MBB);
698 else if (TBB != *MBB->succ_begin())
699 report("MBB exits via conditional branch/fall-through but the CFG "
700 "successor don't match the actual successor!", MBB);
701 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000702 report("MBB exits via conditional branch/fall-through but doesn't have "
703 "exactly two CFG successors!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000704 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000705 report("MBB exits via conditional branch/fall-through but the CFG "
706 "successors don't match the actual successors!", MBB);
707 }
708 if (MBB->empty()) {
709 report("MBB exits via conditional branch/fall-through but doesn't "
710 "contain any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000711 } else if (MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000712 report("MBB exits via conditional branch/fall-through but ends with a "
713 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000714 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000715 report("MBB exits via conditional branch/fall-through but the branch "
716 "isn't a terminator instruction!", MBB);
717 }
718 } else if (TBB && FBB) {
719 // Block conditionally branches somewhere, otherwise branches
720 // somewhere else.
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000721 if (MBB->succ_size() == 1) {
722 // A conditional branch with only one successor is weird, but allowed.
723 if (FBB != TBB)
724 report("MBB exits via conditional branch/branch through but only has "
725 "one CFG successor!", MBB);
726 else if (TBB != *MBB->succ_begin())
727 report("MBB exits via conditional branch/branch through but the CFG "
728 "successor don't match the actual successor!", MBB);
729 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000730 report("MBB exits via conditional branch/branch but doesn't have "
731 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000732 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000733 report("MBB exits via conditional branch/branch but the CFG "
734 "successors don't match the actual successors!", MBB);
735 }
736 if (MBB->empty()) {
737 report("MBB exits via conditional branch/branch but doesn't "
738 "contain any instructions!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000739 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000740 report("MBB exits via conditional branch/branch but doesn't end with a "
741 "barrier instruction!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000742 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000743 report("MBB exits via conditional branch/branch but the branch "
744 "isn't a terminator instruction!", MBB);
745 }
746 if (Cond.empty()) {
747 report("MBB exits via conditinal branch/branch but there's no "
748 "condition!", MBB);
749 }
750 } else {
751 report("AnalyzeBranch returned invalid data!", MBB);
752 }
753 }
754
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000755 regsLive.clear();
Matthias Braund9da1622015-09-09 18:08:03 +0000756 for (const auto &LI : MBB->liveins()) {
757 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000758 report("MBB live-in list contains non-physical register", MBB);
759 continue;
760 }
Matthias Braund9da1622015-09-09 18:08:03 +0000761 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true);
Chad Rosierabdb1d62013-05-22 23:17:36 +0000762 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000763 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000764 }
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +0000765 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000766
Matthias Braun941a7052016-07-28 18:40:00 +0000767 const MachineFrameInfo &MFI = MF->getFrameInfo();
768 BitVector PR = MFI.getPristineRegs(*MF);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000769 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
Chad Rosierabdb1d62013-05-22 23:17:36 +0000770 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true);
771 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000772 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000773 }
774
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000775 regsKilled.clear();
776 regsDefined.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000777
778 if (Indexes)
779 lastIndex = Indexes->getMBBStartIdx(MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000780}
781
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000782// This function gets called for all bundle headers, including normal
783// stand-alone unbundled instructions.
784void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000785 if (Indexes && Indexes->hasIndex(*MI)) {
786 SlotIndex idx = Indexes->getInstructionIndex(*MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000787 if (!(idx > lastIndex)) {
788 report("Instruction index out of order", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000789 errs() << "Last instruction was at " << lastIndex << '\n';
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000790 }
791 lastIndex = idx;
792 }
Pete Coopercd720162012-06-07 17:41:39 +0000793
794 // Ensure non-terminators don't follow terminators.
795 // Ignore predicated terminators formed by if conversion.
796 // FIXME: If conversion shouldn't need to violate this rule.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000797 if (MI->isTerminator() && !TII->isPredicated(*MI)) {
Pete Coopercd720162012-06-07 17:41:39 +0000798 if (!FirstTerminator)
799 FirstTerminator = MI;
800 } else if (FirstTerminator) {
801 report("Non-terminator instruction after the first terminator", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000802 errs() << "First terminator was:\t" << *FirstTerminator;
Pete Coopercd720162012-06-07 17:41:39 +0000803 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000804}
805
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000806// The operands on an INLINEASM instruction must follow a template.
807// Verify that the flag operands make sense.
808void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) {
809 // The first two operands on INLINEASM are the asm string and global flags.
810 if (MI->getNumOperands() < 2) {
811 report("Too few operands on inline asm", MI);
812 return;
813 }
814 if (!MI->getOperand(0).isSymbol())
815 report("Asm string must be an external symbol", MI);
816 if (!MI->getOperand(1).isImm())
817 report("Asm flags must be an immediate", MI);
Chad Rosier9e1274f2012-10-30 19:11:54 +0000818 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2,
Wei Ding0526e7f2016-06-22 18:51:08 +0000819 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16,
820 // and Extra_IsConvergent = 32.
821 if (!isUInt<6>(MI->getOperand(1).getImm()))
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000822 report("Unknown asm flags", &MI->getOperand(1), 1);
823
Gabor Horvathfee04342015-03-16 09:53:42 +0000824 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed");
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000825
826 unsigned OpNo = InlineAsm::MIOp_FirstOperand;
827 unsigned NumOps;
828 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) {
829 const MachineOperand &MO = MI->getOperand(OpNo);
830 // There may be implicit ops after the fixed operands.
831 if (!MO.isImm())
832 break;
833 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm());
834 }
835
836 if (OpNo > MI->getNumOperands())
837 report("Missing operands in last group", MI);
838
839 // An optional MDNode follows the groups.
840 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata())
841 ++OpNo;
842
843 // All trailing operands must be implicit registers.
844 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) {
845 const MachineOperand &MO = MI->getOperand(OpNo);
846 if (!MO.isReg() || !MO.isImplicit())
847 report("Expected implicit register after groups", &MO, OpNo);
848 }
849}
850
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000851void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000852 const MCInstrDesc &MCID = MI->getDesc();
853 if (MI->getNumOperands() < MCID.getNumOperands()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000854 report("Too few operands", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000855 errs() << MCID.getNumOperands() << " operands expected, but "
Matt Arsenault23c92742013-11-15 22:18:19 +0000856 << MI->getNumOperands() << " given.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000857 }
Dan Gohmandb9493c2009-10-07 17:36:00 +0000858
Matthias Braun90799ce2016-08-23 21:19:49 +0000859 if (MI->isPHI() && MF->getProperties().hasProperty(
860 MachineFunctionProperties::Property::NoPHIs))
861 report("Found PHI instruction with NoPHIs property set", MI);
862
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000863 // Check the tied operands.
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000864 if (MI->isInlineAsm())
865 verifyInlineAsm(MI);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000866
Dan Gohmandb9493c2009-10-07 17:36:00 +0000867 // Check the MachineMemOperands for basic consistency.
868 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
869 E = MI->memoperands_end(); I != E; ++I) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000870 if ((*I)->isLoad() && !MI->mayLoad())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000871 report("Missing mayLoad flag", MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000872 if ((*I)->isStore() && !MI->mayStore())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000873 report("Missing mayStore flag", MI);
874 }
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000875
876 // Debug values must not have a slot index.
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000877 // Other instructions must have one, unless they are inside a bundle.
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000878 if (LiveInts) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000879 bool mapped = !LiveInts->isNotInMIMap(*MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000880 if (MI->isDebugValue()) {
881 if (mapped)
882 report("Debug instruction has a slot index", MI);
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000883 } else if (MI->isInsideBundle()) {
884 if (mapped)
885 report("Instruction inside bundle has a slot index", MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000886 } else {
887 if (!mapped)
888 report("Missing slot index", MI);
889 }
890 }
891
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000892 // Check types.
893 const unsigned NumTypes = MI->getNumTypes();
894 if (isPreISelGenericOpcode(MCID.getOpcode())) {
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000895 if (isFunctionSelected)
896 report("Unexpected generic instruction in a Selected function", MI);
897
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000898 if (NumTypes == 0)
899 report("Generic instruction must have a type", MI);
900 } else {
901 if (NumTypes != 0)
902 report("Non-generic instruction cannot have a type", MI);
903 }
904
Tim Northovere5102de2016-08-30 18:52:46 +0000905 // Generic opcodes must not have physical register operands.
Tim Northover11a23542016-08-31 21:24:02 +0000906 if (isPreISelGenericOpcode(MCID.getOpcode()) &&
907 MCID.getOpcode() != TargetOpcode::G_TYPE) {
Tim Northovere5102de2016-08-30 18:52:46 +0000908 for (auto &Op : MI->operands()) {
909 if (Op.isReg() && TargetRegisterInfo::isPhysicalRegister(Op.getReg()))
910 report("Generic instruction cannot have physical register", MI);
911 }
912 }
913
Andrew Trick924123a2011-09-21 02:20:46 +0000914 StringRef ErrorInfo;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000915 if (!TII->verifyInstruction(*MI, ErrorInfo))
Andrew Trick924123a2011-09-21 02:20:46 +0000916 report(ErrorInfo.data(), MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000917}
918
919void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000920MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000921 const MachineInstr *MI = MO->getParent();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000922 const MCInstrDesc &MCID = MI->getDesc();
Alex Lorenze5101e22015-08-10 21:47:36 +0000923 unsigned NumDefs = MCID.getNumDefs();
924 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT)
925 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0;
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000926
Evan Cheng6cc775f2011-06-28 19:10:37 +0000927 // The first MCID.NumDefs operands must be explicit register defines
Alex Lorenze5101e22015-08-10 21:47:36 +0000928 if (MONum < NumDefs) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000929 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000930 if (!MO->isReg())
931 report("Explicit definition must be a register", MO, MONum);
Evan Cheng76f6e262012-05-29 19:40:44 +0000932 else if (!MO->isDef() && !MCOI.isOptionalDef())
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000933 report("Explicit definition marked as use", MO, MONum);
934 else if (MO->isImplicit())
935 report("Explicit definition marked as implicit", MO, MONum);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000936 } else if (MONum < MCID.getNumOperands()) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000937 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Eric Christopherbcc230a72010-11-17 00:55:36 +0000938 // Don't check if it's the last operand in a variadic instruction. See,
939 // e.g., LDM_RET in the arm back end.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000940 if (MO->isReg() &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000941 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000942 if (MO->isDef() && !MCOI.isOptionalDef())
Matthias Braun6a57acf2013-10-04 16:53:00 +0000943 report("Explicit operand marked as def", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000944 if (MO->isImplicit())
945 report("Explicit operand marked as implicit", MO, MONum);
946 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000947
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000948 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO);
949 if (TiedTo != -1) {
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000950 if (!MO->isReg())
951 report("Tied use must be a register", MO, MONum);
952 else if (!MO->isTied())
953 report("Operand should be tied", MO, MONum);
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000954 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum))
955 report("Tied def doesn't match MCInstrDesc", MO, MONum);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000956 } else if (MO->isReg() && MO->isTied())
957 report("Explicit operand should not be tied", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000958 } else {
Jakob Stoklund Olesen3db495232009-12-22 21:48:20 +0000959 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000960 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg())
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000961 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000962 }
963
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000964 switch (MO->getType()) {
965 case MachineOperand::MO_Register: {
966 const unsigned Reg = MO->getReg();
967 if (!Reg)
968 return;
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000969 if (MRI->tracksLiveness() && !MI->isDebugValue())
970 checkLiveness(MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000971
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000972 // Verify the consistency of tied operands.
973 if (MO->isTied()) {
974 unsigned OtherIdx = MI->findTiedOperandIdx(MONum);
975 const MachineOperand &OtherMO = MI->getOperand(OtherIdx);
976 if (!OtherMO.isReg())
977 report("Must be tied to a register", MO, MONum);
978 if (!OtherMO.isTied())
979 report("Missing tie flags on tied operand", MO, MONum);
980 if (MI->findTiedOperandIdx(OtherIdx) != MONum)
981 report("Inconsistent tie links", MO, MONum);
982 if (MONum < MCID.getNumDefs()) {
983 if (OtherIdx < MCID.getNumOperands()) {
984 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO))
985 report("Explicit def tied to explicit use without tie constraint",
986 MO, MONum);
987 } else {
988 if (!OtherMO.isImplicit())
989 report("Explicit def should be tied to implicit use", MO, MONum);
990 }
991 }
992 }
993
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +0000994 // Verify two-address constraints after leaving SSA form.
995 unsigned DefIdx;
996 if (!MRI->isSSA() && MO->isUse() &&
997 MI->isRegTiedToDefOperand(MONum, &DefIdx) &&
998 Reg != MI->getOperand(DefIdx).getReg())
999 report("Two-address instruction operands must be identical", MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001000
1001 // Check register classes.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001002 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001003 unsigned SubIdx = MO->getSubReg();
1004
1005 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001006 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001007 report("Illegal subregister index for physical register", MO, MONum);
1008 return;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001009 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001010 if (const TargetRegisterClass *DRC =
1011 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001012 if (!DRC->contains(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001013 report("Illegal physical register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001014 errs() << TRI->getName(Reg) << " is not a "
Craig Toppercf0444b2014-11-17 05:50:14 +00001015 << TRI->getRegClassName(DRC) << " register.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001016 }
1017 }
1018 } else {
1019 // Virtual register.
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001020 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg);
1021 if (!RC) {
1022 // This is a generic virtual register.
Ahmed Bougachab14e9442016-08-02 16:49:22 +00001023
1024 // If we're post-Select, we can't have gvregs anymore.
1025 if (isFunctionSelected) {
1026 report("Generic virtual register invalid in a Selected function",
1027 MO, MONum);
1028 return;
1029 }
1030
1031 // The gvreg must have a size and it must not have a SubIdx.
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001032 unsigned Size = MRI->getSize(Reg);
1033 if (!Size) {
1034 report("Generic virtual register must have a size", MO, MONum);
1035 return;
1036 }
Ahmed Bougacha3681c772016-08-02 16:17:15 +00001037
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001038 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg);
Ahmed Bougacha3681c772016-08-02 16:17:15 +00001039
1040 // If we're post-RegBankSelect, the gvreg must have a bank.
1041 if (!RegBank && isFunctionRegBankSelected) {
1042 report("Generic virtual register must have a bank in a "
1043 "RegBankSelected function",
1044 MO, MONum);
1045 return;
1046 }
1047
1048 // Make sure the register fits into its register bank if any.
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001049 if (RegBank && RegBank->getSize() < Size) {
1050 report("Register bank is too small for virtual register", MO,
1051 MONum);
1052 errs() << "Register bank " << RegBank->getName() << " too small("
1053 << RegBank->getSize() << ") to fit " << Size << "-bits\n";
1054 return;
1055 }
1056 if (SubIdx) {
1057 report("Generic virtual register does not subregister index", MO, MONum);
1058 return;
1059 }
1060 break;
1061 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001062 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001063 const TargetRegisterClass *SRC =
1064 TRI->getSubClassWithSubReg(RC, SubIdx);
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +00001065 if (!SRC) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001066 report("Invalid subregister index for virtual register", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001067 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +00001068 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001069 return;
1070 }
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001071 if (RC != SRC) {
1072 report("Invalid register class for subregister index", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001073 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001074 << " does not fully support subreg index " << SubIdx << "\n";
1075 return;
1076 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001077 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001078 if (const TargetRegisterClass *DRC =
1079 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001080 if (SubIdx) {
1081 const TargetRegisterClass *SuperRC =
Eric Christopher433c4322015-03-10 23:46:01 +00001082 TRI->getLargestLegalSuperClass(RC, *MF);
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001083 if (!SuperRC) {
1084 report("No largest legal super class exists.", MO, MONum);
1085 return;
1086 }
1087 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx);
1088 if (!DRC) {
1089 report("No matching super-reg register class.", MO, MONum);
1090 return;
1091 }
1092 }
Jakob Stoklund Olesenaff10602011-06-02 05:43:46 +00001093 if (!RC->hasSuperClassEq(DRC)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001094 report("Illegal virtual register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001095 errs() << "Expected a " << TRI->getRegClassName(DRC)
Craig Toppercf0444b2014-11-17 05:50:14 +00001096 << " register, but got a " << TRI->getRegClassName(RC)
1097 << " register\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001098 }
1099 }
1100 }
1101 }
1102 break;
1103 }
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001104
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001105 case MachineOperand::MO_RegisterMask:
1106 regMasks.push_back(MO->getRegMask());
1107 break;
1108
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001109 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerb06015a2010-02-09 19:54:29 +00001110 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
1111 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001112 break;
1113
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001114 case MachineOperand::MO_FrameIndex:
1115 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001116 LiveInts && !LiveInts->isNotInMIMap(*MI)) {
Jonas Paulsson72640f12015-10-29 08:28:35 +00001117 int FI = MO->getIndex();
1118 LiveInterval &LI = LiveStks->getInterval(FI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001119 SlotIndex Idx = LiveInts->getInstructionIndex(*MI);
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001120
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001121 bool stores = MI->mayStore();
Jonas Paulsson72640f12015-10-29 08:28:35 +00001122 bool loads = MI->mayLoad();
1123 // For a memory-to-memory move, we need to check if the frame
1124 // index is used for storing or loading, by inspecting the
1125 // memory operands.
1126 if (stores && loads) {
1127 for (auto *MMO : MI->memoperands()) {
1128 const PseudoSourceValue *PSV = MMO->getPseudoValue();
1129 if (PSV == nullptr) continue;
1130 const FixedStackPseudoSourceValue *Value =
1131 dyn_cast<FixedStackPseudoSourceValue>(PSV);
1132 if (Value == nullptr) continue;
1133 if (Value->getFrameIndex() != FI) continue;
1134
1135 if (MMO->isStore())
1136 loads = false;
1137 else
1138 stores = false;
1139 break;
1140 }
1141 if (loads == stores)
1142 report("Missing fixed stack memoperand.", MI);
1143 }
1144 if (loads && !LI.liveAt(Idx.getRegSlot(true))) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001145 report("Instruction loads from dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001146 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001147 }
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001148 if (stores && !LI.liveAt(Idx.getRegSlot())) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001149 report("Instruction stores to dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001150 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001151 }
1152 }
1153 break;
1154
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001155 default:
1156 break;
1157 }
1158}
1159
Matthias Braun1377fd62016-02-02 20:04:51 +00001160void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO,
1161 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit,
1162 LaneBitmask LaneMask) {
1163 LiveQueryResult LRQ = LR.Query(UseIdx);
1164 // Check if we have a segment at the use, note however that we only need one
1165 // live subregister range, the others may be dead.
1166 if (!LRQ.valueIn() && LaneMask == 0) {
1167 report("No live segment at use", MO, MONum);
1168 report_context_liverange(LR);
1169 report_context_vreg_regunit(VRegOrUnit);
1170 report_context(UseIdx);
1171 }
1172 if (MO->isKill() && !LRQ.isKill()) {
1173 report("Live range continues after kill flag", MO, MONum);
1174 report_context_liverange(LR);
1175 report_context_vreg_regunit(VRegOrUnit);
1176 if (LaneMask != 0)
1177 report_context_lanemask(LaneMask);
1178 report_context(UseIdx);
1179 }
1180}
1181
1182void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO,
1183 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit,
1184 LaneBitmask LaneMask) {
1185 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) {
1186 assert(VNI && "NULL valno is not allowed");
1187 if (VNI->def != DefIdx) {
1188 report("Inconsistent valno->def", MO, MONum);
1189 report_context_liverange(LR);
1190 report_context_vreg_regunit(VRegOrUnit);
1191 if (LaneMask != 0)
1192 report_context_lanemask(LaneMask);
1193 report_context(*VNI);
1194 report_context(DefIdx);
1195 }
1196 } else {
1197 report("No live segment at def", MO, MONum);
1198 report_context_liverange(LR);
1199 report_context_vreg_regunit(VRegOrUnit);
1200 if (LaneMask != 0)
1201 report_context_lanemask(LaneMask);
1202 report_context(DefIdx);
1203 }
1204 // Check that, if the dead def flag is present, LiveInts agree.
1205 if (MO->isDead()) {
1206 LiveQueryResult LRQ = LR.Query(DefIdx);
1207 if (!LRQ.isDeadDef()) {
1208 // In case of physregs we can have a non-dead definition on another
1209 // operand.
1210 bool otherDef = false;
1211 if (!TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
1212 const MachineInstr &MI = *MO->getParent();
1213 for (const MachineOperand &MO : MI.operands()) {
1214 if (!MO.isReg() || !MO.isDef() || MO.isDead())
1215 continue;
1216 unsigned Reg = MO.getReg();
1217 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
1218 if (*Units == VRegOrUnit) {
1219 otherDef = true;
1220 break;
1221 }
1222 }
1223 }
1224 }
1225
1226 if (!otherDef) {
1227 report("Live range continues after dead def flag", MO, MONum);
1228 report_context_liverange(LR);
1229 report_context_vreg_regunit(VRegOrUnit);
1230 if (LaneMask != 0)
1231 report_context_lanemask(LaneMask);
1232 }
1233 }
1234 }
1235}
1236
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001237void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) {
1238 const MachineInstr *MI = MO->getParent();
1239 const unsigned Reg = MO->getReg();
1240
1241 // Both use and def operands can read a register.
1242 if (MO->readsReg()) {
1243 regsLiveInButUnused.erase(Reg);
1244
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001245 if (MO->isKill())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001246 addRegWithSubRegs(regsKilled, Reg);
1247
1248 // Check that LiveVars knows this kill.
1249 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
1250 MO->isKill()) {
1251 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
David Majnemer0d955d02016-08-11 22:21:41 +00001252 if (!is_contained(VI.Kills, MI))
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001253 report("Kill missing from LiveVariables", MO, MONum);
1254 }
1255
1256 // Check LiveInts liveness and kill.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001257 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1258 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001259 // Check the cached regunit intervals.
1260 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) {
1261 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001262 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units))
1263 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001264 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001265 }
1266
1267 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1268 if (LiveInts->hasInterval(Reg)) {
1269 // This is a virtual register interval.
1270 const LiveInterval &LI = LiveInts->getInterval(Reg);
Matthias Braun1377fd62016-02-02 20:04:51 +00001271 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg);
1272
1273 if (LI.hasSubRanges() && !MO->isDef()) {
1274 unsigned SubRegIdx = MO->getSubReg();
1275 LaneBitmask MOMask = SubRegIdx != 0
1276 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1277 : MRI->getMaxLaneMaskForVReg(Reg);
1278 LaneBitmask LiveInMask = 0;
1279 for (const LiveInterval::SubRange &SR : LI.subranges()) {
1280 if ((MOMask & SR.LaneMask) == 0)
1281 continue;
1282 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask);
1283 LiveQueryResult LRQ = SR.Query(UseIdx);
1284 if (LRQ.valueIn())
1285 LiveInMask |= SR.LaneMask;
1286 }
1287 // At least parts of the register has to be live at the use.
1288 if ((LiveInMask & MOMask) == 0) {
1289 report("No live subrange at use", MO, MONum);
1290 report_context(LI);
1291 report_context(UseIdx);
1292 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001293 }
1294 } else {
1295 report("Virtual register has no live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001296 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001297 }
1298 }
1299
1300 // Use of a dead register.
1301 if (!regsLive.count(Reg)) {
1302 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1303 // Reserved registers may be used even when 'dead'.
Matthias Braun96d77322014-12-10 01:13:13 +00001304 bool Bad = !isReserved(Reg);
1305 // We are fine if just any subregister has a defined value.
1306 if (Bad) {
1307 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid();
1308 ++SubRegs) {
1309 if (regsLive.count(*SubRegs)) {
1310 Bad = false;
1311 break;
1312 }
1313 }
1314 }
Matthias Braun96a31952015-01-14 22:25:14 +00001315 // If there is an additional implicit-use of a super register we stop
1316 // here. By definition we are fine if the super register is not
1317 // (completely) dead, if the complete super register is dead we will
1318 // get a report for its operand.
1319 if (Bad) {
1320 for (const MachineOperand &MOP : MI->uses()) {
1321 if (!MOP.isReg())
1322 continue;
1323 if (!MOP.isImplicit())
1324 continue;
1325 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid();
1326 ++SubRegs) {
1327 if (*SubRegs == Reg) {
1328 Bad = false;
1329 break;
1330 }
1331 }
1332 }
1333 }
Matthias Braun96d77322014-12-10 01:13:13 +00001334 if (Bad)
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001335 report("Using an undefined physical register", MO, MONum);
Pete Cooperdcf94db2012-07-19 23:40:38 +00001336 } else if (MRI->def_empty(Reg)) {
1337 report("Reading virtual register without a def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001338 } else {
1339 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1340 // We don't know which virtual registers are live in, so only complain
1341 // if vreg was killed in this MBB. Otherwise keep track of vregs that
1342 // must be live in. PHI instructions are handled separately.
1343 if (MInfo.regsKilled.count(Reg))
1344 report("Using a killed virtual register", MO, MONum);
1345 else if (!MI->isPHI())
1346 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
1347 }
1348 }
1349 }
1350
1351 if (MO->isDef()) {
1352 // Register defined.
1353 // TODO: verify that earlyclobber ops are not used.
1354 if (MO->isDead())
1355 addRegWithSubRegs(regsDead, Reg);
1356 else
1357 addRegWithSubRegs(regsDefined, Reg);
1358
1359 // Verify SSA form.
1360 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001361 std::next(MRI->def_begin(Reg)) != MRI->def_end())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001362 report("Multiple virtual register defs in SSA form", MO, MONum);
1363
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001364 // Check LiveInts for a live segment, but only for virtual registers.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001365 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1366 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001367 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber());
Matthias Braun1377fd62016-02-02 20:04:51 +00001368
1369 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1370 if (LiveInts->hasInterval(Reg)) {
1371 const LiveInterval &LI = LiveInts->getInterval(Reg);
1372 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg);
1373
1374 if (LI.hasSubRanges()) {
1375 unsigned SubRegIdx = MO->getSubReg();
1376 LaneBitmask MOMask = SubRegIdx != 0
1377 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1378 : MRI->getMaxLaneMaskForVReg(Reg);
1379 for (const LiveInterval::SubRange &SR : LI.subranges()) {
1380 if ((SR.LaneMask & MOMask) == 0)
1381 continue;
1382 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, SR.LaneMask);
1383 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001384 }
1385 } else {
Matthias Braun1377fd62016-02-02 20:04:51 +00001386 report("Virtual register has no Live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001387 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001388 }
1389 }
1390 }
1391}
1392
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001393void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +00001394}
1395
1396// This function gets called after visiting all instructions in a bundle. The
1397// argument points to the bundle header.
1398// Normal stand-alone instructions are also considered 'bundles', and this
1399// function is called for all of them.
1400void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001401 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1402 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001403 set_subtract(regsLive, regsKilled); regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001404 // Kill any masked registers.
1405 while (!regMasks.empty()) {
1406 const uint32_t *Mask = regMasks.pop_back_val();
1407 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I)
1408 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
1409 MachineOperand::clobbersPhysReg(Mask, *I))
1410 regsDead.push_back(*I);
1411 }
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001412 set_subtract(regsLive, regsDead); regsDead.clear();
1413 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001414}
1415
1416void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001417MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001418 MBBInfoMap[MBB].regsLiveOut = regsLive;
1419 regsLive.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001420
1421 if (Indexes) {
1422 SlotIndex stop = Indexes->getMBBEndIdx(MBB);
1423 if (!(stop > lastIndex)) {
1424 report("Block ends before last instruction index", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001425 errs() << "Block ends at " << stop
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001426 << " last instruction was at " << lastIndex << '\n';
1427 }
1428 lastIndex = stop;
1429 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001430}
1431
1432// Calculate the largest possible vregsPassed sets. These are the registers that
1433// can pass through an MBB live, but may not be live every time. It is assumed
1434// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001435void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001436 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
1437 // have any vregsPassed.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001438 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001439 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001440 BBInfo &MInfo = MBBInfoMap[&MBB];
1441 if (!MInfo.reachable)
1442 continue;
1443 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
1444 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
1445 BBInfo &SInfo = MBBInfoMap[*SuI];
1446 if (SInfo.addPassed(MInfo.regsLiveOut))
1447 todo.insert(*SuI);
1448 }
1449 }
1450
1451 // Iteratively push vregsPassed to successors. This will converge to the same
1452 // final state regardless of DenseSet iteration order.
1453 while (!todo.empty()) {
1454 const MachineBasicBlock *MBB = *todo.begin();
1455 todo.erase(MBB);
1456 BBInfo &MInfo = MBBInfoMap[MBB];
1457 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
1458 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
1459 if (*SuI == MBB)
1460 continue;
1461 BBInfo &SInfo = MBBInfoMap[*SuI];
1462 if (SInfo.addPassed(MInfo.vregsPassed))
1463 todo.insert(*SuI);
1464 }
1465 }
1466}
1467
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001468// Calculate the set of virtual registers that must be passed through each basic
1469// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001470// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001471void MachineVerifier::calcRegsRequired() {
1472 // First push live-in regs to predecessors' vregsRequired.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001473 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001474 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001475 BBInfo &MInfo = MBBInfoMap[&MBB];
1476 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
1477 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
1478 BBInfo &PInfo = MBBInfoMap[*PrI];
1479 if (PInfo.addRequired(MInfo.vregsLiveIn))
1480 todo.insert(*PrI);
1481 }
1482 }
1483
1484 // Iteratively push vregsRequired to predecessors. This will converge to the
1485 // same final state regardless of DenseSet iteration order.
1486 while (!todo.empty()) {
1487 const MachineBasicBlock *MBB = *todo.begin();
1488 todo.erase(MBB);
1489 BBInfo &MInfo = MBBInfoMap[MBB];
1490 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1491 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1492 if (*PrI == MBB)
1493 continue;
1494 BBInfo &SInfo = MBBInfoMap[*PrI];
1495 if (SInfo.addRequired(MInfo.vregsRequired))
1496 todo.insert(*PrI);
1497 }
1498 }
1499}
1500
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001501// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001502// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001503void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001504 SmallPtrSet<const MachineBasicBlock*, 8> seen;
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001505 for (const auto &BBI : *MBB) {
1506 if (!BBI.isPHI())
1507 break;
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001508 seen.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001509
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001510 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) {
1511 unsigned Reg = BBI.getOperand(i).getReg();
1512 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001513 if (!Pre->isSuccessor(MBB))
1514 continue;
1515 seen.insert(Pre);
1516 BBInfo &PrInfo = MBBInfoMap[Pre];
1517 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
1518 report("PHI operand is not live-out from predecessor",
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001519 &BBI.getOperand(i), i);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001520 }
1521
1522 // Did we see all predecessors?
1523 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1524 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1525 if (!seen.count(*PrI)) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001526 report("Missing PHI operand", &BBI);
Owen Anderson21b17882015-02-04 00:02:59 +00001527 errs() << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001528 << " is a predecessor according to the CFG.\n";
1529 }
1530 }
1531 }
1532}
1533
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001534void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001535 calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001536
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001537 for (const auto &MBB : *MF) {
1538 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001539
1540 // Skip unreachable MBBs.
1541 if (!MInfo.reachable)
1542 continue;
1543
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001544 checkPHIOps(&MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001545 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001546
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001547 // Now check liveness info if available
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001548 calcRegsRequired();
1549
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001550 // Check for killed virtual registers that should be live out.
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001551 for (const auto &MBB : *MF) {
1552 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001553 for (RegSet::iterator
1554 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
1555 ++I)
1556 if (MInfo.regsKilled.count(*I)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001557 report("Virtual register killed in block, but needed live out.", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001558 errs() << "Virtual register " << PrintReg(*I)
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001559 << " is used after the block.\n";
1560 }
1561 }
1562
Jakob Stoklund Olesena57fc122012-06-25 18:18:27 +00001563 if (!MF->empty()) {
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001564 BBInfo &MInfo = MBBInfoMap[&MF->front()];
1565 for (RegSet::iterator
1566 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
Matthias Braun30668dd2016-05-11 21:31:39 +00001567 ++I) {
1568 report("Virtual register defs don't dominate all uses.", MF);
1569 report_context_vreg(*I);
1570 }
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001571 }
1572
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001573 if (LiveVars)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001574 verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001575 if (LiveInts)
1576 verifyLiveIntervals();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001577}
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001578
1579void MachineVerifier::verifyLiveVariables() {
1580 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
Jakob Stoklund Olesen6ff70ad32011-01-08 23:11:02 +00001581 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1582 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001583 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001584 for (const auto &MBB : *MF) {
1585 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001586
1587 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
1588 if (MInfo.vregsRequired.count(Reg)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001589 if (!VI.AliveBlocks.test(MBB.getNumber())) {
1590 report("LiveVariables: Block missing from AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001591 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001592 << " must be live through the block.\n";
1593 }
1594 } else {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001595 if (VI.AliveBlocks.test(MBB.getNumber())) {
1596 report("LiveVariables: Block should not be in AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001597 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001598 << " is not needed live through the block.\n";
1599 }
1600 }
1601 }
1602 }
1603}
1604
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001605void MachineVerifier::verifyLiveIntervals() {
1606 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001607 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1608 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001609
1610 // Spilling and splitting may leave unused registers around. Skip them.
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001611 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001612 continue;
1613
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001614 if (!LiveInts->hasInterval(Reg)) {
1615 report("Missing live interval for virtual register", MF);
Owen Anderson21b17882015-02-04 00:02:59 +00001616 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n";
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001617 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001618 }
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001619
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001620 const LiveInterval &LI = LiveInts->getInterval(Reg);
1621 assert(Reg == LI.reg && "Invalid reg to interval mapping");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001622 verifyLiveInterval(LI);
1623 }
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001624
1625 // Verify all the cached regunit intervals.
1626 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
Matthias Braun34e1be92013-10-10 21:29:02 +00001627 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i))
1628 verifyLiveRange(*LR, i);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001629}
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001630
Matthias Braun364e6e92013-10-10 21:28:54 +00001631void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001632 const VNInfo *VNI, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001633 LaneBitmask LaneMask) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001634 if (VNI->isUnused())
1635 return;
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001636
Matthias Braun364e6e92013-10-10 21:28:54 +00001637 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001638
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001639 if (!DefVNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001640 report("Value not live at VNInfo def and not marked unused", MF);
1641 report_context(LR, Reg, LaneMask);
1642 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001643 return;
1644 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001645
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001646 if (DefVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001647 report("Live segment at def has different VNInfo", MF);
1648 report_context(LR, Reg, LaneMask);
1649 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001650 return;
1651 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001652
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001653 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
1654 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001655 report("Invalid VNInfo definition index", MF);
1656 report_context(LR, Reg, LaneMask);
1657 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001658 return;
1659 }
Jakob Stoklund Olesen0fb303d2010-10-22 22:48:58 +00001660
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001661 if (VNI->isPHIDef()) {
1662 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001663 report("PHIDef VNInfo is not defined at MBB start", MBB);
1664 report_context(LR, Reg, LaneMask);
1665 report_context(*VNI);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001666 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001667 return;
1668 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001669
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001670 // Non-PHI def.
1671 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
1672 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001673 report("No instruction at VNInfo def index", MBB);
1674 report_context(LR, Reg, LaneMask);
1675 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001676 return;
1677 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001678
Matthias Braun364e6e92013-10-10 21:28:54 +00001679 if (Reg != 0) {
1680 bool hasDef = false;
1681 bool isEarlyClobber = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001682 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001683 if (!MOI->isReg() || !MOI->isDef())
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001684 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001685 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1686 if (MOI->getReg() != Reg)
1687 continue;
1688 } else {
1689 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) ||
1690 !TRI->hasRegUnit(MOI->getReg(), Reg))
1691 continue;
1692 }
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001693 if (LaneMask != 0 &&
1694 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask) == 0)
1695 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001696 hasDef = true;
1697 if (MOI->isEarlyClobber())
1698 isEarlyClobber = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001699 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001700
Matthias Braun364e6e92013-10-10 21:28:54 +00001701 if (!hasDef) {
1702 report("Defining instruction does not modify register", MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00001703 report_context(LR, Reg, LaneMask);
1704 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001705 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001706
Matthias Braun364e6e92013-10-10 21:28:54 +00001707 // Early clobber defs begin at USE slots, but other defs must begin at
1708 // DEF slots.
1709 if (isEarlyClobber) {
1710 if (!VNI->def.isEarlyClobber()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001711 report("Early clobber def must be at an early-clobber slot", MBB);
1712 report_context(LR, Reg, LaneMask);
1713 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001714 }
1715 } else if (!VNI->def.isRegister()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001716 report("Non-PHI, non-early clobber def must be at a register slot", MBB);
1717 report_context(LR, Reg, LaneMask);
1718 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001719 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001720 }
1721}
1722
Matthias Braun364e6e92013-10-10 21:28:54 +00001723void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR,
1724 const LiveRange::const_iterator I,
Matthias Braune6a24852015-09-25 21:51:14 +00001725 unsigned Reg, LaneBitmask LaneMask)
1726{
Matthias Braun364e6e92013-10-10 21:28:54 +00001727 const LiveRange::Segment &S = *I;
1728 const VNInfo *VNI = S.valno;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001729 assert(VNI && "Live segment has no valno");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001730
Matthias Braun364e6e92013-10-10 21:28:54 +00001731 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001732 report("Foreign valno in live segment", MF);
1733 report_context(LR, Reg, LaneMask);
1734 report_context(S);
1735 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001736 }
1737
1738 if (VNI->isUnused()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001739 report("Live segment valno is marked unused", MF);
1740 report_context(LR, Reg, LaneMask);
1741 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001742 }
1743
Matthias Braun364e6e92013-10-10 21:28:54 +00001744 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001745 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001746 report("Bad start of live segment, no basic block", MF);
1747 report_context(LR, Reg, LaneMask);
1748 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001749 return;
1750 }
1751 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
Matthias Braun364e6e92013-10-10 21:28:54 +00001752 if (S.start != MBBStartIdx && S.start != VNI->def) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001753 report("Live segment must begin at MBB entry or valno def", MBB);
1754 report_context(LR, Reg, LaneMask);
1755 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001756 }
1757
1758 const MachineBasicBlock *EndMBB =
Matthias Braun364e6e92013-10-10 21:28:54 +00001759 LiveInts->getMBBFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001760 if (!EndMBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001761 report("Bad end of live segment, no basic block", MF);
1762 report_context(LR, Reg, LaneMask);
1763 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001764 return;
1765 }
1766
1767 // No more checks for live-out segments.
Matthias Braun364e6e92013-10-10 21:28:54 +00001768 if (S.end == LiveInts->getMBBEndIdx(EndMBB))
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001769 return;
1770
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001771 // RegUnit intervals are allowed dead phis.
Matthias Braun364e6e92013-10-10 21:28:54 +00001772 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() &&
1773 S.start == VNI->def && S.end == VNI->def.getDeadSlot())
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001774 return;
1775
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001776 // The live segment is ending inside EndMBB
1777 const MachineInstr *MI =
Matthias Braun364e6e92013-10-10 21:28:54 +00001778 LiveInts->getInstructionFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001779 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001780 report("Live segment doesn't end at a valid instruction", EndMBB);
1781 report_context(LR, Reg, LaneMask);
1782 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001783 return;
1784 }
1785
1786 // The block slot must refer to a basic block boundary.
Matthias Braun364e6e92013-10-10 21:28:54 +00001787 if (S.end.isBlock()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001788 report("Live segment ends at B slot of an instruction", EndMBB);
1789 report_context(LR, Reg, LaneMask);
1790 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001791 }
1792
Matthias Braun364e6e92013-10-10 21:28:54 +00001793 if (S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001794 // Segment ends on the dead slot.
1795 // That means there must be a dead def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001796 if (!SlotIndex::isSameInstr(S.start, S.end)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001797 report("Live segment ending at dead slot spans instructions", EndMBB);
1798 report_context(LR, Reg, LaneMask);
1799 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001800 }
1801 }
1802
1803 // A live segment can only end at an early-clobber slot if it is being
1804 // redefined by an early-clobber def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001805 if (S.end.isEarlyClobber()) {
1806 if (I+1 == LR.end() || (I+1)->start != S.end) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001807 report("Live segment ending at early clobber slot must be "
Matthias Braun7e624d52015-11-09 23:59:33 +00001808 "redefined by an EC def in the same instruction", EndMBB);
1809 report_context(LR, Reg, LaneMask);
1810 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001811 }
1812 }
1813
1814 // The following checks only apply to virtual registers. Physreg liveness
1815 // is too weird to check.
Matthias Braun364e6e92013-10-10 21:28:54 +00001816 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001817 // A live segment can end with either a redefinition, a kill flag on a
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001818 // use, or a dead flag on a def.
1819 bool hasRead = false;
Matthias Braun21554d92014-12-10 01:13:11 +00001820 bool hasSubRegDef = false;
Matthias Braun72a58c32016-03-29 19:07:43 +00001821 bool hasDeadDef = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001822 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001823 if (!MOI->isReg() || MOI->getReg() != Reg)
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001824 continue;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001825 unsigned Sub = MOI->getSubReg();
Krzysztof Parzyszek0a955d62016-08-29 13:15:35 +00001826 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub) : ~0U;
Matthias Braun72a58c32016-03-29 19:07:43 +00001827 if (MOI->isDef()) {
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001828 if (Sub != 0) {
Matthias Braun72a58c32016-03-29 19:07:43 +00001829 hasSubRegDef = true;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001830 // An operand vreg0:sub0<def> reads vreg0:sub1..n. Invert the lane
1831 // mask for subregister defs. Read-undef defs will be handled by
1832 // readsReg below.
Krzysztof Parzyszek0a955d62016-08-29 13:15:35 +00001833 SLM = ~SLM;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001834 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001835 if (MOI->isDead())
1836 hasDeadDef = true;
1837 }
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001838 if (LaneMask != 0 && !(LaneMask & SLM))
1839 continue;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001840 if (MOI->readsReg())
1841 hasRead = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001842 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001843 if (S.end.isDead()) {
1844 // Make sure that the corresponding machine operand for a "dead" live
1845 // range has the dead flag. We cannot perform this check for subregister
1846 // liveranges as partially dead values are allowed.
1847 if (LaneMask == 0 && !hasDeadDef) {
1848 report("Instruction ending live segment on dead slot has no dead flag",
1849 MI);
1850 report_context(LR, Reg, LaneMask);
1851 report_context(S);
1852 }
1853 } else {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001854 if (!hasRead) {
Matthias Braun21554d92014-12-10 01:13:11 +00001855 // When tracking subregister liveness, the main range must start new
1856 // values on partial register writes, even if there is no read.
Matthias Brauna25e13a2015-03-19 00:21:58 +00001857 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask != 0 ||
1858 !hasSubRegDef) {
Matthias Braun21554d92014-12-10 01:13:11 +00001859 report("Instruction ending live segment doesn't read the register",
1860 MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00001861 report_context(LR, Reg, LaneMask);
1862 report_context(S);
Matthias Braun21554d92014-12-10 01:13:11 +00001863 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001864 }
1865 }
1866 }
1867
1868 // Now check all the basic blocks in this live segment.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001869 MachineFunction::const_iterator MFI = MBB->getIterator();
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001870 // Is this live segment the beginning of a non-PHIDef VN?
Matthias Braun364e6e92013-10-10 21:28:54 +00001871 if (S.start == VNI->def && !VNI->isPHIDef()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001872 // Not live-in to any blocks.
1873 if (MBB == EndMBB)
1874 return;
1875 // Skip this block.
1876 ++MFI;
1877 }
1878 for (;;) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001879 assert(LiveInts->isLiveInToMBB(LR, &*MFI));
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001880 // We don't know how to track physregs into a landing pad.
Matthias Braun364e6e92013-10-10 21:28:54 +00001881 if (!TargetRegisterInfo::isVirtualRegister(Reg) &&
Reid Kleckner0e288232015-08-27 23:27:47 +00001882 MFI->isEHPad()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001883 if (&*MFI == EndMBB)
1884 break;
1885 ++MFI;
1886 continue;
1887 }
1888
1889 // Is VNI a PHI-def in the current block?
1890 bool IsPHI = VNI->isPHIDef() &&
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001891 VNI->def == LiveInts->getMBBStartIdx(&*MFI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001892
1893 // Check that VNI is live-out of all predecessors.
1894 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
1895 PE = MFI->pred_end(); PI != PE; ++PI) {
1896 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001897 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001898
Matthias Braune29b7682016-05-20 23:02:13 +00001899 // All predecessors must have a live-out value if this is not a
1900 // subregister liverange.
1901 if (!PVNI && LaneMask == 0) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001902 report("Register not marked live out of predecessor", *PI);
1903 report_context(LR, Reg, LaneMask);
1904 report_context(*VNI);
1905 errs() << " live into BB#" << MFI->getNumber()
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001906 << '@' << LiveInts->getMBBStartIdx(&*MFI) << ", not live before "
1907 << PEnd << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001908 continue;
1909 }
1910
1911 // Only PHI-defs can take different predecessor values.
1912 if (!IsPHI && PVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001913 report("Different value live out of predecessor", *PI);
1914 report_context(LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001915 errs() << "Valno #" << PVNI->id << " live out of BB#"
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001916 << (*PI)->getNumber() << '@' << PEnd << "\nValno #" << VNI->id
1917 << " live into BB#" << MFI->getNumber() << '@'
1918 << LiveInts->getMBBStartIdx(&*MFI) << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001919 }
1920 }
1921 if (&*MFI == EndMBB)
1922 break;
1923 ++MFI;
1924 }
1925}
1926
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001927void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001928 LaneBitmask LaneMask) {
Matthias Braun96761952014-12-10 23:07:54 +00001929 for (const VNInfo *VNI : LR.valnos)
1930 verifyLiveRangeValue(LR, VNI, Reg, LaneMask);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001931
Matthias Braun364e6e92013-10-10 21:28:54 +00001932 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I)
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001933 verifyLiveRangeSegment(LR, I, Reg, LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +00001934}
1935
1936void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001937 unsigned Reg = LI.reg;
Matthias Braune962e522015-03-25 21:18:22 +00001938 assert(TargetRegisterInfo::isVirtualRegister(Reg));
1939 verifyLiveRange(LI, Reg);
1940
Matthias Braune6a24852015-09-25 21:51:14 +00001941 LaneBitmask Mask = 0;
1942 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg);
Matthias Braune962e522015-03-25 21:18:22 +00001943 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001944 if ((Mask & SR.LaneMask) != 0) {
1945 report("Lane masks of sub ranges overlap in live interval", MF);
1946 report_context(LI);
1947 }
1948 if ((SR.LaneMask & ~MaxMask) != 0) {
1949 report("Subrange lanemask is invalid", MF);
1950 report_context(LI);
1951 }
1952 if (SR.empty()) {
1953 report("Subrange must not be empty", MF);
1954 report_context(SR, LI.reg, SR.LaneMask);
1955 }
Matthias Braune962e522015-03-25 21:18:22 +00001956 Mask |= SR.LaneMask;
1957 verifyLiveRange(SR, LI.reg, SR.LaneMask);
Matthias Braun7e624d52015-11-09 23:59:33 +00001958 if (!LI.covers(SR)) {
1959 report("A Subrange is not covered by the main range", MF);
1960 report_context(LI);
1961 }
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001962 }
1963
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001964 // Check the LI only has one connected component.
Matthias Braune962e522015-03-25 21:18:22 +00001965 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
Matthias Braunbf47f632016-01-08 01:16:35 +00001966 unsigned NumComp = ConEQ.Classify(LI);
Matthias Braune962e522015-03-25 21:18:22 +00001967 if (NumComp > 1) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001968 report("Multiple connected components in live interval", MF);
1969 report_context(LI);
Matthias Braune962e522015-03-25 21:18:22 +00001970 for (unsigned comp = 0; comp != NumComp; ++comp) {
1971 errs() << comp << ": valnos";
1972 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
1973 E = LI.vni_end(); I!=E; ++I)
1974 if (comp == ConEQ.getEqClass(*I))
1975 errs() << ' ' << (*I)->id;
1976 errs() << '\n';
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +00001977 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001978 }
1979}
Manman Renaa6875b2013-07-15 21:26:31 +00001980
1981namespace {
1982 // FrameSetup and FrameDestroy can have zero adjustment, so using a single
1983 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the
1984 // value is zero.
1985 // We use a bool plus an integer to capture the stack state.
1986 struct StackStateOfBB {
1987 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false),
1988 ExitIsSetup(false) { }
1989 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) :
1990 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup),
1991 ExitIsSetup(ExitSetup) { }
1992 // Can be negative, which means we are setting up a frame.
1993 int EntryValue;
1994 int ExitValue;
1995 bool EntryIsSetup;
1996 bool ExitIsSetup;
1997 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001998}
Manman Renaa6875b2013-07-15 21:26:31 +00001999
2000/// Make sure on every path through the CFG, a FrameSetup <n> is always followed
2001/// by a FrameDestroy <n>, stack adjustments are identical on all
2002/// CFG edges to a merge point, and frame is destroyed at end of a return block.
2003void MachineVerifier::verifyStackFrame() {
Matthias Braunfa3872e2015-05-18 20:27:55 +00002004 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode();
2005 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode();
Manman Renaa6875b2013-07-15 21:26:31 +00002006
2007 SmallVector<StackStateOfBB, 8> SPState;
2008 SPState.resize(MF->getNumBlockIDs());
2009 SmallPtrSet<const MachineBasicBlock*, 8> Reachable;
2010
2011 // Visit the MBBs in DFS order.
2012 for (df_ext_iterator<const MachineFunction*,
2013 SmallPtrSet<const MachineBasicBlock*, 8> >
2014 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable);
2015 DFI != DFE; ++DFI) {
2016 const MachineBasicBlock *MBB = *DFI;
2017
2018 StackStateOfBB BBState;
2019 // Check the exit state of the DFS stack predecessor.
2020 if (DFI.getPathLength() >= 2) {
2021 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2);
2022 assert(Reachable.count(StackPred) &&
2023 "DFS stack predecessor is already visited.\n");
2024 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue;
2025 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup;
2026 BBState.ExitValue = BBState.EntryValue;
2027 BBState.ExitIsSetup = BBState.EntryIsSetup;
2028 }
2029
2030 // Update stack state by checking contents of MBB.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002031 for (const auto &I : *MBB) {
2032 if (I.getOpcode() == FrameSetupOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00002033 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002034 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00002035 assert(Size >= 0 &&
2036 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
2037
2038 if (BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002039 report("FrameSetup is after another FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00002040 BBState.ExitValue -= Size;
2041 BBState.ExitIsSetup = true;
2042 }
2043
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002044 if (I.getOpcode() == FrameDestroyOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00002045 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002046 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00002047 assert(Size >= 0 &&
2048 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
2049
2050 if (!BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002051 report("FrameDestroy is not after a FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00002052 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue :
2053 BBState.ExitValue;
2054 if (BBState.ExitIsSetup && AbsSPAdj != Size) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002055 report("FrameDestroy <n> is after FrameSetup <m>", &I);
Owen Anderson21b17882015-02-04 00:02:59 +00002056 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <"
Manman Renaa6875b2013-07-15 21:26:31 +00002057 << AbsSPAdj << ">.\n";
2058 }
2059 BBState.ExitValue += Size;
2060 BBState.ExitIsSetup = false;
2061 }
2062 }
2063 SPState[MBB->getNumber()] = BBState;
2064
2065 // Make sure the exit state of any predecessor is consistent with the entry
2066 // state.
2067 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
2068 E = MBB->pred_end(); I != E; ++I) {
2069 if (Reachable.count(*I) &&
2070 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue ||
2071 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) {
2072 report("The exit stack state of a predecessor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00002073 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state ("
Manman Renaa6875b2013-07-15 21:26:31 +00002074 << SPState[(*I)->getNumber()].ExitValue << ", "
2075 << SPState[(*I)->getNumber()].ExitIsSetup
2076 << "), while BB#" << MBB->getNumber() << " has entry state ("
2077 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n";
2078 }
2079 }
2080
2081 // Make sure the entry state of any successor is consistent with the exit
2082 // state.
2083 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
2084 E = MBB->succ_end(); I != E; ++I) {
2085 if (Reachable.count(*I) &&
2086 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue ||
2087 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) {
2088 report("The entry stack state of a successor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00002089 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state ("
Manman Renaa6875b2013-07-15 21:26:31 +00002090 << SPState[(*I)->getNumber()].EntryValue << ", "
2091 << SPState[(*I)->getNumber()].EntryIsSetup
2092 << "), while BB#" << MBB->getNumber() << " has exit state ("
2093 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n";
2094 }
2095 }
2096
2097 // Make sure a basic block with return ends with zero stack adjustment.
2098 if (!MBB->empty() && MBB->back().isReturn()) {
2099 if (BBState.ExitIsSetup)
2100 report("A return block ends with a FrameSetup.", MBB);
2101 if (BBState.ExitValue)
2102 report("A return block ends with a nonzero stack adjustment.", MBB);
2103 }
2104 }
2105}