blob: 81cd9e0831c7ec222a14a9d57a5775cb2fa68b68 [file] [log] [blame]
Misha Brukman1a72c632002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukmanc88330a2005-04-21 23:38:14 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanc88330a2005-04-21 23:38:14 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerd92fb002002-10-25 22:55:53 +00009//
Chris Lattnerb4d58d72003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattnerd92fb002002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner27d24792002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner0d808742002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattner05e2f382003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengc8c172e2006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
18#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Brian Gaeke960707c2003-11-11 22:41:34 +000021using namespace llvm;
22
Evan Chengc8c172e2006-05-30 21:45:53 +000023X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
24 : TargetInstrInfo(X86Insts, sizeof(X86Insts)/sizeof(X86Insts[0])),
Evan Cheng11b0a5d2006-09-08 06:48:29 +000025 TM(tm), RI(tm, *this) {
Chris Lattnerd92fb002002-10-25 22:55:53 +000026}
27
28
Alkis Evlogimenos52564b22003-12-28 17:35:08 +000029bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
30 unsigned& sourceReg,
31 unsigned& destReg) const {
32 MachineOpCode oc = MI.getOpcode();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000033 if (oc == X86::MOV8rr || oc == X86::MOV16rr ||
34 oc == X86::MOV32rr || oc == X86::MOV64rr ||
Evan Cheng9733bde2006-05-08 08:01:26 +000035 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
Evan Chengb3ea2672006-02-01 23:03:16 +000036 oc == X86::FpMOV || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
Evan Cheng24c461b2006-02-16 22:45:17 +000037 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
Evan Cheng1208d9172006-03-21 07:09:35 +000038 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
Evan Chengebf10062006-04-03 20:53:28 +000039 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
40 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
41 oc == X86::MOVDI2PDIrr || oc == X86::MOVQI2PQIrr ||
42 oc == X86::MOVPDI2DIrr) {
Alkis Evlogimenos52564b22003-12-28 17:35:08 +000043 assert(MI.getNumOperands() == 2 &&
44 MI.getOperand(0).isRegister() &&
45 MI.getOperand(1).isRegister() &&
46 "invalid register-register move instruction");
Alkis Evlogimenos8cdd0212004-02-13 21:01:20 +000047 sourceReg = MI.getOperand(1).getReg();
48 destReg = MI.getOperand(0).getReg();
Alkis Evlogimenos52564b22003-12-28 17:35:08 +000049 return true;
50 }
51 return false;
52}
Alkis Evlogimenosf57d78a2004-07-31 09:38:47 +000053
Chris Lattnerbb53acd2006-02-02 20:12:32 +000054unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
55 int &FrameIndex) const {
56 switch (MI->getOpcode()) {
57 default: break;
58 case X86::MOV8rm:
59 case X86::MOV16rm:
Evan Chengdd7230c2006-05-11 07:33:49 +000060 case X86::MOV16_rm:
Chris Lattnerbb53acd2006-02-02 20:12:32 +000061 case X86::MOV32rm:
Evan Chengdd7230c2006-05-11 07:33:49 +000062 case X86::MOV32_rm:
Evan Cheng11b0a5d2006-09-08 06:48:29 +000063 case X86::MOV64rm:
Chris Lattnerbb53acd2006-02-02 20:12:32 +000064 case X86::FpLD64m:
65 case X86::MOVSSrm:
66 case X86::MOVSDrm:
Chris Lattnerbfc2c682006-04-18 16:44:51 +000067 case X86::MOVAPSrm:
68 case X86::MOVAPDrm:
Chris Lattnerbb53acd2006-02-02 20:12:32 +000069 if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() &&
70 MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() &&
71 MI->getOperand(2).getImmedValue() == 1 &&
72 MI->getOperand(3).getReg() == 0 &&
73 MI->getOperand(4).getImmedValue() == 0) {
74 FrameIndex = MI->getOperand(1).getFrameIndex();
75 return MI->getOperand(0).getReg();
76 }
77 break;
78 }
79 return 0;
80}
81
82unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
83 int &FrameIndex) const {
84 switch (MI->getOpcode()) {
85 default: break;
86 case X86::MOV8mr:
87 case X86::MOV16mr:
Evan Chengdd7230c2006-05-11 07:33:49 +000088 case X86::MOV16_mr:
Chris Lattnerbb53acd2006-02-02 20:12:32 +000089 case X86::MOV32mr:
Evan Chengdd7230c2006-05-11 07:33:49 +000090 case X86::MOV32_mr:
Evan Cheng11b0a5d2006-09-08 06:48:29 +000091 case X86::MOV64mr:
Chris Lattnerbb53acd2006-02-02 20:12:32 +000092 case X86::FpSTP64m:
93 case X86::MOVSSmr:
94 case X86::MOVSDmr:
Chris Lattnerbfc2c682006-04-18 16:44:51 +000095 case X86::MOVAPSmr:
96 case X86::MOVAPDmr:
Chris Lattnerbb53acd2006-02-02 20:12:32 +000097 if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() &&
98 MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() &&
Chris Lattner512334672006-02-02 20:38:12 +000099 MI->getOperand(1).getImmedValue() == 1 &&
100 MI->getOperand(2).getReg() == 0 &&
101 MI->getOperand(3).getImmedValue() == 0) {
102 FrameIndex = MI->getOperand(0).getFrameIndex();
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000103 return MI->getOperand(4).getReg();
104 }
105 break;
106 }
107 return 0;
108}
109
110
Chris Lattnerb7782d72005-01-02 02:37:07 +0000111/// convertToThreeAddress - This method must be implemented by targets that
112/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
113/// may be able to convert a two-address instruction into a true
114/// three-address instruction on demand. This allows the X86 target (for
115/// example) to convert ADD and SHL instructions into LEA instructions if they
116/// would require register copies due to two-addressness.
117///
118/// This method returns a null pointer if the transformation cannot be
119/// performed, otherwise it returns the new instruction.
120///
121MachineInstr *X86InstrInfo::convertToThreeAddress(MachineInstr *MI) const {
122 // All instructions input are two-addr instructions. Get the known operands.
123 unsigned Dest = MI->getOperand(0).getReg();
124 unsigned Src = MI->getOperand(1).getReg();
125
Evan Cheng66f849b2006-05-30 20:26:50 +0000126 switch (MI->getOpcode()) {
127 default: break;
128 case X86::SHUFPSrri: {
129 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Evan Chenga4fc5b82006-05-30 21:30:59 +0000130 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengc8c172e2006-05-30 21:45:53 +0000131 unsigned A = MI->getOperand(0).getReg();
132 unsigned B = MI->getOperand(1).getReg();
133 unsigned C = MI->getOperand(2).getReg();
134 unsigned M = MI->getOperand(3).getImmedValue();
Evan Chengf21045a2006-05-30 22:13:36 +0000135 if (!Subtarget->hasSSE2() || B != C) return 0;
Evan Chengc8c172e2006-05-30 21:45:53 +0000136 return BuildMI(X86::PSHUFDri, 2, A).addReg(B).addImm(M);
Evan Cheng66f849b2006-05-30 20:26:50 +0000137 }
138 }
139
Misha Brukmanc88330a2005-04-21 23:38:14 +0000140 // FIXME: None of these instructions are promotable to LEAs without
141 // additional information. In particular, LEA doesn't set the flags that
Chris Lattner733aac12005-01-02 04:18:17 +0000142 // add and inc do. :(
143 return 0;
144
Chris Lattnerb7782d72005-01-02 02:37:07 +0000145 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
146 // we have subtarget support, enable the 16-bit LEA generation here.
147 bool DisableLEA16 = true;
148
149 switch (MI->getOpcode()) {
150 case X86::INC32r:
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000151 case X86::INC64_32r:
Chris Lattnerb7782d72005-01-02 02:37:07 +0000152 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
153 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, 1);
154 case X86::INC16r:
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000155 case X86::INC64_16r:
Chris Lattnerb7782d72005-01-02 02:37:07 +0000156 if (DisableLEA16) return 0;
157 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
158 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, 1);
159 case X86::DEC32r:
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000160 case X86::DEC64_32r:
Chris Lattnerb7782d72005-01-02 02:37:07 +0000161 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
162 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, -1);
163 case X86::DEC16r:
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000164 case X86::DEC64_16r:
Chris Lattnerb7782d72005-01-02 02:37:07 +0000165 if (DisableLEA16) return 0;
166 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
167 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, -1);
168 case X86::ADD32rr:
169 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
170 return addRegReg(BuildMI(X86::LEA32r, 5, Dest), Src,
171 MI->getOperand(2).getReg());
172 case X86::ADD16rr:
173 if (DisableLEA16) return 0;
174 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
175 return addRegReg(BuildMI(X86::LEA16r, 5, Dest), Src,
176 MI->getOperand(2).getReg());
177 case X86::ADD32ri:
Evan Chengfeca91a2006-05-19 18:43:41 +0000178 case X86::ADD32ri8:
Chris Lattnerb7782d72005-01-02 02:37:07 +0000179 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
180 if (MI->getOperand(2).isImmediate())
181 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src,
182 MI->getOperand(2).getImmedValue());
183 return 0;
184 case X86::ADD16ri:
Evan Chengfeca91a2006-05-19 18:43:41 +0000185 case X86::ADD16ri8:
Chris Lattnerb7782d72005-01-02 02:37:07 +0000186 if (DisableLEA16) return 0;
187 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
188 if (MI->getOperand(2).isImmediate())
189 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src,
190 MI->getOperand(2).getImmedValue());
191 break;
192
193 case X86::SHL16ri:
194 if (DisableLEA16) return 0;
195 case X86::SHL32ri:
196 assert(MI->getNumOperands() == 3 && MI->getOperand(2).isImmediate() &&
197 "Unknown shl instruction!");
198 unsigned ShAmt = MI->getOperand(2).getImmedValue();
199 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
200 X86AddressMode AM;
201 AM.Scale = 1 << ShAmt;
202 AM.IndexReg = Src;
203 unsigned Opc = MI->getOpcode() == X86::SHL32ri ? X86::LEA32r :X86::LEA16r;
204 return addFullAddress(BuildMI(Opc, 5, Dest), AM);
205 }
206 break;
207 }
208
209 return 0;
210}
211
Chris Lattner29478012005-01-19 07:11:01 +0000212/// commuteInstruction - We have a few instructions that must be hacked on to
213/// commute them.
214///
215MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
216 switch (MI->getOpcode()) {
Chris Lattnerd54845f2005-01-19 07:31:24 +0000217 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
218 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner29478012005-01-19 07:11:01 +0000219 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
220 case X86::SHLD32rri8:{// A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
Chris Lattnerd54845f2005-01-19 07:31:24 +0000221 unsigned Opc;
222 unsigned Size;
223 switch (MI->getOpcode()) {
224 default: assert(0 && "Unreachable!");
225 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
226 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
227 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
228 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
229 }
Chris Lattner29478012005-01-19 07:11:01 +0000230 unsigned Amt = MI->getOperand(3).getImmedValue();
231 unsigned A = MI->getOperand(0).getReg();
232 unsigned B = MI->getOperand(1).getReg();
233 unsigned C = MI->getOperand(2).getReg();
Chris Lattner25be2082005-01-19 16:55:52 +0000234 return BuildMI(Opc, 3, A).addReg(C).addReg(B).addImm(Size-Amt);
Chris Lattner29478012005-01-19 07:11:01 +0000235 }
236 default:
237 return TargetInstrInfo::commuteInstruction(MI);
238 }
239}
240
Chris Lattnerb7782d72005-01-02 02:37:07 +0000241
Alkis Evlogimenosf57d78a2004-07-31 09:38:47 +0000242void X86InstrInfo::insertGoto(MachineBasicBlock& MBB,
243 MachineBasicBlock& TMBB) const {
244 BuildMI(MBB, MBB.end(), X86::JMP, 1).addMBB(&TMBB);
245}
246
247MachineBasicBlock::iterator
248X86InstrInfo::reverseBranchCondition(MachineBasicBlock::iterator MI) const {
249 unsigned Opcode = MI->getOpcode();
250 assert(isBranch(Opcode) && "MachineInstr must be a branch");
251 unsigned ROpcode;
252 switch (Opcode) {
Chris Lattner4d7af1c2004-08-01 19:31:30 +0000253 default: assert(0 && "Cannot reverse unconditional branches!");
Chris Lattnerfcef7652004-07-31 09:53:31 +0000254 case X86::JB: ROpcode = X86::JAE; break;
Alkis Evlogimenosbb635a22004-07-31 10:05:44 +0000255 case X86::JAE: ROpcode = X86::JB; break;
Chris Lattnerfcef7652004-07-31 09:53:31 +0000256 case X86::JE: ROpcode = X86::JNE; break;
Alkis Evlogimenosbb635a22004-07-31 10:05:44 +0000257 case X86::JNE: ROpcode = X86::JE; break;
258 case X86::JBE: ROpcode = X86::JA; break;
Chris Lattnerfcef7652004-07-31 09:53:31 +0000259 case X86::JA: ROpcode = X86::JBE; break;
260 case X86::JS: ROpcode = X86::JNS; break;
Alkis Evlogimenosbb635a22004-07-31 10:05:44 +0000261 case X86::JNS: ROpcode = X86::JS; break;
Chris Lattnerb7782d72005-01-02 02:37:07 +0000262 case X86::JP: ROpcode = X86::JNP; break;
263 case X86::JNP: ROpcode = X86::JP; break;
Chris Lattnerfcef7652004-07-31 09:53:31 +0000264 case X86::JL: ROpcode = X86::JGE; break;
Alkis Evlogimenosbb635a22004-07-31 10:05:44 +0000265 case X86::JGE: ROpcode = X86::JL; break;
266 case X86::JLE: ROpcode = X86::JG; break;
Chris Lattnerfcef7652004-07-31 09:53:31 +0000267 case X86::JG: ROpcode = X86::JLE; break;
Alkis Evlogimenosf57d78a2004-07-31 09:38:47 +0000268 }
269 MachineBasicBlock* MBB = MI->getParent();
270 MachineBasicBlock* TMBB = MI->getOperand(0).getMachineBasicBlock();
Alkis Evlogimenosce15f8f2004-07-31 09:44:32 +0000271 return BuildMI(*MBB, MBB->erase(MI), ROpcode, 1).addMBB(TMBB);
Alkis Evlogimenosf57d78a2004-07-31 09:38:47 +0000272}
Chris Lattnerb7782d72005-01-02 02:37:07 +0000273
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000274const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
275 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
276 if (Subtarget->is64Bit())
277 return &X86::GR64RegClass;
278 else
279 return &X86::GR32RegClass;
280}