blob: 3c62d01f6c07c90ea21d378cd60286ce5487fcdb [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsMachineFunctionInfo.cpp - Private data used for Mips ----------===//
David Blaikiea379b1812011-12-20 02:50:00 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Chandler Carruthed0881b2012-12-03 16:50:05 +000010#include "MCTargetDesc/MipsBaseInfo.h"
Akira Hatanakab049aef2012-02-24 22:34:47 +000011#include "MipsInstrInfo.h"
Chandler Carruth71f308a2015-02-13 09:09:03 +000012#include "MipsMachineFunction.h"
Akira Hatanakab049aef2012-02-24 22:34:47 +000013#include "MipsSubtarget.h"
Eric Christopher96e72c62015-01-29 23:27:36 +000014#include "MipsTargetMachine.h"
Akira Hatanakab049aef2012-02-24 22:34:47 +000015#include "llvm/CodeGen/MachineInstrBuilder.h"
16#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000017#include "llvm/IR/Function.h"
Akira Hatanakab049aef2012-02-24 22:34:47 +000018#include "llvm/Support/CommandLine.h"
NAKAMURA Takumi3fddccf2013-09-28 01:35:07 +000019#include "llvm/Support/raw_ostream.h"
David Blaikiea379b1812011-12-20 02:50:00 +000020
21using namespace llvm;
22
Akira Hatanakab049aef2012-02-24 22:34:47 +000023static cl::opt<bool>
24FixGlobalBaseReg("mips-fix-global-base-reg", cl::Hidden, cl::init(true),
25 cl::desc("Always use $gp as the global base register."));
26
Benjamin Kramer727b5052015-04-16 12:43:33 +000027MipsFunctionInfo::~MipsFunctionInfo() {}
Akira Hatanakae0657b22013-09-27 22:30:36 +000028
Akira Hatanakab049aef2012-02-24 22:34:47 +000029bool MipsFunctionInfo::globalBaseRegSet() const {
30 return GlobalBaseReg;
31}
32
33unsigned MipsFunctionInfo::getGlobalBaseReg() {
34 // Return if it has already been initialized.
35 if (GlobalBaseReg)
36 return GlobalBaseReg;
37
Zoran Jovanovic71a33e22015-02-27 15:03:50 +000038 MipsSubtarget const &STI =
39 static_cast<const MipsSubtarget &>(MF.getSubtarget());
40
Craig Topper61e88f42014-11-21 05:58:21 +000041 const TargetRegisterClass *RC =
Zoran Jovanovic71a33e22015-02-27 15:03:50 +000042 STI.inMips16Mode()
Eric Christopher96e72c62015-01-29 23:27:36 +000043 ? &Mips::CPU16RegsRegClass
Zoran Jovanovic71a33e22015-02-27 15:03:50 +000044 : STI.inMicroMipsMode()
Hrvoje Varga11dd31d2016-04-13 06:17:21 +000045 ? STI.hasMips64()
46 ? &Mips::GPRMM16_64RegClass
47 : &Mips::GPRMM16RegClass
Zoran Jovanovic71a33e22015-02-27 15:03:50 +000048 : static_cast<const MipsTargetMachine &>(MF.getTarget())
49 .getABI()
50 .IsN64()
51 ? &Mips::GPR64RegClass
52 : &Mips::GPR32RegClass;
Akira Hatanakab049aef2012-02-24 22:34:47 +000053 return GlobalBaseReg = MF.getRegInfo().createVirtualRegister(RC);
54}
55
Reed Kotler3589dd72012-10-28 06:02:37 +000056bool MipsFunctionInfo::mips16SPAliasRegSet() const {
57 return Mips16SPAliasReg;
58}
59unsigned MipsFunctionInfo::getMips16SPAliasReg() {
60 // Return if it has already been initialized.
61 if (Mips16SPAliasReg)
62 return Mips16SPAliasReg;
63
Craig Topper61e88f42014-11-21 05:58:21 +000064 const TargetRegisterClass *RC = &Mips::CPU16RegsRegClass;
Reed Kotler3589dd72012-10-28 06:02:37 +000065 return Mips16SPAliasReg = MF.getRegInfo().createVirtualRegister(RC);
66}
67
Akira Hatanakac0b02062013-01-30 00:26:49 +000068void MipsFunctionInfo::createEhDataRegsFI() {
69 for (int I = 0; I < 4; ++I) {
Eric Christopher96e72c62015-01-29 23:27:36 +000070 const TargetRegisterClass *RC =
71 static_cast<const MipsTargetMachine &>(MF.getTarget()).getABI().IsN64()
72 ? &Mips::GPR64RegClass
73 : &Mips::GPR32RegClass;
Akira Hatanakac0b02062013-01-30 00:26:49 +000074
75 EhDataRegFI[I] = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
76 RC->getAlignment(), false);
77 }
78}
79
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +000080void MipsFunctionInfo::createISRRegFI() {
81 // ISRs require spill slots for Status & ErrorPC Coprocessor 0 registers.
82 // The current implementation only supports Mips32r2+ not Mips64rX. Status
83 // is always 32 bits, ErrorPC is 32 or 64 bits dependant on architecture,
84 // however Mips32r2+ is the supported architecture.
85 const TargetRegisterClass *RC = &Mips::GPR32RegClass;
86
87 for (int I = 0; I < 2; ++I)
88 ISRDataRegFI[I] = MF.getFrameInfo()->CreateStackObject(
89 RC->getSize(), RC->getAlignment(), false);
90}
91
Akira Hatanakac0b02062013-01-30 00:26:49 +000092bool MipsFunctionInfo::isEhDataRegFI(int FI) const {
93 return CallsEhReturn && (FI == EhDataRegFI[0] || FI == EhDataRegFI[1]
94 || FI == EhDataRegFI[2] || FI == EhDataRegFI[3]);
95}
96
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +000097bool MipsFunctionInfo::isISRRegFI(int FI) const {
98 return IsISR && (FI == ISRDataRegFI[0] || FI == ISRDataRegFI[1]);
99}
Alex Lorenz5659a2f2015-08-11 23:23:17 +0000100MachinePointerInfo MipsFunctionInfo::callPtrInfo(const char *ES) {
101 return MachinePointerInfo(MF.getPSVManager().getExternalSymbolCallEntry(ES));
Akira Hatanakae0657b22013-09-27 22:30:36 +0000102}
103
Alex Lorenz5659a2f2015-08-11 23:23:17 +0000104MachinePointerInfo MipsFunctionInfo::callPtrInfo(const GlobalValue *GV) {
105 return MachinePointerInfo(MF.getPSVManager().getGlobalValueCallEntry(GV));
Akira Hatanakae0657b22013-09-27 22:30:36 +0000106}
107
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000108int MipsFunctionInfo::getMoveF64ViaSpillFI(const TargetRegisterClass *RC) {
109 if (MoveF64ViaSpillFI == -1) {
110 MoveF64ViaSpillFI = MF.getFrameInfo()->CreateStackObject(
111 RC->getSize(), RC->getAlignment(), false);
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000112 }
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000113 return MoveF64ViaSpillFI;
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000114}
115
David Blaikiea379b1812011-12-20 02:50:00 +0000116void MipsFunctionInfo::anchor() { }