blob: d512ef9b1d1e54944e6a3e0a48e870a72de0aeae [file] [log] [blame]
Chris Lattner7a60d912005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattner7a60d912005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattner7a60d912005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeydcb2b832006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Cheng739a6a42006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattner2e77db62005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner435b4022005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattner476e67b2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskeya8bdac82006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer71b79e32007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Jim Laskeyc56315c2007-01-26 21:22:28 +000029#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman4ca2ea52006-04-22 18:53:45 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000034#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000035#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerd4382f02005-09-13 19:30:54 +000037#include "llvm/Target/MRegisterInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000038#include "llvm/Target/TargetData.h"
39#include "llvm/Target/TargetFrameInfo.h"
40#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetLowering.h"
42#include "llvm/Target/TargetMachine.h"
Vladimir Prusdf1d4392006-05-23 13:43:15 +000043#include "llvm/Target/TargetOptions.h"
Chris Lattner43535a12005-11-09 04:45:33 +000044#include "llvm/Support/MathExtras.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000045#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Jeff Cohen83c22e02006-02-24 02:52:40 +000047#include <algorithm>
Chris Lattner7a60d912005-01-07 07:47:53 +000048using namespace llvm;
49
Chris Lattner975f5c92005-09-01 18:44:10 +000050#ifndef NDEBUG
Chris Lattnere05a4612005-01-12 03:41:21 +000051static cl::opt<bool>
Evan Cheng739a6a42006-01-21 02:32:06 +000052ViewISelDAGs("view-isel-dags", cl::Hidden,
53 cl::desc("Pop up a window to show isel dags as they are selected"));
54static cl::opt<bool>
55ViewSchedDAGs("view-sched-dags", cl::Hidden,
56 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman81b62e12007-08-28 20:32:58 +000057static cl::opt<bool>
58ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
59 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattnere05a4612005-01-12 03:41:21 +000060#else
Dan Gohman81b62e12007-08-28 20:32:58 +000061static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattnere05a4612005-01-12 03:41:21 +000062#endif
63
Jim Laskey29e635d2006-08-02 12:30:23 +000064//===---------------------------------------------------------------------===//
65///
66/// RegisterScheduler class - Track the registration of instruction schedulers.
67///
68//===---------------------------------------------------------------------===//
69MachinePassRegistry RegisterScheduler::Registry;
70
71//===---------------------------------------------------------------------===//
72///
73/// ISHeuristic command line option for instruction schedulers.
74///
75//===---------------------------------------------------------------------===//
Evan Chengc1e1d972006-01-23 07:01:07 +000076namespace {
Jim Laskey29e635d2006-08-02 12:30:23 +000077 cl::opt<RegisterScheduler::FunctionPassCtor, false,
78 RegisterPassParser<RegisterScheduler> >
Dale Johannesen2182f062007-07-13 17:13:54 +000079 ISHeuristic("pre-RA-sched",
Chris Lattner524c1a22006-08-03 00:18:59 +000080 cl::init(&createDefaultScheduler),
Dale Johannesen2182f062007-07-13 17:13:54 +000081 cl::desc("Instruction schedulers available (before register allocation):"));
Jim Laskey95eda5b2006-08-01 14:21:23 +000082
Jim Laskey03593f72006-08-01 18:29:48 +000083 static RegisterScheduler
Jim Laskey17c67ef2006-08-01 19:14:14 +000084 defaultListDAGScheduler("default", " Best scheduler for the target",
85 createDefaultScheduler);
Evan Chengc1e1d972006-01-23 07:01:07 +000086} // namespace
87
Chris Lattner4333f8b2007-04-30 17:29:31 +000088namespace { struct AsmOperandInfo; }
89
Chris Lattner6f87d182006-02-22 22:37:12 +000090namespace {
91 /// RegsForValue - This struct represents the physical registers that a
92 /// particular value is assigned and the type information about the value.
93 /// This is needed because values can be promoted into larger registers and
94 /// expanded into multiple smaller registers than the value.
Chris Lattner996795b2006-06-28 23:17:24 +000095 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohman78677932007-06-28 23:29:44 +000096 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner6f87d182006-02-22 22:37:12 +000097 /// or register set (for expanded values) that the value should be assigned
98 /// to.
99 std::vector<unsigned> Regs;
100
101 /// RegVT - The value type of each register.
102 ///
103 MVT::ValueType RegVT;
104
105 /// ValueVT - The value type of the LLVM value, which may be promoted from
106 /// RegVT or made from merging the two expanded parts.
107 MVT::ValueType ValueVT;
108
109 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
110
111 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
112 : RegVT(regvt), ValueVT(valuevt) {
113 Regs.push_back(Reg);
114 }
115 RegsForValue(const std::vector<unsigned> &regs,
116 MVT::ValueType regvt, MVT::ValueType valuevt)
117 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
118 }
119
120 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
121 /// this value and returns the result as a ValueVT value. This uses
122 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohman78677932007-06-28 23:29:44 +0000123 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner6f87d182006-02-22 22:37:12 +0000124 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohman78677932007-06-28 23:29:44 +0000125 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000126
127 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
128 /// specified value into the registers specified by this object. This uses
129 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohman78677932007-06-28 23:29:44 +0000130 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner571d9642006-02-23 19:21:04 +0000131 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohman78677932007-06-28 23:29:44 +0000132 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000133
134 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
135 /// operand list. This adds the code marker and includes the number of
136 /// values added into it.
137 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000138 std::vector<SDOperand> &Ops) const;
Chris Lattner6f87d182006-02-22 22:37:12 +0000139 };
140}
Evan Chengc1e1d972006-01-23 07:01:07 +0000141
Chris Lattner7a60d912005-01-07 07:47:53 +0000142namespace llvm {
143 //===--------------------------------------------------------------------===//
Jim Laskey17c67ef2006-08-01 19:14:14 +0000144 /// createDefaultScheduler - This creates an instruction scheduler appropriate
145 /// for the target.
146 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
147 SelectionDAG *DAG,
148 MachineBasicBlock *BB) {
149 TargetLowering &TLI = IS->getTargetLowering();
150
151 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
152 return createTDListDAGScheduler(IS, DAG, BB);
153 } else {
154 assert(TLI.getSchedulingPreference() ==
155 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
156 return createBURRListDAGScheduler(IS, DAG, BB);
157 }
158 }
159
160
161 //===--------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +0000162 /// FunctionLoweringInfo - This contains information that is global to a
163 /// function that is used when lowering a region of the function.
Chris Lattnerd0061952005-01-08 19:52:31 +0000164 class FunctionLoweringInfo {
165 public:
Chris Lattner7a60d912005-01-07 07:47:53 +0000166 TargetLowering &TLI;
167 Function &Fn;
168 MachineFunction &MF;
169 SSARegMap *RegMap;
170
171 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
172
173 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
174 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
175
176 /// ValueMap - Since we emit code for the function a basic block at a time,
177 /// we must remember which virtual registers hold the values for
178 /// cross-basic-block values.
Chris Lattner289aa442007-02-04 01:35:11 +0000179 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner7a60d912005-01-07 07:47:53 +0000180
181 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
182 /// the entry block. This allows the allocas to be efficiently referenced
183 /// anywhere in the function.
184 std::map<const AllocaInst*, int> StaticAllocaMap;
185
Duncan Sands92bf2c62007-06-15 19:04:19 +0000186#ifndef NDEBUG
187 SmallSet<Instruction*, 8> CatchInfoLost;
188 SmallSet<Instruction*, 8> CatchInfoFound;
189#endif
190
Chris Lattner7a60d912005-01-07 07:47:53 +0000191 unsigned MakeReg(MVT::ValueType VT) {
192 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
193 }
Chris Lattnered0110b2006-10-27 21:36:01 +0000194
195 /// isExportedInst - Return true if the specified value is an instruction
196 /// exported from its block.
197 bool isExportedInst(const Value *V) {
198 return ValueMap.count(V);
199 }
Misha Brukman835702a2005-04-21 22:36:52 +0000200
Chris Lattner49409cb2006-03-16 19:51:18 +0000201 unsigned CreateRegForValue(const Value *V);
202
Chris Lattner7a60d912005-01-07 07:47:53 +0000203 unsigned InitializeRegForValue(const Value *V) {
204 unsigned &R = ValueMap[V];
205 assert(R == 0 && "Already initialized this value register!");
206 return R = CreateRegForValue(V);
207 }
208 };
209}
210
Duncan Sandsfe806382007-07-04 20:52:51 +0000211/// isSelector - Return true if this instruction is a call to the
212/// eh.selector intrinsic.
213static bool isSelector(Instruction *I) {
Duncan Sands92bf2c62007-06-15 19:04:19 +0000214 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +0000215 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
216 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sands92bf2c62007-06-15 19:04:19 +0000217 return false;
218}
219
Chris Lattner7a60d912005-01-07 07:47:53 +0000220/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemaned728c12006-03-27 01:32:24 +0000221/// PHI nodes or outside of the basic block that defines it, or used by a
222/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner7a60d912005-01-07 07:47:53 +0000223static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
224 if (isa<PHINode>(I)) return true;
225 BasicBlock *BB = I->getParent();
226 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000227 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattnered0110b2006-10-27 21:36:01 +0000228 // FIXME: Remove switchinst special case.
Nate Begemaned728c12006-03-27 01:32:24 +0000229 isa<SwitchInst>(*UI))
Chris Lattner7a60d912005-01-07 07:47:53 +0000230 return true;
231 return false;
232}
233
Chris Lattner6871b232005-10-30 19:42:35 +0000234/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemaned728c12006-03-27 01:32:24 +0000235/// entry block, return true. This includes arguments used by switches, since
236/// the switch may expand into multiple basic blocks.
Chris Lattner6871b232005-10-30 19:42:35 +0000237static bool isOnlyUsedInEntryBlock(Argument *A) {
238 BasicBlock *Entry = A->getParent()->begin();
239 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000240 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattner6871b232005-10-30 19:42:35 +0000241 return false; // Use not in entry block.
242 return true;
243}
244
Chris Lattner7a60d912005-01-07 07:47:53 +0000245FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000246 Function &fn, MachineFunction &mf)
Chris Lattner7a60d912005-01-07 07:47:53 +0000247 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
248
Chris Lattner6871b232005-10-30 19:42:35 +0000249 // Create a vreg for each argument register that is not dead and is used
250 // outside of the entry block for the function.
251 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
252 AI != E; ++AI)
253 if (!isOnlyUsedInEntryBlock(AI))
254 InitializeRegForValue(AI);
255
Chris Lattner7a60d912005-01-07 07:47:53 +0000256 // Initialize the mapping of values to registers. This is only set up for
257 // instruction values that are used outside of the block that defines
258 // them.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000259 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner7a60d912005-01-07 07:47:53 +0000260 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
261 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencere0fc4df2006-10-20 07:07:24 +0000262 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000263 const Type *Ty = AI->getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +0000264 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begeman3ee3e692005-11-06 09:00:38 +0000265 unsigned Align =
Chris Lattner945e4372007-02-14 05:52:17 +0000266 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begeman3ee3e692005-11-06 09:00:38 +0000267 AI->getAlignment());
Chris Lattnercbefe722005-05-13 23:14:17 +0000268
Reid Spencere0fc4df2006-10-20 07:07:24 +0000269 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattner0a71a9a2005-10-18 22:14:06 +0000270 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner7a60d912005-01-07 07:47:53 +0000271 StaticAllocaMap[AI] =
Chris Lattnercb0ed0c2007-04-25 04:08:28 +0000272 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner7a60d912005-01-07 07:47:53 +0000273 }
274
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000275 for (; BB != EB; ++BB)
276 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner7a60d912005-01-07 07:47:53 +0000277 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
278 if (!isa<AllocaInst>(I) ||
279 !StaticAllocaMap.count(cast<AllocaInst>(I)))
280 InitializeRegForValue(I);
281
282 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
283 // also creates the initial PHI MachineInstrs, though none of the input
284 // operands are populated.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000285 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000286 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
287 MBBMap[BB] = MBB;
288 MF.getBasicBlockList().push_back(MBB);
289
290 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
291 // appropriate.
292 PHINode *PN;
Chris Lattner84a03502006-10-27 23:50:33 +0000293 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
294 if (PN->use_empty()) continue;
295
296 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohmana8665142007-06-25 16:23:39 +0000297 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner84a03502006-10-27 23:50:33 +0000298 unsigned PHIReg = ValueMap[PN];
299 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Cheng20350c42006-11-27 23:37:22 +0000300 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohman04deef32007-06-21 14:42:22 +0000301 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Cheng20350c42006-11-27 23:37:22 +0000302 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner84a03502006-10-27 23:50:33 +0000303 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000304 }
305}
306
Chris Lattner49409cb2006-03-16 19:51:18 +0000307/// CreateRegForValue - Allocate the appropriate number of virtual registers of
308/// the correctly promoted or expanded types. Assign these registers
309/// consecutive vreg numbers and return the first assigned number.
310unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
311 MVT::ValueType VT = TLI.getValueType(V->getType());
312
Dan Gohman78677932007-06-28 23:29:44 +0000313 unsigned NumRegisters = TLI.getNumRegisters(VT);
314 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling47917b62007-04-24 21:13:23 +0000315
Dan Gohman7139a482007-06-27 14:34:07 +0000316 unsigned R = MakeReg(RegisterVT);
317 for (unsigned i = 1; i != NumRegisters; ++i)
318 MakeReg(RegisterVT);
319
Chris Lattner49409cb2006-03-16 19:51:18 +0000320 return R;
321}
Chris Lattner7a60d912005-01-07 07:47:53 +0000322
323//===----------------------------------------------------------------------===//
324/// SelectionDAGLowering - This is the common target-independent lowering
325/// implementation that is parameterized by a TargetLowering object.
326/// Also, targets can overload any lowering method.
327///
328namespace llvm {
329class SelectionDAGLowering {
330 MachineBasicBlock *CurMBB;
331
Chris Lattner79084302007-02-04 01:31:47 +0000332 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner7a60d912005-01-07 07:47:53 +0000333
Chris Lattner4d9651c2005-01-17 22:19:26 +0000334 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
335 /// them up and then emit token factor nodes when possible. This allows us to
336 /// get simple disambiguation between loads without worrying about alias
337 /// analysis.
338 std::vector<SDOperand> PendingLoads;
339
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000340 /// Case - A struct to record the Value for a switch case, and the
341 /// case's target basic block.
342 struct Case {
343 Constant* Low;
344 Constant* High;
345 MachineBasicBlock* BB;
346
347 Case() : Low(0), High(0), BB(0) { }
348 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
349 Low(low), High(high), BB(bb) { }
350 uint64_t size() const {
351 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
352 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
353 return (rHigh - rLow + 1ULL);
354 }
355 };
356
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000357 struct CaseBits {
358 uint64_t Mask;
359 MachineBasicBlock* BB;
360 unsigned Bits;
361
362 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
363 Mask(mask), BB(bb), Bits(bits) { }
364 };
365
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000366 typedef std::vector<Case> CaseVector;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000367 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000368 typedef CaseVector::iterator CaseItr;
369 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemaned728c12006-03-27 01:32:24 +0000370
371 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
372 /// of conditional branches.
373 struct CaseRec {
374 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
375 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
376
377 /// CaseBB - The MBB in which to emit the compare and branch
378 MachineBasicBlock *CaseBB;
379 /// LT, GE - If nonzero, we know the current case value must be less-than or
380 /// greater-than-or-equal-to these Constants.
381 Constant *LT;
382 Constant *GE;
383 /// Range - A pair of iterators representing the range of case values to be
384 /// processed at this point in the binary search tree.
385 CaseRange Range;
386 };
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000387
388 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000389
390 /// The comparison function for sorting the switch case values in the vector.
391 /// WARNING: Case ranges should be disjoint!
Nate Begemaned728c12006-03-27 01:32:24 +0000392 struct CaseCmp {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000393 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000394 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
395 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
396 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
397 return CI1->getValue().slt(CI2->getValue());
Nate Begemaned728c12006-03-27 01:32:24 +0000398 }
399 };
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000400
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000401 struct CaseBitsCmp {
402 bool operator () (const CaseBits& C1, const CaseBits& C2) {
403 return C1.Bits > C2.Bits;
404 }
405 };
406
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000407 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemaned728c12006-03-27 01:32:24 +0000408
Chris Lattner7a60d912005-01-07 07:47:53 +0000409public:
410 // TLI - This is information that describes the available target features we
411 // need for lowering. This indicates when operations are unavailable,
412 // implemented with a libcall, etc.
413 TargetLowering &TLI;
414 SelectionDAG &DAG;
Owen Anderson20a631f2006-05-03 01:29:57 +0000415 const TargetData *TD;
Dan Gohman8dc0b932007-08-27 16:26:13 +0000416 AliasAnalysis &AA;
Chris Lattner7a60d912005-01-07 07:47:53 +0000417
Nate Begemaned728c12006-03-27 01:32:24 +0000418 /// SwitchCases - Vector of CaseBlock structures used to communicate
419 /// SwitchInst code generation information.
420 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov70378262007-03-25 15:07:15 +0000421 /// JTCases - Vector of JumpTable structures used to communicate
422 /// SwitchInst code generation information.
423 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000424 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemaned728c12006-03-27 01:32:24 +0000425
Chris Lattner7a60d912005-01-07 07:47:53 +0000426 /// FuncInfo - Information about the function as a whole.
427 ///
428 FunctionLoweringInfo &FuncInfo;
429
430 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman8dc0b932007-08-27 16:26:13 +0000431 AliasAnalysis &aa,
Misha Brukman835702a2005-04-21 22:36:52 +0000432 FunctionLoweringInfo &funcinfo)
Dan Gohman8dc0b932007-08-27 16:26:13 +0000433 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Anton Korobeynikov70378262007-03-25 15:07:15 +0000434 FuncInfo(funcinfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000435 }
436
Chris Lattner4108bb02005-01-17 19:43:36 +0000437 /// getRoot - Return the current virtual root of the Selection DAG.
438 ///
439 SDOperand getRoot() {
Chris Lattner4d9651c2005-01-17 22:19:26 +0000440 if (PendingLoads.empty())
441 return DAG.getRoot();
Misha Brukman835702a2005-04-21 22:36:52 +0000442
Chris Lattner4d9651c2005-01-17 22:19:26 +0000443 if (PendingLoads.size() == 1) {
444 SDOperand Root = PendingLoads[0];
445 DAG.setRoot(Root);
446 PendingLoads.clear();
447 return Root;
448 }
449
450 // Otherwise, we have to make a token factor node.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000451 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
452 &PendingLoads[0], PendingLoads.size());
Chris Lattner4d9651c2005-01-17 22:19:26 +0000453 PendingLoads.clear();
454 DAG.setRoot(Root);
455 return Root;
Chris Lattner4108bb02005-01-17 19:43:36 +0000456 }
457
Chris Lattnered0110b2006-10-27 21:36:01 +0000458 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
459
Chris Lattner7a60d912005-01-07 07:47:53 +0000460 void visit(Instruction &I) { visit(I.getOpcode(), I); }
461
462 void visit(unsigned Opcode, User &I) {
Chris Lattnerd5e604d2006-11-10 04:41:34 +0000463 // Note: this doesn't use InstVisitor, because it has to work with
464 // ConstantExpr's in addition to instructions.
Chris Lattner7a60d912005-01-07 07:47:53 +0000465 switch (Opcode) {
466 default: assert(0 && "Unknown instruction type encountered!");
467 abort();
468 // Build the switch statement using the Instruction.def file.
469#define HANDLE_INST(NUM, OPCODE, CLASS) \
470 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
471#include "llvm/Instruction.def"
472 }
473 }
474
475 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
476
Chris Lattner4024c002006-03-15 22:19:46 +0000477 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000478 const Value *SV, SDOperand Root,
Christopher Lamb8af6d582007-04-22 23:15:30 +0000479 bool isVolatile, unsigned Alignment);
Chris Lattner7a60d912005-01-07 07:47:53 +0000480
481 SDOperand getIntPtrConstant(uint64_t Val) {
482 return DAG.getConstant(Val, TLI.getPointerTy());
483 }
484
Chris Lattner8471b152006-03-16 19:57:50 +0000485 SDOperand getValue(const Value *V);
Chris Lattner7a60d912005-01-07 07:47:53 +0000486
Chris Lattner79084302007-02-04 01:31:47 +0000487 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000488 SDOperand &N = NodeMap[V];
489 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner79084302007-02-04 01:31:47 +0000490 N = NewN;
Chris Lattner7a60d912005-01-07 07:47:53 +0000491 }
Chris Lattner1558fc62006-02-01 18:59:47 +0000492
Chris Lattner8cfd33b2007-04-30 21:11:17 +0000493 void GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
494 std::set<unsigned> &OutputRegs,
495 std::set<unsigned> &InputRegs);
Nate Begemaned728c12006-03-27 01:32:24 +0000496
Chris Lattnered0110b2006-10-27 21:36:01 +0000497 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
498 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
499 unsigned Opc);
Chris Lattner84a03502006-10-27 23:50:33 +0000500 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000501 void ExportFromCurrentBlock(Value *V);
Jim Laskey31fef782007-02-23 21:45:01 +0000502 void LowerCallTo(Instruction &I,
503 const Type *CalledValueTy, unsigned CallingConv,
Anton Korobeynikov3b327822007-05-23 11:08:31 +0000504 bool IsTailCall, SDOperand Callee, unsigned OpIdx,
505 MachineBasicBlock *LandingPad = NULL);
506
Chris Lattner7a60d912005-01-07 07:47:53 +0000507 // Terminator instructions.
508 void visitRet(ReturnInst &I);
509 void visitBr(BranchInst &I);
Nate Begemaned728c12006-03-27 01:32:24 +0000510 void visitSwitch(SwitchInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000511 void visitUnreachable(UnreachableInst &I) { /* noop */ }
512
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000513 // Helpers for visitSwitch
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000514 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000515 CaseRecVector& WorkList,
516 Value* SV,
517 MachineBasicBlock* Default);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000518 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000519 CaseRecVector& WorkList,
520 Value* SV,
521 MachineBasicBlock* Default);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000522 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000523 CaseRecVector& WorkList,
524 Value* SV,
525 MachineBasicBlock* Default);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000526 bool handleBitTestsSwitchCase(CaseRec& CR,
527 CaseRecVector& WorkList,
528 Value* SV,
529 MachineBasicBlock* Default);
Nate Begemaned728c12006-03-27 01:32:24 +0000530 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000531 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
532 void visitBitTestCase(MachineBasicBlock* NextMBB,
533 unsigned Reg,
534 SelectionDAGISel::BitTestCase &B);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000535 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov70378262007-03-25 15:07:15 +0000536 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
537 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemaned728c12006-03-27 01:32:24 +0000538
Chris Lattner7a60d912005-01-07 07:47:53 +0000539 // These all get lowered before this pass.
Jim Laskey4b37a4c2007-02-21 22:53:45 +0000540 void visitInvoke(InvokeInst &I);
541 void visitUnwind(UnwindInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000542
Dan Gohmana8665142007-06-25 16:23:39 +0000543 void visitBinary(User &I, unsigned OpCode);
Nate Begeman127321b2005-11-18 07:42:56 +0000544 void visitShift(User &I, unsigned Opcode);
Nate Begemanb2e089c2005-11-19 00:36:38 +0000545 void visitAdd(User &I) {
Dan Gohmana8665142007-06-25 16:23:39 +0000546 if (I.getType()->isFPOrFPVector())
547 visitBinary(I, ISD::FADD);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000548 else
Dan Gohmana8665142007-06-25 16:23:39 +0000549 visitBinary(I, ISD::ADD);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000550 }
Chris Lattnerf68fd0b2005-04-02 05:04:50 +0000551 void visitSub(User &I);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000552 void visitMul(User &I) {
Dan Gohmana8665142007-06-25 16:23:39 +0000553 if (I.getType()->isFPOrFPVector())
554 visitBinary(I, ISD::FMUL);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000555 else
Dan Gohmana8665142007-06-25 16:23:39 +0000556 visitBinary(I, ISD::MUL);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000557 }
Dan Gohmana8665142007-06-25 16:23:39 +0000558 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
559 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
560 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
561 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
562 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
563 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
564 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
565 void visitOr (User &I) { visitBinary(I, ISD::OR); }
566 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer2eadb532007-01-21 00:29:26 +0000567 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencerfdff9382006-11-08 06:47:33 +0000568 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
569 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencerd9436b62006-11-20 01:22:35 +0000570 void visitICmp(User &I);
571 void visitFCmp(User &I);
Reid Spencer6c38f0b2006-11-27 01:05:10 +0000572 // Visit the conversion instructions
573 void visitTrunc(User &I);
574 void visitZExt(User &I);
575 void visitSExt(User &I);
576 void visitFPTrunc(User &I);
577 void visitFPExt(User &I);
578 void visitFPToUI(User &I);
579 void visitFPToSI(User &I);
580 void visitUIToFP(User &I);
581 void visitSIToFP(User &I);
582 void visitPtrToInt(User &I);
583 void visitIntToPtr(User &I);
584 void visitBitCast(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000585
Chris Lattner67271862006-03-29 00:11:43 +0000586 void visitExtractElement(User &I);
587 void visitInsertElement(User &I);
Chris Lattner098c01e2006-04-08 04:15:24 +0000588 void visitShuffleVector(User &I);
Chris Lattner32206f52006-03-18 01:44:44 +0000589
Chris Lattner7a60d912005-01-07 07:47:53 +0000590 void visitGetElementPtr(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000591 void visitSelect(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000592
593 void visitMalloc(MallocInst &I);
594 void visitFree(FreeInst &I);
595 void visitAlloca(AllocaInst &I);
596 void visitLoad(LoadInst &I);
597 void visitStore(StoreInst &I);
598 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
599 void visitCall(CallInst &I);
Chris Lattner476e67b2006-01-26 22:24:51 +0000600 void visitInlineAsm(CallInst &I);
Chris Lattnercd6f0f42005-11-09 19:44:01 +0000601 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +0000602 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner7a60d912005-01-07 07:47:53 +0000603
Chris Lattner7a60d912005-01-07 07:47:53 +0000604 void visitVAStart(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000605 void visitVAArg(VAArgInst &I);
606 void visitVAEnd(CallInst &I);
607 void visitVACopy(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000608
Chris Lattner875def92005-01-11 05:56:49 +0000609 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner7a60d912005-01-07 07:47:53 +0000610
611 void visitUserOp1(Instruction &I) {
612 assert(0 && "UserOp1 should not exist at instruction selection time!");
613 abort();
614 }
615 void visitUserOp2(Instruction &I) {
616 assert(0 && "UserOp2 should not exist at instruction selection time!");
617 abort();
618 }
619};
620} // end namespace llvm
621
Dan Gohmand258e802007-07-05 20:12:34 +0000622
623/// getCopyFromParts - Create a value that contains the
624/// specified legal parts combined into the value they represent.
625static SDOperand getCopyFromParts(SelectionDAG &DAG,
626 const SDOperand *Parts,
627 unsigned NumParts,
628 MVT::ValueType PartVT,
629 MVT::ValueType ValueVT,
Dan Gohmand258e802007-07-05 20:12:34 +0000630 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
631 if (!MVT::isVector(ValueVT) || NumParts == 1) {
632 SDOperand Val = Parts[0];
633
634 // If the value was expanded, copy from the top part.
635 if (NumParts > 1) {
636 assert(NumParts == 2 &&
637 "Cannot expand to more than 2 elts yet!");
638 SDOperand Hi = Parts[1];
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000639 if (!DAG.getTargetLoweringInfo().isLittleEndian())
Dan Gohmand258e802007-07-05 20:12:34 +0000640 std::swap(Val, Hi);
641 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
642 }
643
644 // Otherwise, if the value was promoted or extended, truncate it to the
645 // appropriate type.
646 if (PartVT == ValueVT)
647 return Val;
648
649 if (MVT::isVector(PartVT)) {
650 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
651 return DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
652 }
653
654 if (MVT::isInteger(PartVT) &&
655 MVT::isInteger(ValueVT)) {
656 if (ValueVT < PartVT) {
657 // For a truncate, see if we have any information to
658 // indicate whether the truncated bits will always be
659 // zero or sign-extension.
660 if (AssertOp != ISD::DELETED_NODE)
661 Val = DAG.getNode(AssertOp, PartVT, Val,
662 DAG.getValueType(ValueVT));
663 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
664 } else {
665 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
666 }
667 }
668
669 if (MVT::isFloatingPoint(PartVT) &&
670 MVT::isFloatingPoint(ValueVT))
671 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
672
673 if (MVT::getSizeInBits(PartVT) ==
674 MVT::getSizeInBits(ValueVT))
675 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
676
677 assert(0 && "Unknown mismatch!");
678 }
679
680 // Handle a multi-element vector.
681 MVT::ValueType IntermediateVT, RegisterVT;
682 unsigned NumIntermediates;
683 unsigned NumRegs =
684 DAG.getTargetLoweringInfo()
685 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
686 RegisterVT);
687
688 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
689 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
690 assert(RegisterVT == Parts[0].getValueType() &&
691 "Part type doesn't match part!");
692
693 // Assemble the parts into intermediate operands.
694 SmallVector<SDOperand, 8> Ops(NumIntermediates);
695 if (NumIntermediates == NumParts) {
696 // If the register was not expanded, truncate or copy the value,
697 // as appropriate.
698 for (unsigned i = 0; i != NumParts; ++i)
699 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000700 PartVT, IntermediateVT);
Dan Gohmand258e802007-07-05 20:12:34 +0000701 } else if (NumParts > 0) {
702 // If the intermediate type was expanded, build the intermediate operands
703 // from the parts.
Dan Gohman4ff9fb12007-07-30 19:09:17 +0000704 assert(NumParts % NumIntermediates == 0 &&
Dan Gohmand258e802007-07-05 20:12:34 +0000705 "Must expand into a divisible number of parts!");
Dan Gohman4ff9fb12007-07-30 19:09:17 +0000706 unsigned Factor = NumParts / NumIntermediates;
Dan Gohmand258e802007-07-05 20:12:34 +0000707 for (unsigned i = 0; i != NumIntermediates; ++i)
708 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000709 PartVT, IntermediateVT);
Dan Gohmand258e802007-07-05 20:12:34 +0000710 }
711
712 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
713 // operands.
714 return DAG.getNode(MVT::isVector(IntermediateVT) ?
715 ISD::CONCAT_VECTORS :
716 ISD::BUILD_VECTOR,
Dan Gohman4ff9fb12007-07-30 19:09:17 +0000717 ValueVT, &Ops[0], NumIntermediates);
Dan Gohmand258e802007-07-05 20:12:34 +0000718}
719
720/// getCopyToParts - Create a series of nodes that contain the
721/// specified value split into legal parts.
722static void getCopyToParts(SelectionDAG &DAG,
723 SDOperand Val,
724 SDOperand *Parts,
725 unsigned NumParts,
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000726 MVT::ValueType PartVT) {
Dan Gohmana17799a2007-08-10 14:59:38 +0000727 TargetLowering &TLI = DAG.getTargetLoweringInfo();
728 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohmand258e802007-07-05 20:12:34 +0000729 MVT::ValueType ValueVT = Val.getValueType();
730
731 if (!MVT::isVector(ValueVT) || NumParts == 1) {
732 // If the value was expanded, copy from the parts.
733 if (NumParts > 1) {
734 for (unsigned i = 0; i != NumParts; ++i)
735 Parts[i] = DAG.getNode(ISD::EXTRACT_ELEMENT, PartVT, Val,
Dan Gohmana17799a2007-08-10 14:59:38 +0000736 DAG.getConstant(i, PtrVT));
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000737 if (!DAG.getTargetLoweringInfo().isLittleEndian())
Dan Gohmand258e802007-07-05 20:12:34 +0000738 std::reverse(Parts, Parts + NumParts);
739 return;
740 }
741
742 // If there is a single part and the types differ, this must be
743 // a promotion.
744 if (PartVT != ValueVT) {
745 if (MVT::isVector(PartVT)) {
746 assert(MVT::isVector(ValueVT) &&
747 "Not a vector-vector cast?");
748 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
749 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
750 if (PartVT < ValueVT)
751 Val = DAG.getNode(ISD::TRUNCATE, PartVT, Val);
752 else
753 Val = DAG.getNode(ISD::ANY_EXTEND, PartVT, Val);
754 } else if (MVT::isFloatingPoint(PartVT) &&
755 MVT::isFloatingPoint(ValueVT)) {
756 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
757 } else if (MVT::getSizeInBits(PartVT) ==
758 MVT::getSizeInBits(ValueVT)) {
759 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
760 } else {
761 assert(0 && "Unknown mismatch!");
762 }
763 }
764 Parts[0] = Val;
765 return;
766 }
767
768 // Handle a multi-element vector.
769 MVT::ValueType IntermediateVT, RegisterVT;
770 unsigned NumIntermediates;
771 unsigned NumRegs =
772 DAG.getTargetLoweringInfo()
773 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
774 RegisterVT);
775 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
776
777 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
778 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
779
780 // Split the vector into intermediate operands.
781 SmallVector<SDOperand, 8> Ops(NumIntermediates);
782 for (unsigned i = 0; i != NumIntermediates; ++i)
783 if (MVT::isVector(IntermediateVT))
784 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
785 IntermediateVT, Val,
786 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohmana17799a2007-08-10 14:59:38 +0000787 PtrVT));
Dan Gohmand258e802007-07-05 20:12:34 +0000788 else
789 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
790 IntermediateVT, Val,
Dan Gohmana17799a2007-08-10 14:59:38 +0000791 DAG.getConstant(i, PtrVT));
Dan Gohmand258e802007-07-05 20:12:34 +0000792
793 // Split the intermediate operands into legal parts.
794 if (NumParts == NumIntermediates) {
795 // If the register was not expanded, promote or copy the value,
796 // as appropriate.
797 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000798 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmand258e802007-07-05 20:12:34 +0000799 } else if (NumParts > 0) {
800 // If the intermediate type was expanded, split each the value into
801 // legal parts.
802 assert(NumParts % NumIntermediates == 0 &&
803 "Must expand into a divisible number of parts!");
804 unsigned Factor = NumParts / NumIntermediates;
805 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000806 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmand258e802007-07-05 20:12:34 +0000807 }
808}
809
810
Chris Lattner8471b152006-03-16 19:57:50 +0000811SDOperand SelectionDAGLowering::getValue(const Value *V) {
812 SDOperand &N = NodeMap[V];
813 if (N.Val) return N;
814
815 const Type *VTy = V->getType();
816 MVT::ValueType VT = TLI.getValueType(VTy);
817 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
818 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
819 visit(CE->getOpcode(), *CE);
Chris Lattner79084302007-02-04 01:31:47 +0000820 SDOperand N1 = NodeMap[V];
821 assert(N1.Val && "visit didn't populate the ValueMap!");
822 return N1;
Chris Lattner8471b152006-03-16 19:57:50 +0000823 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
824 return N = DAG.getGlobalAddress(GV, VT);
825 } else if (isa<ConstantPointerNull>(C)) {
826 return N = DAG.getConstant(0, TLI.getPointerTy());
827 } else if (isa<UndefValue>(C)) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000828 if (!isa<VectorType>(VTy))
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000829 return N = DAG.getNode(ISD::UNDEF, VT);
830
Dan Gohmana8665142007-06-25 16:23:39 +0000831 // Create a BUILD_VECTOR of undef nodes.
Reid Spencerd84d35b2007-02-15 02:26:10 +0000832 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000833 unsigned NumElements = PTy->getNumElements();
834 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
835
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000836 SmallVector<SDOperand, 8> Ops;
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000837 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
838
839 // Create a VConstant node with generic Vector type.
Dan Gohmana8665142007-06-25 16:23:39 +0000840 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
841 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000842 &Ops[0], Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000843 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesenbed9dc42007-09-06 18:13:44 +0000844 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencerd84d35b2007-02-15 02:26:10 +0000845 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner8471b152006-03-16 19:57:50 +0000846 unsigned NumElements = PTy->getNumElements();
847 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner8471b152006-03-16 19:57:50 +0000848
849 // Now that we know the number and type of the elements, push a
850 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman06c60b62007-07-16 14:29:03 +0000851 // the vector constant.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000852 SmallVector<SDOperand, 8> Ops;
Reid Spencerd84d35b2007-02-15 02:26:10 +0000853 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner67271862006-03-29 00:11:43 +0000854 for (unsigned i = 0; i != NumElements; ++i)
855 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner8471b152006-03-16 19:57:50 +0000856 } else {
Dan Gohman06c60b62007-07-16 14:29:03 +0000857 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner8471b152006-03-16 19:57:50 +0000858 SDOperand Op;
859 if (MVT::isFloatingPoint(PVT))
860 Op = DAG.getConstantFP(0, PVT);
861 else
862 Op = DAG.getConstant(0, PVT);
863 Ops.assign(NumElements, Op);
864 }
865
Dan Gohmana8665142007-06-25 16:23:39 +0000866 // Create a BUILD_VECTOR node.
867 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
868 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner79084302007-02-04 01:31:47 +0000869 Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000870 } else {
871 // Canonicalize all constant ints to be unsigned.
Zhou Sheng75b871f2007-01-11 12:24:14 +0000872 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner8471b152006-03-16 19:57:50 +0000873 }
874 }
875
876 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
877 std::map<const AllocaInst*, int>::iterator SI =
878 FuncInfo.StaticAllocaMap.find(AI);
879 if (SI != FuncInfo.StaticAllocaMap.end())
880 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
881 }
882
Chris Lattner8c504cf2007-02-25 18:40:32 +0000883 unsigned InReg = FuncInfo.ValueMap[V];
884 assert(InReg && "Value not in map!");
Chris Lattner8471b152006-03-16 19:57:50 +0000885
Dan Gohman78677932007-06-28 23:29:44 +0000886 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
887 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner5fe1f542006-03-31 02:06:56 +0000888
Dan Gohman78677932007-06-28 23:29:44 +0000889 std::vector<unsigned> Regs(NumRegs);
890 for (unsigned i = 0; i != NumRegs; ++i)
891 Regs[i] = InReg + i;
892
893 RegsForValue RFV(Regs, RegisterVT, VT);
894 SDOperand Chain = DAG.getEntryNode();
895
896 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner8471b152006-03-16 19:57:50 +0000897}
898
899
Chris Lattner7a60d912005-01-07 07:47:53 +0000900void SelectionDAGLowering::visitRet(ReturnInst &I) {
901 if (I.getNumOperands() == 0) {
Chris Lattner4108bb02005-01-17 19:43:36 +0000902 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000903 return;
904 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000905 SmallVector<SDOperand, 8> NewValues;
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000906 NewValues.push_back(getRoot());
907 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
908 SDOperand RetOp = getValue(I.getOperand(i));
909
910 // If this is an integer return value, we need to promote it ourselves to
Dan Gohmand258e802007-07-05 20:12:34 +0000911 // the full width of a register, since getCopyToParts and Legalize will use
912 // ANY_EXTEND rather than sign/zero.
Evan Chenga2e99532006-05-26 23:09:09 +0000913 // FIXME: C calling convention requires the return type to be promoted to
914 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000915 if (MVT::isInteger(RetOp.getValueType()) &&
916 RetOp.getValueType() < MVT::i64) {
917 MVT::ValueType TmpVT;
918 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
919 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
920 else
921 TmpVT = MVT::i32;
Reid Spencere63b6512006-12-31 05:55:36 +0000922 const FunctionType *FTy = I.getParent()->getParent()->getFunctionType();
Reid Spencer71b79e32007-04-09 06:17:21 +0000923 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Reid Spencere6f81872007-01-03 16:49:33 +0000924 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Reid Spencera472f662007-04-11 02:44:20 +0000925 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt))
Reid Spencer0917adf2007-01-03 04:25:33 +0000926 ExtendKind = ISD::SIGN_EXTEND;
Reid Spencera472f662007-04-11 02:44:20 +0000927 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::ZExt))
Reid Spencere63b6512006-12-31 05:55:36 +0000928 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer2a34b912007-01-03 05:03:05 +0000929 RetOp = DAG.getNode(ExtendKind, TmpVT, RetOp);
Dan Gohmand258e802007-07-05 20:12:34 +0000930 NewValues.push_back(RetOp);
931 NewValues.push_back(DAG.getConstant(false, MVT::i32));
932 } else {
933 MVT::ValueType VT = RetOp.getValueType();
934 unsigned NumParts = TLI.getNumRegisters(VT);
935 MVT::ValueType PartVT = TLI.getRegisterType(VT);
936 SmallVector<SDOperand, 4> Parts(NumParts);
Dan Gohmanf8f531b2007-07-09 20:59:04 +0000937 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT);
Dan Gohmand258e802007-07-05 20:12:34 +0000938 for (unsigned i = 0; i < NumParts; ++i) {
939 NewValues.push_back(Parts[i]);
940 NewValues.push_back(DAG.getConstant(false, MVT::i32));
941 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000942 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000943 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000944 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
945 &NewValues[0], NewValues.size()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000946}
947
Chris Lattnered0110b2006-10-27 21:36:01 +0000948/// ExportFromCurrentBlock - If this condition isn't known to be exported from
949/// the current basic block, add it to ValueMap now so that we'll get a
950/// CopyTo/FromReg.
951void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
952 // No need to export constants.
953 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
954
955 // Already exported?
956 if (FuncInfo.isExportedInst(V)) return;
957
958 unsigned Reg = FuncInfo.InitializeRegForValue(V);
959 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
960}
961
Chris Lattner84a03502006-10-27 23:50:33 +0000962bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
963 const BasicBlock *FromBB) {
964 // The operands of the setcc have to be in this block. We don't know
965 // how to export them from some other block.
966 if (Instruction *VI = dyn_cast<Instruction>(V)) {
967 // Can export from current BB.
968 if (VI->getParent() == FromBB)
969 return true;
970
971 // Is already exported, noop.
972 return FuncInfo.isExportedInst(V);
973 }
974
975 // If this is an argument, we can export it if the BB is the entry block or
976 // if it is already exported.
977 if (isa<Argument>(V)) {
978 if (FromBB == &FromBB->getParent()->getEntryBlock())
979 return true;
980
981 // Otherwise, can only export this if it is already exported.
982 return FuncInfo.isExportedInst(V);
983 }
984
985 // Otherwise, constants can always be exported.
986 return true;
987}
988
Chris Lattnere60ae822006-10-29 21:01:20 +0000989static bool InBlock(const Value *V, const BasicBlock *BB) {
990 if (const Instruction *I = dyn_cast<Instruction>(V))
991 return I->getParent() == BB;
992 return true;
993}
994
Chris Lattnered0110b2006-10-27 21:36:01 +0000995/// FindMergedConditions - If Cond is an expression like
996void SelectionDAGLowering::FindMergedConditions(Value *Cond,
997 MachineBasicBlock *TBB,
998 MachineBasicBlock *FBB,
999 MachineBasicBlock *CurBB,
1000 unsigned Opc) {
Chris Lattnered0110b2006-10-27 21:36:01 +00001001 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencer266e42b2006-12-23 06:05:41 +00001002 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattnered0110b2006-10-27 21:36:01 +00001003
Reid Spencer266e42b2006-12-23 06:05:41 +00001004 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1005 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattnere60ae822006-10-29 21:01:20 +00001006 BOp->getParent() != CurBB->getBasicBlock() ||
1007 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1008 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattnered0110b2006-10-27 21:36:01 +00001009 const BasicBlock *BB = CurBB->getBasicBlock();
1010
Reid Spencer266e42b2006-12-23 06:05:41 +00001011 // If the leaf of the tree is a comparison, merge the condition into
1012 // the caseblock.
1013 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1014 // The operands of the cmp have to be in this block. We don't know
Chris Lattnerf31b9ef2006-10-29 18:23:37 +00001015 // how to export them from some other block. If this is the first block
1016 // of the sequence, no exporting is needed.
1017 (CurBB == CurMBB ||
1018 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1019 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencer266e42b2006-12-23 06:05:41 +00001020 BOp = cast<Instruction>(Cond);
1021 ISD::CondCode Condition;
1022 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1023 switch (IC->getPredicate()) {
1024 default: assert(0 && "Unknown icmp predicate opcode!");
1025 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1026 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1027 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1028 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1029 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1030 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1031 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1032 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1033 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1034 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1035 }
1036 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1037 ISD::CondCode FPC, FOC;
1038 switch (FC->getPredicate()) {
1039 default: assert(0 && "Unknown fcmp predicate opcode!");
1040 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1041 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1042 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1043 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1044 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1045 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1046 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1047 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1048 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1049 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1050 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1051 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1052 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1053 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1054 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1055 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1056 }
1057 if (FiniteOnlyFPMath())
1058 Condition = FOC;
1059 else
1060 Condition = FPC;
1061 } else {
Chris Lattner79084302007-02-04 01:31:47 +00001062 Condition = ISD::SETEQ; // silence warning.
Reid Spencer266e42b2006-12-23 06:05:41 +00001063 assert(0 && "Unknown compare instruction");
Chris Lattnered0110b2006-10-27 21:36:01 +00001064 }
1065
Chris Lattnered0110b2006-10-27 21:36:01 +00001066 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001067 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattnered0110b2006-10-27 21:36:01 +00001068 SwitchCases.push_back(CB);
1069 return;
1070 }
1071
1072 // Create a CaseBlock record representing this branch.
Zhou Sheng75b871f2007-01-11 12:24:14 +00001073 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001074 NULL, TBB, FBB, CurBB);
Chris Lattnered0110b2006-10-27 21:36:01 +00001075 SwitchCases.push_back(CB);
Chris Lattnered0110b2006-10-27 21:36:01 +00001076 return;
1077 }
1078
Chris Lattnerf1b54fd2006-10-27 21:54:23 +00001079
1080 // Create TmpBB after CurBB.
Chris Lattnered0110b2006-10-27 21:36:01 +00001081 MachineFunction::iterator BBI = CurBB;
1082 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1083 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1084
Chris Lattnerf1b54fd2006-10-27 21:54:23 +00001085 if (Opc == Instruction::Or) {
1086 // Codegen X | Y as:
1087 // jmp_if_X TBB
1088 // jmp TmpBB
1089 // TmpBB:
1090 // jmp_if_Y TBB
1091 // jmp FBB
1092 //
Chris Lattnered0110b2006-10-27 21:36:01 +00001093
Chris Lattnerf1b54fd2006-10-27 21:54:23 +00001094 // Emit the LHS condition.
1095 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1096
1097 // Emit the RHS condition into TmpBB.
1098 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1099 } else {
1100 assert(Opc == Instruction::And && "Unknown merge op!");
1101 // Codegen X & Y as:
1102 // jmp_if_X TmpBB
1103 // jmp FBB
1104 // TmpBB:
1105 // jmp_if_Y TBB
1106 // jmp FBB
1107 //
1108 // This requires creation of TmpBB after CurBB.
1109
1110 // Emit the LHS condition.
1111 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1112
1113 // Emit the RHS condition into TmpBB.
1114 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1115 }
Chris Lattnered0110b2006-10-27 21:36:01 +00001116}
1117
Chris Lattner427301f2006-10-31 22:37:42 +00001118/// If the set of cases should be emitted as a series of branches, return true.
1119/// If we should emit this as a bunch of and/or'd together conditions, return
1120/// false.
1121static bool
1122ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1123 if (Cases.size() != 2) return true;
1124
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001125 // If this is two comparisons of the same values or'd or and'd together, they
1126 // will get folded into a single comparison, so don't emit two blocks.
1127 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1128 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1129 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1130 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1131 return false;
1132 }
1133
Chris Lattner427301f2006-10-31 22:37:42 +00001134 return true;
1135}
1136
Chris Lattner7a60d912005-01-07 07:47:53 +00001137void SelectionDAGLowering::visitBr(BranchInst &I) {
1138 // Update machine-CFG edges.
1139 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner7a60d912005-01-07 07:47:53 +00001140
1141 // Figure out which block is immediately after the current one.
1142 MachineBasicBlock *NextBlock = 0;
1143 MachineFunction::iterator BBI = CurMBB;
1144 if (++BBI != CurMBB->getParent()->end())
1145 NextBlock = BBI;
1146
1147 if (I.isUnconditional()) {
1148 // If this is not a fall-through branch, emit the branch.
1149 if (Succ0MBB != NextBlock)
Chris Lattner4108bb02005-01-17 19:43:36 +00001150 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukman77451162005-04-22 04:01:18 +00001151 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +00001152
Chris Lattner963ddad2006-10-24 17:57:59 +00001153 // Update machine-CFG edges.
1154 CurMBB->addSuccessor(Succ0MBB);
1155
1156 return;
1157 }
1158
1159 // If this condition is one of the special cases we handle, do special stuff
1160 // now.
1161 Value *CondVal = I.getCondition();
Chris Lattner963ddad2006-10-24 17:57:59 +00001162 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattnered0110b2006-10-27 21:36:01 +00001163
1164 // If this is a series of conditions that are or'd or and'd together, emit
1165 // this as a sequence of branches instead of setcc's with and/or operations.
1166 // For example, instead of something like:
1167 // cmp A, B
1168 // C = seteq
1169 // cmp D, E
1170 // F = setle
1171 // or C, F
1172 // jnz foo
1173 // Emit:
1174 // cmp A, B
1175 // je foo
1176 // cmp D, E
1177 // jle foo
1178 //
1179 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1180 if (BOp->hasOneUse() &&
Chris Lattnerf1b54fd2006-10-27 21:54:23 +00001181 (BOp->getOpcode() == Instruction::And ||
Chris Lattnered0110b2006-10-27 21:36:01 +00001182 BOp->getOpcode() == Instruction::Or)) {
1183 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001184 // If the compares in later blocks need to use values not currently
1185 // exported from this block, export them now. This block should always
1186 // be the first entry.
1187 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1188
Chris Lattner427301f2006-10-31 22:37:42 +00001189 // Allow some cases to be rejected.
1190 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattner427301f2006-10-31 22:37:42 +00001191 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1192 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1193 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1194 }
1195
1196 // Emit the branch for this block.
1197 visitSwitchCase(SwitchCases[0]);
1198 SwitchCases.erase(SwitchCases.begin());
1199 return;
Chris Lattnerf31b9ef2006-10-29 18:23:37 +00001200 }
1201
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001202 // Okay, we decided not to do this, remove any inserted MBB's and clear
1203 // SwitchCases.
1204 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1205 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1206
Chris Lattner427301f2006-10-31 22:37:42 +00001207 SwitchCases.clear();
Chris Lattnered0110b2006-10-27 21:36:01 +00001208 }
1209 }
Chris Lattner61bcf912006-10-24 18:07:37 +00001210
1211 // Create a CaseBlock record representing this branch.
Zhou Sheng75b871f2007-01-11 12:24:14 +00001212 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001213 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner61bcf912006-10-24 18:07:37 +00001214 // Use visitSwitchCase to actually insert the fast branch sequence for this
1215 // cond branch.
1216 visitSwitchCase(CB);
Chris Lattner7a60d912005-01-07 07:47:53 +00001217}
1218
Nate Begemaned728c12006-03-27 01:32:24 +00001219/// visitSwitchCase - Emits the necessary code to represent a single node in
1220/// the binary search tree resulting from lowering a switch instruction.
1221void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner963ddad2006-10-24 17:57:59 +00001222 SDOperand Cond;
1223 SDOperand CondLHS = getValue(CB.CmpLHS);
1224
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001225 // Build the setcc now.
1226 if (CB.CmpMHS == NULL) {
1227 // Fold "(X == true)" to X and "(X == false)" to !X to
1228 // handle common cases produced by branch lowering.
1229 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1230 Cond = CondLHS;
1231 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1232 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1233 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1234 } else
1235 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1236 } else {
1237 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov70378262007-03-25 15:07:15 +00001238
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001239 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1240 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1241
1242 SDOperand CmpOp = getValue(CB.CmpMHS);
1243 MVT::ValueType VT = CmpOp.getValueType();
1244
1245 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1246 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1247 } else {
1248 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1249 Cond = DAG.getSetCC(MVT::i1, SUB,
1250 DAG.getConstant(High-Low, VT), ISD::SETULE);
1251 }
1252
1253 }
1254
Nate Begemaned728c12006-03-27 01:32:24 +00001255 // Set NextBlock to be the MBB immediately after the current one, if any.
1256 // This is used to avoid emitting unnecessary branches to the next block.
1257 MachineBasicBlock *NextBlock = 0;
1258 MachineFunction::iterator BBI = CurMBB;
1259 if (++BBI != CurMBB->getParent()->end())
1260 NextBlock = BBI;
1261
1262 // If the lhs block is the next block, invert the condition so that we can
1263 // fall through to the lhs instead of the rhs block.
Chris Lattner963ddad2006-10-24 17:57:59 +00001264 if (CB.TrueBB == NextBlock) {
1265 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001266 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1267 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1268 }
1269 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001270 DAG.getBasicBlock(CB.TrueBB));
1271 if (CB.FalseBB == NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001272 DAG.setRoot(BrCond);
1273 else
1274 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001275 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemaned728c12006-03-27 01:32:24 +00001276 // Update successor info
Chris Lattner963ddad2006-10-24 17:57:59 +00001277 CurMBB->addSuccessor(CB.TrueBB);
1278 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001279}
1280
Anton Korobeynikov70378262007-03-25 15:07:15 +00001281/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001282void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001283 // Emit the code for the jump table
Scott Michel4cfa6162007-04-24 01:24:20 +00001284 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001285 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng84a28d42006-10-30 08:00:44 +00001286 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1287 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1288 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1289 Table, Index));
1290 return;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001291}
1292
Anton Korobeynikov70378262007-03-25 15:07:15 +00001293/// visitJumpTableHeader - This function emits necessary code to produce index
1294/// in the JumpTable from switch case.
1295void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1296 SelectionDAGISel::JumpTableHeader &JTH) {
1297 // Subtract the lowest switch case value from the value being switched on
1298 // and conditional branch to default mbb if the result is greater than the
1299 // difference between smallest and largest cases.
1300 SDOperand SwitchOp = getValue(JTH.SValue);
1301 MVT::ValueType VT = SwitchOp.getValueType();
1302 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1303 DAG.getConstant(JTH.First, VT));
1304
1305 // The SDNode we just created, which holds the value being switched on
1306 // minus the the smallest case value, needs to be copied to a virtual
1307 // register so it can be used as an index into the jump table in a
1308 // subsequent basic block. This value may be smaller or larger than the
1309 // target's pointer type, and therefore require extension or truncating.
Dan Gohmana8665142007-06-25 16:23:39 +00001310 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov70378262007-03-25 15:07:15 +00001311 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1312 else
1313 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1314
1315 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1316 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1317 JT.Reg = JumpTableReg;
1318
1319 // Emit the range check for the jump table, and branch to the default
1320 // block for the switch statement if the value being switched on exceeds
1321 // the largest case in the switch.
1322 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1323 DAG.getConstant(JTH.Last-JTH.First,VT),
1324 ISD::SETUGT);
1325
1326 // Set NextBlock to be the MBB immediately after the current one, if any.
1327 // This is used to avoid emitting unnecessary branches to the next block.
1328 MachineBasicBlock *NextBlock = 0;
1329 MachineFunction::iterator BBI = CurMBB;
1330 if (++BBI != CurMBB->getParent()->end())
1331 NextBlock = BBI;
1332
1333 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1334 DAG.getBasicBlock(JT.Default));
1335
1336 if (JT.MBB == NextBlock)
1337 DAG.setRoot(BrCond);
1338 else
1339 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001340 DAG.getBasicBlock(JT.MBB)));
1341
1342 return;
Anton Korobeynikov70378262007-03-25 15:07:15 +00001343}
1344
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001345/// visitBitTestHeader - This function emits necessary code to produce value
1346/// suitable for "bit tests"
1347void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1348 // Subtract the minimum value
1349 SDOperand SwitchOp = getValue(B.SValue);
1350 MVT::ValueType VT = SwitchOp.getValueType();
1351 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1352 DAG.getConstant(B.First, VT));
1353
1354 // Check range
1355 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1356 DAG.getConstant(B.Range, VT),
1357 ISD::SETUGT);
1358
1359 SDOperand ShiftOp;
Dan Gohmana8665142007-06-25 16:23:39 +00001360 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001361 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1362 else
1363 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1364
1365 // Make desired shift
1366 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1367 DAG.getConstant(1, TLI.getPointerTy()),
1368 ShiftOp);
1369
1370 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1371 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1372 B.Reg = SwitchReg;
1373
1374 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1375 DAG.getBasicBlock(B.Default));
1376
1377 // Set NextBlock to be the MBB immediately after the current one, if any.
1378 // This is used to avoid emitting unnecessary branches to the next block.
1379 MachineBasicBlock *NextBlock = 0;
1380 MachineFunction::iterator BBI = CurMBB;
1381 if (++BBI != CurMBB->getParent()->end())
1382 NextBlock = BBI;
1383
1384 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1385 if (MBB == NextBlock)
1386 DAG.setRoot(BrRange);
1387 else
1388 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1389 DAG.getBasicBlock(MBB)));
1390
1391 CurMBB->addSuccessor(B.Default);
1392 CurMBB->addSuccessor(MBB);
1393
1394 return;
1395}
1396
1397/// visitBitTestCase - this function produces one "bit test"
1398void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1399 unsigned Reg,
1400 SelectionDAGISel::BitTestCase &B) {
1401 // Emit bit tests and jumps
1402 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1403
1404 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1405 SwitchVal,
1406 DAG.getConstant(B.Mask,
1407 TLI.getPointerTy()));
1408 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1409 DAG.getConstant(0, TLI.getPointerTy()),
1410 ISD::SETNE);
1411 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1412 AndCmp, DAG.getBasicBlock(B.TargetBB));
1413
1414 // Set NextBlock to be the MBB immediately after the current one, if any.
1415 // This is used to avoid emitting unnecessary branches to the next block.
1416 MachineBasicBlock *NextBlock = 0;
1417 MachineFunction::iterator BBI = CurMBB;
1418 if (++BBI != CurMBB->getParent()->end())
1419 NextBlock = BBI;
1420
1421 if (NextMBB == NextBlock)
1422 DAG.setRoot(BrAnd);
1423 else
1424 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1425 DAG.getBasicBlock(NextMBB)));
1426
1427 CurMBB->addSuccessor(B.TargetBB);
1428 CurMBB->addSuccessor(NextMBB);
1429
1430 return;
1431}
Anton Korobeynikov70378262007-03-25 15:07:15 +00001432
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001433void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1434 // Retrieve successors.
1435 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sands97f72362007-06-13 05:51:31 +00001436 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands61166502007-06-06 10:05:18 +00001437
Duncan Sands97f72362007-06-13 05:51:31 +00001438 LowerCallTo(I, I.getCalledValue()->getType(),
1439 I.getCallingConv(),
1440 false,
1441 getValue(I.getOperand(0)),
1442 3, LandingPad);
Duncan Sands61166502007-06-06 10:05:18 +00001443
Duncan Sands97f72362007-06-13 05:51:31 +00001444 // If the value of the invoke is used outside of its defining block, make it
1445 // available as a virtual register.
1446 if (!I.use_empty()) {
1447 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1448 if (VMI != FuncInfo.ValueMap.end())
1449 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey14059d92007-02-25 21:43:59 +00001450 }
Duncan Sands97f72362007-06-13 05:51:31 +00001451
1452 // Drop into normal successor.
1453 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1454 DAG.getBasicBlock(Return)));
1455
1456 // Update successor info
1457 CurMBB->addSuccessor(Return);
1458 CurMBB->addSuccessor(LandingPad);
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001459}
1460
1461void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1462}
1463
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001464/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001465/// small case ranges).
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001466bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001467 CaseRecVector& WorkList,
1468 Value* SV,
1469 MachineBasicBlock* Default) {
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001470 Case& BackCase = *(CR.Range.second-1);
1471
1472 // Size is the number of Cases represented by this range.
1473 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001474 if (Size > 3)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001475 return false;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001476
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001477 // Get the MachineFunction which holds the current MBB. This is used when
1478 // inserting any additional MBBs necessary to represent the switch.
1479 MachineFunction *CurMF = CurMBB->getParent();
1480
1481 // Figure out which block is immediately after the current one.
1482 MachineBasicBlock *NextBlock = 0;
1483 MachineFunction::iterator BBI = CR.CaseBB;
1484
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001485 if (++BBI != CurMBB->getParent()->end())
1486 NextBlock = BBI;
1487
1488 // TODO: If any two of the cases has the same destination, and if one value
1489 // is the same as the other, but has one bit unset that the other has set,
1490 // use bit manipulation to do two compares at once. For example:
1491 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1492
1493 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001494 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001495 // The last case block won't fall through into 'NextBlock' if we emit the
1496 // branches in this order. See if rearranging a case value would help.
1497 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001498 if (I->BB == NextBlock) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001499 std::swap(*I, BackCase);
1500 break;
1501 }
1502 }
1503 }
1504
1505 // Create a CaseBlock record representing a conditional branch to
1506 // the Case's target mbb if the value being switched on SV is equal
1507 // to C.
1508 MachineBasicBlock *CurBlock = CR.CaseBB;
1509 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1510 MachineBasicBlock *FallThrough;
1511 if (I != E-1) {
1512 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1513 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1514 } else {
1515 // If the last case doesn't match, go to the default block.
1516 FallThrough = Default;
1517 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001518
1519 Value *RHS, *LHS, *MHS;
1520 ISD::CondCode CC;
1521 if (I->High == I->Low) {
1522 // This is just small small case range :) containing exactly 1 case
1523 CC = ISD::SETEQ;
1524 LHS = SV; RHS = I->High; MHS = NULL;
1525 } else {
1526 CC = ISD::SETLE;
1527 LHS = I->Low; MHS = SV; RHS = I->High;
1528 }
1529 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1530 I->BB, FallThrough, CurBlock);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001531
1532 // If emitting the first comparison, just call visitSwitchCase to emit the
1533 // code into the current block. Otherwise, push the CaseBlock onto the
1534 // vector to be later processed by SDISel, and insert the node's MBB
1535 // before the next MBB.
1536 if (CurBlock == CurMBB)
1537 visitSwitchCase(CB);
1538 else
1539 SwitchCases.push_back(CB);
1540
1541 CurBlock = FallThrough;
1542 }
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001543
1544 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001545}
1546
Anton Korobeynikov192d09c2007-05-09 20:07:08 +00001547static inline bool areJTsAllowed(const TargetLowering &TLI) {
1548 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1549 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1550}
1551
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001552/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001553bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001554 CaseRecVector& WorkList,
1555 Value* SV,
1556 MachineBasicBlock* Default) {
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001557 Case& FrontCase = *CR.Range.first;
1558 Case& BackCase = *(CR.Range.second-1);
1559
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001560 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1561 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1562
1563 uint64_t TSize = 0;
1564 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1565 I!=E; ++I)
1566 TSize += I->size();
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001567
Anton Korobeynikov192d09c2007-05-09 20:07:08 +00001568 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001569 return false;
1570
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001571 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1572 if (Density < 0.4)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001573 return false;
1574
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001575 DOUT << "Lowering jump table\n"
1576 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001577 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001578
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001579 // Get the MachineFunction which holds the current MBB. This is used when
1580 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001581 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001582
1583 // Figure out which block is immediately after the current one.
1584 MachineBasicBlock *NextBlock = 0;
1585 MachineFunction::iterator BBI = CR.CaseBB;
1586
1587 if (++BBI != CurMBB->getParent()->end())
1588 NextBlock = BBI;
1589
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001590 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1591
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001592 // Create a new basic block to hold the code for loading the address
1593 // of the jump table, and jumping to it. Update successor information;
1594 // we will either branch to the default case for the switch, or the jump
1595 // table.
1596 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1597 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1598 CR.CaseBB->addSuccessor(Default);
1599 CR.CaseBB->addSuccessor(JumpTableBB);
1600
1601 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001602 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001603 // a case statement, push the case's BB onto the vector, otherwise, push
1604 // the default BB.
1605 std::vector<MachineBasicBlock*> DestBBs;
1606 int64_t TEI = First;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001607 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1608 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1609 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1610
1611 if ((Low <= TEI) && (TEI <= High)) {
1612 DestBBs.push_back(I->BB);
1613 if (TEI==High)
1614 ++I;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001615 } else {
1616 DestBBs.push_back(Default);
1617 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001618 }
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001619
1620 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001621 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001622 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1623 E = DestBBs.end(); I != E; ++I) {
1624 if (!SuccsHandled[(*I)->getNumber()]) {
1625 SuccsHandled[(*I)->getNumber()] = true;
1626 JumpTableBB->addSuccessor(*I);
1627 }
1628 }
1629
1630 // Create a jump table index for this jump table, or return an existing
1631 // one.
1632 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1633
1634 // Set the jump table information so that we can codegen it as a second
1635 // MachineBasicBlock
Scott Michel4cfa6162007-04-24 01:24:20 +00001636 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001637 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1638 (CR.CaseBB == CurMBB));
1639 if (CR.CaseBB == CurMBB)
1640 visitJumpTableHeader(JT, JTH);
1641
1642 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001643
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001644 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001645}
1646
1647/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1648/// 2 subtrees.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001649bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001650 CaseRecVector& WorkList,
1651 Value* SV,
1652 MachineBasicBlock* Default) {
1653 // Get the MachineFunction which holds the current MBB. This is used when
1654 // inserting any additional MBBs necessary to represent the switch.
1655 MachineFunction *CurMF = CurMBB->getParent();
1656
1657 // Figure out which block is immediately after the current one.
1658 MachineBasicBlock *NextBlock = 0;
1659 MachineFunction::iterator BBI = CR.CaseBB;
1660
1661 if (++BBI != CurMBB->getParent()->end())
1662 NextBlock = BBI;
1663
1664 Case& FrontCase = *CR.Range.first;
1665 Case& BackCase = *(CR.Range.second-1);
1666 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1667
1668 // Size is the number of Cases represented by this range.
1669 unsigned Size = CR.Range.second - CR.Range.first;
1670
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001671 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1672 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001673 double FMetric = 0;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001674 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001675
1676 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1677 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001678 uint64_t TSize = 0;
1679 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1680 I!=E; ++I)
1681 TSize += I->size();
1682
1683 uint64_t LSize = FrontCase.size();
1684 uint64_t RSize = TSize-LSize;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001685 DOUT << "Selecting best pivot: \n"
1686 << "First: " << First << ", Last: " << Last <<"\n"
1687 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001688 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001689 J!=E; ++I, ++J) {
1690 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1691 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001692 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001693 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1694 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikovda964a22007-04-09 21:57:03 +00001695 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001696 // Should always split in some non-trivial place
1697 DOUT <<"=>Step\n"
1698 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1699 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1700 << "Metric: " << Metric << "\n";
1701 if (FMetric < Metric) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001702 Pivot = J;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001703 FMetric = Metric;
1704 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001705 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001706
1707 LSize += J->size();
1708 RSize -= J->size();
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001709 }
Anton Korobeynikov192d09c2007-05-09 20:07:08 +00001710 if (areJTsAllowed(TLI)) {
1711 // If our case is dense we *really* should handle it earlier!
1712 assert((FMetric > 0) && "Should handle dense range earlier!");
1713 } else {
1714 Pivot = CR.Range.first + Size/2;
1715 }
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001716
1717 CaseRange LHSR(CR.Range.first, Pivot);
1718 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001719 Constant *C = Pivot->Low;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001720 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1721
1722 // We know that we branch to the LHS if the Value being switched on is
1723 // less than the Pivot value, C. We use this to optimize our binary
1724 // tree a bit, by recognizing that if SV is greater than or equal to the
1725 // LHS's Case Value, and that Case Value is exactly one less than the
1726 // Pivot's Value, then we can branch directly to the LHS's Target,
1727 // rather than creating a leaf node for it.
1728 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001729 LHSR.first->High == CR.GE &&
1730 cast<ConstantInt>(C)->getSExtValue() ==
1731 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1732 TrueBB = LHSR.first->BB;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001733 } else {
1734 TrueBB = new MachineBasicBlock(LLVMBB);
1735 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1736 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1737 }
1738
1739 // Similar to the optimization above, if the Value being switched on is
1740 // known to be less than the Constant CR.LT, and the current Case Value
1741 // is CR.LT - 1, then we can branch directly to the target block for
1742 // the current Case Value, rather than emitting a RHS leaf node for it.
1743 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001744 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1745 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1746 FalseBB = RHSR.first->BB;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001747 } else {
1748 FalseBB = new MachineBasicBlock(LLVMBB);
1749 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1750 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1751 }
1752
1753 // Create a CaseBlock record representing a conditional branch to
1754 // the LHS node if the value being switched on SV is less than C.
1755 // Otherwise, branch to LHS.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001756 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1757 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001758
1759 if (CR.CaseBB == CurMBB)
1760 visitSwitchCase(CB);
1761 else
1762 SwitchCases.push_back(CB);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001763
1764 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001765}
1766
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001767/// handleBitTestsSwitchCase - if current case range has few destination and
1768/// range span less, than machine word bitwidth, encode case range into series
1769/// of masks and emit bit tests with these masks.
1770bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1771 CaseRecVector& WorkList,
1772 Value* SV,
Chris Lattner7196f092007-04-14 02:26:56 +00001773 MachineBasicBlock* Default){
Dan Gohman1796f1f2007-05-18 17:52:13 +00001774 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001775
1776 Case& FrontCase = *CR.Range.first;
1777 Case& BackCase = *(CR.Range.second-1);
1778
1779 // Get the MachineFunction which holds the current MBB. This is used when
1780 // inserting any additional MBBs necessary to represent the switch.
1781 MachineFunction *CurMF = CurMBB->getParent();
1782
1783 unsigned numCmps = 0;
1784 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1785 I!=E; ++I) {
1786 // Single case counts one, case range - two.
1787 if (I->Low == I->High)
1788 numCmps +=1;
1789 else
1790 numCmps +=2;
1791 }
1792
1793 // Count unique destinations
1794 SmallSet<MachineBasicBlock*, 4> Dests;
1795 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1796 Dests.insert(I->BB);
1797 if (Dests.size() > 3)
1798 // Don't bother the code below, if there are too much unique destinations
1799 return false;
1800 }
1801 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1802 << "Total number of comparisons: " << numCmps << "\n";
1803
1804 // Compute span of values.
1805 Constant* minValue = FrontCase.Low;
1806 Constant* maxValue = BackCase.High;
1807 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1808 cast<ConstantInt>(minValue)->getSExtValue();
1809 DOUT << "Compare range: " << range << "\n"
1810 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1811 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1812
Anton Korobeynikovd7ae7f12007-04-26 20:44:04 +00001813 if (range>=IntPtrBits ||
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001814 (!(Dests.size() == 1 && numCmps >= 3) &&
1815 !(Dests.size() == 2 && numCmps >= 5) &&
1816 !(Dests.size() >= 3 && numCmps >= 6)))
1817 return false;
1818
1819 DOUT << "Emitting bit tests\n";
1820 int64_t lowBound = 0;
1821
1822 // Optimize the case where all the case values fit in a
1823 // word without having to subtract minValue. In this case,
1824 // we can optimize away the subtraction.
1825 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikov8a1a84f2007-04-14 13:25:55 +00001826 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001827 range = cast<ConstantInt>(maxValue)->getSExtValue();
1828 } else {
1829 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1830 }
1831
1832 CaseBitsVector CasesBits;
1833 unsigned i, count = 0;
1834
1835 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1836 MachineBasicBlock* Dest = I->BB;
1837 for (i = 0; i < count; ++i)
1838 if (Dest == CasesBits[i].BB)
1839 break;
1840
1841 if (i == count) {
1842 assert((count < 3) && "Too much destinations to test!");
1843 CasesBits.push_back(CaseBits(0, Dest, 0));
1844 count++;
1845 }
1846
1847 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1848 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1849
1850 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikov8a1a84f2007-04-14 13:25:55 +00001851 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001852 CasesBits[i].Bits++;
1853 }
1854
1855 }
1856 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1857
1858 SelectionDAGISel::BitTestInfo BTC;
1859
1860 // Figure out which block is immediately after the current one.
1861 MachineFunction::iterator BBI = CR.CaseBB;
1862 ++BBI;
1863
1864 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1865
1866 DOUT << "Cases:\n";
1867 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1868 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1869 << ", BB: " << CasesBits[i].BB << "\n";
1870
1871 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1872 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1873 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1874 CaseBB,
1875 CasesBits[i].BB));
1876 }
1877
1878 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohen0475f3b2007-04-09 14:32:59 +00001879 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001880 CR.CaseBB, Default, BTC);
1881
1882 if (CR.CaseBB == CurMBB)
1883 visitBitTestHeader(BTB);
1884
1885 BitTestCases.push_back(BTB);
1886
1887 return true;
1888}
1889
1890
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001891// Clusterify - Transform simple list of Cases into list of CaseRange's
1892unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
1893 const SwitchInst& SI) {
1894 unsigned numCmps = 0;
1895
1896 // Start with "simple" cases
1897 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
1898 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1899 Cases.push_back(Case(SI.getSuccessorValue(i),
1900 SI.getSuccessorValue(i),
1901 SMBB));
1902 }
1903 sort(Cases.begin(), Cases.end(), CaseCmp());
1904
1905 // Merge case into clusters
1906 if (Cases.size()>=2)
David Greene4c1e6f32007-06-29 03:42:23 +00001907 // Must recompute end() each iteration because it may be
1908 // invalidated by erase if we hold on to it
David Greene9468bfd2007-06-29 02:49:11 +00001909 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001910 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
1911 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
1912 MachineBasicBlock* nextBB = J->BB;
1913 MachineBasicBlock* currentBB = I->BB;
1914
1915 // If the two neighboring cases go to the same destination, merge them
1916 // into a single case.
1917 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
1918 I->High = J->High;
1919 J = Cases.erase(J);
1920 } else {
1921 I = J++;
1922 }
1923 }
1924
1925 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1926 if (I->Low != I->High)
1927 // A range counts double, since it requires two compares.
1928 ++numCmps;
1929 }
1930
1931 return numCmps;
1932}
1933
1934void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemaned728c12006-03-27 01:32:24 +00001935 // Figure out which block is immediately after the current one.
1936 MachineBasicBlock *NextBlock = 0;
1937 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001938
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001939 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattner6d6fc262006-10-22 21:36:53 +00001940
Nate Begemaned728c12006-03-27 01:32:24 +00001941 // If there is only the default destination, branch to it if it is not the
1942 // next basic block. Otherwise, just fall through.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001943 if (SI.getNumOperands() == 2) {
Nate Begemaned728c12006-03-27 01:32:24 +00001944 // Update machine-CFG edges.
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001945
Nate Begemaned728c12006-03-27 01:32:24 +00001946 // If this is not a fall-through branch, emit the branch.
Chris Lattner6d6fc262006-10-22 21:36:53 +00001947 if (Default != NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001948 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattner6d6fc262006-10-22 21:36:53 +00001949 DAG.getBasicBlock(Default)));
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001950
Chris Lattner6d6fc262006-10-22 21:36:53 +00001951 CurMBB->addSuccessor(Default);
Nate Begemaned728c12006-03-27 01:32:24 +00001952 return;
1953 }
1954
1955 // If there are any non-default case statements, create a vector of Cases
1956 // representing each one, and sort the vector so that we can efficiently
1957 // create a binary search tree from them.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001958 CaseVector Cases;
1959 unsigned numCmps = Clusterify(Cases, SI);
1960 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
1961 << ". Total compares: " << numCmps << "\n";
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001962
Nate Begemaned728c12006-03-27 01:32:24 +00001963 // Get the Value to be switched on and default basic blocks, which will be
1964 // inserted into CaseBlock records, representing basic blocks in the binary
1965 // search tree.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001966 Value *SV = SI.getOperand(0);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001967
Nate Begemaned728c12006-03-27 01:32:24 +00001968 // Push the initial CaseRec onto the worklist
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001969 CaseRecVector WorkList;
Anton Korobeynikov70378262007-03-25 15:07:15 +00001970 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1971
1972 while (!WorkList.empty()) {
Nate Begemaned728c12006-03-27 01:32:24 +00001973 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov70378262007-03-25 15:07:15 +00001974 CaseRec CR = WorkList.back();
1975 WorkList.pop_back();
Anton Korobeynikov70378262007-03-25 15:07:15 +00001976
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001977 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
1978 continue;
1979
Anton Korobeynikov70378262007-03-25 15:07:15 +00001980 // If the range has few cases (two or less) emit a series of specific
1981 // tests.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001982 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
1983 continue;
1984
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001985 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov70378262007-03-25 15:07:15 +00001986 // target supports indirect branches, then emit a jump table rather than
1987 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001988 if (handleJTSwitchCase(CR, WorkList, SV, Default))
1989 continue;
1990
1991 // Emit binary tree. We need to pick a pivot, and push left and right ranges
1992 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
1993 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemaned728c12006-03-27 01:32:24 +00001994 }
1995}
1996
Anton Korobeynikov70378262007-03-25 15:07:15 +00001997
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001998void SelectionDAGLowering::visitSub(User &I) {
1999 // -0.0 - X --> fneg
Reid Spencer2eadb532007-01-21 00:29:26 +00002000 const Type *Ty = I.getType();
Reid Spencerd84d35b2007-02-15 02:26:10 +00002001 if (isa<VectorType>(Ty)) {
Dan Gohmana8665142007-06-25 16:23:39 +00002002 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2003 const VectorType *DestTy = cast<VectorType>(I.getType());
2004 const Type *ElTy = DestTy->getElementType();
Evan Chengfa68d062007-06-29 21:44:35 +00002005 if (ElTy->isFloatingPoint()) {
2006 unsigned VL = DestTy->getNumElements();
Dale Johannesenbed9dc42007-09-06 18:13:44 +00002007 std::vector<Constant*> NZ(VL, ConstantFP::get(ElTy,
2008 ElTy==Type::FloatTy ? APFloat(-0.0f) : APFloat(-0.0)));
Evan Chengfa68d062007-06-29 21:44:35 +00002009 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2010 if (CV == CNZ) {
2011 SDOperand Op2 = getValue(I.getOperand(1));
2012 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2013 return;
2014 }
Dan Gohmana8665142007-06-25 16:23:39 +00002015 }
2016 }
2017 }
2018 if (Ty->isFloatingPoint()) {
Chris Lattner6f3b5772005-09-28 22:28:18 +00002019 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
2020 if (CFP->isExactlyValue(-0.0)) {
2021 SDOperand Op2 = getValue(I.getOperand(1));
2022 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2023 return;
2024 }
Dan Gohmana8665142007-06-25 16:23:39 +00002025 }
2026
2027 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00002028}
2029
Dan Gohmana8665142007-06-25 16:23:39 +00002030void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner7a60d912005-01-07 07:47:53 +00002031 SDOperand Op1 = getValue(I.getOperand(0));
2032 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer2eadb532007-01-21 00:29:26 +00002033
2034 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer7e80b0b2006-10-26 06:15:43 +00002035}
2036
Nate Begeman127321b2005-11-18 07:42:56 +00002037void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2038 SDOperand Op1 = getValue(I.getOperand(0));
2039 SDOperand Op2 = getValue(I.getOperand(1));
2040
Dan Gohmana8665142007-06-25 16:23:39 +00002041 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2042 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer2341c222007-02-02 02:16:23 +00002043 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2044 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2045 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begeman127321b2005-11-18 07:42:56 +00002046
Chris Lattner7a60d912005-01-07 07:47:53 +00002047 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2048}
2049
Reid Spencerd9436b62006-11-20 01:22:35 +00002050void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencer266e42b2006-12-23 06:05:41 +00002051 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2052 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2053 predicate = IC->getPredicate();
2054 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2055 predicate = ICmpInst::Predicate(IC->getPredicate());
2056 SDOperand Op1 = getValue(I.getOperand(0));
2057 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencerd9436b62006-11-20 01:22:35 +00002058 ISD::CondCode Opcode;
Reid Spencer266e42b2006-12-23 06:05:41 +00002059 switch (predicate) {
Reid Spencerd9436b62006-11-20 01:22:35 +00002060 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2061 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2062 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2063 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2064 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2065 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2066 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2067 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2068 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2069 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2070 default:
2071 assert(!"Invalid ICmp predicate value");
2072 Opcode = ISD::SETEQ;
2073 break;
2074 }
2075 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2076}
2077
2078void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencer266e42b2006-12-23 06:05:41 +00002079 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2080 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2081 predicate = FC->getPredicate();
2082 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2083 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner7a60d912005-01-07 07:47:53 +00002084 SDOperand Op1 = getValue(I.getOperand(0));
2085 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer266e42b2006-12-23 06:05:41 +00002086 ISD::CondCode Condition, FOC, FPC;
2087 switch (predicate) {
2088 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2089 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2090 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2091 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2092 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2093 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2094 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2095 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2096 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2097 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2098 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2099 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2100 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2101 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2102 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2103 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2104 default:
2105 assert(!"Invalid FCmp predicate value");
2106 FOC = FPC = ISD::SETFALSE;
2107 break;
2108 }
2109 if (FiniteOnlyFPMath())
2110 Condition = FOC;
2111 else
2112 Condition = FPC;
2113 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner7a60d912005-01-07 07:47:53 +00002114}
2115
2116void SelectionDAGLowering::visitSelect(User &I) {
2117 SDOperand Cond = getValue(I.getOperand(0));
2118 SDOperand TrueVal = getValue(I.getOperand(1));
2119 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohmana8665142007-06-25 16:23:39 +00002120 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2121 TrueVal, FalseVal));
Chris Lattner7a60d912005-01-07 07:47:53 +00002122}
2123
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002124
2125void SelectionDAGLowering::visitTrunc(User &I) {
2126 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2127 SDOperand N = getValue(I.getOperand(0));
2128 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2129 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2130}
2131
2132void SelectionDAGLowering::visitZExt(User &I) {
2133 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2134 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2135 SDOperand N = getValue(I.getOperand(0));
2136 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2137 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2138}
2139
2140void SelectionDAGLowering::visitSExt(User &I) {
2141 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2142 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2143 SDOperand N = getValue(I.getOperand(0));
2144 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2145 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2146}
2147
2148void SelectionDAGLowering::visitFPTrunc(User &I) {
2149 // FPTrunc is never a no-op cast, no need to check
2150 SDOperand N = getValue(I.getOperand(0));
2151 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2152 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
2153}
2154
2155void SelectionDAGLowering::visitFPExt(User &I){
2156 // FPTrunc is never a no-op cast, no need to check
2157 SDOperand N = getValue(I.getOperand(0));
2158 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2159 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2160}
2161
2162void SelectionDAGLowering::visitFPToUI(User &I) {
2163 // FPToUI is never a no-op cast, no need to check
2164 SDOperand N = getValue(I.getOperand(0));
2165 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2166 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2167}
2168
2169void SelectionDAGLowering::visitFPToSI(User &I) {
2170 // FPToSI is never a no-op cast, no need to check
2171 SDOperand N = getValue(I.getOperand(0));
2172 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2173 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2174}
2175
2176void SelectionDAGLowering::visitUIToFP(User &I) {
2177 // UIToFP is never a no-op cast, no need to check
2178 SDOperand N = getValue(I.getOperand(0));
2179 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2180 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2181}
2182
2183void SelectionDAGLowering::visitSIToFP(User &I){
2184 // UIToFP is never a no-op cast, no need to check
2185 SDOperand N = getValue(I.getOperand(0));
2186 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2187 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2188}
2189
2190void SelectionDAGLowering::visitPtrToInt(User &I) {
2191 // What to do depends on the size of the integer and the size of the pointer.
2192 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner7a60d912005-01-07 07:47:53 +00002193 SDOperand N = getValue(I.getOperand(0));
Chris Lattner2f4119a2006-03-22 20:09:35 +00002194 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner4024c002006-03-15 22:19:46 +00002195 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002196 SDOperand Result;
2197 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2198 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2199 else
2200 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2201 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2202 setValue(&I, Result);
2203}
Chris Lattner7a60d912005-01-07 07:47:53 +00002204
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002205void SelectionDAGLowering::visitIntToPtr(User &I) {
2206 // What to do depends on the size of the integer and the size of the pointer.
2207 // We can either truncate, zero extend, or no-op, accordingly.
2208 SDOperand N = getValue(I.getOperand(0));
2209 MVT::ValueType SrcVT = N.getValueType();
2210 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2211 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2212 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2213 else
2214 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2215 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2216}
2217
2218void SelectionDAGLowering::visitBitCast(User &I) {
2219 SDOperand N = getValue(I.getOperand(0));
2220 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002221
2222 // BitCast assures us that source and destination are the same size so this
2223 // is either a BIT_CONVERT or a no-op.
2224 if (DestVT != N.getValueType())
2225 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2226 else
2227 setValue(&I, N); // noop cast.
Chris Lattner7a60d912005-01-07 07:47:53 +00002228}
2229
Chris Lattner67271862006-03-29 00:11:43 +00002230void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattner32206f52006-03-18 01:44:44 +00002231 SDOperand InVec = getValue(I.getOperand(0));
2232 SDOperand InVal = getValue(I.getOperand(1));
2233 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2234 getValue(I.getOperand(2)));
2235
Dan Gohmana8665142007-06-25 16:23:39 +00002236 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2237 TLI.getValueType(I.getType()),
2238 InVec, InVal, InIdx));
Chris Lattner32206f52006-03-18 01:44:44 +00002239}
2240
Chris Lattner67271862006-03-29 00:11:43 +00002241void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner7c0cd8c2006-03-21 20:44:12 +00002242 SDOperand InVec = getValue(I.getOperand(0));
2243 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2244 getValue(I.getOperand(1)));
Dan Gohmana8665142007-06-25 16:23:39 +00002245 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner7c0cd8c2006-03-21 20:44:12 +00002246 TLI.getValueType(I.getType()), InVec, InIdx));
2247}
Chris Lattner32206f52006-03-18 01:44:44 +00002248
Chris Lattner098c01e2006-04-08 04:15:24 +00002249void SelectionDAGLowering::visitShuffleVector(User &I) {
2250 SDOperand V1 = getValue(I.getOperand(0));
2251 SDOperand V2 = getValue(I.getOperand(1));
2252 SDOperand Mask = getValue(I.getOperand(2));
2253
Dan Gohmana8665142007-06-25 16:23:39 +00002254 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2255 TLI.getValueType(I.getType()),
2256 V1, V2, Mask));
Chris Lattner098c01e2006-04-08 04:15:24 +00002257}
2258
2259
Chris Lattner7a60d912005-01-07 07:47:53 +00002260void SelectionDAGLowering::visitGetElementPtr(User &I) {
2261 SDOperand N = getValue(I.getOperand(0));
2262 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner7a60d912005-01-07 07:47:53 +00002263
2264 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2265 OI != E; ++OI) {
2266 Value *Idx = *OI;
Chris Lattner35397782005-12-05 07:10:48 +00002267 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00002268 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner7a60d912005-01-07 07:47:53 +00002269 if (Field) {
2270 // N = N + Offset
Chris Lattnerc473d8e2007-02-10 19:55:17 +00002271 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner7a60d912005-01-07 07:47:53 +00002272 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukman77451162005-04-22 04:01:18 +00002273 getIntPtrConstant(Offset));
Chris Lattner7a60d912005-01-07 07:47:53 +00002274 }
2275 Ty = StTy->getElementType(Field);
2276 } else {
2277 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner19a83992005-01-07 21:56:57 +00002278
Chris Lattner43535a12005-11-09 04:45:33 +00002279 // If this is a constant subscript, handle it quickly.
2280 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00002281 if (CI->getZExtValue() == 0) continue;
Reid Spencere63b6512006-12-31 05:55:36 +00002282 uint64_t Offs =
Evan Cheng8ec52832007-01-05 01:46:20 +00002283 TD->getTypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner43535a12005-11-09 04:45:33 +00002284 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
2285 continue;
Chris Lattner7a60d912005-01-07 07:47:53 +00002286 }
Chris Lattner43535a12005-11-09 04:45:33 +00002287
2288 // N = N + Idx * ElementSize;
Owen Anderson20a631f2006-05-03 01:29:57 +00002289 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner43535a12005-11-09 04:45:33 +00002290 SDOperand IdxN = getValue(Idx);
2291
2292 // If the index is smaller or larger than intptr_t, truncate or extend
2293 // it.
2294 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencere63b6512006-12-31 05:55:36 +00002295 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner43535a12005-11-09 04:45:33 +00002296 } else if (IdxN.getValueType() > N.getValueType())
2297 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2298
2299 // If this is a multiply by a power of two, turn it into a shl
2300 // immediately. This is a very common case.
2301 if (isPowerOf2_64(ElementSize)) {
2302 unsigned Amt = Log2_64(ElementSize);
2303 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner41fd6d52005-11-09 16:50:40 +00002304 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner43535a12005-11-09 04:45:33 +00002305 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2306 continue;
2307 }
2308
2309 SDOperand Scale = getIntPtrConstant(ElementSize);
2310 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2311 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner7a60d912005-01-07 07:47:53 +00002312 }
2313 }
2314 setValue(&I, N);
2315}
2316
2317void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2318 // If this is a fixed sized alloca in the entry block of the function,
2319 // allocate it statically on the stack.
2320 if (FuncInfo.StaticAllocaMap.count(&I))
2321 return; // getValue will auto-populate this.
2322
2323 const Type *Ty = I.getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +00002324 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Chris Lattner50ee0e42007-01-20 22:35:55 +00002325 unsigned Align =
Chris Lattner945e4372007-02-14 05:52:17 +00002326 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner50ee0e42007-01-20 22:35:55 +00002327 I.getAlignment());
Chris Lattner7a60d912005-01-07 07:47:53 +00002328
2329 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattnereccb73d2005-01-22 23:04:37 +00002330 MVT::ValueType IntPtr = TLI.getPointerTy();
2331 if (IntPtr < AllocSize.getValueType())
2332 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2333 else if (IntPtr > AllocSize.getValueType())
2334 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner7a60d912005-01-07 07:47:53 +00002335
Chris Lattnereccb73d2005-01-22 23:04:37 +00002336 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner7a60d912005-01-07 07:47:53 +00002337 getIntPtrConstant(TySize));
2338
Evan Cheng95667c52007-08-16 23:46:29 +00002339 // Handle alignment. If the requested alignment is less than or equal to
2340 // the stack alignment, ignore it. If the size is greater than or equal to
2341 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner7a60d912005-01-07 07:47:53 +00002342 unsigned StackAlign =
2343 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng95667c52007-08-16 23:46:29 +00002344 if (Align <= StackAlign)
Chris Lattner7a60d912005-01-07 07:47:53 +00002345 Align = 0;
Evan Cheng95667c52007-08-16 23:46:29 +00002346
2347 // Round the size of the allocation up to the stack alignment size
2348 // by add SA-1 to the size.
2349 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
2350 getIntPtrConstant(StackAlign-1));
2351 // Mask out the low bits for alignment purposes.
2352 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
2353 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner7a60d912005-01-07 07:47:53 +00002354
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002355 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerbd887772006-08-14 23:53:35 +00002356 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2357 MVT::Other);
2358 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner79084302007-02-04 01:31:47 +00002359 setValue(&I, DSA);
2360 DAG.setRoot(DSA.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00002361
2362 // Inform the Frame Information that we have just allocated a variable-sized
2363 // object.
2364 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2365}
2366
Chris Lattner7a60d912005-01-07 07:47:53 +00002367void SelectionDAGLowering::visitLoad(LoadInst &I) {
2368 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukman835702a2005-04-21 22:36:52 +00002369
Chris Lattner4d9651c2005-01-17 22:19:26 +00002370 SDOperand Root;
2371 if (I.isVolatile())
2372 Root = getRoot();
2373 else {
2374 // Do not serialize non-volatile loads against each other.
2375 Root = DAG.getRoot();
2376 }
Chris Lattner4024c002006-03-15 22:19:46 +00002377
Evan Chenge71fe34d2006-10-09 20:57:25 +00002378 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb8af6d582007-04-22 23:15:30 +00002379 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner4024c002006-03-15 22:19:46 +00002380}
2381
2382SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +00002383 const Value *SV, SDOperand Root,
Christopher Lamb8af6d582007-04-22 23:15:30 +00002384 bool isVolatile,
2385 unsigned Alignment) {
Dan Gohmana8665142007-06-25 16:23:39 +00002386 SDOperand L =
2387 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2388 isVolatile, Alignment);
Chris Lattner4d9651c2005-01-17 22:19:26 +00002389
Chris Lattner4024c002006-03-15 22:19:46 +00002390 if (isVolatile)
Chris Lattner4d9651c2005-01-17 22:19:26 +00002391 DAG.setRoot(L.getValue(1));
2392 else
2393 PendingLoads.push_back(L.getValue(1));
Chris Lattner4024c002006-03-15 22:19:46 +00002394
2395 return L;
Chris Lattner7a60d912005-01-07 07:47:53 +00002396}
2397
2398
2399void SelectionDAGLowering::visitStore(StoreInst &I) {
2400 Value *SrcV = I.getOperand(0);
2401 SDOperand Src = getValue(SrcV);
2402 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng258657e2006-12-20 01:27:29 +00002403 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb8af6d582007-04-22 23:15:30 +00002404 I.isVolatile(), I.getAlignment()));
Chris Lattner7a60d912005-01-07 07:47:53 +00002405}
2406
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002407/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
2408/// access memory and has no other side effects at all.
2409static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
2410#define GET_NO_MEMORY_INTRINSICS
2411#include "llvm/Intrinsics.gen"
2412#undef GET_NO_MEMORY_INTRINSICS
2413 return false;
2414}
2415
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002416// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
2417// have any side-effects or if it only reads memory.
2418static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
2419#define GET_SIDE_EFFECT_INFO
2420#include "llvm/Intrinsics.gen"
2421#undef GET_SIDE_EFFECT_INFO
2422 return false;
2423}
2424
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002425/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2426/// node.
2427void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2428 unsigned Intrinsic) {
Chris Lattner313229c2006-03-24 22:49:42 +00002429 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002430 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002431
2432 // Build the operand list.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002433 SmallVector<SDOperand, 8> Ops;
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002434 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2435 if (OnlyLoad) {
2436 // We don't need to serialize loads against other loads.
2437 Ops.push_back(DAG.getRoot());
2438 } else {
2439 Ops.push_back(getRoot());
2440 }
2441 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002442
2443 // Add the intrinsic ID as an integer operand.
2444 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2445
2446 // Add all operands of the call to the operand list.
2447 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2448 SDOperand Op = getValue(I.getOperand(i));
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002449 assert(TLI.isTypeLegal(Op.getValueType()) &&
2450 "Intrinsic uses a non-legal type?");
2451 Ops.push_back(Op);
2452 }
2453
2454 std::vector<MVT::ValueType> VTs;
2455 if (I.getType() != Type::VoidTy) {
2456 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohmana8665142007-06-25 16:23:39 +00002457 if (MVT::isVector(VT)) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002458 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002459 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2460
2461 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2462 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2463 }
2464
2465 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2466 VTs.push_back(VT);
2467 }
2468 if (HasChain)
2469 VTs.push_back(MVT::Other);
2470
Chris Lattnerbd887772006-08-14 23:53:35 +00002471 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2472
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002473 // Create the node.
Chris Lattnere55d1712006-03-28 00:40:33 +00002474 SDOperand Result;
2475 if (!HasChain)
Chris Lattnerbd887772006-08-14 23:53:35 +00002476 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2477 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002478 else if (I.getType() != Type::VoidTy)
Chris Lattnerbd887772006-08-14 23:53:35 +00002479 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2480 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002481 else
Chris Lattnerbd887772006-08-14 23:53:35 +00002482 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2483 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002484
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002485 if (HasChain) {
2486 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2487 if (OnlyLoad)
2488 PendingLoads.push_back(Chain);
2489 else
2490 DAG.setRoot(Chain);
2491 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002492 if (I.getType() != Type::VoidTy) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002493 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohmana8665142007-06-25 16:23:39 +00002494 MVT::ValueType VT = TLI.getValueType(PTy);
2495 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002496 }
2497 setValue(&I, Result);
2498 }
2499}
2500
Duncan Sands81df18a2007-07-06 09:10:03 +00002501/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandsfe806382007-07-04 20:52:51 +00002502static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sands81df18a2007-07-06 09:10:03 +00002503 V = IntrinsicInst::StripPointerCasts(V);
2504 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Duncan Sandsfe806382007-07-04 20:52:51 +00002505 assert (GV || isa<ConstantPointerNull>(V) &&
2506 "TypeInfo must be a global variable or NULL");
2507 return GV;
2508}
2509
Duncan Sands92bf2c62007-06-15 19:04:19 +00002510/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandsfe806382007-07-04 20:52:51 +00002511/// call, and add them to the specified machine basic block.
Duncan Sands92bf2c62007-06-15 19:04:19 +00002512static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2513 MachineBasicBlock *MBB) {
2514 // Inform the MachineModuleInfo of the personality for this landing pad.
2515 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2516 assert(CE->getOpcode() == Instruction::BitCast &&
2517 isa<Function>(CE->getOperand(0)) &&
2518 "Personality should be a function");
2519 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2520
2521 // Gather all the type infos for this landing pad and pass them along to
2522 // MachineModuleInfo.
2523 std::vector<GlobalVariable *> TyInfo;
Duncan Sandsfe806382007-07-04 20:52:51 +00002524 unsigned N = I.getNumOperands();
2525
2526 for (unsigned i = N - 1; i > 2; --i) {
2527 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2528 unsigned FilterLength = CI->getZExtValue();
Duncan Sandsef5a6542007-08-27 15:47:50 +00002529 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandsfe806382007-07-04 20:52:51 +00002530 assert (FirstCatch <= N && "Invalid filter length");
2531
2532 if (FirstCatch < N) {
2533 TyInfo.reserve(N - FirstCatch);
2534 for (unsigned j = FirstCatch; j < N; ++j)
2535 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2536 MMI->addCatchTypeInfo(MBB, TyInfo);
2537 TyInfo.clear();
2538 }
2539
Duncan Sandsef5a6542007-08-27 15:47:50 +00002540 if (!FilterLength) {
2541 // Cleanup.
2542 MMI->addCleanup(MBB);
2543 } else {
2544 // Filter.
2545 TyInfo.reserve(FilterLength - 1);
2546 for (unsigned j = i + 1; j < FirstCatch; ++j)
2547 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2548 MMI->addFilterTypeInfo(MBB, TyInfo);
2549 TyInfo.clear();
2550 }
Duncan Sandsfe806382007-07-04 20:52:51 +00002551
2552 N = i;
2553 }
Duncan Sands92bf2c62007-06-15 19:04:19 +00002554 }
Duncan Sandsfe806382007-07-04 20:52:51 +00002555
2556 if (N > 3) {
2557 TyInfo.reserve(N - 3);
2558 for (unsigned j = 3; j < N; ++j)
2559 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sands92bf2c62007-06-15 19:04:19 +00002560 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandsfe806382007-07-04 20:52:51 +00002561 }
Duncan Sands92bf2c62007-06-15 19:04:19 +00002562}
2563
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002564/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2565/// we want to emit this as a call to a named external function, return the name
2566/// otherwise lower it and return null.
2567const char *
2568SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2569 switch (Intrinsic) {
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002570 default:
2571 // By default, turn this into a target intrinsic node.
2572 visitTargetIntrinsic(I, Intrinsic);
2573 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002574 case Intrinsic::vastart: visitVAStart(I); return 0;
2575 case Intrinsic::vaend: visitVAEnd(I); return 0;
2576 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemaneda59972007-01-29 22:58:52 +00002577 case Intrinsic::returnaddress:
2578 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2579 getValue(I.getOperand(1))));
2580 return 0;
2581 case Intrinsic::frameaddress:
2582 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2583 getValue(I.getOperand(1))));
2584 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002585 case Intrinsic::setjmp:
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +00002586 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002587 break;
2588 case Intrinsic::longjmp:
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +00002589 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002590 break;
Chris Lattner093c1592006-03-03 00:00:25 +00002591 case Intrinsic::memcpy_i32:
2592 case Intrinsic::memcpy_i64:
2593 visitMemIntrinsic(I, ISD::MEMCPY);
2594 return 0;
2595 case Intrinsic::memset_i32:
2596 case Intrinsic::memset_i64:
2597 visitMemIntrinsic(I, ISD::MEMSET);
2598 return 0;
2599 case Intrinsic::memmove_i32:
2600 case Intrinsic::memmove_i64:
2601 visitMemIntrinsic(I, ISD::MEMMOVE);
2602 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002603
Chris Lattner5d4e61d2005-12-13 17:40:33 +00002604 case Intrinsic::dbg_stoppoint: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002605 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002606 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002607 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002608 SDOperand Ops[5];
Chris Lattner435b4022005-11-29 06:21:05 +00002609
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002610 Ops[0] = getRoot();
2611 Ops[1] = getValue(SPI.getLineValue());
2612 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner435b4022005-11-29 06:21:05 +00002613
Jim Laskeyc56315c2007-01-26 21:22:28 +00002614 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskey5995d012006-02-11 01:01:30 +00002615 assert(DD && "Not a debug information descriptor");
Jim Laskeya8bdac82006-03-23 18:06:46 +00002616 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2617
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002618 Ops[3] = DAG.getString(CompileUnit->getFileName());
2619 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskey5995d012006-02-11 01:01:30 +00002620
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002621 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner5d4e61d2005-12-13 17:40:33 +00002622 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00002623
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002624 return 0;
Chris Lattner435b4022005-11-29 06:21:05 +00002625 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00002626 case Intrinsic::dbg_region_start: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002627 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002628 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002629 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2630 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002631 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002632 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002633 }
2634
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002635 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002636 }
2637 case Intrinsic::dbg_region_end: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002638 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002639 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002640 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2641 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002642 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002643 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002644 }
2645
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002646 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002647 }
2648 case Intrinsic::dbg_func_start: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002649 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002650 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002651 if (MMI && FSI.getSubprogram() &&
2652 MMI->Verify(FSI.getSubprogram())) {
2653 unsigned LabelID = MMI->RecordRegionStart(FSI.getSubprogram());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002654 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002655 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002656 }
2657
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002658 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002659 }
2660 case Intrinsic::dbg_declare: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002661 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002662 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002663 if (MMI && DI.getVariable() && MMI->Verify(DI.getVariable())) {
Jim Laskey53f1ecc2006-03-24 09:50:27 +00002664 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002665 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskeyc56315c2007-01-26 21:22:28 +00002666 MMI->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskeya8bdac82006-03-23 18:06:46 +00002667 }
2668
2669 return 0;
2670 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002671
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002672 case Intrinsic::eh_exception: {
Evan Cheng77f541d2007-06-27 18:45:32 +00002673 if (ExceptionHandling) {
Duncan Sands003c0b12007-07-06 09:18:59 +00002674 if (!CurMBB->isLandingPad()) {
2675 // FIXME: Mark exception register as live in. Hack for PR1508.
2676 unsigned Reg = TLI.getExceptionAddressRegister();
2677 if (Reg) CurMBB->addLiveIn(Reg);
2678 }
Jim Laskey504e9942007-02-22 15:38:06 +00002679 // Insert the EXCEPTIONADDR instruction.
2680 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2681 SDOperand Ops[1];
2682 Ops[0] = DAG.getRoot();
2683 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2684 setValue(&I, Op);
2685 DAG.setRoot(Op.getValue(1));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002686 } else {
Jim Laskeycf465fc2007-02-28 18:37:04 +00002687 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey504e9942007-02-22 15:38:06 +00002688 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002689 return 0;
2690 }
2691
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002692 case Intrinsic::eh_selector_i32:
2693 case Intrinsic::eh_selector_i64: {
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002694 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002695 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2696 MVT::i32 : MVT::i64);
2697
Duncan Sands92bf2c62007-06-15 19:04:19 +00002698 if (ExceptionHandling && MMI) {
2699 if (CurMBB->isLandingPad())
2700 addCatchInfo(I, MMI, CurMBB);
Evan Cheng77f541d2007-06-27 18:45:32 +00002701 else {
Duncan Sands92bf2c62007-06-15 19:04:19 +00002702#ifndef NDEBUG
Duncan Sands92bf2c62007-06-15 19:04:19 +00002703 FuncInfo.CatchInfoLost.insert(&I);
2704#endif
Duncan Sands003c0b12007-07-06 09:18:59 +00002705 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2706 unsigned Reg = TLI.getExceptionSelectorRegister();
2707 if (Reg) CurMBB->addLiveIn(Reg);
Evan Cheng77f541d2007-06-27 18:45:32 +00002708 }
Jim Laskey504e9942007-02-22 15:38:06 +00002709
2710 // Insert the EHSELECTION instruction.
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002711 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey504e9942007-02-22 15:38:06 +00002712 SDOperand Ops[2];
2713 Ops[0] = getValue(I.getOperand(1));
2714 Ops[1] = getRoot();
2715 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2716 setValue(&I, Op);
2717 DAG.setRoot(Op.getValue(1));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002718 } else {
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002719 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey504e9942007-02-22 15:38:06 +00002720 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002721
2722 return 0;
2723 }
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002724
2725 case Intrinsic::eh_typeid_for_i32:
2726 case Intrinsic::eh_typeid_for_i64: {
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002727 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002728 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2729 MVT::i32 : MVT::i64);
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002730
Jim Laskey504e9942007-02-22 15:38:06 +00002731 if (MMI) {
2732 // Find the type id for the given typeinfo.
Duncan Sandsfe806382007-07-04 20:52:51 +00002733 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands4cb9eb82007-05-04 17:12:26 +00002734
Jim Laskey504e9942007-02-22 15:38:06 +00002735 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002736 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002737 } else {
Duncan Sands9d974202007-07-06 14:46:23 +00002738 // Return something different to eh_selector.
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00002739 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey504e9942007-02-22 15:38:06 +00002740 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002741
2742 return 0;
2743 }
2744
Anton Korobeynikov383a3242007-07-14 14:06:15 +00002745 case Intrinsic::eh_return: {
2746 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2747
2748 if (MMI && ExceptionHandling) {
2749 MMI->setCallsEHReturn(true);
2750 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2751 MVT::Other,
2752 getRoot(),
2753 getValue(I.getOperand(1)),
2754 getValue(I.getOperand(2))));
2755 } else {
2756 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2757 }
2758
2759 return 0;
2760 }
2761
2762 case Intrinsic::eh_unwind_init: {
2763 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2764 MMI->setCallsUnwindInit(true);
2765 }
2766
2767 return 0;
2768 }
2769
2770 case Intrinsic::eh_dwarf_cfa: {
2771 if (ExceptionHandling) {
2772 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov97cdac82007-08-23 07:21:06 +00002773 SDOperand CfaArg;
2774 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2775 CfaArg = DAG.getNode(ISD::TRUNCATE,
2776 TLI.getPointerTy(), getValue(I.getOperand(1)));
2777 else
2778 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2779 TLI.getPointerTy(), getValue(I.getOperand(1)));
2780
Anton Korobeynikov383a3242007-07-14 14:06:15 +00002781 SDOperand Offset = DAG.getNode(ISD::ADD,
2782 TLI.getPointerTy(),
2783 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov97cdac82007-08-23 07:21:06 +00002784 TLI.getPointerTy()),
2785 CfaArg);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00002786 setValue(&I, DAG.getNode(ISD::ADD,
2787 TLI.getPointerTy(),
2788 DAG.getNode(ISD::FRAMEADDR,
2789 TLI.getPointerTy(),
2790 DAG.getConstant(0,
2791 TLI.getPointerTy())),
2792 Offset));
2793 } else {
2794 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2795 }
2796
2797 return 0;
2798 }
2799
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00002800 case Intrinsic::sqrt_f32:
2801 case Intrinsic::sqrt_f64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002802 setValue(&I, DAG.getNode(ISD::FSQRT,
2803 getValue(I.getOperand(1)).getValueType(),
2804 getValue(I.getOperand(1))));
2805 return 0;
Chris Lattnerf0359b32006-09-09 06:03:30 +00002806 case Intrinsic::powi_f32:
2807 case Intrinsic::powi_f64:
2808 setValue(&I, DAG.getNode(ISD::FPOWI,
2809 getValue(I.getOperand(1)).getValueType(),
2810 getValue(I.getOperand(1)),
2811 getValue(I.getOperand(2))));
2812 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002813 case Intrinsic::pcmarker: {
2814 SDOperand Tmp = getValue(I.getOperand(1));
2815 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2816 return 0;
2817 }
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002818 case Intrinsic::readcyclecounter: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002819 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00002820 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2821 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2822 &Op, 1);
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002823 setValue(&I, Tmp);
2824 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth01aa5632005-11-11 16:47:30 +00002825 return 0;
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002826 }
Chris Lattnerf269d842007-04-10 03:20:39 +00002827 case Intrinsic::part_select: {
Reid Spencer85460ac2007-04-05 01:20:18 +00002828 // Currently not implemented: just abort
Reid Spencerc6251a72007-04-12 02:48:46 +00002829 assert(0 && "part_select intrinsic not implemented");
2830 abort();
2831 }
2832 case Intrinsic::part_set: {
2833 // Currently not implemented: just abort
2834 assert(0 && "part_set intrinsic not implemented");
Reid Spencer85460ac2007-04-05 01:20:18 +00002835 abort();
Reid Spencercce90f52007-04-04 23:48:25 +00002836 }
Reid Spencer3a0843e2007-04-01 07:34:11 +00002837 case Intrinsic::bswap:
Nate Begeman2fba8a32006-01-14 03:14:10 +00002838 setValue(&I, DAG.getNode(ISD::BSWAP,
2839 getValue(I.getOperand(1)).getValueType(),
2840 getValue(I.getOperand(1))));
2841 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002842 case Intrinsic::cttz: {
2843 SDOperand Arg = getValue(I.getOperand(1));
2844 MVT::ValueType Ty = Arg.getValueType();
2845 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencer3a0843e2007-04-01 07:34:11 +00002846 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002847 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002848 }
2849 case Intrinsic::ctlz: {
2850 SDOperand Arg = getValue(I.getOperand(1));
2851 MVT::ValueType Ty = Arg.getValueType();
2852 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencer3a0843e2007-04-01 07:34:11 +00002853 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002854 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002855 }
2856 case Intrinsic::ctpop: {
2857 SDOperand Arg = getValue(I.getOperand(1));
2858 MVT::ValueType Ty = Arg.getValueType();
2859 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencer3a0843e2007-04-01 07:34:11 +00002860 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002861 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002862 }
Chris Lattnerb3266452006-01-13 02:50:02 +00002863 case Intrinsic::stacksave: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002864 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00002865 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2866 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattnerb3266452006-01-13 02:50:02 +00002867 setValue(&I, Tmp);
2868 DAG.setRoot(Tmp.getValue(1));
2869 return 0;
2870 }
Chris Lattnerdeda32a2006-01-23 05:22:07 +00002871 case Intrinsic::stackrestore: {
2872 SDOperand Tmp = getValue(I.getOperand(1));
2873 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattnerb3266452006-01-13 02:50:02 +00002874 return 0;
Chris Lattnerdeda32a2006-01-23 05:22:07 +00002875 }
Chris Lattner9e8b6332005-12-12 22:51:16 +00002876 case Intrinsic::prefetch:
2877 // FIXME: Currently discarding prefetches.
2878 return 0;
Tanya Lattnere199f972007-06-15 22:26:58 +00002879
2880 case Intrinsic::var_annotation:
2881 // Discard annotate attributes
2882 return 0;
Duncan Sands644f9172007-07-27 12:58:54 +00002883
2884 case Intrinsic::adjust_trampoline: {
2885 SDOperand Arg = getValue(I.getOperand(1));
2886 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMP, TLI.getPointerTy(), Arg));
2887 return 0;
2888 }
2889
2890 case Intrinsic::init_trampoline: {
2891 const Function *F =
2892 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
2893
2894 SDOperand Ops[6];
2895 Ops[0] = getRoot();
2896 Ops[1] = getValue(I.getOperand(1));
2897 Ops[2] = getValue(I.getOperand(2));
2898 Ops[3] = getValue(I.getOperand(3));
2899 Ops[4] = DAG.getSrcValue(I.getOperand(1));
2900 Ops[5] = DAG.getSrcValue(F);
2901
2902 DAG.setRoot(DAG.getNode(ISD::TRAMPOLINE, MVT::Other, Ops, 6));
2903 return 0;
2904 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002905 }
2906}
2907
2908
Jim Laskey31fef782007-02-23 21:45:01 +00002909void SelectionDAGLowering::LowerCallTo(Instruction &I,
2910 const Type *CalledValueTy,
2911 unsigned CallingConv,
2912 bool IsTailCall,
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002913 SDOperand Callee, unsigned OpIdx,
2914 MachineBasicBlock *LandingPad) {
Jim Laskey31fef782007-02-23 21:45:01 +00002915 const PointerType *PT = cast<PointerType>(CalledValueTy);
Jim Laskey504e9942007-02-22 15:38:06 +00002916 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Reid Spencer71b79e32007-04-09 06:17:21 +00002917 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002918 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2919 unsigned BeginLabel = 0, EndLabel = 0;
2920
Jim Laskey504e9942007-02-22 15:38:06 +00002921 TargetLowering::ArgListTy Args;
2922 TargetLowering::ArgListEntry Entry;
2923 Args.reserve(I.getNumOperands());
2924 for (unsigned i = OpIdx, e = I.getNumOperands(); i != e; ++i) {
2925 Value *Arg = I.getOperand(i);
2926 SDOperand ArgNode = getValue(Arg);
2927 Entry.Node = ArgNode; Entry.Ty = Arg->getType();
Duncan Sands671e8c42007-05-07 20:49:28 +00002928
2929 unsigned attrInd = i - OpIdx + 1;
2930 Entry.isSExt = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::SExt);
2931 Entry.isZExt = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::ZExt);
2932 Entry.isInReg = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::InReg);
2933 Entry.isSRet = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::StructRet);
Duncan Sands644f9172007-07-27 12:58:54 +00002934 Entry.isNest = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::Nest);
Rafael Espindola9c3d20d2007-08-20 15:18:24 +00002935 Entry.isByVal = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::ByVal);
Jim Laskey504e9942007-02-22 15:38:06 +00002936 Args.push_back(Entry);
2937 }
2938
Duncan Sands3c1b7fc2007-09-05 11:27:52 +00002939 if (ExceptionHandling && MMI && LandingPad) {
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002940 // Insert a label before the invoke call to mark the try range. This can be
2941 // used to detect deletion of the invoke via the MachineModuleInfo.
2942 BeginLabel = MMI->NextLabelID();
2943 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2944 DAG.getConstant(BeginLabel, MVT::i32)));
2945 }
2946
Jim Laskey504e9942007-02-22 15:38:06 +00002947 std::pair<SDOperand,SDOperand> Result =
2948 TLI.LowerCallTo(getRoot(), I.getType(),
Reid Spencera472f662007-04-11 02:44:20 +00002949 Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt),
Jim Laskey31fef782007-02-23 21:45:01 +00002950 FTy->isVarArg(), CallingConv, IsTailCall,
Jim Laskey504e9942007-02-22 15:38:06 +00002951 Callee, Args, DAG);
2952 if (I.getType() != Type::VoidTy)
2953 setValue(&I, Result.first);
2954 DAG.setRoot(Result.second);
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002955
Duncan Sands3c1b7fc2007-09-05 11:27:52 +00002956 if (ExceptionHandling && MMI && LandingPad) {
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002957 // Insert a label at the end of the invoke call to mark the try range. This
2958 // can be used to detect deletion of the invoke via the MachineModuleInfo.
2959 EndLabel = MMI->NextLabelID();
2960 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2961 DAG.getConstant(EndLabel, MVT::i32)));
2962
2963 // Inform MachineModuleInfo of range.
2964 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
2965 }
Jim Laskey504e9942007-02-22 15:38:06 +00002966}
2967
2968
Chris Lattner7a60d912005-01-07 07:47:53 +00002969void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner18d2b342005-01-08 22:48:57 +00002970 const char *RenameFn = 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002971 if (Function *F = I.getCalledFunction()) {
Reid Spencer5301e7c2007-01-30 20:08:39 +00002972 if (F->isDeclaration())
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002973 if (unsigned IID = F->getIntrinsicID()) {
2974 RenameFn = visitIntrinsicCall(I, IID);
2975 if (!RenameFn)
2976 return;
2977 } else { // Not an LLVM intrinsic.
2978 const std::string &Name = F->getName();
Chris Lattner5c1ba2a2006-03-05 05:09:38 +00002979 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
2980 if (I.getNumOperands() == 3 && // Basic sanity checks.
2981 I.getOperand(1)->getType()->isFloatingPoint() &&
2982 I.getType() == I.getOperand(1)->getType() &&
2983 I.getType() == I.getOperand(2)->getType()) {
2984 SDOperand LHS = getValue(I.getOperand(1));
2985 SDOperand RHS = getValue(I.getOperand(2));
2986 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
2987 LHS, RHS));
2988 return;
2989 }
2990 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattner0c140002005-04-02 05:26:53 +00002991 if (I.getNumOperands() == 2 && // Basic sanity checks.
2992 I.getOperand(1)->getType()->isFloatingPoint() &&
2993 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002994 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner0c140002005-04-02 05:26:53 +00002995 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
2996 return;
2997 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002998 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattner80026402005-04-30 04:43:14 +00002999 if (I.getNumOperands() == 2 && // Basic sanity checks.
3000 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00003001 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00003002 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00003003 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3004 return;
3005 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00003006 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattner80026402005-04-30 04:43:14 +00003007 if (I.getNumOperands() == 2 && // Basic sanity checks.
3008 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00003009 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00003010 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00003011 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3012 return;
3013 }
3014 }
Chris Lattnere4f71d02005-05-14 13:56:55 +00003015 }
Chris Lattner476e67b2006-01-26 22:24:51 +00003016 } else if (isa<InlineAsm>(I.getOperand(0))) {
3017 visitInlineAsm(I);
3018 return;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00003019 }
Misha Brukman835702a2005-04-21 22:36:52 +00003020
Chris Lattner18d2b342005-01-08 22:48:57 +00003021 SDOperand Callee;
3022 if (!RenameFn)
3023 Callee = getValue(I.getOperand(0));
3024 else
3025 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov3b327822007-05-23 11:08:31 +00003026
Jim Laskey31fef782007-02-23 21:45:01 +00003027 LowerCallTo(I, I.getCalledValue()->getType(),
Anton Korobeynikov3b327822007-05-23 11:08:31 +00003028 I.getCallingConv(),
3029 I.isTailCall(),
3030 Callee,
3031 1);
Chris Lattner7a60d912005-01-07 07:47:53 +00003032}
3033
Jim Laskey504e9942007-02-22 15:38:06 +00003034
Dan Gohman78677932007-06-28 23:29:44 +00003035/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3036/// this value and returns the result as a ValueVT value. This uses
3037/// Chain/Flag as the input and updates them for the output Chain/Flag.
3038/// If the Flag pointer is NULL, no flag is used.
3039SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3040 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohman78677932007-06-28 23:29:44 +00003041 // Copy the legal parts from the registers.
3042 unsigned NumParts = Regs.size();
3043 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman533dd162007-07-02 16:18:06 +00003044 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohman78677932007-06-28 23:29:44 +00003045 SDOperand Part = Flag ?
3046 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3047 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3048 Chain = Part.getValue(1);
3049 if (Flag)
3050 *Flag = Part.getValue(2);
3051 Parts[i] = Part;
Chris Lattner705948d2006-06-08 18:22:48 +00003052 }
Chris Lattner77f04792007-03-25 05:00:54 +00003053
Dan Gohman78677932007-06-28 23:29:44 +00003054 // Assemble the legal parts into the final value.
Dan Gohmanf8f531b2007-07-09 20:59:04 +00003055 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner6f87d182006-02-22 22:37:12 +00003056}
3057
Chris Lattner571d9642006-02-23 19:21:04 +00003058/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3059/// specified value into the registers specified by this object. This uses
3060/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohman78677932007-06-28 23:29:44 +00003061/// If the Flag pointer is NULL, no flag is used.
Chris Lattner571d9642006-02-23 19:21:04 +00003062void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohman78677932007-06-28 23:29:44 +00003063 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohman78677932007-06-28 23:29:44 +00003064 // Get the list of the values's legal parts.
3065 unsigned NumParts = Regs.size();
3066 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohmanf8f531b2007-07-09 20:59:04 +00003067 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohman78677932007-06-28 23:29:44 +00003068
3069 // Copy the parts into the registers.
Dan Gohman533dd162007-07-02 16:18:06 +00003070 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohman78677932007-06-28 23:29:44 +00003071 SDOperand Part = Flag ?
Dan Gohmanf8f531b2007-07-09 20:59:04 +00003072 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3073 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohman78677932007-06-28 23:29:44 +00003074 Chain = Part.getValue(0);
3075 if (Flag)
3076 *Flag = Part.getValue(1);
Chris Lattner571d9642006-02-23 19:21:04 +00003077 }
3078}
Chris Lattner6f87d182006-02-22 22:37:12 +00003079
Chris Lattner571d9642006-02-23 19:21:04 +00003080/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3081/// operand list. This adds the code marker and includes the number of
3082/// values added into it.
3083void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00003084 std::vector<SDOperand> &Ops) const {
Chris Lattnerb49917d2007-04-09 00:33:58 +00003085 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3086 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattner571d9642006-02-23 19:21:04 +00003087 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3088 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3089}
Chris Lattner6f87d182006-02-22 22:37:12 +00003090
3091/// isAllocatableRegister - If the specified register is safe to allocate,
3092/// i.e. it isn't a stack pointer or some other special register, return the
3093/// register class for the register. Otherwise, return null.
3094static const TargetRegisterClass *
Chris Lattnerb1124f32006-02-22 23:09:03 +00003095isAllocatableRegister(unsigned Reg, MachineFunction &MF,
3096 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00003097 MVT::ValueType FoundVT = MVT::Other;
3098 const TargetRegisterClass *FoundRC = 0;
Chris Lattnerb1124f32006-02-22 23:09:03 +00003099 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
3100 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00003101 MVT::ValueType ThisVT = MVT::Other;
3102
Chris Lattnerb1124f32006-02-22 23:09:03 +00003103 const TargetRegisterClass *RC = *RCI;
3104 // If none of the the value types for this register class are valid, we
3105 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattnerb1124f32006-02-22 23:09:03 +00003106 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3107 I != E; ++I) {
3108 if (TLI.isTypeLegal(*I)) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00003109 // If we have already found this register in a different register class,
3110 // choose the one with the largest VT specified. For example, on
3111 // PowerPC, we favor f64 register classes over f32.
3112 if (FoundVT == MVT::Other ||
3113 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3114 ThisVT = *I;
3115 break;
3116 }
Chris Lattnerb1124f32006-02-22 23:09:03 +00003117 }
3118 }
3119
Chris Lattnerbec582f2006-04-02 00:24:45 +00003120 if (ThisVT == MVT::Other) continue;
Chris Lattnerb1124f32006-02-22 23:09:03 +00003121
Chris Lattner6f87d182006-02-22 22:37:12 +00003122 // NOTE: This isn't ideal. In particular, this might allocate the
3123 // frame pointer in functions that need it (due to them not being taken
3124 // out of allocation, because a variable sized allocation hasn't been seen
3125 // yet). This is a slight code pessimization, but should still work.
Chris Lattnerb1124f32006-02-22 23:09:03 +00003126 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3127 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerbec582f2006-04-02 00:24:45 +00003128 if (*I == Reg) {
3129 // We found a matching register class. Keep looking at others in case
3130 // we find one with larger registers that this physreg is also in.
3131 FoundRC = RC;
3132 FoundVT = ThisVT;
3133 break;
3134 }
Chris Lattner1558fc62006-02-01 18:59:47 +00003135 }
Chris Lattnerbec582f2006-04-02 00:24:45 +00003136 return FoundRC;
Chris Lattner6f87d182006-02-22 22:37:12 +00003137}
3138
Chris Lattner1558fc62006-02-01 18:59:47 +00003139
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003140namespace {
3141/// AsmOperandInfo - This contains information for each constraint that we are
3142/// lowering.
3143struct AsmOperandInfo : public InlineAsm::ConstraintInfo {
3144 /// ConstraintCode - This contains the actual string for the code, like "m".
3145 std::string ConstraintCode;
Chris Lattnerb2e55562007-04-28 21:01:43 +00003146
3147 /// ConstraintType - Information about the constraint code, e.g. Register,
3148 /// RegisterClass, Memory, Other, Unknown.
3149 TargetLowering::ConstraintType ConstraintType;
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003150
3151 /// CallOperand/CallOperandval - If this is the result output operand or a
3152 /// clobber, this is null, otherwise it is the incoming operand to the
3153 /// CallInst. This gets modified as the asm is processed.
3154 SDOperand CallOperand;
3155 Value *CallOperandVal;
3156
3157 /// ConstraintVT - The ValueType for the operand value.
3158 MVT::ValueType ConstraintVT;
3159
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003160 /// AssignedRegs - If this is a register or register class operand, this
3161 /// contains the set of register corresponding to the operand.
3162 RegsForValue AssignedRegs;
3163
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003164 AsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Chris Lattnerb2e55562007-04-28 21:01:43 +00003165 : InlineAsm::ConstraintInfo(info),
3166 ConstraintType(TargetLowering::C_Unknown),
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003167 CallOperand(0,0), CallOperandVal(0), ConstraintVT(MVT::Other) {
3168 }
Chris Lattneref073322007-04-30 17:16:27 +00003169
3170 void ComputeConstraintToUse(const TargetLowering &TLI);
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003171
3172 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3173 /// busy in OutputRegs/InputRegs.
3174 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3175 std::set<unsigned> &OutputRegs,
3176 std::set<unsigned> &InputRegs) const {
3177 if (isOutReg)
3178 OutputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3179 if (isInReg)
3180 InputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3181 }
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003182};
3183} // end anon namespace.
Chris Lattner6f87d182006-02-22 22:37:12 +00003184
Chris Lattneref073322007-04-30 17:16:27 +00003185/// getConstraintGenerality - Return an integer indicating how general CT is.
3186static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3187 switch (CT) {
3188 default: assert(0 && "Unknown constraint type!");
3189 case TargetLowering::C_Other:
3190 case TargetLowering::C_Unknown:
3191 return 0;
3192 case TargetLowering::C_Register:
3193 return 1;
3194 case TargetLowering::C_RegisterClass:
3195 return 2;
3196 case TargetLowering::C_Memory:
3197 return 3;
3198 }
3199}
3200
3201void AsmOperandInfo::ComputeConstraintToUse(const TargetLowering &TLI) {
3202 assert(!Codes.empty() && "Must have at least one constraint");
3203
3204 std::string *Current = &Codes[0];
3205 TargetLowering::ConstraintType CurType = TLI.getConstraintType(*Current);
3206 if (Codes.size() == 1) { // Single-letter constraints ('r') are very common.
3207 ConstraintCode = *Current;
3208 ConstraintType = CurType;
3209 return;
3210 }
3211
3212 unsigned CurGenerality = getConstraintGenerality(CurType);
3213
3214 // If we have multiple constraints, try to pick the most general one ahead
3215 // of time. This isn't a wonderful solution, but handles common cases.
3216 for (unsigned j = 1, e = Codes.size(); j != e; ++j) {
3217 TargetLowering::ConstraintType ThisType = TLI.getConstraintType(Codes[j]);
3218 unsigned ThisGenerality = getConstraintGenerality(ThisType);
3219 if (ThisGenerality > CurGenerality) {
3220 // This constraint letter is more general than the previous one,
3221 // use it.
3222 CurType = ThisType;
3223 Current = &Codes[j];
3224 CurGenerality = ThisGenerality;
3225 }
3226 }
3227
3228 ConstraintCode = *Current;
3229 ConstraintType = CurType;
3230}
3231
3232
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003233void SelectionDAGLowering::
3234GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattner4333f8b2007-04-30 17:29:31 +00003235 std::set<unsigned> &OutputRegs,
3236 std::set<unsigned> &InputRegs) {
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003237 // Compute whether this value requires an input register, an output register,
3238 // or both.
3239 bool isOutReg = false;
3240 bool isInReg = false;
3241 switch (OpInfo.Type) {
3242 case InlineAsm::isOutput:
3243 isOutReg = true;
3244
3245 // If this is an early-clobber output, or if there is an input
3246 // constraint that matches this, we need to reserve the input register
3247 // so no other inputs allocate to it.
3248 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3249 break;
3250 case InlineAsm::isInput:
3251 isInReg = true;
3252 isOutReg = false;
3253 break;
3254 case InlineAsm::isClobber:
3255 isOutReg = true;
3256 isInReg = true;
3257 break;
3258 }
3259
3260
3261 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner4333f8b2007-04-30 17:29:31 +00003262 std::vector<unsigned> Regs;
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003263
3264 // If this is a constraint for a single physreg, or a constraint for a
3265 // register class, find it.
3266 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3267 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3268 OpInfo.ConstraintVT);
Chris Lattner4333f8b2007-04-30 17:29:31 +00003269
3270 unsigned NumRegs = 1;
3271 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohman04deef32007-06-21 14:42:22 +00003272 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattner4333f8b2007-04-30 17:29:31 +00003273 MVT::ValueType RegVT;
3274 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3275
Chris Lattner4333f8b2007-04-30 17:29:31 +00003276
3277 // If this is a constraint for a specific physical register, like {r17},
3278 // assign it now.
3279 if (PhysReg.first) {
3280 if (OpInfo.ConstraintVT == MVT::Other)
3281 ValueVT = *PhysReg.second->vt_begin();
3282
3283 // Get the actual register value type. This is important, because the user
3284 // may have asked for (e.g.) the AX register in i32 type. We need to
3285 // remember that AX is actually i16 to get the right extension.
3286 RegVT = *PhysReg.second->vt_begin();
3287
3288 // This is a explicit reference to a physical register.
3289 Regs.push_back(PhysReg.first);
3290
3291 // If this is an expanded reference, add the rest of the regs to Regs.
3292 if (NumRegs != 1) {
3293 TargetRegisterClass::iterator I = PhysReg.second->begin();
3294 TargetRegisterClass::iterator E = PhysReg.second->end();
3295 for (; *I != PhysReg.first; ++I)
3296 assert(I != E && "Didn't find reg!");
3297
3298 // Already added the first reg.
3299 --NumRegs; ++I;
3300 for (; NumRegs; --NumRegs, ++I) {
3301 assert(I != E && "Ran out of registers to allocate!");
3302 Regs.push_back(*I);
3303 }
3304 }
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003305 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3306 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3307 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003308 }
3309
3310 // Otherwise, if this was a reference to an LLVM register class, create vregs
3311 // for this reference.
3312 std::vector<unsigned> RegClassRegs;
Chris Lattnerf852e332007-06-15 19:11:01 +00003313 const TargetRegisterClass *RC = PhysReg.second;
3314 if (RC) {
Chris Lattner4333f8b2007-04-30 17:29:31 +00003315 // If this is an early clobber or tied register, our regalloc doesn't know
3316 // how to maintain the constraint. If it isn't, go ahead and create vreg
3317 // and let the regalloc do the right thing.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003318 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3319 // If there is some other early clobber and this is an input register,
3320 // then we are forced to pre-allocate the input reg so it doesn't
3321 // conflict with the earlyclobber.
3322 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattner4333f8b2007-04-30 17:29:31 +00003323 RegVT = *PhysReg.second->vt_begin();
3324
3325 if (OpInfo.ConstraintVT == MVT::Other)
3326 ValueVT = RegVT;
3327
3328 // Create the appropriate number of virtual registers.
3329 SSARegMap *RegMap = MF.getSSARegMap();
3330 for (; NumRegs; --NumRegs)
3331 Regs.push_back(RegMap->createVirtualRegister(PhysReg.second));
3332
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003333 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3334 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3335 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003336 }
3337
3338 // Otherwise, we can't allocate it. Let the code below figure out how to
3339 // maintain these constraints.
3340 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3341
3342 } else {
3343 // This is a reference to a register class that doesn't directly correspond
3344 // to an LLVM register class. Allocate NumRegs consecutive, available,
3345 // registers from the class.
3346 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3347 OpInfo.ConstraintVT);
3348 }
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003349
Chris Lattner4333f8b2007-04-30 17:29:31 +00003350 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
3351 unsigned NumAllocated = 0;
3352 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3353 unsigned Reg = RegClassRegs[i];
3354 // See if this register is available.
3355 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3356 (isInReg && InputRegs.count(Reg))) { // Already used.
3357 // Make sure we find consecutive registers.
3358 NumAllocated = 0;
3359 continue;
3360 }
3361
3362 // Check to see if this register is allocatable (i.e. don't give out the
3363 // stack pointer).
Chris Lattnerf852e332007-06-15 19:11:01 +00003364 if (RC == 0) {
3365 RC = isAllocatableRegister(Reg, MF, TLI, MRI);
3366 if (!RC) { // Couldn't allocate this register.
3367 // Reset NumAllocated to make sure we return consecutive registers.
3368 NumAllocated = 0;
3369 continue;
3370 }
Chris Lattner4333f8b2007-04-30 17:29:31 +00003371 }
3372
3373 // Okay, this register is good, we can use it.
3374 ++NumAllocated;
3375
3376 // If we allocated enough consecutive registers, succeed.
3377 if (NumAllocated == NumRegs) {
3378 unsigned RegStart = (i-NumAllocated)+1;
3379 unsigned RegEnd = i+1;
3380 // Mark all of the allocated registers used.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003381 for (unsigned i = RegStart; i != RegEnd; ++i)
3382 Regs.push_back(RegClassRegs[i]);
Chris Lattner4333f8b2007-04-30 17:29:31 +00003383
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003384 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3385 OpInfo.ConstraintVT);
3386 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3387 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003388 }
3389 }
3390
3391 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003392 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003393}
3394
3395
Chris Lattner476e67b2006-01-26 22:24:51 +00003396/// visitInlineAsm - Handle a call to an InlineAsm object.
3397///
3398void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
3399 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
Chris Lattner476e67b2006-01-26 22:24:51 +00003400
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003401 /// ConstraintOperands - Information about all of the constraints.
3402 std::vector<AsmOperandInfo> ConstraintOperands;
Chris Lattner476e67b2006-01-26 22:24:51 +00003403
3404 SDOperand Chain = getRoot();
3405 SDOperand Flag;
3406
Chris Lattner1558fc62006-02-01 18:59:47 +00003407 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner7ad77df2006-02-22 00:56:39 +00003408
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003409 // Do a prepass over the constraints, canonicalizing them, and building up the
3410 // ConstraintOperands list.
3411 std::vector<InlineAsm::ConstraintInfo>
3412 ConstraintInfos = IA->ParseConstraints();
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003413
3414 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3415 // constraint. If so, we can't let the register allocator allocate any input
3416 // registers, because it will not know to avoid the earlyclobbered output reg.
3417 bool SawEarlyClobber = false;
3418
3419 unsigned OpNo = 1; // OpNo - The operand of the CallInst.
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003420 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
3421 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
3422 AsmOperandInfo &OpInfo = ConstraintOperands.back();
3423
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003424 MVT::ValueType OpVT = MVT::Other;
3425
3426 // Compute the value type for each operand.
3427 switch (OpInfo.Type) {
Chris Lattner7ad77df2006-02-22 00:56:39 +00003428 case InlineAsm::isOutput:
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003429 if (!OpInfo.isIndirect) {
3430 // The return value of the call is this value. As such, there is no
3431 // corresponding argument.
Chris Lattner7ad77df2006-02-22 00:56:39 +00003432 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
3433 OpVT = TLI.getValueType(I.getType());
3434 } else {
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003435 OpInfo.CallOperandVal = I.getOperand(OpNo++);
Chris Lattner7ad77df2006-02-22 00:56:39 +00003436 }
3437 break;
3438 case InlineAsm::isInput:
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003439 OpInfo.CallOperandVal = I.getOperand(OpNo++);
Chris Lattner7ad77df2006-02-22 00:56:39 +00003440 break;
3441 case InlineAsm::isClobber:
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003442 // Nothing to do.
Chris Lattner7ad77df2006-02-22 00:56:39 +00003443 break;
3444 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00003445
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003446 // If this is an input or an indirect output, process the call argument.
3447 if (OpInfo.CallOperandVal) {
3448 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3449 const Type *OpTy = OpInfo.CallOperandVal->getType();
Chris Lattner412d61a2007-04-29 18:58:03 +00003450 // If this is an indirect operand, the operand is a pointer to the
3451 // accessed type.
3452 if (OpInfo.isIndirect)
3453 OpTy = cast<PointerType>(OpTy)->getElementType();
3454
3455 // If OpTy is not a first-class value, it may be a struct/union that we
3456 // can tile with integers.
3457 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3458 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3459 switch (BitSize) {
3460 default: break;
3461 case 1:
3462 case 8:
3463 case 16:
3464 case 32:
3465 case 64:
3466 OpTy = IntegerType::get(BitSize);
3467 break;
3468 }
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003469 }
Chris Lattner412d61a2007-04-29 18:58:03 +00003470
3471 OpVT = TLI.getValueType(OpTy, true);
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003472 }
3473
3474 OpInfo.ConstraintVT = OpVT;
Chris Lattnerb2e55562007-04-28 21:01:43 +00003475
Chris Lattneref073322007-04-30 17:16:27 +00003476 // Compute the constraint code and ConstraintType to use.
3477 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003478
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003479 // Keep track of whether we see an earlyclobber.
3480 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner401d8db2007-04-28 21:12:06 +00003481
3482 // If this is a memory input, and if the operand is not indirect, do what we
3483 // need to to provide an address for the memory input.
3484 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3485 !OpInfo.isIndirect) {
3486 assert(OpInfo.Type == InlineAsm::isInput &&
3487 "Can only indirectify direct input operands!");
3488
3489 // Memory operands really want the address of the value. If we don't have
3490 // an indirect input, put it in the constpool if we can, otherwise spill
3491 // it to a stack slot.
3492
3493 // If the operand is a float, integer, or vector constant, spill to a
3494 // constant pool entry to get its address.
3495 Value *OpVal = OpInfo.CallOperandVal;
3496 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3497 isa<ConstantVector>(OpVal)) {
3498 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3499 TLI.getPointerTy());
3500 } else {
3501 // Otherwise, create a stack slot and emit a store to it before the
3502 // asm.
3503 const Type *Ty = OpVal->getType();
3504 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
3505 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3506 MachineFunction &MF = DAG.getMachineFunction();
3507 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3508 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3509 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3510 OpInfo.CallOperand = StackSlot;
3511 }
3512
3513 // There is no longer a Value* corresponding to this operand.
3514 OpInfo.CallOperandVal = 0;
3515 // It is now an indirect operand.
3516 OpInfo.isIndirect = true;
3517 }
3518
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003519 // If this constraint is for a specific register, allocate it before
3520 // anything else.
3521 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3522 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003523 }
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003524 ConstraintInfos.clear();
3525
3526
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003527 // Second pass - Loop over all of the operands, assigning virtual or physregs
3528 // to registerclass operands.
3529 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3530 AsmOperandInfo &OpInfo = ConstraintOperands[i];
3531
3532 // C_Register operands have already been allocated, Other/Memory don't need
3533 // to be.
3534 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3535 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3536 }
3537
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003538 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3539 std::vector<SDOperand> AsmNodeOperands;
3540 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3541 AsmNodeOperands.push_back(
3542 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3543
Chris Lattner3a5ed552006-02-01 01:28:23 +00003544
Chris Lattner5c79f982006-02-21 23:12:12 +00003545 // Loop over all of the inputs, copying the operand values into the
3546 // appropriate registers and processing the output regs.
Chris Lattner6f87d182006-02-22 22:37:12 +00003547 RegsForValue RetValRegs;
Chris Lattner5c79f982006-02-21 23:12:12 +00003548
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003549 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3550 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3551
3552 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3553 AsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner7ad77df2006-02-22 00:56:39 +00003554
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003555 switch (OpInfo.Type) {
Chris Lattner3a5ed552006-02-01 01:28:23 +00003556 case InlineAsm::isOutput: {
Chris Lattnerde339fa2007-04-28 21:03:16 +00003557 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3558 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerd102ed02007-04-28 06:08:13 +00003559 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner401d8db2007-04-28 21:12:06 +00003560 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner9fed5b62006-02-27 23:45:39 +00003561
Chris Lattner9fed5b62006-02-27 23:45:39 +00003562 // Add information to the INLINEASM node to know about this output.
3563 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc7596ef2007-05-15 01:33:58 +00003564 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3565 TLI.getPointerTy()));
Chris Lattner401d8db2007-04-28 21:12:06 +00003566 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner9fed5b62006-02-27 23:45:39 +00003567 break;
3568 }
3569
Chris Lattnerb2e55562007-04-28 21:01:43 +00003570 // Otherwise, this is a register or register class output.
Chris Lattner9fed5b62006-02-27 23:45:39 +00003571
Chris Lattner6f87d182006-02-22 22:37:12 +00003572 // Copy the output from the appropriate register. Find a register that
Chris Lattner7ad77df2006-02-22 00:56:39 +00003573 // we can use.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003574 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003575 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003576 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner968f8032006-10-31 07:33:13 +00003577 exit(1);
3578 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00003579
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003580 if (!OpInfo.isIndirect) {
3581 // This is the result value of the call.
Chris Lattner6f87d182006-02-22 22:37:12 +00003582 assert(RetValRegs.Regs.empty() &&
Chris Lattner3a5ed552006-02-01 01:28:23 +00003583 "Cannot have multiple output constraints yet!");
Chris Lattner3a5ed552006-02-01 01:28:23 +00003584 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003585 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner3a5ed552006-02-01 01:28:23 +00003586 } else {
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003587 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003588 OpInfo.CallOperandVal));
Chris Lattner3a5ed552006-02-01 01:28:23 +00003589 }
Chris Lattner2e56e892006-01-31 02:03:41 +00003590
3591 // Add information to the INLINEASM node to know that this register is
3592 // set.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003593 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3594 AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003595 break;
3596 }
3597 case InlineAsm::isInput: {
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003598 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner65ad53f2006-02-04 02:16:44 +00003599
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003600 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner7f5880b2006-02-02 00:25:23 +00003601 // If this is required to match an output register we have already set,
3602 // just use its register.
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003603 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner65ad53f2006-02-04 02:16:44 +00003604
Chris Lattner571d9642006-02-23 19:21:04 +00003605 // Scan until we find the definition we already emitted of this operand.
3606 // When we find it, create a RegsForValue operand.
3607 unsigned CurOp = 2; // The first operand.
3608 for (; OperandNo; --OperandNo) {
3609 // Advance to the next operand.
3610 unsigned NumOps =
3611 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnerb0305322006-07-20 19:02:21 +00003612 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3613 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattner571d9642006-02-23 19:21:04 +00003614 "Skipped past definitions?");
3615 CurOp += (NumOps>>3)+1;
3616 }
3617
3618 unsigned NumOps =
3619 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnere3eeb242007-02-01 01:21:12 +00003620 if ((NumOps & 7) == 2 /*REGDEF*/) {
3621 // Add NumOps>>3 registers to MatchedRegs.
3622 RegsForValue MatchedRegs;
3623 MatchedRegs.ValueVT = InOperandVal.getValueType();
3624 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3625 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3626 unsigned Reg =
3627 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3628 MatchedRegs.Regs.push_back(Reg);
3629 }
Chris Lattner571d9642006-02-23 19:21:04 +00003630
Chris Lattnere3eeb242007-02-01 01:21:12 +00003631 // Use the produced MatchedRegs object to
Dan Gohman78677932007-06-28 23:29:44 +00003632 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattnere3eeb242007-02-01 01:21:12 +00003633 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3634 break;
3635 } else {
3636 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3637 assert(0 && "matching constraints for memory operands unimp");
Chris Lattner571d9642006-02-23 19:21:04 +00003638 }
Chris Lattner7f5880b2006-02-02 00:25:23 +00003639 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00003640
Chris Lattnerb2e55562007-04-28 21:01:43 +00003641 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003642 assert(!OpInfo.isIndirect &&
Chris Lattner1deacd62007-04-28 06:42:38 +00003643 "Don't know how to handle indirect other inputs yet!");
3644
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00003645 std::vector<SDOperand> Ops;
3646 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3647 Ops, DAG);
3648 if (Ops.empty()) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003649 cerr << "Invalid operand for inline asm constraint '"
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003650 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner6f043b92006-10-31 19:41:18 +00003651 exit(1);
3652 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00003653
3654 // Add information to the INLINEASM node to know about this input.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00003655 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc7596ef2007-05-15 01:33:58 +00003656 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3657 TLI.getPointerTy()));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00003658 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner7ef7a642006-02-24 01:11:24 +00003659 break;
Chris Lattnerb2e55562007-04-28 21:01:43 +00003660 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner401d8db2007-04-28 21:12:06 +00003661 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner1deacd62007-04-28 06:42:38 +00003662 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3663 "Memory operands expect pointer values");
3664
Chris Lattner7ef7a642006-02-24 01:11:24 +00003665 // Add information to the INLINEASM node to know about this input.
3666 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc7596ef2007-05-15 01:33:58 +00003667 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3668 TLI.getPointerTy()));
Chris Lattner7ef7a642006-02-24 01:11:24 +00003669 AsmNodeOperands.push_back(InOperandVal);
3670 break;
3671 }
3672
Chris Lattnerb2e55562007-04-28 21:01:43 +00003673 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3674 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3675 "Unknown constraint type!");
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003676 assert(!OpInfo.isIndirect &&
Chris Lattner1deacd62007-04-28 06:42:38 +00003677 "Don't know how to handle indirect register inputs yet!");
Chris Lattner7ef7a642006-02-24 01:11:24 +00003678
3679 // Copy the input into the appropriate registers.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003680 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3681 "Couldn't allocate input reg!");
Chris Lattner7ef7a642006-02-24 01:11:24 +00003682
Dan Gohman78677932007-06-28 23:29:44 +00003683 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner7ef7a642006-02-24 01:11:24 +00003684
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003685 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3686 AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003687 break;
3688 }
Chris Lattner571d9642006-02-23 19:21:04 +00003689 case InlineAsm::isClobber: {
Chris Lattner571d9642006-02-23 19:21:04 +00003690 // Add the clobbered value to the operand list, so that the register
3691 // allocator is aware that the physreg got clobbered.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003692 if (!OpInfo.AssignedRegs.Regs.empty())
3693 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3694 AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003695 break;
3696 }
Chris Lattner571d9642006-02-23 19:21:04 +00003697 }
Chris Lattner2e56e892006-01-31 02:03:41 +00003698 }
Chris Lattner476e67b2006-01-26 22:24:51 +00003699
3700 // Finish up input operands.
3701 AsmNodeOperands[0] = Chain;
3702 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3703
Chris Lattnerbd887772006-08-14 23:53:35 +00003704 Chain = DAG.getNode(ISD::INLINEASM,
3705 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003706 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00003707 Flag = Chain.getValue(1);
3708
Chris Lattner2e56e892006-01-31 02:03:41 +00003709 // If this asm returns a register value, copy the result from that register
3710 // and set it as the value of the call.
Chris Lattner51114992007-04-12 06:00:20 +00003711 if (!RetValRegs.Regs.empty()) {
Dan Gohman78677932007-06-28 23:29:44 +00003712 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner51114992007-04-12 06:00:20 +00003713
3714 // If the result of the inline asm is a vector, it may have the wrong
3715 // width/num elts. Make sure to convert it to the right type with
Dan Gohmana8665142007-06-25 16:23:39 +00003716 // bit_convert.
3717 if (MVT::isVector(Val.getValueType())) {
Chris Lattner51114992007-04-12 06:00:20 +00003718 const VectorType *VTy = cast<VectorType>(I.getType());
Dan Gohmana8665142007-06-25 16:23:39 +00003719 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner51114992007-04-12 06:00:20 +00003720
Dan Gohmana8665142007-06-25 16:23:39 +00003721 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner51114992007-04-12 06:00:20 +00003722 }
3723
3724 setValue(&I, Val);
3725 }
Chris Lattner476e67b2006-01-26 22:24:51 +00003726
Chris Lattner2e56e892006-01-31 02:03:41 +00003727 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3728
3729 // Process indirect outputs, first output all of the flagged copies out of
3730 // physregs.
3731 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner6f87d182006-02-22 22:37:12 +00003732 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner2e56e892006-01-31 02:03:41 +00003733 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman78677932007-06-28 23:29:44 +00003734 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner6f87d182006-02-22 22:37:12 +00003735 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner2e56e892006-01-31 02:03:41 +00003736 }
3737
3738 // Emit the non-flagged stores from the physregs.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003739 SmallVector<SDOperand, 8> OutChains;
Chris Lattner2e56e892006-01-31 02:03:41 +00003740 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003741 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner2e56e892006-01-31 02:03:41 +00003742 getValue(StoresToEmit[i].second),
Evan Chengab51cf22006-10-13 21:14:26 +00003743 StoresToEmit[i].second, 0));
Chris Lattner2e56e892006-01-31 02:03:41 +00003744 if (!OutChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003745 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3746 &OutChains[0], OutChains.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00003747 DAG.setRoot(Chain);
3748}
3749
3750
Chris Lattner7a60d912005-01-07 07:47:53 +00003751void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3752 SDOperand Src = getValue(I.getOperand(0));
3753
3754 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnereccb73d2005-01-22 23:04:37 +00003755
3756 if (IntPtr < Src.getValueType())
3757 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3758 else if (IntPtr > Src.getValueType())
3759 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner7a60d912005-01-07 07:47:53 +00003760
3761 // Scale the source by the type size.
Owen Anderson20a631f2006-05-03 01:29:57 +00003762 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner7a60d912005-01-07 07:47:53 +00003763 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
3764 Src, getIntPtrConstant(ElementSize));
3765
Reid Spencere63b6512006-12-31 05:55:36 +00003766 TargetLowering::ArgListTy Args;
3767 TargetLowering::ArgListEntry Entry;
3768 Entry.Node = Src;
3769 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003770 Args.push_back(Entry);
Chris Lattner1f45cd72005-01-08 19:26:18 +00003771
3772 std::pair<SDOperand,SDOperand> Result =
Reid Spencere63b6512006-12-31 05:55:36 +00003773 TLI.LowerCallTo(getRoot(), I.getType(), false, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00003774 DAG.getExternalSymbol("malloc", IntPtr),
3775 Args, DAG);
3776 setValue(&I, Result.first); // Pointers always fit in registers
3777 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00003778}
3779
3780void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencere63b6512006-12-31 05:55:36 +00003781 TargetLowering::ArgListTy Args;
3782 TargetLowering::ArgListEntry Entry;
3783 Entry.Node = getValue(I.getOperand(0));
3784 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003785 Args.push_back(Entry);
Chris Lattner7a60d912005-01-07 07:47:53 +00003786 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner1f45cd72005-01-08 19:26:18 +00003787 std::pair<SDOperand,SDOperand> Result =
Reid Spencere63b6512006-12-31 05:55:36 +00003788 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00003789 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3790 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00003791}
3792
Chris Lattner13d7c252005-08-26 20:54:47 +00003793// InsertAtEndOfBasicBlock - This method should be implemented by targets that
3794// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
3795// instructions are special in various ways, which require special support to
3796// insert. The specified MachineInstr is created but not inserted into any
3797// basic blocks, and the scheduler passes ownership of it to this method.
3798MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3799 MachineBasicBlock *MBB) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003800 cerr << "If a target marks an instruction with "
3801 << "'usesCustomDAGSchedInserter', it must implement "
3802 << "TargetLowering::InsertAtEndOfBasicBlock!\n";
Chris Lattner13d7c252005-08-26 20:54:47 +00003803 abort();
3804 return 0;
3805}
3806
Chris Lattner58cfd792005-01-09 00:00:49 +00003807void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003808 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
3809 getValue(I.getOperand(1)),
3810 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner58cfd792005-01-09 00:00:49 +00003811}
3812
3813void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003814 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
3815 getValue(I.getOperand(0)),
3816 DAG.getSrcValue(I.getOperand(0)));
3817 setValue(&I, V);
3818 DAG.setRoot(V.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00003819}
3820
3821void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003822 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
3823 getValue(I.getOperand(1)),
3824 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner7a60d912005-01-07 07:47:53 +00003825}
3826
3827void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003828 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
3829 getValue(I.getOperand(1)),
3830 getValue(I.getOperand(2)),
3831 DAG.getSrcValue(I.getOperand(1)),
3832 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner7a60d912005-01-07 07:47:53 +00003833}
3834
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003835/// TargetLowering::LowerArguments - This is the default LowerArguments
3836/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattneraaa23d92006-05-16 22:53:20 +00003837/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
3838/// integrated into SDISel.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003839std::vector<SDOperand>
3840TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003841 const FunctionType *FTy = F.getFunctionType();
Reid Spencer71b79e32007-04-09 06:17:21 +00003842 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003843 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
3844 std::vector<SDOperand> Ops;
Chris Lattner3d826992006-05-16 06:45:34 +00003845 Ops.push_back(DAG.getRoot());
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003846 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
3847 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
3848
3849 // Add one result value for each formal argument.
3850 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov06f7d4b2007-01-28 18:01:49 +00003851 unsigned j = 1;
Anton Korobeynikov9fa38392007-01-28 16:04:40 +00003852 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
3853 I != E; ++I, ++j) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003854 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003855 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003856 unsigned OriginalAlignment =
Chris Lattner945e4372007-02-14 05:52:17 +00003857 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003858
Chris Lattnerab5d0ac2007-02-26 02:56:58 +00003859 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
3860 // that is zero extended!
Reid Spencera472f662007-04-11 02:44:20 +00003861 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003862 Flags &= ~(ISD::ParamFlags::SExt);
Reid Spencera472f662007-04-11 02:44:20 +00003863 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003864 Flags |= ISD::ParamFlags::SExt;
Reid Spencera472f662007-04-11 02:44:20 +00003865 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003866 Flags |= ISD::ParamFlags::InReg;
Reid Spencera472f662007-04-11 02:44:20 +00003867 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003868 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola66011c12007-08-10 14:44:42 +00003869 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindolab567e3f2007-07-06 10:57:03 +00003870 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola66011c12007-08-10 14:44:42 +00003871 const PointerType *Ty = cast<PointerType>(I->getType());
3872 const StructType *STy = cast<StructType>(Ty->getElementType());
3873 unsigned StructAlign = Log2_32(getTargetData()->getABITypeAlignment(STy));
3874 unsigned StructSize = getTargetData()->getTypeSize(STy);
3875 Flags |= (StructAlign << ISD::ParamFlags::ByValAlignOffs);
3876 Flags |= (StructSize << ISD::ParamFlags::ByValSizeOffs);
3877 }
Duncan Sands644f9172007-07-27 12:58:54 +00003878 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::Nest))
3879 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003880 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Chris Lattnerab5d0ac2007-02-26 02:56:58 +00003881
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003882 switch (getTypeAction(VT)) {
3883 default: assert(0 && "Unknown type action!");
3884 case Legal:
3885 RetVals.push_back(VT);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003886 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003887 break;
3888 case Promote:
3889 RetVals.push_back(getTypeToTransformTo(VT));
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003890 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003891 break;
Dan Gohman78677932007-06-28 23:29:44 +00003892 case Expand: {
3893 // If this is an illegal type, it needs to be broken up to fit into
3894 // registers.
3895 MVT::ValueType RegisterVT = getRegisterType(VT);
3896 unsigned NumRegs = getNumRegisters(VT);
3897 for (unsigned i = 0; i != NumRegs; ++i) {
3898 RetVals.push_back(RegisterVT);
3899 // if it isn't first piece, alignment must be 1
3900 if (i > 0)
3901 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3902 (1 << ISD::ParamFlags::OrigAlignmentOffs);
3903 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003904 }
3905 break;
3906 }
Dan Gohman78677932007-06-28 23:29:44 +00003907 }
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003908 }
Evan Cheng9618df12006-04-25 23:03:35 +00003909
Chris Lattner3d826992006-05-16 06:45:34 +00003910 RetVals.push_back(MVT::Other);
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003911
3912 // Create the node.
Chris Lattnerbd887772006-08-14 23:53:35 +00003913 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
3914 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003915 &Ops[0], Ops.size()).Val;
Dan Gohman533dd162007-07-02 16:18:06 +00003916 unsigned NumArgRegs = Result->getNumValues() - 1;
3917 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003918
3919 // Set up the return result vector.
3920 Ops.clear();
3921 unsigned i = 0;
Reid Spencere63b6512006-12-31 05:55:36 +00003922 unsigned Idx = 1;
3923 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
3924 ++I, ++Idx) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003925 MVT::ValueType VT = getValueType(I->getType());
3926
3927 switch (getTypeAction(VT)) {
3928 default: assert(0 && "Unknown type action!");
3929 case Legal:
3930 Ops.push_back(SDOperand(Result, i++));
3931 break;
3932 case Promote: {
3933 SDOperand Op(Result, i++);
3934 if (MVT::isInteger(VT)) {
Reid Spencera472f662007-04-11 02:44:20 +00003935 if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::SExt))
Chris Lattner96035be2007-01-04 22:22:37 +00003936 Op = DAG.getNode(ISD::AssertSext, Op.getValueType(), Op,
3937 DAG.getValueType(VT));
Reid Spencera472f662007-04-11 02:44:20 +00003938 else if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::ZExt))
Chris Lattner96035be2007-01-04 22:22:37 +00003939 Op = DAG.getNode(ISD::AssertZext, Op.getValueType(), Op,
3940 DAG.getValueType(VT));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003941 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
3942 } else {
3943 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3944 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
3945 }
3946 Ops.push_back(Op);
3947 break;
3948 }
Dan Gohman533dd162007-07-02 16:18:06 +00003949 case Expand: {
3950 MVT::ValueType PartVT = getRegisterType(VT);
3951 unsigned NumParts = getNumRegisters(VT);
3952 SmallVector<SDOperand, 4> Parts(NumParts);
3953 for (unsigned j = 0; j != NumParts; ++j)
3954 Parts[j] = SDOperand(Result, i++);
Dan Gohmanf8f531b2007-07-09 20:59:04 +00003955 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003956 break;
3957 }
Dan Gohman533dd162007-07-02 16:18:06 +00003958 }
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003959 }
Dan Gohman533dd162007-07-02 16:18:06 +00003960 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003961 return Ops;
3962}
3963
Chris Lattneraaa23d92006-05-16 22:53:20 +00003964
3965/// TargetLowering::LowerCallTo - This is the default LowerCallTo
3966/// implementation, which just inserts an ISD::CALL node, which is later custom
3967/// lowered by the target to something concrete. FIXME: When all targets are
3968/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
3969std::pair<SDOperand, SDOperand>
Reid Spencere63b6512006-12-31 05:55:36 +00003970TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
3971 bool RetTyIsSigned, bool isVarArg,
Chris Lattneraaa23d92006-05-16 22:53:20 +00003972 unsigned CallingConv, bool isTailCall,
3973 SDOperand Callee,
3974 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner65879ca2006-08-16 22:57:46 +00003975 SmallVector<SDOperand, 32> Ops;
Chris Lattneraaa23d92006-05-16 22:53:20 +00003976 Ops.push_back(Chain); // Op#0 - Chain
3977 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
3978 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
3979 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
3980 Ops.push_back(Callee);
3981
3982 // Handle all of the outgoing arguments.
3983 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencere63b6512006-12-31 05:55:36 +00003984 MVT::ValueType VT = getValueType(Args[i].Ty);
3985 SDOperand Op = Args[i].Node;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003986 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003987 unsigned OriginalAlignment =
Chris Lattner945e4372007-02-14 05:52:17 +00003988 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003989
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003990 if (Args[i].isSExt)
3991 Flags |= ISD::ParamFlags::SExt;
3992 if (Args[i].isZExt)
3993 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003994 if (Args[i].isInReg)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003995 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003996 if (Args[i].isSRet)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003997 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola9c3d20d2007-08-20 15:18:24 +00003998 if (Args[i].isByVal) {
3999 Flags |= ISD::ParamFlags::ByVal;
4000 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
4001 const StructType *STy = cast<StructType>(Ty->getElementType());
4002 unsigned StructAlign = Log2_32(getTargetData()->getABITypeAlignment(STy));
4003 unsigned StructSize = getTargetData()->getTypeSize(STy);
4004 Flags |= (StructAlign << ISD::ParamFlags::ByValAlignOffs);
4005 Flags |= (StructSize << ISD::ParamFlags::ByValSizeOffs);
4006 }
Duncan Sands644f9172007-07-27 12:58:54 +00004007 if (Args[i].isNest)
4008 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00004009 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00004010
Chris Lattneraaa23d92006-05-16 22:53:20 +00004011 switch (getTypeAction(VT)) {
4012 default: assert(0 && "Unknown type action!");
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00004013 case Legal:
Chris Lattneraaa23d92006-05-16 22:53:20 +00004014 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004015 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00004016 break;
4017 case Promote:
4018 if (MVT::isInteger(VT)) {
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00004019 unsigned ExtOp;
4020 if (Args[i].isSExt)
4021 ExtOp = ISD::SIGN_EXTEND;
4022 else if (Args[i].isZExt)
4023 ExtOp = ISD::ZERO_EXTEND;
4024 else
4025 ExtOp = ISD::ANY_EXTEND;
Chris Lattneraaa23d92006-05-16 22:53:20 +00004026 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
4027 } else {
4028 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
Dale Johannesena2b3c172007-07-03 00:53:03 +00004029 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
Chris Lattneraaa23d92006-05-16 22:53:20 +00004030 }
4031 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004032 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00004033 break;
Dan Gohman533dd162007-07-02 16:18:06 +00004034 case Expand: {
4035 MVT::ValueType PartVT = getRegisterType(VT);
4036 unsigned NumParts = getNumRegisters(VT);
4037 SmallVector<SDOperand, 4> Parts(NumParts);
Dan Gohmanf8f531b2007-07-09 20:59:04 +00004038 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT);
Dan Gohman533dd162007-07-02 16:18:06 +00004039 for (unsigned i = 0; i != NumParts; ++i) {
4040 // if it isn't first piece, alignment must be 1
4041 unsigned MyFlags = Flags;
4042 if (i != 0)
4043 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
4044 (1 << ISD::ParamFlags::OrigAlignmentOffs);
4045
4046 Ops.push_back(Parts[i]);
4047 Ops.push_back(DAG.getConstant(MyFlags, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00004048 }
4049 break;
4050 }
Dan Gohman533dd162007-07-02 16:18:06 +00004051 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00004052 }
4053
4054 // Figure out the result value types.
Dan Gohman78677932007-06-28 23:29:44 +00004055 MVT::ValueType VT = getValueType(RetTy);
4056 MVT::ValueType RegisterVT = getRegisterType(VT);
4057 unsigned NumRegs = getNumRegisters(VT);
4058 SmallVector<MVT::ValueType, 4> RetTys(NumRegs);
4059 for (unsigned i = 0; i != NumRegs; ++i)
4060 RetTys[i] = RegisterVT;
Chris Lattneraaa23d92006-05-16 22:53:20 +00004061
4062 RetTys.push_back(MVT::Other); // Always has a chain.
4063
Dan Gohman78677932007-06-28 23:29:44 +00004064 // Create the CALL node.
Chris Lattner65879ca2006-08-16 22:57:46 +00004065 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohman78677932007-06-28 23:29:44 +00004066 DAG.getVTList(&RetTys[0], NumRegs + 1),
Chris Lattner65879ca2006-08-16 22:57:46 +00004067 &Ops[0], Ops.size());
Chris Lattner3ffe7182007-08-02 18:08:16 +00004068 Chain = Res.getValue(NumRegs);
Dan Gohman78677932007-06-28 23:29:44 +00004069
4070 // Gather up the call result into a single value.
4071 if (RetTy != Type::VoidTy) {
4072 ISD::NodeType AssertOp = ISD::AssertSext;
4073 if (!RetTyIsSigned)
4074 AssertOp = ISD::AssertZext;
4075 SmallVector<SDOperand, 4> Results(NumRegs);
4076 for (unsigned i = 0; i != NumRegs; ++i)
4077 Results[i] = Res.getValue(i);
Dan Gohmanf8f531b2007-07-09 20:59:04 +00004078 Res = getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT, AssertOp);
Chris Lattneraaa23d92006-05-16 22:53:20 +00004079 }
Dan Gohman78677932007-06-28 23:29:44 +00004080
4081 return std::make_pair(Res, Chain);
Chris Lattneraaa23d92006-05-16 22:53:20 +00004082}
4083
Chris Lattner29dcc712005-05-14 05:50:48 +00004084SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner897cd7d2005-01-16 07:28:41 +00004085 assert(0 && "LowerOperation not implemented for this target!");
4086 abort();
Misha Brukman73e929f2005-02-17 21:39:27 +00004087 return SDOperand();
Chris Lattner897cd7d2005-01-16 07:28:41 +00004088}
4089
Nate Begeman595ec732006-01-28 03:14:31 +00004090SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4091 SelectionDAG &DAG) {
4092 assert(0 && "CustomPromoteOperation not implemented for this target!");
4093 abort();
4094 return SDOperand();
4095}
4096
Evan Cheng6781b6e2006-02-15 21:59:04 +00004097/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng81fcea82006-02-14 08:22:34 +00004098/// operand.
4099static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Cheng93e48652006-02-15 22:12:35 +00004100 SelectionDAG &DAG) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004101 MVT::ValueType CurVT = VT;
4102 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4103 uint64_t Val = C->getValue() & 255;
4104 unsigned Shift = 8;
4105 while (CurVT != MVT::i8) {
4106 Val = (Val << Shift) | Val;
4107 Shift <<= 1;
4108 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004109 }
4110 return DAG.getConstant(Val, VT);
4111 } else {
4112 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4113 unsigned Shift = 8;
4114 while (CurVT != MVT::i8) {
4115 Value =
4116 DAG.getNode(ISD::OR, VT,
4117 DAG.getNode(ISD::SHL, VT, Value,
4118 DAG.getConstant(Shift, MVT::i8)), Value);
4119 Shift <<= 1;
4120 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004121 }
4122
4123 return Value;
4124 }
4125}
4126
Evan Cheng6781b6e2006-02-15 21:59:04 +00004127/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4128/// used when a memcpy is turned into a memset when the source is a constant
4129/// string ptr.
4130static SDOperand getMemsetStringVal(MVT::ValueType VT,
4131 SelectionDAG &DAG, TargetLowering &TLI,
4132 std::string &Str, unsigned Offset) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00004133 uint64_t Val = 0;
Dan Gohman1796f1f2007-05-18 17:52:13 +00004134 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004135 if (TLI.isLittleEndian())
4136 Offset = Offset + MSB - 1;
4137 for (unsigned i = 0; i != MSB; ++i) {
Evan Cheng6e12a052006-11-29 01:38:07 +00004138 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng6781b6e2006-02-15 21:59:04 +00004139 Offset += TLI.isLittleEndian() ? -1 : 1;
4140 }
4141 return DAG.getConstant(Val, VT);
4142}
4143
Evan Cheng81fcea82006-02-14 08:22:34 +00004144/// getMemBasePlusOffset - Returns base and offset node for the
4145static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4146 SelectionDAG &DAG, TargetLowering &TLI) {
4147 MVT::ValueType VT = Base.getValueType();
4148 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4149}
4150
Evan Chengdb2a7a72006-02-14 20:12:38 +00004151/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Chengd5026102006-02-14 09:11:59 +00004152/// to replace the memset / memcpy is below the threshold. It also returns the
4153/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengdb2a7a72006-02-14 20:12:38 +00004154static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4155 unsigned Limit, uint64_t Size,
4156 unsigned Align, TargetLowering &TLI) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004157 MVT::ValueType VT;
4158
4159 if (TLI.allowsUnalignedMemoryAccesses()) {
4160 VT = MVT::i64;
4161 } else {
4162 switch (Align & 7) {
4163 case 0:
4164 VT = MVT::i64;
4165 break;
4166 case 4:
4167 VT = MVT::i32;
4168 break;
4169 case 2:
4170 VT = MVT::i16;
4171 break;
4172 default:
4173 VT = MVT::i8;
4174 break;
4175 }
4176 }
4177
Evan Chengd5026102006-02-14 09:11:59 +00004178 MVT::ValueType LVT = MVT::i64;
4179 while (!TLI.isTypeLegal(LVT))
4180 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4181 assert(MVT::isInteger(LVT));
Evan Cheng81fcea82006-02-14 08:22:34 +00004182
Evan Chengd5026102006-02-14 09:11:59 +00004183 if (VT > LVT)
4184 VT = LVT;
4185
Evan Cheng04514992006-02-14 23:05:54 +00004186 unsigned NumMemOps = 0;
Evan Cheng81fcea82006-02-14 08:22:34 +00004187 while (Size != 0) {
Dan Gohman1796f1f2007-05-18 17:52:13 +00004188 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng81fcea82006-02-14 08:22:34 +00004189 while (VTSize > Size) {
4190 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004191 VTSize >>= 1;
4192 }
Evan Chengd5026102006-02-14 09:11:59 +00004193 assert(MVT::isInteger(VT));
4194
4195 if (++NumMemOps > Limit)
4196 return false;
Evan Cheng81fcea82006-02-14 08:22:34 +00004197 MemOps.push_back(VT);
4198 Size -= VTSize;
4199 }
Evan Chengd5026102006-02-14 09:11:59 +00004200
4201 return true;
Evan Cheng81fcea82006-02-14 08:22:34 +00004202}
4203
Chris Lattner875def92005-01-11 05:56:49 +00004204void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004205 SDOperand Op1 = getValue(I.getOperand(1));
4206 SDOperand Op2 = getValue(I.getOperand(2));
4207 SDOperand Op3 = getValue(I.getOperand(3));
4208 SDOperand Op4 = getValue(I.getOperand(4));
4209 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4210 if (Align == 0) Align = 1;
4211
Dan Gohman8dc0b932007-08-27 16:26:13 +00004212 // If the source and destination are known to not be aliases, we can
4213 // lower memmove as memcpy.
4214 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov122bf4b2007-09-07 11:39:35 +00004215 uint64_t Size = -1ULL;
Dan Gohman8dc0b932007-08-27 16:26:13 +00004216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4217 Size = C->getValue();
4218 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4219 AliasAnalysis::NoAlias)
4220 Op = ISD::MEMCPY;
4221 }
4222
Evan Cheng81fcea82006-02-14 08:22:34 +00004223 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4224 std::vector<MVT::ValueType> MemOps;
Evan Cheng81fcea82006-02-14 08:22:34 +00004225
4226 // Expand memset / memcpy to a series of load / store ops
4227 // if the size operand falls below a certain threshold.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004228 SmallVector<SDOperand, 8> OutChains;
Evan Cheng81fcea82006-02-14 08:22:34 +00004229 switch (Op) {
Evan Cheng038521e2006-02-14 19:45:56 +00004230 default: break; // Do nothing for now.
Evan Cheng81fcea82006-02-14 08:22:34 +00004231 case ISD::MEMSET: {
Evan Chengdb2a7a72006-02-14 20:12:38 +00004232 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4233 Size->getValue(), Align, TLI)) {
Evan Chengd5026102006-02-14 09:11:59 +00004234 unsigned NumMemOps = MemOps.size();
Evan Cheng81fcea82006-02-14 08:22:34 +00004235 unsigned Offset = 0;
4236 for (unsigned i = 0; i < NumMemOps; i++) {
4237 MVT::ValueType VT = MemOps[i];
Dan Gohman1796f1f2007-05-18 17:52:13 +00004238 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng93e48652006-02-15 22:12:35 +00004239 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Chengdf9ac472006-10-05 23:01:46 +00004240 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner6f87d182006-02-22 22:37:12 +00004241 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004242 I.getOperand(1), Offset);
Evan Chenge2038bd2006-02-15 01:54:51 +00004243 OutChains.push_back(Store);
Evan Cheng81fcea82006-02-14 08:22:34 +00004244 Offset += VTSize;
4245 }
Evan Cheng81fcea82006-02-14 08:22:34 +00004246 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004247 break;
Evan Cheng81fcea82006-02-14 08:22:34 +00004248 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004249 case ISD::MEMCPY: {
4250 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4251 Size->getValue(), Align, TLI)) {
4252 unsigned NumMemOps = MemOps.size();
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004253 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004254 GlobalAddressSDNode *G = NULL;
4255 std::string Str;
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004256 bool CopyFromStr = false;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004257
4258 if (Op2.getOpcode() == ISD::GlobalAddress)
4259 G = cast<GlobalAddressSDNode>(Op2);
4260 else if (Op2.getOpcode() == ISD::ADD &&
4261 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4262 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4263 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004264 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng6781b6e2006-02-15 21:59:04 +00004265 }
4266 if (G) {
4267 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengfeba5072006-11-29 01:58:12 +00004268 if (GV && GV->isConstant()) {
Evan Cheng38280c02006-03-10 23:52:03 +00004269 Str = GV->getStringValue(false);
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004270 if (!Str.empty()) {
4271 CopyFromStr = true;
4272 SrcOff += SrcDelta;
4273 }
4274 }
Evan Cheng6781b6e2006-02-15 21:59:04 +00004275 }
4276
Evan Chenge2038bd2006-02-15 01:54:51 +00004277 for (unsigned i = 0; i < NumMemOps; i++) {
4278 MVT::ValueType VT = MemOps[i];
Dan Gohman1796f1f2007-05-18 17:52:13 +00004279 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004280 SDOperand Value, Chain, Store;
4281
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004282 if (CopyFromStr) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00004283 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4284 Chain = getRoot();
4285 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00004286 DAG.getStore(Chain, Value,
4287 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004288 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004289 } else {
4290 Value = DAG.getLoad(VT, getRoot(),
4291 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004292 I.getOperand(2), SrcOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004293 Chain = Value.getValue(1);
4294 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00004295 DAG.getStore(Chain, Value,
4296 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004297 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004298 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004299 OutChains.push_back(Store);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004300 SrcOff += VTSize;
4301 DstOff += VTSize;
Evan Chenge2038bd2006-02-15 01:54:51 +00004302 }
4303 }
4304 break;
4305 }
4306 }
4307
4308 if (!OutChains.empty()) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004309 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4310 &OutChains[0], OutChains.size()));
Evan Chenge2038bd2006-02-15 01:54:51 +00004311 return;
Evan Cheng81fcea82006-02-14 08:22:34 +00004312 }
4313 }
4314
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004315 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner7a60d912005-01-07 07:47:53 +00004316}
4317
Chris Lattner875def92005-01-11 05:56:49 +00004318//===----------------------------------------------------------------------===//
4319// SelectionDAGISel code
4320//===----------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +00004321
4322unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
4323 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
4324}
4325
Chris Lattnerc9950c12005-08-17 06:37:43 +00004326void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeydcb2b832006-10-16 20:52:31 +00004327 AU.addRequired<AliasAnalysis>();
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +00004328 AU.setPreservesAll();
Chris Lattnerc9950c12005-08-17 06:37:43 +00004329}
Chris Lattner7a60d912005-01-07 07:47:53 +00004330
Chris Lattner35397782005-12-05 07:10:48 +00004331
Chris Lattnerbba52192006-10-28 19:22:10 +00004332
Chris Lattner7a60d912005-01-07 07:47:53 +00004333bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman8dc0b932007-08-27 16:26:13 +00004334 // Get alias analysis for load/store combining.
4335 AA = &getAnalysis<AliasAnalysis>();
4336
Chris Lattner7a60d912005-01-07 07:47:53 +00004337 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
4338 RegMap = MF.getSSARegMap();
Bill Wendling22e978a2006-12-07 20:04:42 +00004339 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004340
4341 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4342
Duncan Sands74137362007-06-13 16:53:21 +00004343 if (ExceptionHandling)
4344 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4345 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4346 // Mark landing pad.
4347 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands61166502007-06-06 10:05:18 +00004348
4349 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner7a60d912005-01-07 07:47:53 +00004350 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukman835702a2005-04-21 22:36:52 +00004351
Evan Cheng276b44b2007-02-10 02:43:39 +00004352 // Add function live-ins to entry block live-in set.
4353 BasicBlock *EntryBB = &Fn.getEntryBlock();
4354 BB = FuncInfo.MBBMap[EntryBB];
4355 if (!MF.livein_empty())
4356 for (MachineFunction::livein_iterator I = MF.livein_begin(),
4357 E = MF.livein_end(); I != E; ++I)
4358 BB->addLiveIn(I->first);
4359
Duncan Sands92bf2c62007-06-15 19:04:19 +00004360#ifndef NDEBUG
4361 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4362 "Not all catch info was assigned to a landing pad!");
4363#endif
4364
Chris Lattner7a60d912005-01-07 07:47:53 +00004365 return true;
4366}
4367
Chris Lattnered0110b2006-10-27 21:36:01 +00004368SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4369 unsigned Reg) {
4370 SDOperand Op = getValue(V);
Chris Lattnere727af02005-01-13 20:50:02 +00004371 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattner33182322005-08-16 21:55:35 +00004372 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattnere727af02005-01-13 20:50:02 +00004373 "Copy from a reg to the same reg!");
Chris Lattner33182322005-08-16 21:55:35 +00004374
Chris Lattner33182322005-08-16 21:55:35 +00004375 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohman78677932007-06-28 23:29:44 +00004376 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4377 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4378 SmallVector<SDOperand, 8> Regs(NumRegs);
4379 SmallVector<SDOperand, 8> Chains(NumRegs);
4380
4381 // Copy the value by legal parts into sequential virtual registers.
Dan Gohmanf8f531b2007-07-09 20:59:04 +00004382 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman533dd162007-07-02 16:18:06 +00004383 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohman78677932007-06-28 23:29:44 +00004384 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4385 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner7a60d912005-01-07 07:47:53 +00004386}
4387
Chris Lattner16f64df2005-01-17 17:15:02 +00004388void SelectionDAGISel::
Evan Chengde608342007-02-10 01:08:18 +00004389LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner16f64df2005-01-17 17:15:02 +00004390 std::vector<SDOperand> &UnorderedChains) {
4391 // If this is the entry block, emit arguments.
Evan Chengde608342007-02-10 01:08:18 +00004392 Function &F = *LLVMBB->getParent();
Chris Lattnere3c2cf42005-01-17 17:55:19 +00004393 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattner6871b232005-10-30 19:42:35 +00004394 SDOperand OldRoot = SDL.DAG.getRoot();
4395 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner16f64df2005-01-17 17:15:02 +00004396
Chris Lattner6871b232005-10-30 19:42:35 +00004397 unsigned a = 0;
4398 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4399 AI != E; ++AI, ++a)
4400 if (!AI->use_empty()) {
4401 SDL.setValue(AI, Args[a]);
Evan Cheng3784f3c52006-04-27 08:29:42 +00004402
Chris Lattner6871b232005-10-30 19:42:35 +00004403 // If this argument is live outside of the entry block, insert a copy from
4404 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner8c504cf2007-02-25 18:40:32 +00004405 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4406 if (VMI != FuncInfo.ValueMap.end()) {
4407 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattner6871b232005-10-30 19:42:35 +00004408 UnorderedChains.push_back(Copy);
4409 }
Chris Lattnere3c2cf42005-01-17 17:55:19 +00004410 }
Chris Lattner6871b232005-10-30 19:42:35 +00004411
Chris Lattner6871b232005-10-30 19:42:35 +00004412 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner957cb672006-05-16 06:10:58 +00004413 // FIXME: this should insert code into the DAG!
Chris Lattner6871b232005-10-30 19:42:35 +00004414 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner16f64df2005-01-17 17:15:02 +00004415}
4416
Duncan Sands92bf2c62007-06-15 19:04:19 +00004417static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4418 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
4419 assert(!FLI.MBBMap[SrcBB]->isLandingPad() &&
4420 "Copying catch info out of a landing pad!");
4421 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandsfe806382007-07-04 20:52:51 +00004422 if (isSelector(I)) {
Duncan Sands92bf2c62007-06-15 19:04:19 +00004423 // Apply the catch info to DestBB.
4424 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4425#ifndef NDEBUG
4426 FLI.CatchInfoFound.insert(I);
4427#endif
4428 }
4429}
4430
Chris Lattner7a60d912005-01-07 07:47:53 +00004431void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4432 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemaned728c12006-03-27 01:32:24 +00004433 FunctionLoweringInfo &FuncInfo) {
Dan Gohman8dc0b932007-08-27 16:26:13 +00004434 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo);
Chris Lattner718b5c22005-01-13 17:59:43 +00004435
4436 std::vector<SDOperand> UnorderedChains;
Misha Brukman835702a2005-04-21 22:36:52 +00004437
Chris Lattner6871b232005-10-30 19:42:35 +00004438 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmandcb291f2007-03-22 16:38:57 +00004439 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattner6871b232005-10-30 19:42:35 +00004440 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner7a60d912005-01-07 07:47:53 +00004441
4442 BB = FuncInfo.MBBMap[LLVMBB];
4443 SDL.setCurrentBasicBlock(BB);
4444
Duncan Sands92bf2c62007-06-15 19:04:19 +00004445 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands61166502007-06-06 10:05:18 +00004446
Duncan Sands92bf2c62007-06-15 19:04:19 +00004447 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4448 // Add a label to mark the beginning of the landing pad. Deletion of the
4449 // landing pad can thus be detected via the MachineModuleInfo.
4450 unsigned LabelID = MMI->addLandingPad(BB);
4451 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
4452 DAG.getConstant(LabelID, MVT::i32)));
4453
Evan Cheng77f541d2007-06-27 18:45:32 +00004454 // Mark exception register as live in.
4455 unsigned Reg = TLI.getExceptionAddressRegister();
4456 if (Reg) BB->addLiveIn(Reg);
4457
4458 // Mark exception selector register as live in.
4459 Reg = TLI.getExceptionSelectorRegister();
4460 if (Reg) BB->addLiveIn(Reg);
4461
Duncan Sands92bf2c62007-06-15 19:04:19 +00004462 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4463 // function and list of typeids logically belong to the invoke (or, if you
4464 // like, the basic block containing the invoke), and need to be associated
4465 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandsfe806382007-07-04 20:52:51 +00004466 // information is provided by an intrinsic (eh.selector) that can be moved
4467 // to unexpected places by the optimizers: if the unwind edge is critical,
4468 // then breaking it can result in the intrinsics being in the successor of
4469 // the landing pad, not the landing pad itself. This results in exceptions
4470 // not being caught because no typeids are associated with the invoke.
4471 // This may not be the only way things can go wrong, but it is the only way
4472 // we try to work around for the moment.
Duncan Sands92bf2c62007-06-15 19:04:19 +00004473 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4474
4475 if (Br && Br->isUnconditional()) { // Critical edge?
4476 BasicBlock::iterator I, E;
4477 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandsfe806382007-07-04 20:52:51 +00004478 if (isSelector(I))
Duncan Sands92bf2c62007-06-15 19:04:19 +00004479 break;
4480
4481 if (I == E)
4482 // No catch info found - try to extract some from the successor.
4483 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands61166502007-06-06 10:05:18 +00004484 }
4485 }
4486
Chris Lattner7a60d912005-01-07 07:47:53 +00004487 // Lower all of the non-terminator instructions.
4488 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4489 I != E; ++I)
4490 SDL.visit(*I);
Duncan Sands97f72362007-06-13 05:51:31 +00004491
Chris Lattner7a60d912005-01-07 07:47:53 +00004492 // Ensure that all instructions which are used outside of their defining
Duncan Sands97f72362007-06-13 05:51:31 +00004493 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner7a60d912005-01-07 07:47:53 +00004494 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sands97f72362007-06-13 05:51:31 +00004495 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner289aa442007-02-04 01:35:11 +00004496 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner7a60d912005-01-07 07:47:53 +00004497 if (VMI != FuncInfo.ValueMap.end())
Chris Lattner718b5c22005-01-13 17:59:43 +00004498 UnorderedChains.push_back(
Chris Lattnered0110b2006-10-27 21:36:01 +00004499 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner7a60d912005-01-07 07:47:53 +00004500 }
4501
4502 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4503 // ensure constants are generated when needed. Remember the virtual registers
4504 // that need to be added to the Machine PHI nodes as input. We cannot just
4505 // directly add them, because expansion might result in multiple MBB's for one
4506 // BB. As such, the start of the BB might correspond to a different MBB than
4507 // the end.
Misha Brukman835702a2005-04-21 22:36:52 +00004508 //
Chris Lattner84a03502006-10-27 23:50:33 +00004509 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner7a60d912005-01-07 07:47:53 +00004510
4511 // Emit constants only once even if used by multiple PHI nodes.
4512 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattner707339a52006-09-07 01:59:34 +00004513
Chris Lattner84a03502006-10-27 23:50:33 +00004514 // Vector bool would be better, but vector<bool> is really slow.
4515 std::vector<unsigned char> SuccsHandled;
4516 if (TI->getNumSuccessors())
4517 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4518
Dan Gohmanf8f531b2007-07-09 20:59:04 +00004519 // Check successor nodes' PHI nodes that expect a constant to be available
4520 // from this block.
Chris Lattner7a60d912005-01-07 07:47:53 +00004521 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4522 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattner707339a52006-09-07 01:59:34 +00004523 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner84a03502006-10-27 23:50:33 +00004524 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattner707339a52006-09-07 01:59:34 +00004525
Chris Lattner84a03502006-10-27 23:50:33 +00004526 // If this terminator has multiple identical successors (common for
4527 // switches), only handle each succ once.
4528 unsigned SuccMBBNo = SuccMBB->getNumber();
4529 if (SuccsHandled[SuccMBBNo]) continue;
4530 SuccsHandled[SuccMBBNo] = true;
4531
4532 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner7a60d912005-01-07 07:47:53 +00004533 PHINode *PN;
4534
4535 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4536 // nodes and Machine PHI nodes, but the incoming operands have not been
4537 // emitted yet.
4538 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner84a03502006-10-27 23:50:33 +00004539 (PN = dyn_cast<PHINode>(I)); ++I) {
4540 // Ignore dead phi's.
4541 if (PN->use_empty()) continue;
4542
4543 unsigned Reg;
4544 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner90f42382006-11-29 01:12:32 +00004545
Chris Lattner84a03502006-10-27 23:50:33 +00004546 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4547 unsigned &RegOut = ConstantsOut[C];
4548 if (RegOut == 0) {
4549 RegOut = FuncInfo.CreateRegForValue(C);
4550 UnorderedChains.push_back(
4551 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner7a60d912005-01-07 07:47:53 +00004552 }
Chris Lattner84a03502006-10-27 23:50:33 +00004553 Reg = RegOut;
4554 } else {
4555 Reg = FuncInfo.ValueMap[PHIOp];
4556 if (Reg == 0) {
4557 assert(isa<AllocaInst>(PHIOp) &&
4558 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4559 "Didn't codegen value into a register!??");
4560 Reg = FuncInfo.CreateRegForValue(PHIOp);
4561 UnorderedChains.push_back(
4562 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattnerba380352006-03-31 02:12:18 +00004563 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004564 }
Chris Lattner84a03502006-10-27 23:50:33 +00004565
4566 // Remember that this register needs to added to the machine PHI node as
4567 // the input for this MBB.
4568 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohmana8665142007-06-25 16:23:39 +00004569 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohman04deef32007-06-21 14:42:22 +00004570 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner84a03502006-10-27 23:50:33 +00004571 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4572 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004573 }
4574 ConstantsOut.clear();
4575
Chris Lattner718b5c22005-01-13 17:59:43 +00004576 // Turn all of the unordered chains into one factored node.
Chris Lattner24516842005-01-13 19:53:14 +00004577 if (!UnorderedChains.empty()) {
Chris Lattnerb7cad902005-11-09 05:03:03 +00004578 SDOperand Root = SDL.getRoot();
4579 if (Root.getOpcode() != ISD::EntryToken) {
4580 unsigned i = 0, e = UnorderedChains.size();
4581 for (; i != e; ++i) {
4582 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4583 if (UnorderedChains[i].Val->getOperand(0) == Root)
4584 break; // Don't add the root if we already indirectly depend on it.
4585 }
4586
4587 if (i == e)
4588 UnorderedChains.push_back(Root);
4589 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004590 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4591 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattner718b5c22005-01-13 17:59:43 +00004592 }
4593
Chris Lattner7a60d912005-01-07 07:47:53 +00004594 // Lower the terminator after the copies are emitted.
Duncan Sands97f72362007-06-13 05:51:31 +00004595 SDL.visit(*LLVMBB->getTerminator());
Chris Lattner4108bb02005-01-17 19:43:36 +00004596
Nate Begemaned728c12006-03-27 01:32:24 +00004597 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004598 // lowering, as well as any jump table information.
Nate Begemaned728c12006-03-27 01:32:24 +00004599 SwitchCases.clear();
4600 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov70378262007-03-25 15:07:15 +00004601 JTCases.clear();
4602 JTCases = SDL.JTCases;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004603 BitTestCases.clear();
4604 BitTestCases = SDL.BitTestCases;
4605
Chris Lattner4108bb02005-01-17 19:43:36 +00004606 // Make sure the root of the DAG is up-to-date.
4607 DAG.setRoot(SDL.getRoot());
Chris Lattner7a60d912005-01-07 07:47:53 +00004608}
4609
Nate Begemaned728c12006-03-27 01:32:24 +00004610void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00004611 // Run the DAG combiner in pre-legalize mode.
Dan Gohman8dc0b932007-08-27 16:26:13 +00004612 DAG.Combine(false, *AA);
Nate Begeman007c6502005-09-07 00:15:36 +00004613
Bill Wendling22e978a2006-12-07 20:04:42 +00004614 DOUT << "Lowered selection DAG:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004615 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004616
Chris Lattner7a60d912005-01-07 07:47:53 +00004617 // Second step, hack on the DAG until it only uses operations and types that
4618 // the target supports.
Chris Lattnerffcb0ae2005-01-23 04:36:26 +00004619 DAG.Legalize();
Nate Begemaned728c12006-03-27 01:32:24 +00004620
Bill Wendling22e978a2006-12-07 20:04:42 +00004621 DOUT << "Legalized selection DAG:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004622 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004623
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00004624 // Run the DAG combiner in post-legalize mode.
Dan Gohman8dc0b932007-08-27 16:26:13 +00004625 DAG.Combine(true, *AA);
Nate Begeman007c6502005-09-07 00:15:36 +00004626
Evan Cheng739a6a42006-01-21 02:32:06 +00004627 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng51ab4492006-04-28 02:09:19 +00004628
Chris Lattner5ca31d92005-03-30 01:10:47 +00004629 // Third, instruction select all of the operations to machine code, adding the
4630 // code to the MachineBasicBlock.
Chris Lattner7a60d912005-01-07 07:47:53 +00004631 InstructionSelectBasicBlock(DAG);
Nate Begemaned728c12006-03-27 01:32:24 +00004632
Bill Wendling22e978a2006-12-07 20:04:42 +00004633 DOUT << "Selected machine code:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004634 DEBUG(BB->dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004635}
Chris Lattner7a60d912005-01-07 07:47:53 +00004636
Nate Begemaned728c12006-03-27 01:32:24 +00004637void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4638 FunctionLoweringInfo &FuncInfo) {
4639 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4640 {
Jim Laskeyc56315c2007-01-26 21:22:28 +00004641 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemaned728c12006-03-27 01:32:24 +00004642 CurDAG = &DAG;
4643
4644 // First step, lower LLVM code to some DAG. This DAG may use operations and
4645 // types that are not supported by the target.
4646 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4647
4648 // Second step, emit the lowered DAG as machine code.
4649 CodeGenAndEmitDAG(DAG);
4650 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004651
4652 DOUT << "Total amount of phi nodes to update: "
4653 << PHINodesToUpdate.size() << "\n";
4654 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4655 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4656 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemaned728c12006-03-27 01:32:24 +00004657
Chris Lattner5ca31d92005-03-30 01:10:47 +00004658 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner7a60d912005-01-07 07:47:53 +00004659 // PHI nodes in successors.
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004660 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemaned728c12006-03-27 01:32:24 +00004661 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4662 MachineInstr *PHI = PHINodesToUpdate[i].first;
4663 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4664 "This is not a machine PHI node that we are updating!");
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004665 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemaned728c12006-03-27 01:32:24 +00004666 PHI->addMachineBasicBlockOperand(BB);
4667 }
4668 return;
Chris Lattner7a60d912005-01-07 07:47:53 +00004669 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004670
4671 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4672 // Lower header first, if it wasn't already lowered
4673 if (!BitTestCases[i].Emitted) {
4674 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4675 CurDAG = &HSDAG;
Dan Gohman8dc0b932007-08-27 16:26:13 +00004676 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004677 // Set the current basic block to the mbb we wish to insert the code into
4678 BB = BitTestCases[i].Parent;
4679 HSDL.setCurrentBasicBlock(BB);
4680 // Emit the code
4681 HSDL.visitBitTestHeader(BitTestCases[i]);
4682 HSDAG.setRoot(HSDL.getRoot());
4683 CodeGenAndEmitDAG(HSDAG);
4684 }
4685
4686 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4687 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4688 CurDAG = &BSDAG;
Dan Gohman8dc0b932007-08-27 16:26:13 +00004689 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004690 // Set the current basic block to the mbb we wish to insert the code into
4691 BB = BitTestCases[i].Cases[j].ThisBB;
4692 BSDL.setCurrentBasicBlock(BB);
4693 // Emit the code
4694 if (j+1 != ej)
4695 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4696 BitTestCases[i].Reg,
4697 BitTestCases[i].Cases[j]);
4698 else
4699 BSDL.visitBitTestCase(BitTestCases[i].Default,
4700 BitTestCases[i].Reg,
4701 BitTestCases[i].Cases[j]);
4702
4703
4704 BSDAG.setRoot(BSDL.getRoot());
4705 CodeGenAndEmitDAG(BSDAG);
4706 }
4707
4708 // Update PHI Nodes
4709 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4710 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4711 MachineBasicBlock *PHIBB = PHI->getParent();
4712 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4713 "This is not a machine PHI node that we are updating!");
4714 // This is "default" BB. We have two jumps to it. From "header" BB and
4715 // from last "case" BB.
4716 if (PHIBB == BitTestCases[i].Default) {
4717 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4718 PHI->addMachineBasicBlockOperand(BitTestCases[i].Parent);
Anton Korobeynikove2880402007-04-13 06:53:51 +00004719 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004720 PHI->addMachineBasicBlockOperand(BitTestCases[i].Cases.back().ThisBB);
4721 }
4722 // One of "cases" BB.
4723 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4724 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4725 if (cBB->succ_end() !=
4726 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
4727 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4728 PHI->addMachineBasicBlockOperand(cBB);
4729 }
4730 }
4731 }
4732 }
4733
Nate Begeman866b4b42006-04-23 06:26:20 +00004734 // If the JumpTable record is filled in, then we need to emit a jump table.
4735 // Updating the PHI nodes is tricky in this case, since we need to determine
4736 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov70378262007-03-25 15:07:15 +00004737 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4738 // Lower header first, if it wasn't already lowered
4739 if (!JTCases[i].first.Emitted) {
4740 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4741 CurDAG = &HSDAG;
Dan Gohman8dc0b932007-08-27 16:26:13 +00004742 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo);
Anton Korobeynikov70378262007-03-25 15:07:15 +00004743 // Set the current basic block to the mbb we wish to insert the code into
4744 BB = JTCases[i].first.HeaderBB;
4745 HSDL.setCurrentBasicBlock(BB);
4746 // Emit the code
4747 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4748 HSDAG.setRoot(HSDL.getRoot());
4749 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004750 }
Anton Korobeynikov70378262007-03-25 15:07:15 +00004751
4752 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4753 CurDAG = &JSDAG;
Dan Gohman8dc0b932007-08-27 16:26:13 +00004754 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004755 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov70378262007-03-25 15:07:15 +00004756 BB = JTCases[i].second.MBB;
4757 JSDL.setCurrentBasicBlock(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004758 // Emit the code
Anton Korobeynikov70378262007-03-25 15:07:15 +00004759 JSDL.visitJumpTable(JTCases[i].second);
4760 JSDAG.setRoot(JSDL.getRoot());
4761 CodeGenAndEmitDAG(JSDAG);
4762
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004763 // Update PHI Nodes
4764 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4765 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4766 MachineBasicBlock *PHIBB = PHI->getParent();
4767 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4768 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004769 // "default" BB. We can go there only from header BB.
Anton Korobeynikov70378262007-03-25 15:07:15 +00004770 if (PHIBB == JTCases[i].second.Default) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004771 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov70378262007-03-25 15:07:15 +00004772 PHI->addMachineBasicBlockOperand(JTCases[i].first.HeaderBB);
Nate Begemandf488392006-05-03 03:48:02 +00004773 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004774 // JT BB. Just iterate over successors here
Nate Begemandf488392006-05-03 03:48:02 +00004775 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004776 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemandf488392006-05-03 03:48:02 +00004777 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004778 }
4779 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004780 }
4781
Chris Lattner76a7bc82006-10-22 23:00:53 +00004782 // If the switch block involved a branch to one of the actual successors, we
4783 // need to update PHI nodes in that block.
4784 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4785 MachineInstr *PHI = PHINodesToUpdate[i].first;
4786 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4787 "This is not a machine PHI node that we are updating!");
4788 if (BB->isSuccessor(PHI->getParent())) {
4789 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
4790 PHI->addMachineBasicBlockOperand(BB);
4791 }
4792 }
4793
Nate Begemaned728c12006-03-27 01:32:24 +00004794 // If we generated any switch lowering information, build and codegen any
4795 // additional DAGs necessary.
Chris Lattner707339a52006-09-07 01:59:34 +00004796 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskeyc56315c2007-01-26 21:22:28 +00004797 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemaned728c12006-03-27 01:32:24 +00004798 CurDAG = &SDAG;
Dan Gohman8dc0b932007-08-27 16:26:13 +00004799 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo);
Chris Lattner707339a52006-09-07 01:59:34 +00004800
Nate Begemaned728c12006-03-27 01:32:24 +00004801 // Set the current basic block to the mbb we wish to insert the code into
4802 BB = SwitchCases[i].ThisBB;
4803 SDL.setCurrentBasicBlock(BB);
Chris Lattner707339a52006-09-07 01:59:34 +00004804
Nate Begemaned728c12006-03-27 01:32:24 +00004805 // Emit the code
4806 SDL.visitSwitchCase(SwitchCases[i]);
4807 SDAG.setRoot(SDL.getRoot());
4808 CodeGenAndEmitDAG(SDAG);
Chris Lattner707339a52006-09-07 01:59:34 +00004809
4810 // Handle any PHI nodes in successors of this chunk, as if we were coming
4811 // from the original BB before switch expansion. Note that PHI nodes can
4812 // occur multiple times in PHINodesToUpdate. We have to be very careful to
4813 // handle them the right number of times.
Chris Lattner963ddad2006-10-24 17:57:59 +00004814 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattner707339a52006-09-07 01:59:34 +00004815 for (MachineBasicBlock::iterator Phi = BB->begin();
4816 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4817 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4818 for (unsigned pn = 0; ; ++pn) {
4819 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4820 if (PHINodesToUpdate[pn].first == Phi) {
4821 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
4822 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
4823 break;
4824 }
4825 }
Nate Begemaned728c12006-03-27 01:32:24 +00004826 }
Chris Lattner707339a52006-09-07 01:59:34 +00004827
4828 // Don't process RHS if same block as LHS.
Chris Lattner963ddad2006-10-24 17:57:59 +00004829 if (BB == SwitchCases[i].FalseBB)
4830 SwitchCases[i].FalseBB = 0;
Chris Lattner707339a52006-09-07 01:59:34 +00004831
4832 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner61bcf912006-10-24 18:07:37 +00004833 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner963ddad2006-10-24 17:57:59 +00004834 SwitchCases[i].FalseBB = 0;
Nate Begemaned728c12006-03-27 01:32:24 +00004835 }
Chris Lattner963ddad2006-10-24 17:57:59 +00004836 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattner5ca31d92005-03-30 01:10:47 +00004837 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004838}
Evan Cheng739a6a42006-01-21 02:32:06 +00004839
Jim Laskey95eda5b2006-08-01 14:21:23 +00004840
Evan Cheng739a6a42006-01-21 02:32:06 +00004841//===----------------------------------------------------------------------===//
4842/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4843/// target node in the graph.
4844void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4845 if (ViewSchedDAGs) DAG.viewGraph();
Evan Chengc1e1d972006-01-23 07:01:07 +00004846
Jim Laskey29e635d2006-08-02 12:30:23 +00004847 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey95eda5b2006-08-01 14:21:23 +00004848
4849 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +00004850 Ctor = ISHeuristic;
Jim Laskey17c67ef2006-08-01 19:14:14 +00004851 RegisterScheduler::setDefault(Ctor);
Evan Chengc1e1d972006-01-23 07:01:07 +00004852 }
Jim Laskey95eda5b2006-08-01 14:21:23 +00004853
Jim Laskey03593f72006-08-01 18:29:48 +00004854 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnere23928c2006-01-21 19:12:11 +00004855 BB = SL->Run();
Dan Gohman81b62e12007-08-28 20:32:58 +00004856
4857 if (ViewSUnitDAGs) SL->viewGraph();
4858
Evan Chengf9adce92006-02-04 06:49:00 +00004859 delete SL;
Evan Cheng739a6a42006-01-21 02:32:06 +00004860}
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004861
Chris Lattner47639db2006-03-06 00:22:00 +00004862
Jim Laskey03593f72006-08-01 18:29:48 +00004863HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4864 return new HazardRecognizer();
4865}
4866
Chris Lattner6df34962006-10-11 03:58:02 +00004867//===----------------------------------------------------------------------===//
4868// Helper functions used by the generated instruction selector.
4869//===----------------------------------------------------------------------===//
4870// Calls to these methods are generated by tblgen.
4871
4872/// CheckAndMask - The isel is trying to match something like (and X, 255). If
4873/// the dag combiner simplified the 255, we still want to match. RHS is the
4874/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
4875/// specified in the .td file (e.g. 255).
4876bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmanf0bb1282007-07-24 23:00:27 +00004877 int64_t DesiredMaskS) const {
Chris Lattner6df34962006-10-11 03:58:02 +00004878 uint64_t ActualMask = RHS->getValue();
4879 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4880
4881 // If the actual mask exactly matches, success!
4882 if (ActualMask == DesiredMask)
4883 return true;
4884
4885 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4886 if (ActualMask & ~DesiredMask)
4887 return false;
4888
4889 // Otherwise, the DAG Combiner may have proven that the value coming in is
4890 // either already zero or is not demanded. Check for known zero input bits.
4891 uint64_t NeededMask = DesiredMask & ~ActualMask;
Dan Gohman309d3d52007-06-22 14:59:07 +00004892 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner6df34962006-10-11 03:58:02 +00004893 return true;
4894
4895 // TODO: check to see if missing bits are just not demanded.
4896
4897 // Otherwise, this pattern doesn't match.
4898 return false;
4899}
4900
4901/// CheckOrMask - The isel is trying to match something like (or X, 255). If
4902/// the dag combiner simplified the 255, we still want to match. RHS is the
4903/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
4904/// specified in the .td file (e.g. 255).
4905bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmanf0bb1282007-07-24 23:00:27 +00004906 int64_t DesiredMaskS) const {
Chris Lattner6df34962006-10-11 03:58:02 +00004907 uint64_t ActualMask = RHS->getValue();
4908 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4909
4910 // If the actual mask exactly matches, success!
4911 if (ActualMask == DesiredMask)
4912 return true;
4913
4914 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4915 if (ActualMask & ~DesiredMask)
4916 return false;
4917
4918 // Otherwise, the DAG Combiner may have proven that the value coming in is
4919 // either already zero or is not demanded. Check for known zero input bits.
4920 uint64_t NeededMask = DesiredMask & ~ActualMask;
4921
4922 uint64_t KnownZero, KnownOne;
Dan Gohman309d3d52007-06-22 14:59:07 +00004923 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner6df34962006-10-11 03:58:02 +00004924
4925 // If all the missing bits in the or are already known to be set, match!
4926 if ((NeededMask & KnownOne) == NeededMask)
4927 return true;
4928
4929 // TODO: check to see if missing bits are just not demanded.
4930
4931 // Otherwise, this pattern doesn't match.
4932 return false;
4933}
4934
Jim Laskey03593f72006-08-01 18:29:48 +00004935
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004936/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
4937/// by tblgen. Others should not call it.
4938void SelectionDAGISel::
4939SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
4940 std::vector<SDOperand> InOps;
4941 std::swap(InOps, Ops);
4942
4943 Ops.push_back(InOps[0]); // input chain.
4944 Ops.push_back(InOps[1]); // input asm string.
4945
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004946 unsigned i = 2, e = InOps.size();
4947 if (InOps[e-1].getValueType() == MVT::Flag)
4948 --e; // Don't process a flag operand if it is here.
4949
4950 while (i != e) {
4951 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
4952 if ((Flags & 7) != 4 /*MEM*/) {
4953 // Just skip over this operand, copying the operands verbatim.
4954 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
4955 i += (Flags >> 3) + 1;
4956 } else {
4957 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
4958 // Otherwise, this is a memory operand. Ask the target to select it.
4959 std::vector<SDOperand> SelOps;
4960 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling22e978a2006-12-07 20:04:42 +00004961 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004962 exit(1);
4963 }
4964
4965 // Add this to the output node.
Chris Lattnerb49917d2007-04-09 00:33:58 +00004966 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner9bd5ed62006-12-16 21:14:48 +00004967 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattnerb49917d2007-04-09 00:33:58 +00004968 IntPtrTy));
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004969 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
4970 i += 2;
4971 }
4972 }
4973
4974 // Add the flag input back if present.
4975 if (e != InOps.size())
4976 Ops.push_back(InOps.back());
4977}
Devang Patel09f162c2007-05-01 21:15:47 +00004978
Devang Patel8c78a0b2007-05-03 01:11:54 +00004979char SelectionDAGISel::ID = 0;