Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 1 | //===--- AMDGPUMacroFusion.cpp - AMDGPU Macro Fusion ----------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file This file contains the AMDGPU implementation of the DAG scheduling |
| 11 | /// mutation to pair instructions back to back. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "AMDGPUMacroFusion.h" |
| 16 | #include "AMDGPUSubtarget.h" |
| 17 | #include "SIInstrInfo.h" |
Tom Stellard | 44b30b4 | 2018-05-22 02:03:23 +0000 | [diff] [blame] | 18 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 19 | |
| 20 | #include "llvm/CodeGen/MacroFusion.h" |
| 21 | |
| 22 | using namespace llvm; |
| 23 | |
| 24 | namespace { |
| 25 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 26 | /// Check if the instr pair, FirstMI and SecondMI, should be fused |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 27 | /// together. Given SecondMI, when FirstMI is unspecified, then check if |
| 28 | /// SecondMI may be part of a fused pair at all. |
| 29 | static bool shouldScheduleAdjacent(const TargetInstrInfo &TII_, |
| 30 | const TargetSubtargetInfo &TSI, |
| 31 | const MachineInstr *FirstMI, |
| 32 | const MachineInstr &SecondMI) { |
| 33 | const SIInstrInfo &TII = static_cast<const SIInstrInfo&>(TII_); |
| 34 | |
| 35 | switch (SecondMI.getOpcode()) { |
| 36 | case AMDGPU::V_ADDC_U32_e64: |
| 37 | case AMDGPU::V_SUBB_U32_e64: |
| 38 | case AMDGPU::V_CNDMASK_B32_e64: { |
| 39 | // Try to cluster defs of condition registers to their uses. This improves |
| 40 | // the chance VCC will be available which will allow shrinking to VOP2 |
| 41 | // encodings. |
| 42 | if (!FirstMI) |
| 43 | return true; |
| 44 | |
Stanislav Mekhanoshin | 13d3371 | 2018-11-09 17:58:59 +0000 | [diff] [blame^] | 45 | const MachineBasicBlock &MBB = *FirstMI->getParent(); |
| 46 | const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); |
| 47 | const TargetRegisterInfo *TRI = MRI.getTargetRegisterInfo(); |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 48 | const MachineOperand *Src2 = TII.getNamedOperand(SecondMI, |
| 49 | AMDGPU::OpName::src2); |
Stanislav Mekhanoshin | 13d3371 | 2018-11-09 17:58:59 +0000 | [diff] [blame^] | 50 | return FirstMI->definesRegister(Src2->getReg(), TRI); |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 51 | } |
| 52 | default: |
| 53 | return false; |
| 54 | } |
| 55 | |
| 56 | return false; |
| 57 | } |
| 58 | |
| 59 | } // end namespace |
| 60 | |
| 61 | |
| 62 | namespace llvm { |
| 63 | |
| 64 | std::unique_ptr<ScheduleDAGMutation> createAMDGPUMacroFusionDAGMutation () { |
| 65 | return createMacroFusionDAGMutation(shouldScheduleAdjacent); |
| 66 | } |
| 67 | |
| 68 | } // end namespace llvm |