blob: 79392569a799203210b8fbfcd6c5c897673f09c1 [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Lorenz345c1442015-06-15 23:52:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the class that prints out the LLVM IR and machine
10// functions using the MIR serialization format.
11//
12//===----------------------------------------------------------------------===//
13
David Blaikie3f833ed2017-11-08 01:01:31 +000014#include "llvm/CodeGen/MIRPrinter.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000015#include "llvm/ADT/DenseMap.h"
16#include "llvm/ADT/None.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000017#include "llvm/ADT/STLExtras.h"
Tim Northoverd28d3cc2016-09-12 11:20:10 +000018#include "llvm/ADT/SmallBitVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000019#include "llvm/ADT/SmallPtrSet.h"
20#include "llvm/ADT/SmallVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000021#include "llvm/ADT/StringRef.h"
22#include "llvm/ADT/Twine.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000023#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000024#include "llvm/CodeGen/MIRYamlMapping.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000025#include "llvm/CodeGen/MachineBasicBlock.h"
Alex Lorenzab980492015-07-20 20:51:18 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000028#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000029#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineJumpTableInfo.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000032#include "llvm/CodeGen/MachineOperand.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000035#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000036#include "llvm/CodeGen/TargetRegisterInfo.h"
37#include "llvm/CodeGen/TargetSubtargetInfo.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000038#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000039#include "llvm/IR/Constants.h"
Reid Kleckner28865802016-04-14 18:29:59 +000040#include "llvm/IR/DebugInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000041#include "llvm/IR/DebugLoc.h"
42#include "llvm/IR/Function.h"
43#include "llvm/IR/GlobalValue.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000044#include "llvm/IR/IRPrintingPasses.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000045#include "llvm/IR/InstrTypes.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000046#include "llvm/IR/Instructions.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000047#include "llvm/IR/Intrinsics.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000048#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000049#include "llvm/IR/ModuleSlotTracker.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000050#include "llvm/IR/Value.h"
51#include "llvm/MC/LaneBitmask.h"
Chandler Carruth75ca6be2018-08-16 23:11:05 +000052#include "llvm/MC/MCContext.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000053#include "llvm/MC/MCDwarf.h"
Alex Lorenzf22ca8a2015-08-21 21:12:44 +000054#include "llvm/MC/MCSymbol.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000055#include "llvm/Support/AtomicOrdering.h"
56#include "llvm/Support/BranchProbability.h"
57#include "llvm/Support/Casting.h"
58#include "llvm/Support/CommandLine.h"
59#include "llvm/Support/ErrorHandling.h"
Geoff Berryb51774a2016-11-18 19:37:24 +000060#include "llvm/Support/Format.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000061#include "llvm/Support/LowLevelTypeImpl.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000062#include "llvm/Support/YAMLTraits.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000063#include "llvm/Support/raw_ostream.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000064#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000065#include "llvm/Target/TargetMachine.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000066#include <algorithm>
67#include <cassert>
68#include <cinttypes>
69#include <cstdint>
70#include <iterator>
71#include <string>
72#include <utility>
73#include <vector>
Alex Lorenz345c1442015-06-15 23:52:35 +000074
75using namespace llvm;
76
Zachary Turner8065f0b2017-12-01 00:53:10 +000077static cl::opt<bool> SimplifyMIR(
78 "simplify-mir", cl::Hidden,
Matthias Braun89401142017-05-05 21:09:30 +000079 cl::desc("Leave out unnecessary information when printing MIR"));
80
Alex Lorenz345c1442015-06-15 23:52:35 +000081namespace {
82
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000083/// This structure describes how to print out stack object references.
84struct FrameIndexOperand {
85 std::string Name;
86 unsigned ID;
87 bool IsFixed;
88
89 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
90 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
91
92 /// Return an ordinary stack object reference.
93 static FrameIndexOperand create(StringRef Name, unsigned ID) {
94 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
95 }
96
97 /// Return a fixed stack object reference.
98 static FrameIndexOperand createFixed(unsigned ID) {
99 return FrameIndexOperand("", ID, /*IsFixed=*/true);
100 }
101};
102
Alex Lorenz618b2832015-07-30 16:54:38 +0000103} // end anonymous namespace
104
105namespace llvm {
106
Alex Lorenz345c1442015-06-15 23:52:35 +0000107/// This class prints out the machine functions using the MIR serialization
108/// format.
109class MIRPrinter {
110 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000111 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000112 /// Maps from stack object indices to operand indices which will be used when
113 /// printing frame index machine operands.
114 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +0000115
116public:
117 MIRPrinter(raw_ostream &OS) : OS(OS) {}
118
119 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000120
Alex Lorenz28148ba2015-07-09 22:23:13 +0000121 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
122 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +0000123 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
124 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +0000125 void convert(yaml::MachineFunction &MF,
126 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000127 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
128 const MachineJumpTableInfo &JTI);
Matthias Braunef331ef2016-11-30 23:48:50 +0000129 void convertStackObjects(yaml::MachineFunction &YMF,
130 const MachineFunction &MF, ModuleSlotTracker &MST);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000131
132private:
133 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +0000134};
135
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000136/// This class prints out the machine instructions using the MIR serialization
137/// format.
138class MIPrinter {
139 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000140 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000141 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000142 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000143 /// Synchronization scope names registered with LLVMContext.
144 SmallVector<StringRef, 8> SSNs;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000145
Matthias Braun89401142017-05-05 21:09:30 +0000146 bool canPredictBranchProbabilities(const MachineBasicBlock &MBB) const;
147 bool canPredictSuccessors(const MachineBasicBlock &MBB) const;
148
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000149public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000150 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000151 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
152 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
153 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
154 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000155
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000156 void print(const MachineBasicBlock &MBB);
157
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000158 void print(const MachineInstr &MI);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000159 void printStackObjectReference(int FrameIndex);
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000160 void print(const MachineInstr &MI, unsigned OpIdx,
161 const TargetRegisterInfo *TRI, bool ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000162 LLT TypeToPrint, bool PrintDef = true);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000163};
164
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000165} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000166
167namespace llvm {
168namespace yaml {
169
170/// This struct serializes the LLVM IR module.
171template <> struct BlockScalarTraits<Module> {
172 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
173 Mod.print(OS, nullptr);
174 }
Eugene Zelenkofb69e662017-06-06 22:22:41 +0000175
Alex Lorenz345c1442015-06-15 23:52:35 +0000176 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
177 llvm_unreachable("LLVM Module is supposed to be parsed separately");
178 return "";
179 }
180};
181
182} // end namespace yaml
183} // end namespace llvm
184
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000185static void printRegMIR(unsigned Reg, yaml::StringValue &Dest,
186 const TargetRegisterInfo *TRI) {
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000187 raw_string_ostream OS(Dest.Value);
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000188 OS << printReg(Reg, TRI);
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000189}
190
Alex Lorenz345c1442015-06-15 23:52:35 +0000191void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000192 initRegisterMaskIds(MF);
193
Alex Lorenz345c1442015-06-15 23:52:35 +0000194 yaml::MachineFunction YamlMF;
195 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000196 YamlMF.Alignment = MF.getAlignment();
197 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
Sanjin Sijaric625d08e2018-10-24 21:07:38 +0000198 YamlMF.HasWinCFI = MF.hasWinCFI();
Derek Schuffad154c82016-03-28 17:05:30 +0000199
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000200 YamlMF.Legalized = MF.getProperties().hasProperty(
201 MachineFunctionProperties::Property::Legalized);
Ahmed Bougacha24712652016-08-02 16:17:10 +0000202 YamlMF.RegBankSelected = MF.getProperties().hasProperty(
203 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab109d512016-08-02 16:49:19 +0000204 YamlMF.Selected = MF.getProperties().hasProperty(
205 MachineFunctionProperties::Property::Selected);
Roman Tereshin3054ece2018-02-28 17:55:45 +0000206 YamlMF.FailedISel = MF.getProperties().hasProperty(
207 MachineFunctionProperties::Property::FailedISel);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000208
Alex Lorenz28148ba2015-07-09 22:23:13 +0000209 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Matthias Braunf1caa282017-12-15 22:22:58 +0000210 ModuleSlotTracker MST(MF.getFunction().getParent());
211 MST.incorporateFunction(MF.getFunction());
Matthias Braun941a7052016-07-28 18:40:00 +0000212 convert(MST, YamlMF.FrameInfo, MF.getFrameInfo());
Matthias Braunef331ef2016-11-30 23:48:50 +0000213 convertStackObjects(YamlMF, MF, MST);
Alex Lorenzab980492015-07-20 20:51:18 +0000214 if (const auto *ConstantPool = MF.getConstantPool())
215 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000216 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
217 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000218 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
219 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000220 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000221 if (IsNewlineNeeded)
222 StrOS << "\n";
223 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
224 .print(MBB);
225 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000226 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000227 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000228 yaml::Output Out(OS);
Vivek Pandya56d87ef2017-06-06 08:16:19 +0000229 if (!SimplifyMIR)
230 Out.setWriteDefaultValues(true);
Alex Lorenz345c1442015-06-15 23:52:35 +0000231 Out << YamlMF;
232}
233
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000234static void printCustomRegMask(const uint32_t *RegMask, raw_ostream &OS,
235 const TargetRegisterInfo *TRI) {
236 assert(RegMask && "Can't print an empty register mask");
237 OS << StringRef("CustomRegMask(");
238
239 bool IsRegInRegMaskFound = false;
240 for (int I = 0, E = TRI->getNumRegs(); I < E; I++) {
241 // Check whether the register is asserted in regmask.
242 if (RegMask[I / 32] & (1u << (I % 32))) {
243 if (IsRegInRegMaskFound)
244 OS << ',';
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000245 OS << printReg(I, TRI);
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000246 IsRegInRegMaskFound = true;
247 }
248 }
249
250 OS << ')';
251}
252
Justin Bogner6c452832017-10-24 18:04:54 +0000253static void printRegClassOrBank(unsigned Reg, yaml::StringValue &Dest,
254 const MachineRegisterInfo &RegInfo,
255 const TargetRegisterInfo *TRI) {
256 raw_string_ostream OS(Dest.Value);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000257 OS << printRegClassOrBank(Reg, RegInfo, TRI);
Justin Bogner6c452832017-10-24 18:04:54 +0000258}
259
Francis Visoiu Mistrih57fcd342018-04-25 18:58:06 +0000260template <typename T>
261static void
262printStackObjectDbgInfo(const MachineFunction::VariableDbgInfo &DebugVar,
263 T &Object, ModuleSlotTracker &MST) {
264 std::array<std::string *, 3> Outputs{{&Object.DebugVar.Value,
265 &Object.DebugExpr.Value,
266 &Object.DebugLoc.Value}};
267 std::array<const Metadata *, 3> Metas{{DebugVar.Var,
268 DebugVar.Expr,
269 DebugVar.Loc}};
270 for (unsigned i = 0; i < 3; ++i) {
271 raw_string_ostream StrOS(*Outputs[i]);
272 Metas[i]->printAsOperand(StrOS, MST);
273 }
274}
Justin Bogner6c452832017-10-24 18:04:54 +0000275
Alex Lorenz54565cf2015-06-24 19:56:10 +0000276void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000277 const MachineRegisterInfo &RegInfo,
278 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000279 MF.TracksRegLiveness = RegInfo.tracksLiveness();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000280
281 // Print the virtual register definitions.
282 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
283 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
284 yaml::VirtualRegisterDefinition VReg;
285 VReg.ID = I;
Puyan Lotfi399b46c2018-03-30 18:15:54 +0000286 if (RegInfo.getVRegName(Reg) != "")
287 continue;
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000288 ::printRegClassOrBank(Reg, VReg.Class, RegInfo, TRI);
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000289 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
290 if (PreferredReg)
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000291 printRegMIR(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000292 MF.VirtualRegisters.push_back(VReg);
293 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000294
295 // Print the live ins.
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +0000296 for (std::pair<unsigned, unsigned> LI : RegInfo.liveins()) {
Alex Lorenz12045a42015-07-27 17:42:45 +0000297 yaml::MachineFunctionLiveIn LiveIn;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000298 printRegMIR(LI.first, LiveIn.Register, TRI);
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +0000299 if (LI.second)
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000300 printRegMIR(LI.second, LiveIn.VirtualRegister, TRI);
Alex Lorenz12045a42015-07-27 17:42:45 +0000301 MF.LiveIns.push_back(LiveIn);
302 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000303
304 // Prints the callee saved registers.
305 if (RegInfo.isUpdatedCSRsInitialized()) {
306 const MCPhysReg *CalleeSavedRegs = RegInfo.getCalleeSavedRegs();
307 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
308 for (const MCPhysReg *I = CalleeSavedRegs; *I; ++I) {
Alex Lorenzc4838082015-08-11 00:32:49 +0000309 yaml::FlowStringValue Reg;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000310 printRegMIR(*I, Reg, TRI);
Alex Lorenzc4838082015-08-11 00:32:49 +0000311 CalleeSavedRegisters.push_back(Reg);
312 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000313 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenzc4838082015-08-11 00:32:49 +0000314 }
Alex Lorenz54565cf2015-06-24 19:56:10 +0000315}
316
Alex Lorenza6f9a372015-07-29 21:09:09 +0000317void MIRPrinter::convert(ModuleSlotTracker &MST,
318 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000319 const MachineFrameInfo &MFI) {
320 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
321 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
322 YamlMFI.HasStackMap = MFI.hasStackMap();
323 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
324 YamlMFI.StackSize = MFI.getStackSize();
325 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
326 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
327 YamlMFI.AdjustsStack = MFI.adjustsStack();
328 YamlMFI.HasCalls = MFI.hasCalls();
Matthias Braunab9438c2017-05-01 22:32:25 +0000329 YamlMFI.MaxCallFrameSize = MFI.isMaxCallFrameSizeComputed()
330 ? MFI.getMaxCallFrameSize() : ~0u;
Reid Kleckner9ea2c012018-10-01 21:59:45 +0000331 YamlMFI.CVBytesOfCalleeSavedRegisters =
332 MFI.getCVBytesOfCalleeSavedRegisters();
Alex Lorenz60541c12015-07-09 19:55:27 +0000333 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
334 YamlMFI.HasVAStart = MFI.hasVAStart();
335 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Francis Visoiu Mistrih537d7ee2018-04-06 08:56:25 +0000336 YamlMFI.LocalFrameSize = MFI.getLocalFrameSize();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000337 if (MFI.getSavePoint()) {
338 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000339 StrOS << printMBBReference(*MFI.getSavePoint());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000340 }
341 if (MFI.getRestorePoint()) {
342 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000343 StrOS << printMBBReference(*MFI.getRestorePoint());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000344 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000345}
346
Matthias Braunef331ef2016-11-30 23:48:50 +0000347void MIRPrinter::convertStackObjects(yaml::MachineFunction &YMF,
348 const MachineFunction &MF,
349 ModuleSlotTracker &MST) {
350 const MachineFrameInfo &MFI = MF.getFrameInfo();
351 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Alex Lorenzde491f02015-07-13 18:07:26 +0000352 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000353 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000354 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
355 if (MFI.isDeadObjectIndex(I))
356 continue;
357
358 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000359 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000360 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
361 ? yaml::FixedMachineStackObject::SpillSlot
362 : yaml::FixedMachineStackObject::DefaultType;
363 YamlObject.Offset = MFI.getObjectOffset(I);
364 YamlObject.Size = MFI.getObjectSize(I);
365 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000366 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzde491f02015-07-13 18:07:26 +0000367 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
368 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
Matthias Braunef331ef2016-11-30 23:48:50 +0000369 YMF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000370 StackObjectOperandMapping.insert(
371 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000372 }
373
374 // Process ordinary stack objects.
375 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000376 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
377 if (MFI.isDeadObjectIndex(I))
378 continue;
379
380 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000381 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000382 if (const auto *Alloca = MFI.getObjectAllocation(I))
383 YamlObject.Name.Value =
384 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000385 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
386 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000387 : MFI.isVariableSizedObjectIndex(I)
388 ? yaml::MachineStackObject::VariableSized
389 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000390 YamlObject.Offset = MFI.getObjectOffset(I);
391 YamlObject.Size = MFI.getObjectSize(I);
392 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000393 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000394
Matthias Braunef331ef2016-11-30 23:48:50 +0000395 YMF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000396 StackObjectOperandMapping.insert(std::make_pair(
397 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000398 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000399
400 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
401 yaml::StringValue Reg;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000402 printRegMIR(CSInfo.getReg(), Reg, TRI);
Zaara Syeda5c179bf2018-11-09 16:36:24 +0000403 if (!CSInfo.isSpilledToReg()) {
404 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
405 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
406 "Invalid stack object index");
407 const FrameIndexOperand &StackObject = StackObjectInfo->second;
408 if (StackObject.IsFixed) {
409 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
410 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRestored =
411 CSInfo.isRestored();
412 } else {
413 YMF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
414 YMF.StackObjects[StackObject.ID].CalleeSavedRestored =
415 CSInfo.isRestored();
416 }
Matthias Braun5c3e8a42017-09-28 18:52:14 +0000417 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000418 }
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000419 for (unsigned I = 0, E = MFI.getLocalFrameObjectCount(); I < E; ++I) {
420 auto LocalObject = MFI.getLocalFrameObjectMap(I);
421 auto StackObjectInfo = StackObjectOperandMapping.find(LocalObject.first);
422 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
423 "Invalid stack object index");
424 const FrameIndexOperand &StackObject = StackObjectInfo->second;
425 assert(!StackObject.IsFixed && "Expected a locally mapped stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000426 YMF.StackObjects[StackObject.ID].LocalOffset = LocalObject.second;
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000427 }
Alex Lorenza314d812015-08-18 22:26:26 +0000428
429 // Print the stack object references in the frame information class after
430 // converting the stack objects.
431 if (MFI.hasStackProtectorIndex()) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000432 raw_string_ostream StrOS(YMF.FrameInfo.StackProtector.Value);
Alex Lorenza314d812015-08-18 22:26:26 +0000433 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
434 .printStackObjectReference(MFI.getStackProtectorIndex());
435 }
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000436
437 // Print the debug variable information.
Matthias Braunef331ef2016-11-30 23:48:50 +0000438 for (const MachineFunction::VariableDbgInfo &DebugVar :
439 MF.getVariableDbgInfo()) {
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000440 auto StackObjectInfo = StackObjectOperandMapping.find(DebugVar.Slot);
441 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
442 "Invalid stack object index");
443 const FrameIndexOperand &StackObject = StackObjectInfo->second;
Francis Visoiu Mistrih57fcd342018-04-25 18:58:06 +0000444 if (StackObject.IsFixed) {
445 auto &Object = YMF.FixedStackObjects[StackObject.ID];
446 printStackObjectDbgInfo(DebugVar, Object, MST);
447 } else {
448 auto &Object = YMF.StackObjects[StackObject.ID];
449 printStackObjectDbgInfo(DebugVar, Object, MST);
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000450 }
451 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000452}
453
Alex Lorenzab980492015-07-20 20:51:18 +0000454void MIRPrinter::convert(yaml::MachineFunction &MF,
455 const MachineConstantPool &ConstantPool) {
456 unsigned ID = 0;
457 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
Alex Lorenzab980492015-07-20 20:51:18 +0000458 std::string Str;
459 raw_string_ostream StrOS(Str);
Diana Picusd5a00b02017-08-02 11:09:30 +0000460 if (Constant.isMachineConstantPoolEntry()) {
461 Constant.Val.MachineCPVal->print(StrOS);
462 } else {
463 Constant.Val.ConstVal->printAsOperand(StrOS);
464 }
465
466 yaml::MachineConstantPoolValue YamlConstant;
Alex Lorenzab980492015-07-20 20:51:18 +0000467 YamlConstant.ID = ID++;
468 YamlConstant.Value = StrOS.str();
469 YamlConstant.Alignment = Constant.getAlignment();
Diana Picusd5a00b02017-08-02 11:09:30 +0000470 YamlConstant.IsTargetSpecific = Constant.isMachineConstantPoolEntry();
471
Alex Lorenzab980492015-07-20 20:51:18 +0000472 MF.Constants.push_back(YamlConstant);
473 }
474}
475
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000476void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000477 yaml::MachineJumpTable &YamlJTI,
478 const MachineJumpTableInfo &JTI) {
479 YamlJTI.Kind = JTI.getEntryKind();
480 unsigned ID = 0;
481 for (const auto &Table : JTI.getJumpTables()) {
482 std::string Str;
483 yaml::MachineJumpTable::Entry Entry;
484 Entry.ID = ID++;
485 for (const auto *MBB : Table.MBBs) {
486 raw_string_ostream StrOS(Str);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000487 StrOS << printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000488 Entry.Blocks.push_back(StrOS.str());
489 Str.clear();
490 }
491 YamlJTI.Entries.push_back(Entry);
492 }
493}
494
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000495void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
496 const auto *TRI = MF.getSubtarget().getRegisterInfo();
497 unsigned I = 0;
498 for (const uint32_t *Mask : TRI->getRegMasks())
499 RegisterMaskIds.insert(std::make_pair(Mask, I++));
500}
501
Matthias Braun89401142017-05-05 21:09:30 +0000502void llvm::guessSuccessors(const MachineBasicBlock &MBB,
503 SmallVectorImpl<MachineBasicBlock*> &Result,
504 bool &IsFallthrough) {
505 SmallPtrSet<MachineBasicBlock*,8> Seen;
506
507 for (const MachineInstr &MI : MBB) {
508 if (MI.isPHI())
509 continue;
510 for (const MachineOperand &MO : MI.operands()) {
511 if (!MO.isMBB())
512 continue;
513 MachineBasicBlock *Succ = MO.getMBB();
514 auto RP = Seen.insert(Succ);
515 if (RP.second)
516 Result.push_back(Succ);
517 }
518 }
519 MachineBasicBlock::const_iterator I = MBB.getLastNonDebugInstr();
520 IsFallthrough = I == MBB.end() || !I->isBarrier();
521}
522
523bool
524MIPrinter::canPredictBranchProbabilities(const MachineBasicBlock &MBB) const {
525 if (MBB.succ_size() <= 1)
526 return true;
527 if (!MBB.hasSuccessorProbabilities())
528 return true;
529
530 SmallVector<BranchProbability,8> Normalized(MBB.Probs.begin(),
531 MBB.Probs.end());
532 BranchProbability::normalizeProbabilities(Normalized.begin(),
533 Normalized.end());
534 SmallVector<BranchProbability,8> Equal(Normalized.size());
535 BranchProbability::normalizeProbabilities(Equal.begin(), Equal.end());
536
537 return std::equal(Normalized.begin(), Normalized.end(), Equal.begin());
538}
539
540bool MIPrinter::canPredictSuccessors(const MachineBasicBlock &MBB) const {
541 SmallVector<MachineBasicBlock*,8> GuessedSuccs;
542 bool GuessedFallthrough;
543 guessSuccessors(MBB, GuessedSuccs, GuessedFallthrough);
544 if (GuessedFallthrough) {
545 const MachineFunction &MF = *MBB.getParent();
546 MachineFunction::const_iterator NextI = std::next(MBB.getIterator());
547 if (NextI != MF.end()) {
548 MachineBasicBlock *Next = const_cast<MachineBasicBlock*>(&*NextI);
549 if (!is_contained(GuessedSuccs, Next))
550 GuessedSuccs.push_back(Next);
551 }
552 }
553 if (GuessedSuccs.size() != MBB.succ_size())
554 return false;
555 return std::equal(MBB.succ_begin(), MBB.succ_end(), GuessedSuccs.begin());
556}
557
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000558void MIPrinter::print(const MachineBasicBlock &MBB) {
559 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
560 OS << "bb." << MBB.getNumber();
561 bool HasAttributes = false;
562 if (const auto *BB = MBB.getBasicBlock()) {
563 if (BB->hasName()) {
564 OS << "." << BB->getName();
565 } else {
566 HasAttributes = true;
567 OS << " (";
568 int Slot = MST.getLocalSlot(BB);
569 if (Slot == -1)
570 OS << "<ir-block badref>";
571 else
572 OS << (Twine("%ir-block.") + Twine(Slot)).str();
573 }
574 }
575 if (MBB.hasAddressTaken()) {
576 OS << (HasAttributes ? ", " : " (");
577 OS << "address-taken";
578 HasAttributes = true;
579 }
Reid Kleckner0e288232015-08-27 23:27:47 +0000580 if (MBB.isEHPad()) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000581 OS << (HasAttributes ? ", " : " (");
582 OS << "landing-pad";
583 HasAttributes = true;
584 }
585 if (MBB.getAlignment()) {
586 OS << (HasAttributes ? ", " : " (");
587 OS << "align " << MBB.getAlignment();
588 HasAttributes = true;
589 }
590 if (HasAttributes)
591 OS << ")";
592 OS << ":\n";
593
594 bool HasLineAttributes = false;
595 // Print the successors
Matthias Braun89401142017-05-05 21:09:30 +0000596 bool canPredictProbs = canPredictBranchProbabilities(MBB);
Quentin Colombetd652aeb2017-09-19 23:34:12 +0000597 // Even if the list of successors is empty, if we cannot guess it,
598 // we need to print it to tell the parser that the list is empty.
599 // This is needed, because MI model unreachable as empty blocks
600 // with an empty successor list. If the parser would see that
601 // without the successor list, it would guess the code would
602 // fallthrough.
603 if ((!MBB.succ_empty() && !SimplifyMIR) || !canPredictProbs ||
604 !canPredictSuccessors(MBB)) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000605 OS.indent(2) << "successors: ";
606 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
607 if (I != MBB.succ_begin())
608 OS << ", ";
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000609 OS << printMBBReference(**I);
Matthias Braun89401142017-05-05 21:09:30 +0000610 if (!SimplifyMIR || !canPredictProbs)
Geoff Berryb51774a2016-11-18 19:37:24 +0000611 OS << '('
612 << format("0x%08" PRIx32, MBB.getSuccProbability(I).getNumerator())
613 << ')';
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000614 }
615 OS << "\n";
616 HasLineAttributes = true;
617 }
618
619 // Print the live in registers.
Matthias Braun11723322017-01-05 20:01:19 +0000620 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
621 if (MRI.tracksLiveness() && !MBB.livein_empty()) {
622 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000623 OS.indent(2) << "liveins: ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000624 bool First = true;
Matthias Braund9da1622015-09-09 18:08:03 +0000625 for (const auto &LI : MBB.liveins()) {
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000626 if (!First)
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000627 OS << ", ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000628 First = false;
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000629 OS << printReg(LI.PhysReg, &TRI);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000630 if (!LI.LaneMask.all())
Krzysztof Parzyszekd62669d2016-10-12 21:06:45 +0000631 OS << ":0x" << PrintLaneMask(LI.LaneMask);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000632 }
633 OS << "\n";
634 HasLineAttributes = true;
635 }
636
637 if (HasLineAttributes)
638 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000639 bool IsInBundle = false;
640 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
641 const MachineInstr &MI = *I;
642 if (IsInBundle && !MI.isInsideBundle()) {
643 OS.indent(2) << "}\n";
644 IsInBundle = false;
645 }
646 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000647 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000648 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
649 OS << " {";
650 IsInBundle = true;
651 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000652 OS << "\n";
653 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000654 if (IsInBundle)
655 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000656}
657
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000658void MIPrinter::print(const MachineInstr &MI) {
Justin Bognerfdf9bf42017-10-10 23:50:49 +0000659 const auto *MF = MI.getMF();
Quentin Colombet4e14a492016-03-07 21:57:52 +0000660 const auto &MRI = MF->getRegInfo();
661 const auto &SubTarget = MF->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000662 const auto *TRI = SubTarget.getRegisterInfo();
663 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000664 const auto *TII = SubTarget.getInstrInfo();
665 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000666 if (MI.isCFIInstruction())
667 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000668
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000669 SmallBitVector PrintedTypes(8);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000670 bool ShouldPrintRegisterTies = MI.hasComplexRegisterTies();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000671 unsigned I = 0, E = MI.getNumOperands();
672 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
673 !MI.getOperand(I).isImplicit();
674 ++I) {
675 if (I)
676 OS << ", ";
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000677 print(MI, I, TRI, ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000678 MI.getTypeToPrint(I, PrintedTypes, MRI),
679 /*PrintDef=*/false);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000680 }
681
682 if (I)
683 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000684 if (MI.getFlag(MachineInstr::FrameSetup))
685 OS << "frame-setup ";
Francis Visoiu Mistrih3abf05732018-03-13 19:53:16 +0000686 if (MI.getFlag(MachineInstr::FrameDestroy))
Francis Visoiu Mistrihdbf2c482018-01-09 11:33:22 +0000687 OS << "frame-destroy ";
Michael Berg7d1b25d2018-05-03 00:07:56 +0000688 if (MI.getFlag(MachineInstr::FmNoNans))
689 OS << "nnan ";
690 if (MI.getFlag(MachineInstr::FmNoInfs))
691 OS << "ninf ";
692 if (MI.getFlag(MachineInstr::FmNsz))
693 OS << "nsz ";
694 if (MI.getFlag(MachineInstr::FmArcp))
695 OS << "arcp ";
696 if (MI.getFlag(MachineInstr::FmContract))
697 OS << "contract ";
698 if (MI.getFlag(MachineInstr::FmAfn))
699 OS << "afn ";
700 if (MI.getFlag(MachineInstr::FmReassoc))
701 OS << "reassoc ";
Michael Bergc72a7252018-09-11 21:35:32 +0000702 if (MI.getFlag(MachineInstr::NoUWrap))
703 OS << "nuw ";
704 if (MI.getFlag(MachineInstr::NoSWrap))
705 OS << "nsw ";
706 if (MI.getFlag(MachineInstr::IsExact))
707 OS << "exact ";
Francis Visoiu Mistrihdbf2c482018-01-09 11:33:22 +0000708
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000709 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000710 if (I < E)
711 OS << ' ';
712
713 bool NeedComma = false;
714 for (; I < E; ++I) {
715 if (NeedComma)
716 OS << ", ";
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000717 print(MI, I, TRI, ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000718 MI.getTypeToPrint(I, PrintedTypes, MRI));
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000719 NeedComma = true;
720 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000721
Chandler Carruth75ca6be2018-08-16 23:11:05 +0000722 // Print any optional symbols attached to this instruction as-if they were
723 // operands.
724 if (MCSymbol *PreInstrSymbol = MI.getPreInstrSymbol()) {
725 if (NeedComma)
726 OS << ',';
727 OS << " pre-instr-symbol ";
728 MachineOperand::printSymbol(OS, *PreInstrSymbol);
729 NeedComma = true;
730 }
731 if (MCSymbol *PostInstrSymbol = MI.getPostInstrSymbol()) {
732 if (NeedComma)
733 OS << ',';
734 OS << " post-instr-symbol ";
735 MachineOperand::printSymbol(OS, *PostInstrSymbol);
736 NeedComma = true;
737 }
738
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +0000739 if (const DebugLoc &DL = MI.getDebugLoc()) {
Alex Lorenz46d760d2015-07-22 21:15:11 +0000740 if (NeedComma)
741 OS << ',';
742 OS << " debug-location ";
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +0000743 DL->printAsOperand(OS, MST);
Alex Lorenz46d760d2015-07-22 21:15:11 +0000744 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000745
746 if (!MI.memoperands_empty()) {
747 OS << " :: ";
Matthias Braunf1caa282017-12-15 22:22:58 +0000748 const LLVMContext &Context = MF->getFunction().getContext();
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +0000749 const MachineFrameInfo &MFI = MF->getFrameInfo();
Alex Lorenz4af7e612015-08-03 23:08:19 +0000750 bool NeedComma = false;
751 for (const auto *Op : MI.memoperands()) {
752 if (NeedComma)
753 OS << ", ";
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +0000754 Op->print(OS, MST, SSNs, Context, &MFI, TII);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000755 NeedComma = true;
756 }
757 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000758}
759
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000760void MIPrinter::printStackObjectReference(int FrameIndex) {
761 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
762 assert(ObjectInfo != StackObjectOperandMapping.end() &&
763 "Invalid frame index");
764 const FrameIndexOperand &Operand = ObjectInfo->second;
Francis Visoiu Mistrih0b5bdce2017-12-15 16:33:45 +0000765 MachineOperand::printStackObjectReference(OS, Operand.ID, Operand.IsFixed,
766 Operand.Name);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000767}
768
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000769void MIPrinter::print(const MachineInstr &MI, unsigned OpIdx,
770 const TargetRegisterInfo *TRI,
771 bool ShouldPrintRegisterTies, LLT TypeToPrint,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000772 bool PrintDef) {
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000773 const MachineOperand &Op = MI.getOperand(OpIdx);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000774 switch (Op.getType()) {
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000775 case MachineOperand::MO_Immediate:
776 if (MI.isOperandSubregIdx(OpIdx)) {
Francis Visoiu Mistrih5df3bbf2017-12-14 10:03:09 +0000777 MachineOperand::printTargetFlags(OS, Op);
Francis Visoiu Mistrihecd0b832018-01-16 10:53:11 +0000778 MachineOperand::printSubRegIdx(OS, Op.getImm(), TRI);
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000779 break;
780 }
781 LLVM_FALLTHROUGH;
Francis Visoiu Mistrih6c4ca712017-12-08 11:40:06 +0000782 case MachineOperand::MO_Register:
Francis Visoiu Mistrihf4bd2952017-12-08 11:48:02 +0000783 case MachineOperand::MO_CImmediate:
Francis Visoiu Mistrih3b265c82017-12-19 21:47:00 +0000784 case MachineOperand::MO_FPImmediate:
Francis Visoiu Mistrih26ae8a62017-12-13 10:30:45 +0000785 case MachineOperand::MO_MachineBasicBlock:
Francis Visoiu Mistrihb3a0d512017-12-13 10:30:51 +0000786 case MachineOperand::MO_ConstantPoolIndex:
Francis Visoiu Mistrihb41dbbe2017-12-13 10:30:59 +0000787 case MachineOperand::MO_TargetIndex:
Francis Visoiu Mistrihe76c5fc2017-12-14 10:02:58 +0000788 case MachineOperand::MO_JumpTableIndex:
Francis Visoiu Mistrih5df3bbf2017-12-14 10:03:09 +0000789 case MachineOperand::MO_ExternalSymbol:
Francis Visoiu Mistrihbdaf8bf2017-12-14 10:03:14 +0000790 case MachineOperand::MO_GlobalAddress:
Francis Visoiu Mistrih2db59382017-12-14 10:03:18 +0000791 case MachineOperand::MO_RegisterLiveOut:
Francis Visoiu Mistrih3c993712017-12-14 10:03:23 +0000792 case MachineOperand::MO_Metadata:
Francis Visoiu Mistrih874ae6f2017-12-19 16:51:52 +0000793 case MachineOperand::MO_MCSymbol:
Francis Visoiu Mistrihbbd610a2017-12-19 21:47:05 +0000794 case MachineOperand::MO_CFIIndex:
Francis Visoiu Mistrihcb2683d2017-12-19 21:47:10 +0000795 case MachineOperand::MO_IntrinsicID:
Francis Visoiu Mistrihf81727d2017-12-19 21:47:14 +0000796 case MachineOperand::MO_Predicate:
797 case MachineOperand::MO_BlockAddress: {
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000798 unsigned TiedOperandIdx = 0;
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000799 if (ShouldPrintRegisterTies && Op.isReg() && Op.isTied() && !Op.isDef())
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000800 TiedOperandIdx = Op.getParent()->findTiedOperandIdx(OpIdx);
801 const TargetIntrinsicInfo *TII = MI.getMF()->getTarget().getIntrinsicInfo();
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +0000802 Op.print(OS, MST, TypeToPrint, PrintDef, /*IsStandalone=*/false,
Francis Visoiu Mistrih378b5f32018-01-18 17:59:06 +0000803 ShouldPrintRegisterTies, TiedOperandIdx, TRI, TII);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000804 break;
Justin Bogner6c452832017-10-24 18:04:54 +0000805 }
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000806 case MachineOperand::MO_FrameIndex:
807 printStackObjectReference(Op.getIndex());
808 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000809 case MachineOperand::MO_RegisterMask: {
810 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
811 if (RegMaskInfo != RegisterMaskIds.end())
812 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
813 else
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000814 printCustomRegMask(Op.getRegMask(), OS, TRI);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000815 break;
816 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000817 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000818}
819
Alex Lorenz345c1442015-06-15 23:52:35 +0000820void llvm::printMIR(raw_ostream &OS, const Module &M) {
821 yaml::Output Out(OS);
822 Out << const_cast<Module &>(M);
823}
824
825void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
826 MIRPrinter Printer(OS);
827 Printer.print(MF);
828}