blob: d5538be4bba25e15b948f01ee80365608d519986 [file] [log] [blame]
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000015#include "llvm/ADT/DenseMap.h"
16#include "llvm/ADT/IndexedMap.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000018#include "llvm/ADT/SmallSet.h"
19#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000020#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000021#include "llvm/ADT/Statistic.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
Mehdi Amini47b292d2016-04-16 07:51:28 +000027#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/RegAllocRegistry.h"
29#include "llvm/CodeGen/RegisterClassInfo.h"
Reid Kleckner28865802016-04-14 18:29:59 +000030#include "llvm/IR/DebugInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000035#include <algorithm>
36using namespace llvm;
37
Chandler Carruth1b9dde02014-04-22 02:02:50 +000038#define DEBUG_TYPE "regalloc"
39
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +000042STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000043
44static RegisterRegAlloc
45 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
46
47namespace {
48 class RAFast : public MachineFunctionPass {
49 public:
50 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000051 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trickd3f8fe82012-02-10 04:10:36 +000052 isBulkSpilling(false) {}
Derek Schuffad154c82016-03-28 17:05:30 +000053
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000054 private:
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000055 MachineFunction *MF;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +000056 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000057 const TargetRegisterInfo *TRI;
58 const TargetInstrInfo *TII;
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +000059 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000060
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +000061 // Basic block currently being allocated.
62 MachineBasicBlock *MBB;
63
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000064 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
65 // values are spilled.
66 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
67
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000068 // Everything we know about a live virtual register.
69 struct LiveReg {
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000070 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000071 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000072 unsigned PhysReg; // Currently held here.
73 unsigned short LastOpNum; // OpNum on LastUse.
74 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000075
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000076 explicit LiveReg(unsigned v)
Craig Topperc0196b12014-04-14 00:51:57 +000077 : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){}
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000078
Andrew Trick1eb4a0d2012-04-20 20:05:28 +000079 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000080 return TargetRegisterInfo::virtReg2Index(VirtReg);
81 }
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000082 };
83
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000084 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000085
86 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000087 // that is currently available in a physical register.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000088 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000089
Devang Patel0ab77672011-06-21 22:36:03 +000090 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Pateld71bc1a2010-08-04 18:42:02 +000091
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000092 // RegState - Track the state of a physical register.
93 enum RegState {
94 // A disabled register is not available for allocation, but an alias may
95 // be in use. A register can only be moved out of the disabled state if
96 // all aliases are disabled.
97 regDisabled,
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000098
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000099 // A free register is not currently in use and can be allocated
100 // immediately without checking aliases.
101 regFree,
102
Evan Cheng8ea3af42011-04-22 01:40:20 +0000103 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000104 // call parameter), and it remains reserved until it is used.
105 regReserved
106
107 // A register state may also be a virtual register number, indication that
108 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000109 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000110 };
111
112 // PhysRegState - One of the RegState enums, or a virtreg.
113 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000114
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000115 // Set of register units.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000116 typedef SparseSet<unsigned> UsedInInstrSet;
117
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000118 // Set of register units that are used in the current instruction, and so
119 // cannot be allocated.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000120 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000121
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000122 // Mark a physreg as used in this instruction.
123 void markRegUsedInInstr(unsigned PhysReg) {
124 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
125 UsedInInstr.insert(*Units);
126 }
127
128 // Check if a physreg or any of its aliases are used in this instruction.
129 bool isRegUsedInInstr(unsigned PhysReg) const {
130 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
131 if (UsedInInstr.count(*Units))
132 return true;
133 return false;
134 }
135
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000136 // SkippedInstrs - Descriptors of instructions whose clobber list was
137 // ignored because all registers were spilled. It is still necessary to
138 // mark all the clobbered registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000139 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +0000140
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000141 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
142 // completely after spilling all live registers. LiveRegMap entries should
143 // not be erased.
144 bool isBulkSpilling;
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000145
Alp Toker61007d82014-03-02 03:20:38 +0000146 enum : unsigned {
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000147 spillClean = 1,
148 spillDirty = 100,
149 spillImpossible = ~0u
150 };
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000151 public:
Mehdi Amini117296c2016-10-01 02:56:57 +0000152 StringRef getPassName() const override { return "Fast Register Allocator"; }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000153
Craig Topper4584cd52014-03-07 09:26:03 +0000154 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000155 AU.setPreservesCFG();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000156 MachineFunctionPass::getAnalysisUsage(AU);
157 }
158
Matthias Braun90799ce2016-08-23 21:19:49 +0000159 MachineFunctionProperties getRequiredProperties() const override {
160 return MachineFunctionProperties().set(
161 MachineFunctionProperties::Property::NoPHIs);
162 }
163
Derek Schuffad154c82016-03-28 17:05:30 +0000164 MachineFunctionProperties getSetProperties() const override {
165 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000166 MachineFunctionProperties::Property::NoVRegs);
Derek Schuffad154c82016-03-28 17:05:30 +0000167 }
168
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000169 private:
Craig Topper4584cd52014-03-07 09:26:03 +0000170 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000171 void AllocateBasicBlock();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000172 void handleThroughOperands(MachineInstr *MI,
173 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000174 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000175 bool isLastUseOfLocalReg(MachineOperand&);
176
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000177 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000178 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000179 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000180 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000181 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000182
183 void usePhysReg(MachineOperand&);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000184 void definePhysReg(MachineInstr &MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000185 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000186 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
187 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
188 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
189 }
190 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
191 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
192 }
193 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000194 LiveRegMap::iterator allocVirtReg(MachineInstr &MI, LiveRegMap::iterator,
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000195 unsigned Hint);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000196 LiveRegMap::iterator defineVirtReg(MachineInstr &MI, unsigned OpNum,
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000197 unsigned VirtReg, unsigned Hint);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000198 LiveRegMap::iterator reloadVirtReg(MachineInstr &MI, unsigned OpNum,
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000199 unsigned VirtReg, unsigned Hint);
Akira Hatanakad837be72012-10-31 00:56:01 +0000200 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000201 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000202 };
203 char RAFast::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000204}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000205
Quentin Colombet81551142017-07-07 19:25:42 +0000206INITIALIZE_PASS(RAFast, "regallocfast", "Fast Register Allocator", false, false)
207
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000208/// getStackSpaceFor - This allocates space for the specified virtual register
209/// to be held on the stack.
210int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
211 // Find the location Reg would belong...
212 int SS = StackSlotForVirtReg[VirtReg];
213 if (SS != -1)
214 return SS; // Already has space allocated?
215
216 // Allocate a new stack object for this spill location...
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000217 unsigned Size = TRI->getSpillSize(*RC);
218 unsigned Align = TRI->getSpillAlignment(*RC);
219 int FrameIdx = MF->getFrameInfo().CreateSpillStackObject(Size, Align);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000220
221 // Assign the slot.
222 StackSlotForVirtReg[VirtReg] = FrameIdx;
223 return FrameIdx;
224}
225
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000226/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
227/// its virtual register, and it is guaranteed to be a block-local register.
228///
229bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000230 // If the register has ever been spilled or reloaded, we conservatively assume
231 // it is a global register used in multiple blocks.
232 if (StackSlotForVirtReg[MO.getReg()] != -1)
233 return false;
234
235 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000236 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Owen Anderson16c6bf42014-03-13 23:12:04 +0000237 if (&*I != &MO)
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000238 return false;
239 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000240}
241
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000242/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000243void RAFast::addKillFlag(const LiveReg &LR) {
244 if (!LR.LastUse) return;
245 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000246 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
247 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000248 MO.setIsKill();
Quentin Colombet868ef842017-07-07 19:25:45 +0000249 // else, don't do anything we are problably redefining a
250 // subreg of this register and given we don't track which
251 // lanes are actually dead, we cannot insert a kill flag here.
252 // Otherwise we may end up in a situation like this:
253 // ... = (MO) physreg:sub1, physreg <implicit-use, kill>
254 // ... <== Here we would allow later pass to reuse physreg:sub1
255 // which is potentially wrong.
256 // LR:sub0 = ...
257 // ... = LR.sub1 <== This is going to use physreg:sub1
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000258 }
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000259}
260
261/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000262void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000263 addKillFlag(*LRI);
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000264 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
265 "Broken RegState mapping");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000266 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000267 // Erase from LiveVirtRegs unless we're spilling in bulk.
268 if (!isBulkSpilling)
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000269 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000270}
271
272/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000273void RAFast::killVirtReg(unsigned VirtReg) {
274 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
275 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000276 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000277 if (LRI != LiveVirtRegs.end())
278 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000279}
280
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000281/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedmanac305d22010-08-21 20:19:51 +0000282/// corresponding stack slot if needed.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000283void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000284 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
285 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000286 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000287 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
288 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000289}
290
291/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000292void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000293 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000294 LiveReg &LR = *LRI;
295 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000296
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000297 if (LR.Dirty) {
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000298 // If this physreg is used by the instruction, we want to kill it on the
299 // instruction, not on the spill.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000300 bool SpillKill = MachineBasicBlock::iterator(LR.LastUse) != MI;
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000301 LR.Dirty = false;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000302 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000303 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000304 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
305 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000306 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000307 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000308 ++NumStores; // Update statistics
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000309
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000310 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Pateld71bc1a2010-08-04 18:42:02 +0000311 // identify spilled location as the place to find corresponding variable's
312 // value.
Craig Topperb94011f2013-07-14 04:42:23 +0000313 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000314 LiveDbgValueMap[LRI->VirtReg];
Devang Patel0ab77672011-06-21 22:36:03 +0000315 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
316 MachineInstr *DBG = LRIDbgValues[li];
Adrian Prantl6825fb62017-04-18 01:21:53 +0000317 MachineInstr *NewDV = buildDbgValueForSpill(*MBB, MI, *DBG, FI);
Adrian Prantle5e8ce62014-09-05 17:10:10 +0000318 assert(NewDV->getParent() == MBB && "dangling parent pointer");
David Blaikie0252265b2013-06-16 20:34:15 +0000319 (void)NewDV;
320 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Pateld71bc1a2010-08-04 18:42:02 +0000321 }
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000322 // Now this register is spilled there is should not be any DBG_VALUE
323 // pointing to this register because they are all pointing to spilled value
324 // now.
Devang Pateld88b8ba2011-06-21 23:02:36 +0000325 LRIDbgValues.clear();
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000326 if (SpillKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000327 LR.LastUse = nullptr; // Don't kill register again
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000328 }
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000329 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000330}
331
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000332/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakad837be72012-10-31 00:56:01 +0000333void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000334 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000335 isBulkSpilling = true;
Jakob Stoklund Olesen70563bb2010-05-17 20:01:22 +0000336 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
337 // of spilling here is deterministic, if arbitrary.
338 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
339 i != e; ++i)
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000340 spillVirtReg(MI, i);
341 LiveVirtRegs.clear();
342 isBulkSpilling = false;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000343}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000344
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000345/// usePhysReg - Handle the direct use of a physical register.
346/// Check that the register is not used by a virtreg.
347/// Kill the physreg, marking it free.
348/// This may add implicit kills to MO->getParent() and invalidate MO.
349void RAFast::usePhysReg(MachineOperand &MO) {
350 unsigned PhysReg = MO.getReg();
351 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
352 "Bad usePhysReg operand");
Hans Wennborg8eb336c2016-05-18 16:10:17 +0000353
354 // Ignore undef uses.
355 if (MO.isUndef())
356 return;
357
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000358 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000359 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000360 case regDisabled:
361 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000362 case regReserved:
363 PhysRegState[PhysReg] = regFree;
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000364 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000365 case regFree:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000366 MO.setIsKill();
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000367 return;
368 default:
Eric Christopher66a8bf52010-12-08 21:35:09 +0000369 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000370 // wanted has been clobbered.
371 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000372 }
373
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000374 // Maybe a superregister is reserved?
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000375 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
376 unsigned Alias = *AI;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000377 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000378 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000379 break;
380 case regReserved:
Quentin Colombet079aba72014-12-03 23:38:08 +0000381 // Either PhysReg is a subregister of Alias and we mark the
382 // whole register as free, or PhysReg is the superregister of
383 // Alias and we mark all the aliases as disabled before freeing
384 // PhysReg.
385 // In the latter case, since PhysReg was disabled, this means that
386 // its value is defined only by physical sub-registers. This check
387 // is performed by the assert of the default case in this loop.
388 // Note: The value of the superregister may only be partial
389 // defined, that is why regDisabled is a valid state for aliases.
390 assert((TRI->isSuperRegister(PhysReg, Alias) ||
391 TRI->isSuperRegister(Alias, PhysReg)) &&
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000392 "Instruction is not using a subregister of a reserved register");
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000393 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000394 case regFree:
395 if (TRI->isSuperRegister(PhysReg, Alias)) {
396 // Leave the superregister in the working set.
Quentin Colombet079aba72014-12-03 23:38:08 +0000397 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000398 MO.getParent()->addRegisterKilled(Alias, TRI, true);
399 return;
400 }
401 // Some other alias was in the working set - clear it.
402 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000403 break;
404 default:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000405 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000406 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000407 }
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000408
409 // All aliases are disabled, bring register into working set.
410 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000411 MO.setIsKill();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000412}
413
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000414/// definePhysReg - Mark PhysReg as reserved or free after spilling any
415/// virtregs. This is very similar to defineVirtReg except the physreg is
416/// reserved instead of allocated.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000417void RAFast::definePhysReg(MachineInstr &MI, unsigned PhysReg,
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000418 RegState NewState) {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000419 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000420 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
421 case regDisabled:
422 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000423 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000424 spillVirtReg(MI, VirtReg);
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000425 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000426 case regFree:
427 case regReserved:
428 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000429 return;
430 }
431
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000432 // This is a disabled register, disable all aliases.
433 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000434 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
435 unsigned Alias = *AI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000436 switch (unsigned VirtReg = PhysRegState[Alias]) {
437 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000438 break;
439 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000440 spillVirtReg(MI, VirtReg);
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000441 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000442 case regFree:
443 case regReserved:
444 PhysRegState[Alias] = regDisabled;
445 if (TRI->isSuperRegister(PhysReg, Alias))
446 return;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000447 break;
448 }
449 }
450}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000451
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000452
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000453// calcSpillCost - Return the cost of spilling clearing out PhysReg and
454// aliases so it is free for allocation.
455// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
456// can be allocated directly.
457// Returns spillImpossible when PhysReg or an alias can't be spilled.
458unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000459 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000460 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesen58579272010-05-17 21:02:08 +0000461 return spillImpossible;
Eric Christopherde9d5852011-04-12 22:17:44 +0000462 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000463 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
464 case regDisabled:
465 break;
466 case regFree:
467 return 0;
468 case regReserved:
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000469 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
470 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000471 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000472 default: {
473 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
474 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
475 return I->Dirty ? spillDirty : spillClean;
476 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000477 }
478
Eric Christopherc3783362011-04-12 00:48:08 +0000479 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000480 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000481 unsigned Cost = 0;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000482 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
483 unsigned Alias = *AI;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000484 switch (unsigned VirtReg = PhysRegState[Alias]) {
485 case regDisabled:
486 break;
487 case regFree:
488 ++Cost;
489 break;
490 case regReserved:
491 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000492 default: {
493 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
494 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
495 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000496 break;
497 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000498 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000499 }
500 return Cost;
501}
502
503
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000504/// assignVirtToPhysReg - This method updates local state so that we know
505/// that PhysReg is the proper container for VirtReg now. The physical
506/// register must not be used for anything else when this is called.
507///
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000508void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
509 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000510 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000511 PhysRegState[PhysReg] = LR.VirtReg;
512 assert(!LR.PhysReg && "Already assigned a physreg");
513 LR.PhysReg = PhysReg;
514}
515
516RAFast::LiveRegMap::iterator
517RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
518 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
519 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
520 assignVirtToPhysReg(*LRI, PhysReg);
521 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000522}
523
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000524/// allocVirtReg - Allocate a physical register for VirtReg.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000525RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr &MI,
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000526 LiveRegMap::iterator LRI,
527 unsigned Hint) {
528 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000529
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000530 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
531 "Can only allocate virtual registers");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000532
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000533 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000534
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000535 // Ignore invalid hints.
536 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000537 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000538 Hint = 0;
539
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000540 // Take hint when possible.
541 if (Hint) {
Jakob Stoklund Olesenfb03a922011-06-13 03:26:46 +0000542 // Ignore the hint if we would have to spill a dirty register.
543 unsigned Cost = calcSpillCost(Hint);
544 if (Cost < spillDirty) {
545 if (Cost)
546 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000547 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
548 // That invalidates LRI, so run a new lookup for VirtReg.
549 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000550 }
551 }
552
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000553 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000554
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000555 // First try to find a completely free register.
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000556 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000557 unsigned PhysReg = *I;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000558 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000559 assignVirtToPhysReg(*LRI, PhysReg);
560 return LRI;
561 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000562 }
563
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000564 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
Craig Toppercf0444b2014-11-17 05:50:14 +0000565 << TRI->getRegClassName(RC) << "\n");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000566
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000567 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000568 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000569 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000570 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopherde9d5852011-04-12 22:17:44 +0000571 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
572 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000573 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000574 if (Cost == 0) {
575 assignVirtToPhysReg(*LRI, *I);
576 return LRI;
577 }
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000578 if (Cost < BestCost)
579 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000580 }
581
582 if (BestReg) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000583 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000584 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
585 // That invalidates LRI, so run a new lookup for VirtReg.
586 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000587 }
588
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000589 // Nothing we can do. Report an error and keep going with a bad allocation.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000590 if (MI.isInlineAsm())
591 MI.emitError("inline assembly requires more registers than available");
Benjamin Kramer7200a462013-10-05 19:33:37 +0000592 else
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000593 MI.emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000594 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000595 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000596}
597
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000598/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000599RAFast::LiveRegMap::iterator RAFast::defineVirtReg(MachineInstr &MI,
600 unsigned OpNum,
601 unsigned VirtReg,
602 unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000603 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
604 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000605 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000606 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000607 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000608 if (New) {
609 // If there is no hint, peek at the only use of this register.
610 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
611 MRI->hasOneNonDBGUse(VirtReg)) {
Owen Anderson16c6bf42014-03-13 23:12:04 +0000612 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000613 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000614 if (UseMI.isCopyLike())
615 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000616 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000617 LRI = allocVirtReg(MI, LRI, Hint);
618 } else if (LRI->LastUse) {
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000619 // Redefining a live register - kill at the last use, unless it is this
620 // instruction defining VirtReg multiple times.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000621 if (LRI->LastUse != &MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000622 addKillFlag(*LRI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000623 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000624 assert(LRI->PhysReg && "Register not assigned");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000625 LRI->LastUse = &MI;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000626 LRI->LastOpNum = OpNum;
627 LRI->Dirty = true;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000628 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000629 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000630}
631
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000632/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000633RAFast::LiveRegMap::iterator RAFast::reloadVirtReg(MachineInstr &MI,
634 unsigned OpNum,
635 unsigned VirtReg,
636 unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000637 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
638 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000639 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000640 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000641 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000642 MachineOperand &MO = MI.getOperand(OpNum);
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000643 if (New) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000644 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000645 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000646 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000647 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000648 << PrintReg(LRI->PhysReg, TRI) << "\n");
649 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000650 ++NumLoads;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000651 } else if (LRI->Dirty) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000652 if (isLastUseOfLocalReg(MO)) {
653 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000654 if (MO.isUse())
655 MO.setIsKill();
656 else
657 MO.setIsDead();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000658 } else if (MO.isKill()) {
659 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
660 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000661 } else if (MO.isDead()) {
662 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
663 MO.setIsDead(false);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000664 }
Jakob Stoklund Olesenedd3d9d2010-05-17 03:26:06 +0000665 } else if (MO.isKill()) {
666 // We must remove kill flags from uses of reloaded registers because the
667 // register would be killed immediately, and there might be a second use:
668 // %foo = OR %x<kill>, %x
669 // This would cause a second reload of %x into a different register.
670 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
671 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000672 } else if (MO.isDead()) {
673 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
674 MO.setIsDead(false);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000675 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000676 assert(LRI->PhysReg && "Register not assigned");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000677 LRI->LastUse = &MI;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000678 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000679 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000680 return LRI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000681}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000682
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000683// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
684// subregs. This may invalidate any operand pointers.
685// Return true if the operand kills its register.
686bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
687 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000688 bool Dead = MO.isDead();
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000689 if (!MO.getSubReg()) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000690 MO.setReg(PhysReg);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000691 return MO.isKill() || Dead;
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000692 }
693
694 // Handle subregister index.
695 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
696 MO.setSubReg(0);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000697
698 // A kill flag implies killing the full register. Add corresponding super
699 // register kill.
700 if (MO.isKill()) {
701 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000702 return true;
703 }
Jakob Stoklund Olesendc2e0cd2012-05-14 21:10:25 +0000704
705 // A <def,read-undef> of a sub-register requires an implicit def of the full
706 // register.
707 if (MO.isDef() && MO.isUndef())
708 MI->addRegisterDefined(PhysReg, TRI);
709
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000710 return Dead;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000711}
712
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000713// Handle special instruction operand like early clobbers and tied ops when
714// there are additional physreg defines.
715void RAFast::handleThroughOperands(MachineInstr *MI,
716 SmallVectorImpl<unsigned> &VirtDead) {
717 DEBUG(dbgs() << "Scanning for through registers:");
718 SmallSet<unsigned, 8> ThroughRegs;
719 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
720 MachineOperand &MO = MI->getOperand(i);
721 if (!MO.isReg()) continue;
722 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000723 if (!TargetRegisterInfo::isVirtualRegister(Reg))
724 continue;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000725 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
726 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
David Blaikie70573dc2014-11-19 07:49:26 +0000727 if (ThroughRegs.insert(Reg).second)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000728 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000729 }
730 }
731
732 // If any physreg defines collide with preallocated through registers,
733 // we must spill and reallocate.
734 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
735 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
736 MachineOperand &MO = MI->getOperand(i);
737 if (!MO.isReg() || !MO.isDef()) continue;
738 unsigned Reg = MO.getReg();
739 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000740 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000741 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000742 if (ThroughRegs.count(PhysRegState[*AI]))
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000743 definePhysReg(*MI, *AI, regFree);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000744 }
745 }
746
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000747 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola2021f382011-11-22 06:27:18 +0000748 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000749 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
750 MachineOperand &MO = MI->getOperand(i);
751 if (!MO.isReg()) continue;
752 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000753 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000754 if (MO.isUse()) {
755 unsigned DefIdx = 0;
756 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
757 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
758 << DefIdx << ".\n");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000759 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000760 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000761 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000762 // Note: we don't update the def operand yet. That would cause the normal
763 // def-scan to attempt spilling.
764 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
765 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
766 // Reload the register, but don't assign to the operand just yet.
767 // That would confuse the later phys-def processing pass.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000768 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000769 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000770 }
771 }
772
Rafael Espindola2021f382011-11-22 06:27:18 +0000773 DEBUG(dbgs() << "Allocating early clobbers.\n");
774 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
775 MachineOperand &MO = MI->getOperand(i);
776 if (!MO.isReg()) continue;
777 unsigned Reg = MO.getReg();
778 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
779 if (!MO.isEarlyClobber())
780 continue;
781 // Note: defineVirtReg may invalidate MO.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000782 LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000783 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola2021f382011-11-22 06:27:18 +0000784 if (setPhysReg(MI, i, PhysReg))
785 VirtDead.push_back(Reg);
786 }
787
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000788 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000789 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000790 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
791 MachineOperand &MO = MI->getOperand(i);
792 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
793 unsigned Reg = MO.getReg();
794 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000795 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
796 << " as used in instr\n");
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000797 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000798 }
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000799
800 // Also mark PartialDefs as used to avoid reallocation.
801 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000802 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000803}
804
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000805void RAFast::AllocateBasicBlock() {
806 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000807
808 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000809 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000810
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000811 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000812
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000813 // Add live-in registers as live.
Matthias Braund9da1622015-09-09 18:08:03 +0000814 for (const auto &LI : MBB->liveins())
815 if (MRI->isAllocatable(LI.PhysReg))
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000816 definePhysReg(*MII, LI.PhysReg, regReserved);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000817
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000818 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000819 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000820
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000821 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000822 while (MII != MBB->end()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000823 MachineInstr *MI = &*MII++;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000824 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000825 DEBUG({
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000826 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000827 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
828 if (PhysRegState[Reg] == regDisabled) continue;
829 dbgs() << " " << TRI->getName(Reg);
830 switch(PhysRegState[Reg]) {
831 case regFree:
832 break;
833 case regReserved:
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000834 dbgs() << "*";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000835 break;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000836 default: {
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000837 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000838 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
839 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
840 if (I->Dirty)
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000841 dbgs() << "*";
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000842 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000843 break;
844 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000845 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000846 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000847 dbgs() << '\n';
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000848 // Check that LiveVirtRegs is the inverse.
849 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
850 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000851 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000852 "Bad map key");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000853 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000854 "Bad map value");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000855 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000856 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000857 });
858
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000859 // Debug values are not allowed to change codegen in any way.
860 if (MI->isDebugValue()) {
Devang Pateld61b7352010-07-19 23:25:39 +0000861 bool ScanDbgValue = true;
862 while (ScanDbgValue) {
863 ScanDbgValue = false;
864 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
865 MachineOperand &MO = MI->getOperand(i);
866 if (!MO.isReg()) continue;
867 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000868 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000869 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Pateld61b7352010-07-19 23:25:39 +0000870 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000871 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel57e72372010-07-09 21:48:31 +0000872 else {
Devang Pateld61b7352010-07-19 23:25:39 +0000873 int SS = StackSlotForVirtReg[Reg];
Devang Patel6095d812010-09-10 20:32:09 +0000874 if (SS == -1) {
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000875 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel6095d812010-09-10 20:32:09 +0000876 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000877 MO.setReg(0);
Devang Patel6095d812010-09-10 20:32:09 +0000878 }
Devang Pateld61b7352010-07-19 23:25:39 +0000879 else {
880 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000881 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000882 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000883 const MDNode *Var = MI->getDebugVariable();
884 const MDNode *Expr = MI->getDebugExpression();
Devang Pateld61b7352010-07-19 23:25:39 +0000885 DebugLoc DL = MI->getDebugLoc();
David Blaikie0252265b2013-06-16 20:34:15 +0000886 MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000887 assert(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000888 cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000889 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000890 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
891 TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000892 .addFrameIndex(SS)
893 .addImm(Offset)
894 .addMetadata(Var)
895 .addMetadata(Expr);
David Blaikie0252265b2013-06-16 20:34:15 +0000896 DEBUG(dbgs() << "Modifying debug info due to spill:"
897 << "\t" << *NewDV);
898 // Scan NewDV operands from the beginning.
899 MI = NewDV;
900 ScanDbgValue = true;
901 break;
Devang Pateld61b7352010-07-19 23:25:39 +0000902 }
Devang Patel57e72372010-07-09 21:48:31 +0000903 }
Devang Patel43bde962011-11-15 21:03:58 +0000904 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel57e72372010-07-09 21:48:31 +0000905 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000906 }
907 // Next instruction.
908 continue;
909 }
910
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000911 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000912 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000913 if (MI->isCopy()) {
914 CopyDst = MI->getOperand(0).getReg();
915 CopySrc = MI->getOperand(1).getReg();
916 CopyDstSub = MI->getOperand(0).getSubReg();
917 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000918 }
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000919
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000920 // Track registers used by instruction.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000921 UsedInInstr.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000922
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000923 // First scan.
924 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000925 // Find the end of the virtreg operands
926 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000927 bool hasTiedOps = false;
928 bool hasEarlyClobbers = false;
929 bool hasPartialRedefs = false;
930 bool hasPhysDefs = false;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000931 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
932 MachineOperand &MO = MI->getOperand(i);
Chad Rosier8d2c2292012-11-06 22:52:42 +0000933 // Make sure MRI knows about registers clobbered by regmasks.
934 if (MO.isRegMask()) {
935 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
936 continue;
937 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000938 if (!MO.isReg()) continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000939 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000940 if (!Reg) continue;
941 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
942 VirtOpEnd = i+1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000943 if (MO.isUse()) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000944 hasTiedOps = hasTiedOps ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000945 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000946 } else {
947 if (MO.isEarlyClobber())
948 hasEarlyClobbers = true;
949 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
950 hasPartialRedefs = true;
951 }
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000952 continue;
953 }
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000954 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000955 if (MO.isUse()) {
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000956 usePhysReg(MO);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000957 } else if (MO.isEarlyClobber()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000958 definePhysReg(*MI, Reg,
959 (MO.isImplicit() || MO.isDead()) ? regFree : regReserved);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000960 hasEarlyClobbers = true;
961 } else
962 hasPhysDefs = true;
963 }
964
965 // The instruction may have virtual register operands that must be allocated
966 // the same register at use-time and def-time: early clobbers and tied
967 // operands. If there are also physical defs, these registers must avoid
968 // both physical defs and uses, making them more constrained than normal
969 // operands.
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000970 // Similarly, if there are multiple defs and tied operands, we must make
971 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000972 // We didn't detect inline asm tied operands above, so just make this extra
973 // pass for all inline asm.
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000974 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000975 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000976 handleThroughOperands(MI, VirtDead);
977 // Don't attempt coalescing when we have funny stuff going on.
978 CopyDst = 0;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000979 // Pretend we have early clobbers so the use operands get marked below.
980 // This is not necessary for the common case of a single tied use.
981 hasEarlyClobbers = true;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000982 }
983
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000984 // Second scan.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000985 // Allocate virtreg uses.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000986 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000987 MachineOperand &MO = MI->getOperand(i);
988 if (!MO.isReg()) continue;
989 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000990 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000991 if (MO.isUse()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000992 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, CopyDst);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000993 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000994 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000995 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000996 killVirtReg(LRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000997 }
998 }
999
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +00001000 // Track registers defined by instruction - early clobbers and tied uses at
1001 // this point.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +00001002 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001003 if (hasEarlyClobbers) {
1004 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1005 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +00001006 if (!MO.isReg()) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001007 unsigned Reg = MO.getReg();
1008 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +00001009 // Look for physreg defs and tied uses.
1010 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001011 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001012 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001013 }
1014
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001015 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng7f8e5632011-12-07 07:15:52 +00001016 if (MI->isCall()) {
Quentin Colombete6116982016-02-20 00:32:29 +00001017 // Spill all virtregs before a call. This serves one purpose: If an
Jim Grosbachcb2e56f2010-09-01 19:16:29 +00001018 // exception is thrown, the landing pad is going to expect to find
Quentin Colombete6116982016-02-20 00:32:29 +00001019 // registers in their spill slots.
1020 // Note: although this is appealing to just consider all definitions
1021 // as call-clobbered, this is not correct because some of those
1022 // definitions may be used later on and we do not want to reuse
1023 // those for virtual registers in between.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001024 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1025 spillAll(MI);
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001026
1027 // The imp-defs are skipped below, but we still need to mark those
1028 // registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001029 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001030 }
1031
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001032 // Third scan.
1033 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001034 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001035 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen246e9a02010-06-15 16:20:57 +00001036 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1037 continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001038 unsigned Reg = MO.getReg();
1039
1040 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +00001041 if (!MRI->isAllocatable(Reg)) continue;
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +00001042 definePhysReg(*MI, Reg, MO.isDead() ? regFree : regReserved);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001043 continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001044 }
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +00001045 LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, CopySrc);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001046 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001047 if (setPhysReg(MI, i, PhysReg)) {
1048 VirtDead.push_back(Reg);
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001049 CopyDst = 0; // cancel coalescing;
1050 } else
1051 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001052 }
1053
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001054 // Kill dead defs after the scan to ensure that multiple defs of the same
1055 // register are allocated identically. We didn't need to do this for uses
1056 // because we are crerating our own kill flags, and they are always at the
1057 // last use.
1058 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1059 killVirtReg(VirtDead[i]);
1060 VirtDead.clear();
1061
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001062 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1063 DEBUG(dbgs() << "-- coalescing: " << *MI);
1064 Coalesced.push_back(MI);
1065 } else {
1066 DEBUG(dbgs() << "<< " << *MI);
1067 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001068 }
1069
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001070 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001071 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1072 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001073
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001074 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001075 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001076 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001077 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +00001078 NumCopies += Coalesced.size();
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001079
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001080 DEBUG(MBB->dump());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001081}
1082
1083/// runOnMachineFunction - Register allocate the whole function
1084///
1085bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +00001086 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00001087 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001088 MF = &Fn;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +00001089 MRI = &MF->getRegInfo();
Eric Christopher60621802014-10-14 07:22:00 +00001090 TRI = MF->getSubtarget().getRegisterInfo();
1091 TII = MF->getSubtarget().getInstrInfo();
Chad Rosiered119d52012-11-28 00:21:29 +00001092 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +00001093 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +00001094 UsedInInstr.clear();
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001095 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001096
1097 // initialize the virtual->physical register map to have a 'null'
1098 // mapping for all virtual registers
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +00001099 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001100 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001101
1102 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001103 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1104 MBBi != MBBe; ++MBBi) {
1105 MBB = &*MBBi;
1106 AllocateBasicBlock();
1107 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001108
Andrew Trickda84e642012-02-21 04:51:23 +00001109 // All machine operands and other references to virtual registers have been
1110 // replaced. Remove the virtual registers.
1111 MRI->clearVirtRegs();
1112
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001113 SkippedInstrs.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001114 StackSlotForVirtReg.clear();
Devang Pateld71bc1a2010-08-04 18:42:02 +00001115 LiveDbgValueMap.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001116 return true;
1117}
1118
1119FunctionPass *llvm::createFastRegisterAllocator() {
1120 return new RAFast();
1121}