blob: cd01b70b378b4d72a34cc8d7ef867621d8a26970 [file] [log] [blame]
Eugene Zelenko076468c2017-09-20 21:35:51 +00001//===- ARMFastISel.cpp - ARM FastISel implementation ----------------------===//
Eric Christopher84bdfd82010-07-21 22:26:11 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Eric Christopher84bdfd82010-07-21 22:26:11 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the ARM-specific support for the FastISel class. Some
10// of the target-specific code is generated by tablegen in the file
11// ARMGenFastISel.inc, which is #included here.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000016#include "ARMBaseInstrInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000017#include "ARMBaseRegisterInfo.h"
Eric Christopher72497e52010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopher83a5ec82010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000024#include "MCTargetDesc/ARMBaseInfo.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000025#include "Utils/ARMBaseInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000026#include "llvm/ADT/APFloat.h"
27#include "llvm/ADT/APInt.h"
28#include "llvm/ADT/DenseMap.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000029#include "llvm/ADT/SmallVector.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000030#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000033#include "llvm/CodeGen/ISDOpcodes.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000037#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000038#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000041#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000043#include "llvm/CodeGen/RuntimeLibcalls.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000044#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000045#include "llvm/CodeGen/TargetLowering.h"
46#include "llvm/CodeGen/TargetOpcodes.h"
47#include "llvm/CodeGen/TargetRegisterInfo.h"
Craig Topper2fa14362018-03-29 17:21:10 +000048#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000049#include "llvm/IR/Argument.h"
50#include "llvm/IR/Attributes.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000051#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000052#include "llvm/IR/CallingConv.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000053#include "llvm/IR/Constant.h"
54#include "llvm/IR/Constants.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000055#include "llvm/IR/DataLayout.h"
56#include "llvm/IR/DerivedTypes.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000057#include "llvm/IR/Function.h"
Chandler Carruth03eb0de2014-03-04 10:40:04 +000058#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000059#include "llvm/IR/GlobalValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000060#include "llvm/IR/GlobalVariable.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000061#include "llvm/IR/InstrTypes.h"
62#include "llvm/IR/Instruction.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000063#include "llvm/IR/Instructions.h"
64#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000065#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000066#include "llvm/IR/Module.h"
67#include "llvm/IR/Operator.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000068#include "llvm/IR/Type.h"
69#include "llvm/IR/User.h"
70#include "llvm/IR/Value.h"
71#include "llvm/MC/MCInstrDesc.h"
72#include "llvm/MC/MCRegisterInfo.h"
73#include "llvm/Support/Casting.h"
74#include "llvm/Support/Compiler.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000075#include "llvm/Support/ErrorHandling.h"
David Blaikie13e77db2018-03-23 23:58:25 +000076#include "llvm/Support/MachineValueType.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000077#include "llvm/Support/MathExtras.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000078#include "llvm/Target/TargetMachine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000079#include "llvm/Target/TargetOptions.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000080#include <cassert>
81#include <cstdint>
82#include <utility>
83
Eric Christopher84bdfd82010-07-21 22:26:11 +000084using namespace llvm;
85
86namespace {
Eric Christopher0a3c28b2010-11-20 22:38:27 +000087
Eric Christopherfef5f312010-11-19 22:30:02 +000088 // All possible address modes, plus some.
Eugene Zelenko076468c2017-09-20 21:35:51 +000089 struct Address {
Eric Christopherfef5f312010-11-19 22:30:02 +000090 enum {
91 RegBase,
92 FrameIndexBase
Eugene Zelenko342257e2017-01-31 00:56:17 +000093 } BaseType = RegBase;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000094
Eric Christopherfef5f312010-11-19 22:30:02 +000095 union {
96 unsigned Reg;
97 int FI;
98 } Base;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000099
Eugene Zelenko342257e2017-01-31 00:56:17 +0000100 int Offset = 0;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000101
Eric Christopherfef5f312010-11-19 22:30:02 +0000102 // Innocuous defaults for our address.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000103 Address() {
104 Base.Reg = 0;
105 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000106 };
Eric Christopher84bdfd82010-07-21 22:26:11 +0000107
Craig Topper26696312014-03-18 07:27:13 +0000108class ARMFastISel final : public FastISel {
Eric Christopher84bdfd82010-07-21 22:26:11 +0000109 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
110 /// make the right decision when generating code for different targets.
111 const ARMSubtarget *Subtarget;
Bill Wendling6c1d9592013-12-30 05:17:29 +0000112 Module &M;
Eric Christopher09f757d2010-08-17 01:25:29 +0000113 const TargetMachine &TM;
114 const TargetInstrInfo &TII;
115 const TargetLowering &TLI;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000116 ARMFunctionInfo *AFI;
Eric Christopher84bdfd82010-07-21 22:26:11 +0000117
Eric Christopherb024be32010-09-29 22:24:45 +0000118 // Convenience variables to avoid some queries.
Chad Rosier0439cfc2011-11-08 21:12:00 +0000119 bool isThumb2;
Eric Christopherb024be32010-09-29 22:24:45 +0000120 LLVMContext *Context;
Eric Christopher6a0333c2010-09-02 01:39:14 +0000121
Eric Christopher84bdfd82010-07-21 22:26:11 +0000122 public:
Bob Wilson3e6fa462012-08-03 04:06:28 +0000123 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
124 const TargetLibraryInfo *libInfo)
Eric Christopherd9134482014-08-04 21:25:23 +0000125 : FastISel(funcInfo, libInfo),
Eric Christopherc125e122015-01-29 00:19:37 +0000126 Subtarget(
127 &static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget())),
Eric Christopherd9134482014-08-04 21:25:23 +0000128 M(const_cast<Module &>(*funcInfo.Fn->getParent())),
Eric Christopherc125e122015-01-29 00:19:37 +0000129 TM(funcInfo.MF->getTarget()), TII(*Subtarget->getInstrInfo()),
130 TLI(*Subtarget->getTargetLowering()) {
Eric Christopher8d03b8a2010-08-23 22:32:45 +0000131 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier0439cfc2011-11-08 21:12:00 +0000132 isThumb2 = AFI->isThumbFunction();
Eric Christopherb024be32010-09-29 22:24:45 +0000133 Context = &funcInfo.Fn->getContext();
Eric Christopher84bdfd82010-07-21 22:26:11 +0000134 }
135
Craig Topperfd1c9252012-08-18 21:38:45 +0000136 private:
Eugene Zelenko342257e2017-01-31 00:56:17 +0000137 // Code from FastISel.cpp.
138
Juergen Ributzka88e32512014-09-03 20:56:59 +0000139 unsigned fastEmitInst_r(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000140 const TargetRegisterClass *RC,
141 unsigned Op0, bool Op0IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000142 unsigned fastEmitInst_rr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000143 const TargetRegisterClass *RC,
144 unsigned Op0, bool Op0IsKill,
145 unsigned Op1, bool Op1IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000146 unsigned fastEmitInst_ri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000147 const TargetRegisterClass *RC,
148 unsigned Op0, bool Op0IsKill,
149 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000150 unsigned fastEmitInst_i(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000151 const TargetRegisterClass *RC,
152 uint64_t Imm);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000153
Eric Christopherd8e8a292010-08-20 00:20:31 +0000154 // Backend specific FastISel code.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000155
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000156 bool fastSelectInstruction(const Instruction *I) override;
157 unsigned fastMaterializeConstant(const Constant *C) override;
158 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000159 bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
160 const LoadInst *LI) override;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000161 bool fastLowerArguments() override;
Eugene Zelenko342257e2017-01-31 00:56:17 +0000162
Eric Christopher84bdfd82010-07-21 22:26:11 +0000163 #include "ARMGenFastISel.inc"
Eric Christopher2ff757d2010-09-09 01:06:51 +0000164
Eric Christopher00202ee2010-08-23 21:44:12 +0000165 // Instruction selection routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000166
Eric Christopher2f8637d2010-10-21 21:47:51 +0000167 bool SelectLoad(const Instruction *I);
168 bool SelectStore(const Instruction *I);
169 bool SelectBranch(const Instruction *I);
Chad Rosierded4c992012-02-07 23:56:08 +0000170 bool SelectIndirectBr(const Instruction *I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000171 bool SelectCmp(const Instruction *I);
172 bool SelectFPExt(const Instruction *I);
173 bool SelectFPTrunc(const Instruction *I);
Chad Rosier685b20c2012-02-06 23:50:07 +0000174 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
175 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosiere023d5d2012-02-03 21:14:11 +0000176 bool SelectIToFP(const Instruction *I, bool isSigned);
177 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosieraaa55a82012-02-03 21:07:27 +0000178 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosierb84a4b42012-02-03 21:23:45 +0000179 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosiera7ebc562011-11-11 23:31:03 +0000180 bool SelectCall(const Instruction *I, const char *IntrMemName);
181 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000182 bool SelectSelect(const Instruction *I);
Eric Christopher93bbe652010-10-22 01:28:00 +0000183 bool SelectRet(const Instruction *I);
Chad Rosieree7e4522011-11-02 00:18:48 +0000184 bool SelectTrunc(const Instruction *I);
185 bool SelectIntExt(const Instruction *I);
Jush Lu4705da92012-08-03 02:37:48 +0000186 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000187
Eric Christopher00202ee2010-08-23 21:44:12 +0000188 // Utility routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000189
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000190 bool isPositionIndependent() const;
Chris Lattner229907c2011-07-18 04:54:35 +0000191 bool isTypeLegal(Type *Ty, MVT &VT);
192 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosier9cf803c2011-11-02 18:08:25 +0000193 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
James Molloyd5087892017-02-13 12:32:47 +0000194 bool isZExt, bool isEquality);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000195 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosiera26979b2011-12-14 17:26:05 +0000196 unsigned Alignment = 0, bool isZExt = true,
197 bool allocReg = true);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000198 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +0000199 unsigned Alignment = 0);
Eric Christopherfef5f312010-11-19 22:30:02 +0000200 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier150d35b2012-12-17 22:35:29 +0000201 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier057b6d32011-11-14 23:04:09 +0000202 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosier9f5c68a2012-12-06 01:34:31 +0000203 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
204 unsigned Alignment);
Chad Rosier62a144f2012-12-17 19:59:43 +0000205 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000206 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
207 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
208 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
209 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
210 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000211 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000212 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000213
Eric Christopher1b21f002015-01-29 00:19:33 +0000214 const TargetLowering *getTargetLowering() { return &TLI; }
Christian Pirker238c7c12014-05-12 11:19:20 +0000215
Eric Christopher72497e52010-09-10 23:18:12 +0000216 // Call handling routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000217
Jush Lue67e07b2012-07-19 09:49:00 +0000218 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
219 bool Return,
220 bool isVarArg);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000221 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christopher79398062010-09-29 23:11:09 +0000222 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +0000223 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +0000224 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
225 SmallVectorImpl<unsigned> &RegArgs,
226 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000227 unsigned &NumBytes,
228 bool isVarArg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000229 unsigned getLibcallReg(const Twine &Name);
Duncan Sandsf5dda012010-11-03 11:35:31 +0000230 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +0000231 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000232 unsigned &NumBytes, bool isVarArg);
Eric Christopher7990df12010-09-28 01:21:42 +0000233 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopher72497e52010-09-10 23:18:12 +0000234
235 // OptionalDef handling routines.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000236
Eric Christopher174d8722011-03-12 01:09:29 +0000237 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher0d274a02010-08-19 00:37:05 +0000238 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
239 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier150d35b2012-12-17 22:35:29 +0000240 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000241 const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +0000242 MachineMemOperand::Flags Flags, bool useAM3);
Eric Christopher0d274a02010-08-19 00:37:05 +0000243};
Eric Christopher84bdfd82010-07-21 22:26:11 +0000244
245} // end anonymous namespace
246
Eric Christopher0d274a02010-08-19 00:37:05 +0000247// DefinesOptionalPredicate - This is different from DefinesPredicate in that
248// we don't care about implicit defs here, just places we'll need to add a
249// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
250bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000251 if (!MI->hasOptionalDef())
Eric Christopher0d274a02010-08-19 00:37:05 +0000252 return false;
253
254 // Look to see if our OptionalDef is defining CPSR or CCR.
Javed Absar5b8e4872017-07-18 10:19:48 +0000255 for (const MachineOperand &MO : MI->operands()) {
Eric Christopher985d9e42010-08-20 00:36:24 +0000256 if (!MO.isReg() || !MO.isDef()) continue;
257 if (MO.getReg() == ARM::CPSR)
Eric Christopher0d274a02010-08-19 00:37:05 +0000258 *CPSR = true;
259 }
260 return true;
261}
262
Eric Christopher174d8722011-03-12 01:09:29 +0000263bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000264 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher501d2e22011-04-29 00:03:10 +0000265
Joey Goulya5153cb2013-09-09 14:21:49 +0000266 // If we're a thumb2 or not NEON function we'll be handled via isPredicable.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000267 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopher174d8722011-03-12 01:09:29 +0000268 AFI->isThumb2Function())
Joey Goulya5153cb2013-09-09 14:21:49 +0000269 return MI->isPredicable();
Eric Christopher501d2e22011-04-29 00:03:10 +0000270
Javed Absar5b8e4872017-07-18 10:19:48 +0000271 for (const MCOperandInfo &opInfo : MCID.operands())
272 if (opInfo.isPredicate())
Eric Christopher174d8722011-03-12 01:09:29 +0000273 return true;
Eric Christopher501d2e22011-04-29 00:03:10 +0000274
Eric Christopher174d8722011-03-12 01:09:29 +0000275 return false;
276}
277
Eric Christopher0d274a02010-08-19 00:37:05 +0000278// If the machine is predicable go ahead and add the predicate operands, if
279// it needs default CC operands add those.
Eric Christophere8fccc82010-11-02 01:21:28 +0000280// TODO: If we want to support thumb1 then we'll need to deal with optional
281// CPSR defs that need to be added before the remaining operands. See s_cc_out
282// for descriptions why.
Eric Christopher0d274a02010-08-19 00:37:05 +0000283const MachineInstrBuilder &
284ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
285 MachineInstr *MI = &*MIB;
286
Eric Christopher174d8722011-03-12 01:09:29 +0000287 // Do we use a predicate? or...
288 // Are we NEON in ARM mode and have a predicate operand? If so, I know
289 // we're not predicable but add it anyways.
Joey Goulya5153cb2013-09-09 14:21:49 +0000290 if (isARMNEONPred(MI))
Diana Picus4f8c3e12017-01-13 09:37:56 +0000291 MIB.add(predOps(ARMCC::AL));
Eric Christopher501d2e22011-04-29 00:03:10 +0000292
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000293 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher0d274a02010-08-19 00:37:05 +0000294 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christophera5d60c62010-08-19 15:35:27 +0000295 bool CPSR = false;
Diana Picusa2c59142017-01-13 10:37:37 +0000296 if (DefinesOptionalPredicate(MI, &CPSR))
297 MIB.add(CPSR ? t1CondCodeOp() : condCodeOp());
Eric Christopher0d274a02010-08-19 00:37:05 +0000298 return MIB;
299}
300
Juergen Ributzka88e32512014-09-03 20:56:59 +0000301unsigned ARMFastISel::fastEmitInst_r(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000302 const TargetRegisterClass *RC,
303 unsigned Op0, bool Op0IsKill) {
304 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000305 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000306
Jim Grosbach06c2a682013-08-16 23:37:31 +0000307 // Make sure the input operand is sufficiently constrained to be legal
308 // for this instruction.
309 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000310 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000311 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
312 ResultReg).addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000313 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000314 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000315 .addReg(Op0, Op0IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000316 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000317 TII.get(TargetOpcode::COPY), ResultReg)
318 .addReg(II.ImplicitDefs[0]));
319 }
320 return ResultReg;
321}
322
Juergen Ributzka88e32512014-09-03 20:56:59 +0000323unsigned ARMFastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000324 const TargetRegisterClass *RC,
325 unsigned Op0, bool Op0IsKill,
326 unsigned Op1, bool Op1IsKill) {
327 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000328 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000329
Jim Grosbach06c2a682013-08-16 23:37:31 +0000330 // Make sure the input operands are sufficiently constrained to be legal
331 // for this instruction.
332 Op0 = constrainOperandRegClass(II, Op0, 1);
333 Op1 = constrainOperandRegClass(II, Op1, 2);
334
Chad Rosier0bc51322012-02-15 17:36:21 +0000335 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000336 AddOptionalDefs(
337 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
338 .addReg(Op0, Op0IsKill * RegState::Kill)
339 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000340 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000341 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000342 .addReg(Op0, Op0IsKill * RegState::Kill)
343 .addReg(Op1, Op1IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000344 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000345 TII.get(TargetOpcode::COPY), ResultReg)
346 .addReg(II.ImplicitDefs[0]));
347 }
348 return ResultReg;
349}
350
Juergen Ributzka88e32512014-09-03 20:56:59 +0000351unsigned ARMFastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000352 const TargetRegisterClass *RC,
353 unsigned Op0, bool Op0IsKill,
354 uint64_t Imm) {
355 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000356 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000357
Jim Grosbach06c2a682013-08-16 23:37:31 +0000358 // Make sure the input operand is sufficiently constrained to be legal
359 // for this instruction.
360 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000361 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000362 AddOptionalDefs(
363 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
364 .addReg(Op0, Op0IsKill * RegState::Kill)
365 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000366 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000367 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000368 .addReg(Op0, Op0IsKill * RegState::Kill)
369 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000371 TII.get(TargetOpcode::COPY), ResultReg)
372 .addReg(II.ImplicitDefs[0]));
373 }
374 return ResultReg;
375}
376
Juergen Ributzka88e32512014-09-03 20:56:59 +0000377unsigned ARMFastISel::fastEmitInst_i(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000378 const TargetRegisterClass *RC,
379 uint64_t Imm) {
380 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000381 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000382
Chad Rosier0bc51322012-02-15 17:36:21 +0000383 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000384 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
385 ResultReg).addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000386 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000387 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000388 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000389 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000390 TII.get(TargetOpcode::COPY), ResultReg)
391 .addReg(II.ImplicitDefs[0]));
392 }
393 return ResultReg;
394}
395
Eric Christopher860fc932010-09-10 00:34:35 +0000396// TODO: Don't worry about 64-bit now, but when this is fixed remove the
397// checks from the various callers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000398unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000399 if (VT == MVT::f64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000400
Eric Christopher4bd70472010-09-09 21:44:45 +0000401 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000402 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000403 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher4bd70472010-09-09 21:44:45 +0000404 .addReg(SrcReg));
405 return MoveReg;
406}
407
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000408unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000409 if (VT == MVT::i64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000410
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000411 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000412 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000413 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000414 .addReg(SrcReg));
415 return MoveReg;
416}
417
Eric Christopher3cf63f12010-09-09 00:19:41 +0000418// For double width floating point we need to materialize two constants
419// (the high and the low) into integer registers then use a move to get
420// the combined constant into an FP reg.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000421unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher3cf63f12010-09-09 00:19:41 +0000422 const APFloat Val = CFP->getValueAPF();
Duncan Sands14627772010-11-03 12:17:33 +0000423 bool is64bit = VT == MVT::f64;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000424
Eric Christopher3cf63f12010-09-09 00:19:41 +0000425 // This checks to see if we can use VFP3 instructions to materialize
426 // a constant, otherwise we have to go through the constant pool.
427 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbachefc761a2011-09-30 00:50:06 +0000428 int Imm;
429 unsigned Opc;
430 if (is64bit) {
431 Imm = ARM_AM::getFP64Imm(Val);
432 Opc = ARM::FCONSTD;
433 } else {
434 Imm = ARM_AM::getFP32Imm(Val);
435 Opc = ARM::FCONSTS;
436 }
Eric Christopher3cf63f12010-09-09 00:19:41 +0000437 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
439 TII.get(Opc), DestReg).addImm(Imm));
Eric Christopher3cf63f12010-09-09 00:19:41 +0000440 return DestReg;
441 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000442
Eric Christopher860fc932010-09-10 00:34:35 +0000443 // Require VFP2 for loading fp constants.
Eric Christopher22fd29a2010-09-09 23:50:00 +0000444 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000445
Eric Christopher22fd29a2010-09-09 23:50:00 +0000446 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000447 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000448 if (Align == 0) {
449 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000450 Align = DL.getTypeAllocSize(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000451 }
452 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
453 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
454 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000455
Eric Christopher860fc932010-09-10 00:34:35 +0000456 // The extra reg is for addrmode5.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000457 AddOptionalDefs(
458 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
459 .addConstantPoolIndex(Idx)
460 .addReg(0));
Eric Christopher22fd29a2010-09-09 23:50:00 +0000461 return DestReg;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000462}
463
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000464unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Chad Rosier67f96882011-11-04 22:29:00 +0000465 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000466 return 0;
Eric Christophere4dd7372010-11-03 20:21:17 +0000467
468 // If we can do this in a single instruction without a constant pool entry
469 // do so now.
470 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiere8b8b772011-11-04 23:09:49 +0000471 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier0439cfc2011-11-08 21:12:00 +0000472 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier2e82ad12012-11-27 01:06:49 +0000473 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
474 &ARM::GPRRegClass;
475 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier67f96882011-11-04 22:29:00 +0000477 TII.get(Opc), ImmReg)
Chad Rosierd0191a52011-11-05 20:16:15 +0000478 .addImm(CI->getZExtValue()));
Chad Rosier67f96882011-11-04 22:29:00 +0000479 return ImmReg;
Eric Christophere4dd7372010-11-03 20:21:17 +0000480 }
481
Chad Rosier2a3503e2011-11-11 00:36:21 +0000482 // Use MVN to emit negative constants.
483 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
484 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosiere19b0a92011-11-11 06:27:41 +0000485 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier2a3503e2011-11-11 00:36:21 +0000486 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosiere19b0a92011-11-11 06:27:41 +0000487 if (UseImm) {
Chad Rosier2a3503e2011-11-11 00:36:21 +0000488 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
Juergen Ributzka2cbcf7a2014-08-13 21:39:18 +0000489 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
490 &ARM::GPRRegClass;
491 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000492 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier2a3503e2011-11-11 00:36:21 +0000493 TII.get(Opc), ImmReg)
494 .addImm(Imm));
495 return ImmReg;
496 }
497 }
498
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000499 unsigned ResultReg = 0;
Sam Parker5b098342019-02-08 07:57:42 +0000500 if (Subtarget->useMovt())
Juergen Ributzka88e32512014-09-03 20:56:59 +0000501 ResultReg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000502
503 if (ResultReg)
504 return ResultReg;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000505
Chad Rosier2a3503e2011-11-11 00:36:21 +0000506 // Load from constant pool. For now 32-bit only.
Chad Rosier67f96882011-11-04 22:29:00 +0000507 if (VT != MVT::i32)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000508 return 0;
Chad Rosier67f96882011-11-04 22:29:00 +0000509
Eric Christopherc3e118e2010-09-02 23:43:26 +0000510 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000511 unsigned Align = DL.getPrefTypeAlignment(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000512 if (Align == 0) {
513 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000514 Align = DL.getTypeAllocSize(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000515 }
516 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000517 ResultReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000518 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000520 TII.get(ARM::t2LDRpci), ResultReg)
521 .addConstantPoolIndex(Idx));
Tim Northovere42fb072014-02-04 10:38:46 +0000522 else {
Eric Christopher22d04922010-11-12 09:48:30 +0000523 // The extra immediate is for addrmode2.
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000524 ResultReg = constrainOperandRegClass(TII.get(ARM::LDRcp), ResultReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000525 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000526 TII.get(ARM::LDRcp), ResultReg)
527 .addConstantPoolIndex(Idx)
528 .addImm(0));
Tim Northovere42fb072014-02-04 10:38:46 +0000529 }
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000530 return ResultReg;
Eric Christopher92db2012010-09-02 01:48:11 +0000531}
532
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000533bool ARMFastISel::isPositionIndependent() const {
Rafael Espindolae7151722016-06-26 22:32:53 +0000534 return TLI.isPositionIndependent();
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000535}
536
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000537unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher7787f792010-10-02 00:32:44 +0000538 // For now 32-bit only.
Tim Northoverbd41cf82016-01-07 09:03:03 +0000539 if (VT != MVT::i32 || GV->isThreadLocal()) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000540
Oliver Stannard8331aae2016-08-08 15:28:31 +0000541 // ROPI/RWPI not currently supported.
542 if (Subtarget->isROPI() || Subtarget->isRWPI())
543 return 0;
544
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000545 bool IsIndirect = Subtarget->isGVIndirectSymbol(GV);
Craig Topper61e88f42014-11-21 05:58:21 +0000546 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
547 : &ARM::GPRRegClass;
Chad Rosier65710a72012-11-07 00:13:01 +0000548 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000549
Tim Northoverd6a729b2014-01-06 14:28:05 +0000550 // FastISel TLS support on non-MachO is broken, punt to SelectionDAG.
JF Bastien18db1f22013-06-14 02:49:43 +0000551 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
552 bool IsThreadLocal = GVar && GVar->isThreadLocal();
Tim Northoverd6a729b2014-01-06 14:28:05 +0000553 if (!Subtarget->isTargetMachO() && IsThreadLocal) return 0;
JF Bastien18db1f22013-06-14 02:49:43 +0000554
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000555 bool IsPositionIndependent = isPositionIndependent();
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000556 // Use movw+movt when possible, it avoids constant pool entries.
Tim Northoverfa36dfe2013-11-26 12:45:05 +0000557 // Non-darwin targets only support static movt relocations in FastISel.
Sam Parker5b098342019-02-08 07:57:42 +0000558 if (Subtarget->useMovt() &&
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000559 (Subtarget->isTargetMachO() || !IsPositionIndependent)) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000560 unsigned Opc;
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000561 unsigned char TF = 0;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000562 if (Subtarget->isTargetMachO())
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000563 TF = ARMII::MO_NONLAZY;
564
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000565 if (IsPositionIndependent)
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000566 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
Rafael Espindola99357662016-06-20 17:00:13 +0000567 else
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000568 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000569 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
570 TII.get(Opc), DestReg).addGlobalAddress(GV, 0, TF));
Eric Christopher7787f792010-10-02 00:32:44 +0000571 } else {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000572 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000573 unsigned Align = DL.getPrefTypeAlignment(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000574 if (Align == 0) {
575 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000576 Align = DL.getTypeAllocSize(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000577 }
578
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000579 if (Subtarget->isTargetELF() && IsPositionIndependent)
Jush Lu47172a02012-09-27 05:21:41 +0000580 return ARMLowerPICELF(GV, Align, VT);
581
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000582 // Grab index.
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000583 unsigned PCAdj = IsPositionIndependent ? (Subtarget->isThumb() ? 4 : 8) : 0;
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000584 unsigned Id = AFI->createPICLabelUId();
585 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
586 ARMCP::CPValue,
587 PCAdj);
588 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
589
590 // Load value.
591 MachineInstrBuilder MIB;
592 if (isThumb2) {
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000593 unsigned Opc = IsPositionIndependent ? ARM::t2LDRpci_pic : ARM::t2LDRpci;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000594 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
595 DestReg).addConstantPoolIndex(Idx);
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000596 if (IsPositionIndependent)
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000597 MIB.addImm(Id);
Jush Lue87e5592012-08-29 02:41:21 +0000598 AddOptionalDefs(MIB);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000599 } else {
600 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +0000601 DestReg = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000602 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
603 TII.get(ARM::LDRcp), DestReg)
604 .addConstantPoolIndex(Idx)
605 .addImm(0);
Jush Lue87e5592012-08-29 02:41:21 +0000606 AddOptionalDefs(MIB);
607
Rafael Espindola524bcbf2016-06-20 19:00:05 +0000608 if (IsPositionIndependent) {
Jush Lue87e5592012-08-29 02:41:21 +0000609 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
610 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
611
612 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +0000613 DbgLoc, TII.get(Opc), NewDestReg)
Jush Lue87e5592012-08-29 02:41:21 +0000614 .addReg(DestReg)
615 .addImm(Id);
616 AddOptionalDefs(MIB);
617 return NewDestReg;
618 }
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000619 }
Eric Christopher7787f792010-10-02 00:32:44 +0000620 }
Eli Friedman86585792011-06-03 01:13:19 +0000621
Jush Lue87e5592012-08-29 02:41:21 +0000622 if (IsIndirect) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000623 MachineInstrBuilder MIB;
Eli Friedman86585792011-06-03 01:13:19 +0000624 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000625 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000626 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbache7e2aca2011-09-13 20:30:37 +0000627 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedman86585792011-06-03 01:13:19 +0000628 .addReg(DestReg)
629 .addImm(0);
630 else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000631 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
632 TII.get(ARM::LDRi12), NewDestReg)
633 .addReg(DestReg)
634 .addImm(0);
Eli Friedman86585792011-06-03 01:13:19 +0000635 DestReg = NewDestReg;
636 AddOptionalDefs(MIB);
637 }
638
Eric Christopher7787f792010-10-02 00:32:44 +0000639 return DestReg;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000640}
641
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000642unsigned ARMFastISel::fastMaterializeConstant(const Constant *C) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000643 EVT CEVT = TLI.getValueType(DL, C->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +0000644
645 // Only handle simple types.
646 if (!CEVT.isSimple()) return 0;
647 MVT VT = CEVT.getSimpleVT();
Eric Christopher3cf63f12010-09-09 00:19:41 +0000648
649 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
650 return ARMMaterializeFP(CFP, VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000651 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
652 return ARMMaterializeGV(GV, VT);
653 else if (isa<ConstantInt>(C))
654 return ARMMaterializeInt(C, VT);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000655
Eric Christopher83a5ec82010-10-01 23:24:42 +0000656 return 0;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000657}
658
Chad Rosier0eff3e52011-11-17 21:46:13 +0000659// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
660
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000661unsigned ARMFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000662 // Don't handle dynamic allocas.
663 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000664
Duncan Sandsf5dda012010-11-03 11:35:31 +0000665 MVT VT;
Chad Rosier466d3d82012-05-11 16:41:38 +0000666 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000667
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000668 DenseMap<const AllocaInst*, int>::iterator SI =
669 FuncInfo.StaticAllocaMap.find(AI);
670
671 // This will get lowered later into the correct offsets and registers
672 // via rewriteXFrameIndex.
673 if (SI != FuncInfo.StaticAllocaMap.end()) {
Tim Northover76fc8a42013-12-11 16:04:57 +0000674 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Craig Topper760b1342012-02-22 05:59:10 +0000675 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000676 unsigned ResultReg = createResultReg(RC);
Tim Northover76fc8a42013-12-11 16:04:57 +0000677 ResultReg = constrainOperandRegClass(TII.get(Opc), ResultReg, 0);
678
Rafael Espindolaea09c592014-02-18 22:05:46 +0000679 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000680 TII.get(Opc), ResultReg)
681 .addFrameIndex(SI->second)
682 .addImm(0));
683 return ResultReg;
684 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000685
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000686 return 0;
687}
688
Chris Lattner229907c2011-07-18 04:54:35 +0000689bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000690 EVT evt = TLI.getValueType(DL, Ty, true);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000691
Eric Christopher761e7fb2010-08-25 07:23:49 +0000692 // Only handle simple types.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000693 if (evt == MVT::Other || !evt.isSimple()) return false;
694 VT = evt.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +0000695
Eric Christopher901176a2010-08-31 01:28:42 +0000696 // Handle all legal types, i.e. a register that will directly hold this
697 // value.
698 return TLI.isTypeLegal(VT);
Eric Christopher761e7fb2010-08-25 07:23:49 +0000699}
700
Chris Lattner229907c2011-07-18 04:54:35 +0000701bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000702 if (isTypeLegal(Ty, VT)) return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000703
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000704 // If this is a type than can be sign or zero-extended to a basic operation
705 // go ahead and accept it now.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000706 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000707 return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000708
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000709 return false;
710}
711
Eric Christopher558b61e2010-11-19 22:36:41 +0000712// Computes the address to get to an object.
Eric Christopherfef5f312010-11-19 22:30:02 +0000713bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000714 // Some boilerplate from the X86 FastISel.
Craig Topper062a2ba2014-04-25 05:30:21 +0000715 const User *U = nullptr;
Eric Christopher00202ee2010-08-23 21:44:12 +0000716 unsigned Opcode = Instruction::UserOp1;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000717 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christophercee83d62010-11-19 22:37:58 +0000718 // Don't walk into other basic blocks unless the object is an alloca from
719 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher96494372010-11-15 21:11:06 +0000720 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
721 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
722 Opcode = I->getOpcode();
723 U = I;
724 }
Eric Christopher9d4e4712010-08-24 00:07:24 +0000725 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000726 Opcode = C->getOpcode();
727 U = C;
728 }
729
Chris Lattner229907c2011-07-18 04:54:35 +0000730 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher00202ee2010-08-23 21:44:12 +0000731 if (Ty->getAddressSpace() > 255)
732 // Fast instruction selection doesn't support the special
733 // address spaces.
734 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000735
Eric Christopher00202ee2010-08-23 21:44:12 +0000736 switch (Opcode) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000737 default:
Eric Christopher00202ee2010-08-23 21:44:12 +0000738 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000739 case Instruction::BitCast:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000740 // Look through bitcasts.
Eric Christopherfef5f312010-11-19 22:30:02 +0000741 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher3931cf92013-07-12 22:08:24 +0000742 case Instruction::IntToPtr:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000743 // Look past no-op inttoptrs.
Mehdi Amini44ede332015-07-09 02:09:04 +0000744 if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
745 TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000746 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000747 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000748 case Instruction::PtrToInt:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000749 // Look past no-op ptrtoints.
Mehdi Amini44ede332015-07-09 02:09:04 +0000750 if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000751 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000752 break;
Eric Christopher21d0c172010-10-14 09:29:41 +0000753 case Instruction::GetElementPtr: {
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000754 Address SavedAddr = Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +0000755 int TmpOffset = Addr.Offset;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000756
Eric Christopher21d0c172010-10-14 09:29:41 +0000757 // Iterate through the GEP folding the constants into offsets where
758 // we can.
759 gep_type_iterator GTI = gep_type_begin(U);
760 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
761 i != e; ++i, ++GTI) {
762 const Value *Op = *i;
Peter Collingbourneab85225b2016-12-02 02:24:42 +0000763 if (StructType *STy = GTI.getStructTypeOrNull()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000764 const StructLayout *SL = DL.getStructLayout(STy);
Eric Christopher21d0c172010-10-14 09:29:41 +0000765 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
766 TmpOffset += SL->getElementOffset(Idx);
767 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000768 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
Eugene Zelenko342257e2017-01-31 00:56:17 +0000769 while (true) {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000770 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
771 // Constant-offset addressing.
772 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000773 break;
774 }
Bob Wilson9f3e6b22013-11-15 19:09:27 +0000775 if (canFoldAddIntoGEP(U, Op)) {
776 // A compatible add with a constant operand. Fold the constant.
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000777 ConstantInt *CI =
Eric Christophera5a779e2011-03-22 19:39:17 +0000778 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000779 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000780 // Iterate on the other operand.
781 Op = cast<AddOperator>(Op)->getOperand(0);
782 continue;
Eric Christopher501d2e22011-04-29 00:03:10 +0000783 }
Eric Christophera5a779e2011-03-22 19:39:17 +0000784 // Unsupported
785 goto unsupported_gep;
786 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000787 }
788 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000789
790 // Try to grab the base operand now.
Eric Christopherfef5f312010-11-19 22:30:02 +0000791 Addr.Offset = TmpOffset;
792 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000793
794 // We failed, restore everything and try the other options.
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000795 Addr = SavedAddr;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000796
Eric Christopher21d0c172010-10-14 09:29:41 +0000797 unsupported_gep:
Eric Christopher21d0c172010-10-14 09:29:41 +0000798 break;
799 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000800 case Instruction::Alloca: {
Eric Christopher7cd5cda2010-10-12 05:39:06 +0000801 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000802 DenseMap<const AllocaInst*, int>::iterator SI =
803 FuncInfo.StaticAllocaMap.find(AI);
804 if (SI != FuncInfo.StaticAllocaMap.end()) {
805 Addr.BaseType = Address::FrameIndexBase;
806 Addr.Base.FI = SI->second;
807 return true;
808 }
809 break;
Eric Christopher00202ee2010-08-23 21:44:12 +0000810 }
811 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000812
Eric Christopher9d4e4712010-08-24 00:07:24 +0000813 // Try to get this in a register if nothing else has worked.
Eric Christopherfef5f312010-11-19 22:30:02 +0000814 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
815 return Addr.Base.Reg != 0;
Eric Christopher21d0c172010-10-14 09:29:41 +0000816}
817
Chad Rosier150d35b2012-12-17 22:35:29 +0000818void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher73bc5b02010-10-21 19:40:30 +0000819 bool needsLowering = false;
Chad Rosier150d35b2012-12-17 22:35:29 +0000820 switch (VT.SimpleTy) {
Craig Toppere55c5562012-02-07 02:50:20 +0000821 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher73bc5b02010-10-21 19:40:30 +0000822 case MVT::i1:
823 case MVT::i8:
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000824 case MVT::i16:
Eric Christopher73bc5b02010-10-21 19:40:30 +0000825 case MVT::i32:
Chad Rosieradfd2002011-11-14 20:22:27 +0000826 if (!useAM3) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000827 // Integer loads/stores handle 12-bit offsets.
828 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosieradfd2002011-11-14 20:22:27 +0000829 // Handle negative offsets.
Chad Rosier45110fd2011-11-14 22:34:48 +0000830 if (needsLowering && isThumb2)
831 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
832 Addr.Offset > -256);
Chad Rosieradfd2002011-11-14 20:22:27 +0000833 } else {
Chad Rosier5196efd2011-11-13 04:25:02 +0000834 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosier2a1df882011-11-14 04:09:28 +0000835 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosieradfd2002011-11-14 20:22:27 +0000836 }
Eric Christopher73bc5b02010-10-21 19:40:30 +0000837 break;
838 case MVT::f32:
839 case MVT::f64:
840 // Floating point operands handle 8-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000841 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000842 break;
843 }
Jim Grosbach055de2c2010-10-27 21:39:08 +0000844
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000845 // If this is a stack pointer and the offset needs to be simplified then
846 // put the alloca address into a register, set the base type back to
847 // register and continue. This should almost never happen.
848 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper61e88f42014-11-21 05:58:21 +0000849 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
850 : &ARM::GPRRegClass;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000851 unsigned ResultReg = createResultReg(RC);
Chad Rosier0439cfc2011-11-08 21:12:00 +0000852 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000853 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000854 TII.get(Opc), ResultReg)
855 .addFrameIndex(Addr.Base.FI)
856 .addImm(0));
857 Addr.Base.Reg = ResultReg;
858 Addr.BaseType = Address::RegBase;
859 }
860
Eric Christopher73bc5b02010-10-21 19:40:30 +0000861 // Since the offset is too large for the load/store instruction
Eric Christopher74487fc2010-09-02 00:53:56 +0000862 // get the reg+offset into a register.
Eric Christopher73bc5b02010-10-21 19:40:30 +0000863 if (needsLowering) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000864 Addr.Base.Reg = fastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
Eli Friedman86caced2011-04-29 21:22:56 +0000865 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopherfef5f312010-11-19 22:30:02 +0000866 Addr.Offset = 0;
Eric Christopher74487fc2010-09-02 00:53:56 +0000867 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000868}
869
Chad Rosier150d35b2012-12-17 22:35:29 +0000870void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000871 const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +0000872 MachineMemOperand::Flags Flags,
873 bool useAM3) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000874 // addrmode5 output depends on the selection dag addressing dividing the
875 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier150d35b2012-12-17 22:35:29 +0000876 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher119ff7f2010-12-01 01:40:24 +0000877 Addr.Offset /= 4;
Eric Christopher501d2e22011-04-29 00:03:10 +0000878
Eric Christopher119ff7f2010-12-01 01:40:24 +0000879 // Frame base works a bit differently. Handle it separately.
880 if (Addr.BaseType == Address::FrameIndexBase) {
881 int FI = Addr.Base.FI;
882 int Offset = Addr.Offset;
Alex Lorenze40c8a22015-08-11 23:09:45 +0000883 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
884 MachinePointerInfo::getFixedStack(*FuncInfo.MF, FI, Offset), Flags,
885 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Eric Christopher119ff7f2010-12-01 01:40:24 +0000886 // Now add the rest of the operands.
887 MIB.addFrameIndex(FI);
888
Bob Wilson80381f62011-12-04 00:52:23 +0000889 // ARM halfword load/stores and signed byte loads need an additional
890 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000891 if (useAM3) {
David Majnemere61e4bf2016-06-21 05:10:24 +0000892 int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
Chad Rosier2a1df882011-11-14 04:09:28 +0000893 MIB.addReg(0);
894 MIB.addImm(Imm);
895 } else {
896 MIB.addImm(Addr.Offset);
897 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000898 MIB.addMemOperand(MMO);
899 } else {
900 // Now add the rest of the operands.
901 MIB.addReg(Addr.Base.Reg);
Eric Christopher501d2e22011-04-29 00:03:10 +0000902
Bob Wilson80381f62011-12-04 00:52:23 +0000903 // ARM halfword load/stores and signed byte loads need an additional
904 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000905 if (useAM3) {
David Majnemere61e4bf2016-06-21 05:10:24 +0000906 int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
Chad Rosier2a1df882011-11-14 04:09:28 +0000907 MIB.addReg(0);
908 MIB.addImm(Imm);
909 } else {
910 MIB.addImm(Addr.Offset);
911 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000912 }
913 AddOptionalDefs(MIB);
914}
915
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000916bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier563de602011-12-13 19:22:14 +0000917 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopher901176a2010-08-31 01:28:42 +0000918 unsigned Opc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000919 bool useAM3 = false;
Chad Rosier563de602011-12-13 19:22:14 +0000920 bool needVMOV = false;
Craig Topper760b1342012-02-22 05:59:10 +0000921 const TargetRegisterClass *RC;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000922 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000923 // This is mostly going to be Neon/vector support.
924 default: return false;
Chad Rosier023ede52011-11-11 02:38:59 +0000925 case MVT::i1:
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000926 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +0000927 if (isThumb2) {
928 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
929 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
930 else
931 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000932 } else {
Chad Rosieradfd2002011-11-14 20:22:27 +0000933 if (isZExt) {
934 Opc = ARM::LDRBi12;
935 } else {
936 Opc = ARM::LDRSB;
937 useAM3 = true;
938 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000939 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000940 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000941 break;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000942 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +0000943 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +0000944 return false;
945
Chad Rosieradfd2002011-11-14 20:22:27 +0000946 if (isThumb2) {
947 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
948 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
949 else
950 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
951 } else {
952 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
953 useAM3 = true;
954 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000955 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000956 break;
Eric Christopher901176a2010-08-31 01:28:42 +0000957 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +0000958 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +0000959 return false;
960
Chad Rosieradfd2002011-11-14 20:22:27 +0000961 if (isThumb2) {
962 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
963 Opc = ARM::t2LDRi8;
964 else
965 Opc = ARM::t2LDRi12;
966 } else {
967 Opc = ARM::LDRi12;
968 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000969 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher901176a2010-08-31 01:28:42 +0000970 break;
Eric Christopheraef6499b2010-09-18 01:59:37 +0000971 case MVT::f32:
Chad Rosierded61602011-12-14 17:55:03 +0000972 if (!Subtarget->hasVFP2()) return false;
Chad Rosier563de602011-12-13 19:22:14 +0000973 // Unaligned loads need special handling. Floats require word-alignment.
974 if (Alignment && Alignment < 4) {
975 needVMOV = true;
976 VT = MVT::i32;
977 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien652fa6a2013-06-09 00:20:24 +0000978 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier563de602011-12-13 19:22:14 +0000979 } else {
980 Opc = ARM::VLDRS;
981 RC = TLI.getRegClassFor(VT);
982 }
Eric Christopheraef6499b2010-09-18 01:59:37 +0000983 break;
984 case MVT::f64:
Chad Rosierded61602011-12-14 17:55:03 +0000985 if (!Subtarget->hasVFP2()) return false;
Chad Rosiera26979b2011-12-14 17:26:05 +0000986 // FIXME: Unaligned loads need special handling. Doublewords require
987 // word-alignment.
988 if (Alignment && Alignment < 4)
Chad Rosier563de602011-12-13 19:22:14 +0000989 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +0000990
Eric Christopheraef6499b2010-09-18 01:59:37 +0000991 Opc = ARM::VLDRD;
Eric Christophera2583ea2010-10-07 05:50:44 +0000992 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +0000993 break;
Eric Christopher761e7fb2010-08-25 07:23:49 +0000994 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000995 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000996 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +0000997
Eric Christopher119ff7f2010-12-01 01:40:24 +0000998 // Create the base instruction, then add the operands.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000999 if (allocReg)
1000 ResultReg = createResultReg(RC);
Eugene Zelenko342257e2017-01-31 00:56:17 +00001001 assert(ResultReg > 255 && "Expected an allocated virtual register.");
Rafael Espindolaea09c592014-02-18 22:05:46 +00001002 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001003 TII.get(Opc), ResultReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001004 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier563de602011-12-13 19:22:14 +00001005
1006 // If we had an unaligned load of a float we've converted it to an regular
1007 // load. Now we must move from the GRP to the FP register.
1008 if (needVMOV) {
1009 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001010 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier563de602011-12-13 19:22:14 +00001011 TII.get(ARM::VMOVSR), MoveReg)
1012 .addReg(ResultReg));
1013 ResultReg = MoveReg;
1014 }
Eric Christopher901176a2010-08-31 01:28:42 +00001015 return true;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001016}
1017
Eric Christopher29ab6d12010-09-27 06:02:23 +00001018bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001019 // Atomic loads need special handling.
1020 if (cast<LoadInst>(I)->isAtomic())
1021 return false;
1022
Manman Ren57518142016-04-11 21:08:06 +00001023 const Value *SV = I->getOperand(0);
1024 if (TLI.supportSwiftError()) {
1025 // Swifterror values can come from either a function parameter with
1026 // swifterror attribute or an alloca with swifterror attribute.
1027 if (const Argument *Arg = dyn_cast<Argument>(SV)) {
1028 if (Arg->hasSwiftErrorAttr())
1029 return false;
1030 }
1031
1032 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
1033 if (Alloca->isSwiftError())
1034 return false;
1035 }
1036 }
1037
Eric Christopher860fc932010-09-10 00:34:35 +00001038 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001039 MVT VT;
Eric Christopher860fc932010-09-10 00:34:35 +00001040 if (!isLoadTypeLegal(I->getType(), VT))
1041 return false;
1042
Eric Christopher119ff7f2010-12-01 01:40:24 +00001043 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001044 Address Addr;
Eric Christopher119ff7f2010-12-01 01:40:24 +00001045 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +00001046
1047 unsigned ResultReg;
Chad Rosier563de602011-12-13 19:22:14 +00001048 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1049 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001050 updateValueMap(I, ResultReg);
Eric Christopher860fc932010-09-10 00:34:35 +00001051 return true;
1052}
1053
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001054bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +00001055 unsigned Alignment) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001056 unsigned StrOpc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001057 bool useAM3 = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001058 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +00001059 // This is mostly going to be Neon/vector support.
Eric Christopher74487fc2010-09-02 00:53:56 +00001060 default: return false;
Eric Christopher1e43892e2010-11-02 23:59:09 +00001061 case MVT::i1: {
Craig Topper61e88f42014-11-21 05:58:21 +00001062 unsigned Res = createResultReg(isThumb2 ? &ARM::tGPRRegClass
1063 : &ARM::GPRRegClass);
Chad Rosier0439cfc2011-11-08 21:12:00 +00001064 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001065 SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001066 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher1e43892e2010-11-02 23:59:09 +00001067 TII.get(Opc), Res)
1068 .addReg(SrcReg).addImm(1));
1069 SrcReg = Res;
Justin Bognerb03fd122016-08-17 05:10:15 +00001070 LLVM_FALLTHROUGH;
1071 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001072 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +00001073 if (isThumb2) {
1074 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1075 StrOpc = ARM::t2STRBi8;
1076 else
1077 StrOpc = ARM::t2STRBi12;
1078 } else {
1079 StrOpc = ARM::STRBi12;
1080 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001081 break;
1082 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +00001083 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +00001084 return false;
1085
Chad Rosieradfd2002011-11-14 20:22:27 +00001086 if (isThumb2) {
1087 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1088 StrOpc = ARM::t2STRHi8;
1089 else
1090 StrOpc = ARM::t2STRHi12;
1091 } else {
1092 StrOpc = ARM::STRH;
1093 useAM3 = true;
1094 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001095 break;
Eric Christopherc918d552010-10-16 01:10:35 +00001096 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001097 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001098 return false;
1099
Chad Rosieradfd2002011-11-14 20:22:27 +00001100 if (isThumb2) {
1101 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1102 StrOpc = ARM::t2STRi8;
1103 else
1104 StrOpc = ARM::t2STRi12;
1105 } else {
1106 StrOpc = ARM::STRi12;
1107 }
Eric Christopherc918d552010-10-16 01:10:35 +00001108 break;
Eric Christopherc3e118e2010-09-02 23:43:26 +00001109 case MVT::f32:
1110 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001111 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosierec3b77e2011-12-03 02:21:57 +00001112 if (Alignment && Alignment < 4) {
1113 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001114 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosierec3b77e2011-12-03 02:21:57 +00001115 TII.get(ARM::VMOVRS), MoveReg)
1116 .addReg(SrcReg));
1117 SrcReg = MoveReg;
1118 VT = MVT::i32;
1119 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosierfce28912011-12-14 17:32:02 +00001120 } else {
1121 StrOpc = ARM::VSTRS;
Chad Rosierec3b77e2011-12-03 02:21:57 +00001122 }
Eric Christopherc3e118e2010-09-02 23:43:26 +00001123 break;
1124 case MVT::f64:
1125 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001126 // FIXME: Unaligned stores need special handling. Doublewords require
1127 // word-alignment.
Chad Rosiera26979b2011-12-14 17:26:05 +00001128 if (Alignment && Alignment < 4)
Chad Rosierec3b77e2011-12-03 02:21:57 +00001129 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001130
Eric Christopherc3e118e2010-09-02 23:43:26 +00001131 StrOpc = ARM::VSTRD;
1132 break;
Eric Christopher74487fc2010-09-02 00:53:56 +00001133 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001134 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001135 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001136
Eric Christopher119ff7f2010-12-01 01:40:24 +00001137 // Create the base instruction, then add the operands.
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001138 SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001139 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001140 TII.get(StrOpc))
Chad Rosierce619dd2011-11-17 01:16:53 +00001141 .addReg(SrcReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001142 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher74487fc2010-09-02 00:53:56 +00001143 return true;
1144}
1145
Eric Christopher29ab6d12010-09-27 06:02:23 +00001146bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001147 Value *Op0 = I->getOperand(0);
1148 unsigned SrcReg = 0;
1149
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001150 // Atomic stores need special handling.
1151 if (cast<StoreInst>(I)->isAtomic())
1152 return false;
1153
Manman Ren57518142016-04-11 21:08:06 +00001154 const Value *PtrV = I->getOperand(1);
1155 if (TLI.supportSwiftError()) {
1156 // Swifterror values can come from either a function parameter with
1157 // swifterror attribute or an alloca with swifterror attribute.
1158 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
1159 if (Arg->hasSwiftErrorAttr())
1160 return false;
1161 }
1162
1163 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
1164 if (Alloca->isSwiftError())
1165 return false;
1166 }
1167 }
1168
Eric Christopher119ff7f2010-12-01 01:40:24 +00001169 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001170 MVT VT;
Eric Christopher74487fc2010-09-02 00:53:56 +00001171 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001172 return false;
Eric Christopher74487fc2010-09-02 00:53:56 +00001173
Eric Christopher92db2012010-09-02 01:48:11 +00001174 // Get the value to be stored into a register.
1175 SrcReg = getRegForValue(Op0);
Eric Christopher119ff7f2010-12-01 01:40:24 +00001176 if (SrcReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001177
Eric Christopher119ff7f2010-12-01 01:40:24 +00001178 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001179 Address Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +00001180 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher74487fc2010-09-02 00:53:56 +00001181 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001182
Chad Rosierec3b77e2011-12-03 02:21:57 +00001183 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1184 return false;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001185 return true;
1186}
1187
1188static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1189 switch (Pred) {
1190 // Needs two compares...
1191 case CmpInst::FCMP_ONE:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001192 case CmpInst::FCMP_UEQ:
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001193 default:
Eric Christopherb2abb502010-11-02 01:24:49 +00001194 // AL is our "false" for now. The other two need more compares.
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001195 return ARMCC::AL;
1196 case CmpInst::ICMP_EQ:
1197 case CmpInst::FCMP_OEQ:
1198 return ARMCC::EQ;
1199 case CmpInst::ICMP_SGT:
1200 case CmpInst::FCMP_OGT:
1201 return ARMCC::GT;
1202 case CmpInst::ICMP_SGE:
1203 case CmpInst::FCMP_OGE:
1204 return ARMCC::GE;
1205 case CmpInst::ICMP_UGT:
1206 case CmpInst::FCMP_UGT:
1207 return ARMCC::HI;
1208 case CmpInst::FCMP_OLT:
1209 return ARMCC::MI;
1210 case CmpInst::ICMP_ULE:
1211 case CmpInst::FCMP_OLE:
1212 return ARMCC::LS;
1213 case CmpInst::FCMP_ORD:
1214 return ARMCC::VC;
1215 case CmpInst::FCMP_UNO:
1216 return ARMCC::VS;
1217 case CmpInst::FCMP_UGE:
1218 return ARMCC::PL;
1219 case CmpInst::ICMP_SLT:
1220 case CmpInst::FCMP_ULT:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001221 return ARMCC::LT;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001222 case CmpInst::ICMP_SLE:
1223 case CmpInst::FCMP_ULE:
1224 return ARMCC::LE;
1225 case CmpInst::FCMP_UNE:
1226 case CmpInst::ICMP_NE:
1227 return ARMCC::NE;
1228 case CmpInst::ICMP_UGE:
1229 return ARMCC::HS;
1230 case CmpInst::ICMP_ULT:
1231 return ARMCC::LO;
1232 }
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001233}
1234
Eric Christopher29ab6d12010-09-27 06:02:23 +00001235bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christopher6aaed722010-09-03 00:35:47 +00001236 const BranchInst *BI = cast<BranchInst>(I);
1237 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1238 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopher2ff757d2010-09-09 01:06:51 +00001239
Eric Christopher6aaed722010-09-03 00:35:47 +00001240 // Simple branch support.
Jim Grosbach68147ee2010-11-09 19:22:26 +00001241
Eric Christopher5c308f82010-10-29 21:08:19 +00001242 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1243 // behavior.
Eric Christopher5c308f82010-10-29 21:08:19 +00001244 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001245 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher5c308f82010-10-29 21:08:19 +00001246 // Get the compare predicate.
Eric Christopher26b8ac42011-04-29 21:56:31 +00001247 // Try to take advantage of fallthrough opportunities.
1248 CmpInst::Predicate Predicate = CI->getPredicate();
1249 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1250 std::swap(TBB, FBB);
1251 Predicate = CmpInst::getInversePredicate(Predicate);
1252 }
1253
1254 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher5c308f82010-10-29 21:08:19 +00001255
1256 // We may not handle every CC for now.
1257 if (ARMPred == ARMCC::AL) return false;
1258
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001259 // Emit the compare.
James Molloyd5087892017-02-13 12:32:47 +00001260 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned(),
1261 CI->isEquality()))
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001262 return false;
Jim Grosbach68147ee2010-11-09 19:22:26 +00001263
Chad Rosier0439cfc2011-11-08 21:12:00 +00001264 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001265 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher5c308f82010-10-29 21:08:19 +00001266 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001267 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher5c308f82010-10-29 21:08:19 +00001268 return true;
1269 }
Eric Christopher8d46b472011-04-29 20:02:39 +00001270 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1271 MVT SourceVT;
1272 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedmanc7035512011-05-25 23:49:02 +00001273 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier0439cfc2011-11-08 21:12:00 +00001274 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopher8d46b472011-04-29 20:02:39 +00001275 unsigned OpReg = getRegForValue(TI->getOperand(0));
Jim Grosbach667b1472013-08-26 20:22:05 +00001276 OpReg = constrainOperandRegClass(TII.get(TstOpc), OpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001277 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher8d46b472011-04-29 20:02:39 +00001278 TII.get(TstOpc))
1279 .addReg(OpReg).addImm(1));
1280
1281 unsigned CCMode = ARMCC::NE;
1282 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1283 std::swap(TBB, FBB);
1284 CCMode = ARMCC::EQ;
1285 }
1286
Chad Rosier0439cfc2011-11-08 21:12:00 +00001287 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher8d46b472011-04-29 20:02:39 +00001289 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1290
Matthias Braunccfc9c82015-08-26 01:55:47 +00001291 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher8d46b472011-04-29 20:02:39 +00001292 return true;
1293 }
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001294 } else if (const ConstantInt *CI =
1295 dyn_cast<ConstantInt>(BI->getCondition())) {
1296 uint64_t Imm = CI->getZExtValue();
1297 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001298 fastEmitBranch(Target, DbgLoc);
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001299 return true;
Eric Christopher5c308f82010-10-29 21:08:19 +00001300 }
Jim Grosbach68147ee2010-11-09 19:22:26 +00001301
Eric Christopher5c308f82010-10-29 21:08:19 +00001302 unsigned CmpReg = getRegForValue(BI->getCondition());
1303 if (CmpReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001304
Stuart Hastingsebddfe62011-04-16 03:31:26 +00001305 // We've been divorced from our compare! Our block was split, and
1306 // now our compare lives in a predecessor block. We musn't
1307 // re-compare here, as the children of the compare aren't guaranteed
1308 // live across the block boundary (we *could* check for this).
1309 // Regardless, the compare has been done in the predecessor block,
1310 // and it left a value for us in a virtual register. Ergo, we test
1311 // the one-bit value left in the virtual register.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001312 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Jim Grosbach667b1472013-08-26 20:22:05 +00001313 CmpReg = constrainOperandRegClass(TII.get(TstOpc), CmpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001314 AddOptionalDefs(
1315 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1316 .addReg(CmpReg)
1317 .addImm(1));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001318
Eric Christopher4f012fd2011-04-28 16:52:09 +00001319 unsigned CCMode = ARMCC::NE;
1320 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1321 std::swap(TBB, FBB);
1322 CCMode = ARMCC::EQ;
1323 }
1324
Chad Rosier0439cfc2011-11-08 21:12:00 +00001325 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001326 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher4f012fd2011-04-28 16:52:09 +00001327 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001328 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001329 return true;
Eric Christopher6aaed722010-09-03 00:35:47 +00001330}
1331
Chad Rosierded4c992012-02-07 23:56:08 +00001332bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1333 unsigned AddrReg = getRegForValue(I->getOperand(0));
1334 if (AddrReg == 0) return false;
1335
1336 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001337 assert(isThumb2 || Subtarget->hasV4TOps());
1338
Rafael Espindolaea09c592014-02-18 22:05:46 +00001339 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1340 TII.get(Opc)).addReg(AddrReg));
Bill Wendling12cda502012-10-22 23:30:04 +00001341
1342 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
Pete Cooperebcd7482015-08-06 20:22:46 +00001343 for (const BasicBlock *SuccBB : IB->successors())
1344 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[SuccBB]);
Bill Wendling12cda502012-10-22 23:30:04 +00001345
Jush Luac96b762012-06-14 06:08:19 +00001346 return true;
Chad Rosierded4c992012-02-07 23:56:08 +00001347}
1348
Chad Rosier9cf803c2011-11-02 18:08:25 +00001349bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
James Molloyd5087892017-02-13 12:32:47 +00001350 bool isZExt, bool isEquality) {
Chad Rosier78127d32011-10-26 23:25:44 +00001351 Type *Ty = Src1Value->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00001352 EVT SrcEVT = TLI.getValueType(DL, Ty, true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001353 if (!SrcEVT.isSimple()) return false;
1354 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001355
Tim Northover063a56e2017-02-23 22:35:00 +00001356 if (Ty->isFloatTy() && !Subtarget->hasVFP2())
1357 return false;
1358
1359 if (Ty->isDoubleTy() && (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()))
Eric Christopherc3e9c402010-09-08 23:13:45 +00001360 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001361
Chad Rosier595d4192011-11-09 03:22:02 +00001362 // Check to see if the 2nd operand is a constant that we can encode directly
1363 // in the compare.
Chad Rosiere19b0a92011-11-11 06:27:41 +00001364 int Imm = 0;
1365 bool UseImm = false;
Chad Rosier595d4192011-11-09 03:22:02 +00001366 bool isNegativeImm = false;
Chad Rosieraf13d762011-11-16 00:32:20 +00001367 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1368 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier595d4192011-11-09 03:22:02 +00001369 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1370 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1371 SrcVT == MVT::i1) {
1372 const APInt &CIVal = ConstInt->getValue();
Chad Rosiere19b0a92011-11-11 06:27:41 +00001373 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier26d05882012-03-15 22:54:20 +00001374 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
Jim Grosbach1a597112014-04-03 23:43:18 +00001375 // then a cmn, because there is no way to represent 2147483648 as a
Chad Rosier26d05882012-03-15 22:54:20 +00001376 // signed 32-bit int.
1377 if (Imm < 0 && Imm != (int)0x80000000) {
1378 isNegativeImm = true;
1379 Imm = -Imm;
Chad Rosier3fbd0942011-11-10 01:30:39 +00001380 }
Chad Rosier26d05882012-03-15 22:54:20 +00001381 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1382 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier595d4192011-11-09 03:22:02 +00001383 }
1384 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1385 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1386 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosiere19b0a92011-11-11 06:27:41 +00001387 UseImm = true;
Chad Rosier595d4192011-11-09 03:22:02 +00001388 }
1389
Eric Christopherc3e9c402010-09-08 23:13:45 +00001390 unsigned CmpOpc;
Chad Rosier595d4192011-11-09 03:22:02 +00001391 bool isICmp = true;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001392 bool needsExt = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001393 switch (SrcVT.SimpleTy) {
Eric Christopherc3e9c402010-09-08 23:13:45 +00001394 default: return false;
1395 // TODO: Verify compares.
1396 case MVT::f32:
Chad Rosier595d4192011-11-09 03:22:02 +00001397 isICmp = false;
James Molloyd5087892017-02-13 12:32:47 +00001398 // Equality comparisons shouldn't raise Invalid on uordered inputs.
1399 if (isEquality)
1400 CmpOpc = UseImm ? ARM::VCMPZS : ARM::VCMPS;
1401 else
1402 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001403 break;
1404 case MVT::f64:
Chad Rosier595d4192011-11-09 03:22:02 +00001405 isICmp = false;
James Molloyd5087892017-02-13 12:32:47 +00001406 // Equality comparisons shouldn't raise Invalid on uordered inputs.
1407 if (isEquality)
1408 CmpOpc = UseImm ? ARM::VCMPZD : ARM::VCMPD;
1409 else
Chad Rosiere19b0a92011-11-11 06:27:41 +00001410 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001411 break;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001412 case MVT::i1:
1413 case MVT::i8:
1414 case MVT::i16:
1415 needsExt = true;
Adrian Prantl0e6694d2017-12-19 22:05:25 +00001416 LLVM_FALLTHROUGH;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001417 case MVT::i32:
Chad Rosier595d4192011-11-09 03:22:02 +00001418 if (isThumb2) {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001419 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001420 CmpOpc = ARM::t2CMPrr;
1421 else
Bill Wendling4b796472012-06-11 08:07:26 +00001422 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001423 } else {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001424 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001425 CmpOpc = ARM::CMPrr;
1426 else
Bill Wendling4b796472012-06-11 08:07:26 +00001427 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001428 }
Eric Christopherc3e9c402010-09-08 23:13:45 +00001429 break;
1430 }
1431
Chad Rosier9cf803c2011-11-02 18:08:25 +00001432 unsigned SrcReg1 = getRegForValue(Src1Value);
1433 if (SrcReg1 == 0) return false;
Chad Rosier59a20192011-10-26 22:47:55 +00001434
Duncan Sands12330652011-11-28 10:31:27 +00001435 unsigned SrcReg2 = 0;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001436 if (!UseImm) {
Chad Rosier595d4192011-11-09 03:22:02 +00001437 SrcReg2 = getRegForValue(Src2Value);
1438 if (SrcReg2 == 0) return false;
1439 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001440
1441 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1442 if (needsExt) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001443 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1444 if (SrcReg1 == 0) return false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001445 if (!UseImm) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001446 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1447 if (SrcReg2 == 0) return false;
Chad Rosier595d4192011-11-09 03:22:02 +00001448 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001449 }
Chad Rosier59a20192011-10-26 22:47:55 +00001450
Jim Grosbachd7866792013-08-16 23:37:40 +00001451 const MCInstrDesc &II = TII.get(CmpOpc);
1452 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosiere19b0a92011-11-11 06:27:41 +00001453 if (!UseImm) {
Jim Grosbachd7866792013-08-16 23:37:40 +00001454 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
David Blaikie3ef249c92015-01-30 23:04:39 +00001455 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001456 .addReg(SrcReg1).addReg(SrcReg2));
1457 } else {
1458 MachineInstrBuilder MIB;
David Blaikie3ef249c92015-01-30 23:04:39 +00001459 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001460 .addReg(SrcReg1);
1461
1462 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1463 if (isICmp)
Chad Rosiere19b0a92011-11-11 06:27:41 +00001464 MIB.addImm(Imm);
Chad Rosier595d4192011-11-09 03:22:02 +00001465 AddOptionalDefs(MIB);
1466 }
Chad Rosier78127d32011-10-26 23:25:44 +00001467
1468 // For floating point we need to move the result to a comparison register
1469 // that we can then use for branches.
1470 if (Ty->isFloatTy() || Ty->isDoubleTy())
David Blaikie3ef249c92015-01-30 23:04:39 +00001471 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier78127d32011-10-26 23:25:44 +00001472 TII.get(ARM::FMSTAT)));
Chad Rosier59a20192011-10-26 22:47:55 +00001473 return true;
1474}
1475
1476bool ARMFastISel::SelectCmp(const Instruction *I) {
1477 const CmpInst *CI = cast<CmpInst>(I);
1478
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001479 // Get the compare predicate.
1480 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopher7ac602b2010-10-11 08:38:55 +00001481
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001482 // We may not handle every CC for now.
1483 if (ARMPred == ARMCC::AL) return false;
1484
Chad Rosier59a20192011-10-26 22:47:55 +00001485 // Emit the compare.
James Molloyd5087892017-02-13 12:32:47 +00001486 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned(),
1487 CI->isEquality()))
Chad Rosier59a20192011-10-26 22:47:55 +00001488 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001489
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001490 // Now set a register based on the comparison. Explicitly set the predicates
1491 // here.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001492 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper61e88f42014-11-21 05:58:21 +00001493 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
1494 : &ARM::GPRRegClass;
Eric Christopher76a97522010-10-07 05:39:19 +00001495 unsigned DestReg = createResultReg(RC);
Chad Rosier78127d32011-10-26 23:25:44 +00001496 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001497 unsigned ZeroReg = fastMaterializeConstant(Zero);
Chad Rosier377f1f22012-03-07 20:59:26 +00001498 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001499 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc), DestReg)
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001500 .addReg(ZeroReg).addImm(1)
Chad Rosier377f1f22012-03-07 20:59:26 +00001501 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001502
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001503 updateValueMap(I, DestReg);
Eric Christopherc3e9c402010-09-08 23:13:45 +00001504 return true;
1505}
1506
Eric Christopher29ab6d12010-09-27 06:02:23 +00001507bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001508 // Make sure we have VFP and that we're extending float to double.
Tim Northover063a56e2017-02-23 22:35:00 +00001509 if (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001510
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001511 Value *V = I->getOperand(0);
1512 if (!I->getType()->isDoubleTy() ||
1513 !V->getType()->isFloatTy()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001514
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001515 unsigned Op = getRegForValue(V);
1516 if (Op == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001517
Craig Topperc7242e02012-04-20 07:30:17 +00001518 unsigned Result = createResultReg(&ARM::DPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001520 TII.get(ARM::VCVTDS), Result)
Eric Christopher5903c0b2010-09-09 20:26:31 +00001521 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001522 updateValueMap(I, Result);
Eric Christopher5903c0b2010-09-09 20:26:31 +00001523 return true;
1524}
1525
Eric Christopher29ab6d12010-09-27 06:02:23 +00001526bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopher5903c0b2010-09-09 20:26:31 +00001527 // Make sure we have VFP and that we're truncating double to float.
Tim Northover063a56e2017-02-23 22:35:00 +00001528 if (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001529
1530 Value *V = I->getOperand(0);
Eric Christopher8cfc4592010-10-05 23:13:24 +00001531 if (!(I->getType()->isFloatTy() &&
1532 V->getType()->isDoubleTy())) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001533
1534 unsigned Op = getRegForValue(V);
1535 if (Op == 0) return false;
1536
Craig Topperc7242e02012-04-20 07:30:17 +00001537 unsigned Result = createResultReg(&ARM::SPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001538 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001539 TII.get(ARM::VCVTSD), Result)
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001540 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001541 updateValueMap(I, Result);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001542 return true;
1543}
1544
Chad Rosiere023d5d2012-02-03 21:14:11 +00001545bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001546 // Make sure we have VFP.
1547 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001548
Duncan Sandsf5dda012010-11-03 11:35:31 +00001549 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001550 Type *Ty = I->getType();
Eric Christopher4bd70472010-09-09 21:44:45 +00001551 if (!isTypeLegal(Ty, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001552 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001553
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001554 Value *Src = I->getOperand(0);
Mehdi Amini44ede332015-07-09 02:09:04 +00001555 EVT SrcEVT = TLI.getValueType(DL, Src->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001556 if (!SrcEVT.isSimple())
1557 return false;
1558 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001559 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman5bbb7562011-05-25 19:09:45 +00001560 return false;
1561
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001562 unsigned SrcReg = getRegForValue(Src);
1563 if (SrcReg == 0) return false;
1564
1565 // Handle sign-extension.
1566 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001567 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosiere023d5d2012-02-03 21:14:11 +00001568 /*isZExt*/!isSigned);
Chad Rosiera0d3c752012-02-16 22:45:33 +00001569 if (SrcReg == 0) return false;
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001570 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001571
Eric Christopher860fc932010-09-10 00:34:35 +00001572 // The conversion routine works on fp-reg to fp-reg and the operand above
1573 // was an integer, move it to the fp registers if possible.
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001574 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001575 if (FP == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001576
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001577 unsigned Opc;
Chad Rosiere023d5d2012-02-03 21:14:11 +00001578 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
Tim Northover063a56e2017-02-23 22:35:00 +00001579 else if (Ty->isDoubleTy() && !Subtarget->isFPOnlySP())
1580 Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001581 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001582
Eric Christopher4bd70472010-09-09 21:44:45 +00001583 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001584 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1585 TII.get(Opc), ResultReg).addReg(FP));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001586 updateValueMap(I, ResultReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001587 return true;
1588}
1589
Chad Rosiere023d5d2012-02-03 21:14:11 +00001590bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001591 // Make sure we have VFP.
1592 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001593
Duncan Sandsf5dda012010-11-03 11:35:31 +00001594 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001595 Type *RetTy = I->getType();
Eric Christopher712bd0a2010-09-10 00:35:09 +00001596 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001597 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001598
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001599 unsigned Op = getRegForValue(I->getOperand(0));
1600 if (Op == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001601
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001602 unsigned Opc;
Chris Lattner229907c2011-07-18 04:54:35 +00001603 Type *OpTy = I->getOperand(0)->getType();
Chad Rosiere023d5d2012-02-03 21:14:11 +00001604 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
Tim Northover063a56e2017-02-23 22:35:00 +00001605 else if (OpTy->isDoubleTy() && !Subtarget->isFPOnlySP())
1606 Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001607 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001608
Chad Rosier41f0e782012-02-03 20:27:51 +00001609 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher8cfc4592010-10-05 23:13:24 +00001610 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001611 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1612 TII.get(Opc), ResultReg).addReg(Op));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001613
Eric Christopher4bd70472010-09-09 21:44:45 +00001614 // This result needs to be in an integer register, but the conversion only
1615 // takes place in fp-regs.
Eric Christopher860fc932010-09-10 00:34:35 +00001616 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001617 if (IntReg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001618
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001619 updateValueMap(I, IntReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001620 return true;
1621}
1622
Eric Christopher511aa312010-10-11 08:27:59 +00001623bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001624 MVT VT;
1625 if (!isTypeLegal(I->getType(), VT))
Eric Christopher511aa312010-10-11 08:27:59 +00001626 return false;
1627
1628 // Things need to be register sized for register moves.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001629 if (VT != MVT::i32) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001630
1631 unsigned CondReg = getRegForValue(I->getOperand(0));
1632 if (CondReg == 0) return false;
1633 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1634 if (Op1Reg == 0) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001635
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001636 // Check to see if we can use an immediate in the conditional move.
1637 int Imm = 0;
1638 bool UseImm = false;
1639 bool isNegativeImm = false;
1640 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
Eugene Zelenko342257e2017-01-31 00:56:17 +00001641 assert(VT == MVT::i32 && "Expecting an i32.");
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001642 Imm = (int)ConstInt->getValue().getZExtValue();
1643 if (Imm < 0) {
1644 isNegativeImm = true;
1645 Imm = ~Imm;
1646 }
1647 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1648 (ARM_AM::getSOImmVal(Imm) != -1);
1649 }
1650
Duncan Sands12330652011-11-28 10:31:27 +00001651 unsigned Op2Reg = 0;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001652 if (!UseImm) {
1653 Op2Reg = getRegForValue(I->getOperand(2));
1654 if (Op2Reg == 0) return false;
1655 }
1656
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001657 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1658 CondReg = constrainOperandRegClass(TII.get(TstOpc), CondReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001659 AddOptionalDefs(
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001660 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
Rafael Espindolaea09c592014-02-18 22:05:46 +00001661 .addReg(CondReg)
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001662 .addImm(1));
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001663
1664 unsigned MovCCOpc;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001665 const TargetRegisterClass *RC;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001666 if (!UseImm) {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001667 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001668 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1669 } else {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001670 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1671 if (!isNegativeImm)
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001672 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001673 else
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001674 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001675 }
Eric Christopher511aa312010-10-11 08:27:59 +00001676 unsigned ResultReg = createResultReg(RC);
Jim Grosbachd7866792013-08-16 23:37:40 +00001677 if (!UseImm) {
Jim Grosbach71a78f92013-08-20 19:12:42 +00001678 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbachd7866792013-08-16 23:37:40 +00001679 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001680 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1681 ResultReg)
1682 .addReg(Op2Reg)
1683 .addReg(Op1Reg)
1684 .addImm(ARMCC::NE)
1685 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001686 } else {
1687 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001688 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1689 ResultReg)
1690 .addReg(Op1Reg)
1691 .addImm(Imm)
1692 .addImm(ARMCC::EQ)
1693 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001694 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001695 updateValueMap(I, ResultReg);
Eric Christopher511aa312010-10-11 08:27:59 +00001696 return true;
1697}
1698
Chad Rosieraaa55a82012-02-03 21:07:27 +00001699bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001700 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001701 Type *Ty = I->getType();
Eric Christopher56094ff2010-09-30 22:34:19 +00001702 if (!isTypeLegal(Ty, VT))
1703 return false;
1704
1705 // If we have integer div support we should have selected this automagically.
1706 // In case we have a real miss go ahead and return false and we'll pick
1707 // it up later.
Diana Picus7c6dee9f2017-04-20 09:38:25 +00001708 if (Subtarget->hasDivideInThumbMode())
1709 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001710
Eric Christopher56094ff2010-09-30 22:34:19 +00001711 // Otherwise emit a libcall.
1712 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christophere11017c2010-10-11 08:31:54 +00001713 if (VT == MVT::i8)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001714 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christophere11017c2010-10-11 08:31:54 +00001715 else if (VT == MVT::i16)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001716 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher56094ff2010-09-30 22:34:19 +00001717 else if (VT == MVT::i32)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001718 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher56094ff2010-09-30 22:34:19 +00001719 else if (VT == MVT::i64)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001720 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher56094ff2010-09-30 22:34:19 +00001721 else if (VT == MVT::i128)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001722 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher56094ff2010-09-30 22:34:19 +00001723 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopher7ac602b2010-10-11 08:38:55 +00001724
Eric Christopher56094ff2010-09-30 22:34:19 +00001725 return ARMEmitLibcall(I, LC);
1726}
1727
Chad Rosierb84a4b42012-02-03 21:23:45 +00001728bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001729 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001730 Type *Ty = I->getType();
Eric Christophereae1b382010-10-11 08:37:26 +00001731 if (!isTypeLegal(Ty, VT))
1732 return false;
1733
Diana Picus774d1572016-07-18 06:48:25 +00001734 // Many ABIs do not provide a libcall for standalone remainder, so we need to
1735 // use divrem (see the RTABI 4.3.1). Since FastISel can't handle non-double
1736 // multi-reg returns, we'll have to bail out.
1737 if (!TLI.hasStandaloneRem(VT)) {
1738 return false;
1739 }
1740
Eric Christophereae1b382010-10-11 08:37:26 +00001741 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1742 if (VT == MVT::i8)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001743 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christophereae1b382010-10-11 08:37:26 +00001744 else if (VT == MVT::i16)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001745 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christophereae1b382010-10-11 08:37:26 +00001746 else if (VT == MVT::i32)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001747 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christophereae1b382010-10-11 08:37:26 +00001748 else if (VT == MVT::i64)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001749 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christophereae1b382010-10-11 08:37:26 +00001750 else if (VT == MVT::i128)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001751 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophere1bcb432010-10-11 08:40:05 +00001752 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001753
Eric Christophereae1b382010-10-11 08:37:26 +00001754 return ARMEmitLibcall(I, LC);
1755}
1756
Chad Rosier685b20c2012-02-06 23:50:07 +00001757bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001758 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier685b20c2012-02-06 23:50:07 +00001759
1760 // We can get here in the case when we have a binary operation on a non-legal
1761 // type and the target independent selector doesn't know how to handle it.
1762 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1763 return false;
Jush Luac96b762012-06-14 06:08:19 +00001764
Chad Rosierbd471252012-02-08 02:29:21 +00001765 unsigned Opc;
1766 switch (ISDOpcode) {
1767 default: return false;
1768 case ISD::ADD:
1769 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1770 break;
1771 case ISD::OR:
1772 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1773 break;
Chad Rosier0ee8c512012-02-08 02:45:44 +00001774 case ISD::SUB:
1775 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1776 break;
Chad Rosierbd471252012-02-08 02:29:21 +00001777 }
1778
Chad Rosier685b20c2012-02-06 23:50:07 +00001779 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1780 if (SrcReg1 == 0) return false;
1781
1782 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1783 // in the instruction, rather then materializing the value in a register.
1784 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1785 if (SrcReg2 == 0) return false;
1786
JF Bastien13969d02013-05-29 15:45:47 +00001787 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001788 SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1789 SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001790 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier685b20c2012-02-06 23:50:07 +00001791 TII.get(Opc), ResultReg)
1792 .addReg(SrcReg1).addReg(SrcReg2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001793 updateValueMap(I, ResultReg);
Chad Rosier685b20c2012-02-06 23:50:07 +00001794 return true;
1795}
1796
1797bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001798 EVT FPVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier62a144f2012-12-17 19:59:43 +00001799 if (!FPVT.isSimple()) return false;
1800 MVT VT = FPVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001801
Pete Cooperd927c6e2015-05-06 16:39:17 +00001802 // FIXME: Support vector types where possible.
1803 if (VT.isVector())
1804 return false;
1805
Eric Christopher24dc27f2010-09-09 00:53:57 +00001806 // We can get here in the case when we want to use NEON for our fp
1807 // operations, but can't figure out how to. Just use the vfp instructions
1808 // if we have them.
1809 // FIXME: It'd be nice to use NEON instructions.
Chris Lattner229907c2011-07-18 04:54:35 +00001810 Type *Ty = I->getType();
Tim Northover063a56e2017-02-23 22:35:00 +00001811 if (Ty->isFloatTy() && !Subtarget->hasVFP2())
1812 return false;
1813 if (Ty->isDoubleTy() && (!Subtarget->hasVFP2() || Subtarget->isFPOnlySP()))
Eric Christopherbd3d1212010-09-09 01:02:03 +00001814 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001815
Eric Christopher24dc27f2010-09-09 00:53:57 +00001816 unsigned Opc;
Duncan Sands14627772010-11-03 12:17:33 +00001817 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001818 switch (ISDOpcode) {
1819 default: return false;
1820 case ISD::FADD:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001821 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001822 break;
1823 case ISD::FSUB:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001824 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001825 break;
1826 case ISD::FMUL:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001827 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001828 break;
1829 }
Chad Rosier80979b62011-11-16 18:39:44 +00001830 unsigned Op1 = getRegForValue(I->getOperand(0));
1831 if (Op1 == 0) return false;
1832
1833 unsigned Op2 = getRegForValue(I->getOperand(1));
1834 if (Op2 == 0) return false;
1835
Chad Rosier62a144f2012-12-17 19:59:43 +00001836 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001837 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher24dc27f2010-09-09 00:53:57 +00001838 TII.get(Opc), ResultReg)
1839 .addReg(Op1).addReg(Op2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001840 updateValueMap(I, ResultReg);
Eric Christopher24dc27f2010-09-09 00:53:57 +00001841 return true;
1842}
1843
Eric Christopher72497e52010-09-10 23:18:12 +00001844// Call Handling Code
1845
Jush Lue67e07b2012-07-19 09:49:00 +00001846// This is largely taken directly from CCAssignFnForNode
Eric Christopher72497e52010-09-10 23:18:12 +00001847// TODO: We may not support all of this.
Jush Lue67e07b2012-07-19 09:49:00 +00001848CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1849 bool Return,
1850 bool isVarArg) {
Eric Christopher72497e52010-09-10 23:18:12 +00001851 switch (CC) {
1852 default:
Alex Bradbury080f6972017-08-22 09:11:41 +00001853 report_fatal_error("Unsupported calling convention");
Eric Christopher72497e52010-09-10 23:18:12 +00001854 case CallingConv::Fast:
Jush Lu26088cb2012-08-16 05:15:53 +00001855 if (Subtarget->hasVFP2() && !isVarArg) {
1856 if (!Subtarget->isAAPCS_ABI())
1857 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1858 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1859 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1860 }
Justin Bognerb03fd122016-08-17 05:10:15 +00001861 LLVM_FALLTHROUGH;
Evan Cheng21abfc92010-10-22 18:57:05 +00001862 case CallingConv::C:
Manman Ren2828c572016-03-18 23:38:49 +00001863 case CallingConv::CXX_FAST_TLS:
Eric Christopher72497e52010-09-10 23:18:12 +00001864 // Use target triple & subtarget features to do actual dispatch.
1865 if (Subtarget->isAAPCS_ABI()) {
1866 if (Subtarget->hasVFP2() &&
Jush Lue67e07b2012-07-19 09:49:00 +00001867 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopher72497e52010-09-10 23:18:12 +00001868 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1869 else
1870 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Bob Wilson8823b842015-09-19 06:20:59 +00001871 } else {
1872 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1873 }
Eric Christopher72497e52010-09-10 23:18:12 +00001874 case CallingConv::ARM_AAPCS_VFP:
Manman Ren802cd6f2016-04-05 22:44:44 +00001875 case CallingConv::Swift:
Jush Lue67e07b2012-07-19 09:49:00 +00001876 if (!isVarArg)
1877 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1878 // Fall through to soft float variant, variadic functions don't
1879 // use hard floating point ABI.
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001880 LLVM_FALLTHROUGH;
Eric Christopher72497e52010-09-10 23:18:12 +00001881 case CallingConv::ARM_AAPCS:
1882 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1883 case CallingConv::ARM_APCS:
1884 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001885 case CallingConv::GHC:
1886 if (Return)
Alex Bradbury080f6972017-08-22 09:11:41 +00001887 report_fatal_error("Can't return in GHC call convention");
Eric Christopherb3322362012-08-03 00:05:53 +00001888 else
1889 return CC_ARM_APCS_GHC;
Eric Christopher72497e52010-09-10 23:18:12 +00001890 }
1891}
1892
Eric Christopher79398062010-09-29 23:11:09 +00001893bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1894 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001895 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +00001896 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1897 SmallVectorImpl<unsigned> &RegArgs,
1898 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00001899 unsigned &NumBytes,
1900 bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00001901 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001902 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, ArgLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00001903 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1904 CCAssignFnForCall(CC, false, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00001905
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001906 // Check that we can handle all of the arguments. If we can't, then bail out
1907 // now before we add code to the MBB.
1908 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1909 CCValAssign &VA = ArgLocs[i];
1910 MVT ArgVT = ArgVTs[VA.getValNo()];
1911
1912 // We don't handle NEON/vector parameters yet.
1913 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1914 return false;
1915
1916 // Now copy/store arg to correct locations.
1917 if (VA.isRegLoc() && !VA.needsCustom()) {
1918 continue;
1919 } else if (VA.needsCustom()) {
1920 // TODO: We need custom lowering for vector (v2f64) args.
1921 if (VA.getLocVT() != MVT::f64 ||
1922 // TODO: Only handle register args for now.
1923 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1924 return false;
1925 } else {
Craig Topper56710102013-08-15 02:33:50 +00001926 switch (ArgVT.SimpleTy) {
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001927 default:
1928 return false;
1929 case MVT::i1:
1930 case MVT::i8:
1931 case MVT::i16:
1932 case MVT::i32:
1933 break;
1934 case MVT::f32:
1935 if (!Subtarget->hasVFP2())
1936 return false;
1937 break;
1938 case MVT::f64:
1939 if (!Subtarget->hasVFP2())
1940 return false;
1941 break;
1942 }
1943 }
1944 }
1945
1946 // At the point, we are able to handle the call's arguments in fast isel.
1947
Eric Christopher79398062010-09-29 23:11:09 +00001948 // Get a count of how many bytes are to be pushed on the stack.
1949 NumBytes = CCInfo.getNextStackOffset();
1950
1951 // Issue CALLSEQ_START
Evan Cheng194c3dc2011-06-28 21:14:33 +00001952 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00001953 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00001954 TII.get(AdjStackDown))
Serge Pavlovd526b132017-05-09 13:35:13 +00001955 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00001956
1957 // Process the args.
1958 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1959 CCValAssign &VA = ArgLocs[i];
Juergen Ributzka4c018a12014-08-01 18:04:14 +00001960 const Value *ArgVal = Args[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001961 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sandsf5dda012010-11-03 11:35:31 +00001962 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001963
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001964 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1965 "We don't handle NEON/vector parameters yet.");
Eric Christopherc9616f22010-10-23 09:37:17 +00001966
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001967 // Handle arg promotion, etc.
Eric Christopher79398062010-09-29 23:11:09 +00001968 switch (VA.getLocInfo()) {
1969 case CCValAssign::Full: break;
Eric Christopherc103c662010-10-18 02:17:53 +00001970 case CCValAssign::SExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001971 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001972 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
Eugene Zelenko342257e2017-01-31 00:56:17 +00001973 assert(Arg != 0 && "Failed to emit a sext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001974 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001975 break;
1976 }
Chad Rosierd0191a52011-11-05 20:16:15 +00001977 case CCValAssign::AExt:
Javed Absar5b8e4872017-07-18 10:19:48 +00001978 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherc103c662010-10-18 02:17:53 +00001979 case CCValAssign::ZExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001980 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001981 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
Eugene Zelenko342257e2017-01-31 00:56:17 +00001982 assert(Arg != 0 && "Failed to emit a zext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001983 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001984 break;
1985 }
1986 case CCValAssign::BCvt: {
Juergen Ributzka88e32512014-09-03 20:56:59 +00001987 unsigned BC = fastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001988 /*TODO: Kill=*/false);
Eric Christopherc103c662010-10-18 02:17:53 +00001989 assert(BC != 0 && "Failed to emit a bitcast!");
1990 Arg = BC;
1991 ArgVT = VA.getLocVT();
1992 break;
1993 }
1994 default: llvm_unreachable("Unknown arg promotion!");
Eric Christopher79398062010-09-29 23:11:09 +00001995 }
1996
1997 // Now copy/store arg to correct locations.
Eric Christopher71ef1af2010-10-11 21:20:02 +00001998 if (VA.isRegLoc() && !VA.needsCustom()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001999 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2000 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg);
Eric Christopher79398062010-09-29 23:11:09 +00002001 RegArgs.push_back(VA.getLocReg());
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002002 } else if (VA.needsCustom()) {
2003 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002004 assert(VA.getLocVT() == MVT::f64 &&
2005 "Custom lowering for v2f64 args not available");
Jim Grosbach055de2c2010-10-27 21:39:08 +00002006
Javed Absar5b8e4872017-07-18 10:19:48 +00002007 // FIXME: ArgLocs[++i] may extend beyond ArgLocs.size()
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002008 CCValAssign &NextVA = ArgLocs[++i];
2009
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002010 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2011 "We only handle register args!");
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002012
Rafael Espindolaea09c592014-02-18 22:05:46 +00002013 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002014 TII.get(ARM::VMOVRRD), VA.getLocReg())
2015 .addReg(NextVA.getLocReg(), RegState::Define)
2016 .addReg(Arg));
2017 RegArgs.push_back(VA.getLocReg());
2018 RegArgs.push_back(NextVA.getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002019 } else {
Eric Christopherb353e4f2010-10-21 20:09:54 +00002020 assert(VA.isMemLoc());
2021 // Need to store on the stack.
Juergen Ributzka4c018a12014-08-01 18:04:14 +00002022
2023 // Don't emit stores for undef values.
2024 if (isa<UndefValue>(ArgVal))
2025 continue;
2026
Eric Christopherfef5f312010-11-19 22:30:02 +00002027 Address Addr;
2028 Addr.BaseType = Address::RegBase;
2029 Addr.Base.Reg = ARM::SP;
2030 Addr.Offset = VA.getLocMemOffset();
Eric Christopherb353e4f2010-10-21 20:09:54 +00002031
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002032 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2033 assert(EmitRet && "Could not emit a store for argument!");
Eric Christopher79398062010-09-29 23:11:09 +00002034 }
2035 }
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002036
Eric Christopher79398062010-09-29 23:11:09 +00002037 return true;
2038}
2039
Duncan Sandsf5dda012010-11-03 11:35:31 +00002040bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +00002041 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00002042 unsigned &NumBytes, bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00002043 // Issue CALLSEQ_END
Evan Cheng194c3dc2011-06-28 21:14:33 +00002044 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00002045 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00002046 TII.get(AdjStackUp))
2047 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00002048
2049 // Now the return value.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002050 if (RetVT != MVT::isVoid) {
Eric Christopher79398062010-09-29 23:11:09 +00002051 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002052 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002053 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00002054
2055 // Copy all of the result registers out of their specified physreg.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002056 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopherc1e209d2010-10-01 00:00:11 +00002057 // For this move we copy into two registers and then move into the
2058 // double fp reg we want.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002059 MVT DestVT = RVLocs[0].getValVT();
Craig Topper760b1342012-02-22 05:59:10 +00002060 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002061 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002062 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopherc1e209d2010-10-01 00:00:11 +00002063 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopheraf719ef2010-10-20 08:02:24 +00002064 .addReg(RVLocs[0].getLocReg())
2065 .addReg(RVLocs[1].getLocReg()));
Eric Christopher7ac602b2010-10-11 08:38:55 +00002066
Eric Christopheraf719ef2010-10-20 08:02:24 +00002067 UsedRegs.push_back(RVLocs[0].getLocReg());
2068 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach055de2c2010-10-27 21:39:08 +00002069
Eric Christopher7ac602b2010-10-11 08:38:55 +00002070 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002071 updateValueMap(I, ResultReg);
Chad Rosier90f9afe2012-05-11 18:51:55 +00002072 } else {
2073 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002074 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier5de1bea2011-11-08 00:03:32 +00002075
2076 // Special handling for extended integers.
2077 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2078 CopyVT = MVT::i32;
2079
Craig Topper760b1342012-02-22 05:59:10 +00002080 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christopher79398062010-09-29 23:11:09 +00002081
Eric Christopherc1e209d2010-10-01 00:00:11 +00002082 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002083 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2084 TII.get(TargetOpcode::COPY),
Eric Christopherc1e209d2010-10-01 00:00:11 +00002085 ResultReg).addReg(RVLocs[0].getLocReg());
2086 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002087
Eric Christopher7ac602b2010-10-11 08:38:55 +00002088 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002089 updateValueMap(I, ResultReg);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002090 }
Eric Christopher79398062010-09-29 23:11:09 +00002091 }
2092
Eric Christopher7ac602b2010-10-11 08:38:55 +00002093 return true;
Eric Christopher79398062010-09-29 23:11:09 +00002094}
2095
Eric Christopher93bbe652010-10-22 01:28:00 +00002096bool ARMFastISel::SelectRet(const Instruction *I) {
2097 const ReturnInst *Ret = cast<ReturnInst>(I);
2098 const Function &F = *I->getParent()->getParent();
Jim Grosbach055de2c2010-10-27 21:39:08 +00002099
Eric Christopher93bbe652010-10-22 01:28:00 +00002100 if (!FuncInfo.CanLowerReturn)
2101 return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00002102
Manman Ren57518142016-04-11 21:08:06 +00002103 if (TLI.supportSwiftError() &&
2104 F.getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2105 return false;
2106
Manman Ren5e9e65e2016-01-12 00:47:18 +00002107 if (TLI.supportSplitCSR(FuncInfo.MF))
2108 return false;
2109
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002110 // Build a list of return value registers.
2111 SmallVector<unsigned, 4> RetRegs;
2112
Eric Christopher93bbe652010-10-22 01:28:00 +00002113 CallingConv::ID CC = F.getCallingConv();
2114 if (Ret->getNumOperands() > 0) {
2115 SmallVector<ISD::OutputArg, 4> Outs;
Matt Arsenault81920b02018-07-28 13:25:19 +00002116 GetReturnInfo(CC, F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
Eric Christopher93bbe652010-10-22 01:28:00 +00002117
2118 // Analyze operands of the call, assigning locations to each operand.
2119 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002120 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Jush Lue67e07b2012-07-19 09:49:00 +00002121 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2122 F.isVarArg()));
Eric Christopher93bbe652010-10-22 01:28:00 +00002123
2124 const Value *RV = Ret->getOperand(0);
2125 unsigned Reg = getRegForValue(RV);
2126 if (Reg == 0)
2127 return false;
2128
2129 // Only handle a single return value for now.
2130 if (ValLocs.size() != 1)
2131 return false;
2132
2133 CCValAssign &VA = ValLocs[0];
Jim Grosbach055de2c2010-10-27 21:39:08 +00002134
Eric Christopher93bbe652010-10-22 01:28:00 +00002135 // Don't bother handling odd stuff for now.
2136 if (VA.getLocInfo() != CCValAssign::Full)
2137 return false;
2138 // Only handle register returns for now.
2139 if (!VA.isRegLoc())
2140 return false;
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002141
2142 unsigned SrcReg = Reg + VA.getValNo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002143 EVT RVEVT = TLI.getValueType(DL, RV->getType());
Chad Rosier62a144f2012-12-17 19:59:43 +00002144 if (!RVEVT.isSimple()) return false;
2145 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002146 MVT DestVT = VA.getValVT();
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002147 // Special handling for extended integers.
2148 if (RVVT != DestVT) {
2149 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2150 return false;
2151
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002152 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2153
Chad Rosierfcd29ae2012-02-17 01:21:28 +00002154 // Perform extension if flagged as either zext or sext. Otherwise, do
2155 // nothing.
2156 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2157 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2158 if (SrcReg == 0) return false;
2159 }
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002160 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002161
Eric Christopher93bbe652010-10-22 01:28:00 +00002162 // Make the copy.
Eric Christopher93bbe652010-10-22 01:28:00 +00002163 unsigned DstReg = VA.getLocReg();
2164 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2165 // Avoid a cross-class copy. This is very unlikely.
2166 if (!SrcRC->contains(DstReg))
2167 return false;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002168 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2169 TII.get(TargetOpcode::COPY), DstReg).addReg(SrcReg);
Eric Christopher93bbe652010-10-22 01:28:00 +00002170
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002171 // Add register to return instruction.
2172 RetRegs.push_back(VA.getLocReg());
Eric Christopher93bbe652010-10-22 01:28:00 +00002173 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002174
Rafael Espindolaea09c592014-02-18 22:05:46 +00002175 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00002176 TII.get(Subtarget->getReturnOpcode()));
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002177 AddOptionalDefs(MIB);
Javed Absar5b8e4872017-07-18 10:19:48 +00002178 for (unsigned R : RetRegs)
2179 MIB.addReg(R, RegState::Implicit);
Eric Christopher93bbe652010-10-22 01:28:00 +00002180 return true;
2181}
2182
Chad Rosierc6916f82012-06-12 19:25:13 +00002183unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2184 if (UseReg)
2185 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2186 else
2187 return isThumb2 ? ARM::tBL : ARM::BL;
2188}
2189
2190unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth1c82d332013-07-27 11:23:08 +00002191 // Manually compute the global's type to avoid building it when unnecessary.
2192 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
Mehdi Amini44ede332015-07-09 02:09:04 +00002193 EVT LCREVT = TLI.getValueType(DL, GVTy);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002194 if (!LCREVT.isSimple()) return 0;
2195
Bill Wendling76cce192013-12-29 08:00:04 +00002196 GlobalValue *GV = new GlobalVariable(M, Type::getInt32Ty(*Context), false,
Craig Topper062a2ba2014-04-25 05:30:21 +00002197 GlobalValue::ExternalLinkage, nullptr,
2198 Name);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002199 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier62a144f2012-12-17 19:59:43 +00002200 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher919772f2011-02-22 01:37:10 +00002201}
2202
Eric Christopher8b912662010-09-14 23:03:37 +00002203// A quick function that will emit a call for a named libcall in F with the
2204// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopher7ac602b2010-10-11 08:38:55 +00002205// can emit a call for any libcall we can produce. This is an abridged version
2206// of the full call infrastructure since we won't need to worry about things
Eric Christopher8b912662010-09-14 23:03:37 +00002207// like computed function pointers or strange arguments at call sites.
2208// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2209// with X86.
Eric Christopher7990df12010-09-28 01:21:42 +00002210bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2211 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002212
Eric Christopher8b912662010-09-14 23:03:37 +00002213 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002214 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002215 MVT RetVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002216 if (RetTy->isVoidTy())
2217 RetVT = MVT::isVoid;
2218 else if (!isTypeLegal(RetTy, RetVT))
2219 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002220
Chad Rosier90f9afe2012-05-11 18:51:55 +00002221 // Can't handle non-double multi-reg retvals.
Jush Luac96b762012-06-14 06:08:19 +00002222 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier90f9afe2012-05-11 18:51:55 +00002223 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002224 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002225 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002226 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2227 return false;
2228 }
2229
Eric Christopher79398062010-09-29 23:11:09 +00002230 // Set up the argument vectors.
Eric Christopher8b912662010-09-14 23:03:37 +00002231 SmallVector<Value*, 8> Args;
2232 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002233 SmallVector<MVT, 8> ArgVTs;
Eric Christopher8b912662010-09-14 23:03:37 +00002234 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2235 Args.reserve(I->getNumOperands());
2236 ArgRegs.reserve(I->getNumOperands());
2237 ArgVTs.reserve(I->getNumOperands());
2238 ArgFlags.reserve(I->getNumOperands());
Javed Absar5b8e4872017-07-18 10:19:48 +00002239 for (Value *Op : I->operands()) {
Eric Christopher8b912662010-09-14 23:03:37 +00002240 unsigned Arg = getRegForValue(Op);
2241 if (Arg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002242
Chris Lattner229907c2011-07-18 04:54:35 +00002243 Type *ArgTy = Op->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002244 MVT ArgVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002245 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002246
Eric Christopher8b912662010-09-14 23:03:37 +00002247 ISD::ArgFlagsTy Flags;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002248 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher8b912662010-09-14 23:03:37 +00002249 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002250
Eric Christopher8b912662010-09-14 23:03:37 +00002251 Args.push_back(Op);
2252 ArgRegs.push_back(Arg);
2253 ArgVTs.push_back(ArgVT);
2254 ArgFlags.push_back(Flags);
2255 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002256
Eric Christopher79398062010-09-29 23:11:09 +00002257 // Handle the arguments now that we've gotten them.
Eric Christopher8b912662010-09-14 23:03:37 +00002258 SmallVector<unsigned, 4> RegArgs;
Eric Christopher79398062010-09-29 23:11:09 +00002259 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002260 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2261 RegArgs, CC, NumBytes, false))
Eric Christopher79398062010-09-29 23:11:09 +00002262 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002263
Chad Rosierc6916f82012-06-12 19:25:13 +00002264 unsigned CalleeReg = 0;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002265 if (Subtarget->genLongCalls()) {
Chad Rosierc6916f82012-06-12 19:25:13 +00002266 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2267 if (CalleeReg == 0) return false;
2268 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002269
Chad Rosierc6916f82012-06-12 19:25:13 +00002270 // Issue the call.
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002271 unsigned CallOpc = ARMSelectCallOp(Subtarget->genLongCalls());
Chad Rosierc6916f82012-06-12 19:25:13 +00002272 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002273 DbgLoc, TII.get(CallOpc));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002274 // BL / BLX don't take a predicate, but tBL / tBLX do.
2275 if (isThumb2)
Diana Picus4f8c3e12017-01-13 09:37:56 +00002276 MIB.add(predOps(ARMCC::AL));
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002277 if (Subtarget->genLongCalls())
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002278 MIB.addReg(CalleeReg);
2279 else
2280 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosierc6916f82012-06-12 19:25:13 +00002281
Eric Christopher8b912662010-09-14 23:03:37 +00002282 // Add implicit physical register uses to the call.
Javed Absar5b8e4872017-07-18 10:19:48 +00002283 for (unsigned R : RegArgs)
2284 MIB.addReg(R, RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002285
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002286 // Add a register mask with the call-preserved registers.
2287 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002288 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002289
Eric Christopher79398062010-09-29 23:11:09 +00002290 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002291 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002292 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002293
Eric Christopher8b912662010-09-14 23:03:37 +00002294 // Set all unused physreg defs as dead.
2295 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002296
Eric Christopher8b912662010-09-14 23:03:37 +00002297 return true;
2298}
2299
Chad Rosiera7ebc562011-11-11 23:31:03 +00002300bool ARMFastISel::SelectCall(const Instruction *I,
Craig Topper062a2ba2014-04-25 05:30:21 +00002301 const char *IntrMemName = nullptr) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002302 const CallInst *CI = cast<CallInst>(I);
2303 const Value *Callee = CI->getCalledValue();
2304
Chad Rosiera7ebc562011-11-11 23:31:03 +00002305 // Can't handle inline asm.
2306 if (isa<InlineAsm>(Callee)) return false;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002307
Chad Rosierdf42cf32012-12-11 00:18:02 +00002308 // Allow SelectionDAG isel to handle tail calls.
2309 if (CI->isTailCall()) return false;
2310
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002311 // Check the calling convention.
2312 ImmutableCallSite CS(CI);
2313 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher167a70022010-10-18 06:49:12 +00002314
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002315 // TODO: Avoid some calling conventions?
Eric Christopher7ac602b2010-10-11 08:38:55 +00002316
Manuel Jacob190577a2016-01-17 22:37:39 +00002317 FunctionType *FTy = CS.getFunctionType();
Jush Lue67e07b2012-07-19 09:49:00 +00002318 bool isVarArg = FTy->isVarArg();
Eric Christopher7ac602b2010-10-11 08:38:55 +00002319
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002320 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002321 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002322 MVT RetVT;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002323 if (RetTy->isVoidTy())
2324 RetVT = MVT::isVoid;
Chad Rosier5de1bea2011-11-08 00:03:32 +00002325 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2326 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002327 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002328
Chad Rosier90f9afe2012-05-11 18:51:55 +00002329 // Can't handle non-double multi-reg retvals.
2330 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2331 RetVT != MVT::i16 && RetVT != MVT::i32) {
2332 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002333 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002334 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002335 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2336 return false;
2337 }
2338
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002339 // Set up the argument vectors.
2340 SmallVector<Value*, 8> Args;
2341 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002342 SmallVector<MVT, 8> ArgVTs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002343 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosierdccc4792012-02-15 00:23:55 +00002344 unsigned arg_size = CS.arg_size();
2345 Args.reserve(arg_size);
2346 ArgRegs.reserve(arg_size);
2347 ArgVTs.reserve(arg_size);
2348 ArgFlags.reserve(arg_size);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002349 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2350 i != e; ++i) {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002351 // If we're lowering a memory intrinsic instead of a regular call, skip the
Daniel Neilson1e687242018-01-19 17:13:12 +00002352 // last argument, which shouldn't be passed to the underlying function.
2353 if (IntrMemName && e - i <= 1)
Chad Rosiera7ebc562011-11-11 23:31:03 +00002354 break;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002355
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002356 ISD::ArgFlagsTy Flags;
Reid Klecknerfb502d22017-04-14 20:19:02 +00002357 unsigned ArgIdx = i - CS.arg_begin();
2358 if (CS.paramHasAttr(ArgIdx, Attribute::SExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002359 Flags.setSExt();
Reid Klecknerfb502d22017-04-14 20:19:02 +00002360 if (CS.paramHasAttr(ArgIdx, Attribute::ZExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002361 Flags.setZExt();
2362
Chad Rosier8a98ec42011-11-04 00:58:10 +00002363 // FIXME: Only handle *easy* calls for now.
Reid Klecknerfb502d22017-04-14 20:19:02 +00002364 if (CS.paramHasAttr(ArgIdx, Attribute::InReg) ||
2365 CS.paramHasAttr(ArgIdx, Attribute::StructRet) ||
2366 CS.paramHasAttr(ArgIdx, Attribute::SwiftSelf) ||
2367 CS.paramHasAttr(ArgIdx, Attribute::SwiftError) ||
2368 CS.paramHasAttr(ArgIdx, Attribute::Nest) ||
2369 CS.paramHasAttr(ArgIdx, Attribute::ByVal))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002370 return false;
2371
Chris Lattner229907c2011-07-18 04:54:35 +00002372 Type *ArgTy = (*i)->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002373 MVT ArgVT;
Chad Rosierd0191a52011-11-05 20:16:15 +00002374 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2375 ArgVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002376 return false;
Chad Rosieree93ff72011-11-18 01:17:34 +00002377
2378 unsigned Arg = getRegForValue(*i);
2379 if (Arg == 0)
2380 return false;
2381
Rafael Espindolaea09c592014-02-18 22:05:46 +00002382 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002383 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002384
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002385 Args.push_back(*i);
2386 ArgRegs.push_back(Arg);
2387 ArgVTs.push_back(ArgVT);
2388 ArgFlags.push_back(Flags);
2389 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002390
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002391 // Handle the arguments now that we've gotten them.
2392 SmallVector<unsigned, 4> RegArgs;
2393 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002394 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2395 RegArgs, CC, NumBytes, isVarArg))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002396 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002397
Chad Rosierc6916f82012-06-12 19:25:13 +00002398 bool UseReg = false;
Chad Rosier223faf72012-05-23 18:38:57 +00002399 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002400 if (!GV || Subtarget->genLongCalls()) UseReg = true;
Chad Rosier223faf72012-05-23 18:38:57 +00002401
Chad Rosierc6916f82012-06-12 19:25:13 +00002402 unsigned CalleeReg = 0;
2403 if (UseReg) {
2404 if (IntrMemName)
2405 CalleeReg = getLibcallReg(IntrMemName);
2406 else
2407 CalleeReg = getRegForValue(Callee);
2408
Chad Rosier223faf72012-05-23 18:38:57 +00002409 if (CalleeReg == 0) return false;
2410 }
2411
Chad Rosierc6916f82012-06-12 19:25:13 +00002412 // Issue the call.
2413 unsigned CallOpc = ARMSelectCallOp(UseReg);
2414 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002415 DbgLoc, TII.get(CallOpc));
Chad Rosierc6916f82012-06-12 19:25:13 +00002416
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002417 // ARM calls don't take a predicate, but tBL / tBLX do.
2418 if(isThumb2)
Diana Picus4f8c3e12017-01-13 09:37:56 +00002419 MIB.add(predOps(ARMCC::AL));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002420 if (UseReg)
2421 MIB.addReg(CalleeReg);
2422 else if (!IntrMemName)
Rafael Espindolaafade352016-06-16 16:09:53 +00002423 MIB.addGlobalAddress(GV, 0, 0);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002424 else
Rafael Espindolaafade352016-06-16 16:09:53 +00002425 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luac96b762012-06-14 06:08:19 +00002426
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002427 // Add implicit physical register uses to the call.
Javed Absar5b8e4872017-07-18 10:19:48 +00002428 for (unsigned R : RegArgs)
2429 MIB.addReg(R, RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002430
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002431 // Add a register mask with the call-preserved registers.
2432 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002433 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002434
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002435 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002436 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002437 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2438 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002439
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002440 // Set all unused physreg defs as dead.
2441 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002442
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002443 return true;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002444}
2445
Chad Rosier057b6d32011-11-14 23:04:09 +00002446bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002447 return Len <= 16;
2448}
2449
Jim Grosbach0c509fa2012-04-06 23:43:50 +00002450bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002451 uint64_t Len, unsigned Alignment) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002452 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier057b6d32011-11-14 23:04:09 +00002453 if (!ARMIsMemCpySmall(Len))
Chad Rosierab7223e2011-11-14 22:46:17 +00002454 return false;
2455
Chad Rosierab7223e2011-11-14 22:46:17 +00002456 while (Len) {
2457 MVT VT;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002458 if (!Alignment || Alignment >= 4) {
2459 if (Len >= 4)
2460 VT = MVT::i32;
2461 else if (Len >= 2)
2462 VT = MVT::i16;
2463 else {
Eugene Zelenko342257e2017-01-31 00:56:17 +00002464 assert(Len == 1 && "Expected a length of 1!");
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002465 VT = MVT::i8;
2466 }
2467 } else {
2468 // Bound based on alignment.
2469 if (Len >= 2 && Alignment == 2)
2470 VT = MVT::i16;
2471 else {
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002472 VT = MVT::i8;
2473 }
Chad Rosierab7223e2011-11-14 22:46:17 +00002474 }
2475
2476 bool RV;
2477 unsigned ResultReg;
2478 RV = ARMEmitLoad(VT, ResultReg, Src);
Eugene Zelenko342257e2017-01-31 00:56:17 +00002479 assert(RV && "Should be able to handle this load.");
Chad Rosierab7223e2011-11-14 22:46:17 +00002480 RV = ARMEmitStore(VT, ResultReg, Dest);
Eugene Zelenko342257e2017-01-31 00:56:17 +00002481 assert(RV && "Should be able to handle this store.");
Duncan Sandsae22c602012-02-05 14:20:11 +00002482 (void)RV;
Chad Rosierab7223e2011-11-14 22:46:17 +00002483
2484 unsigned Size = VT.getSizeInBits()/8;
2485 Len -= Size;
2486 Dest.Offset += Size;
2487 Src.Offset += Size;
2488 }
2489
2490 return true;
2491}
2492
Chad Rosiera7ebc562011-11-11 23:31:03 +00002493bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2494 // FIXME: Handle more intrinsics.
2495 switch (I.getIntrinsicID()) {
2496 default: return false;
Chad Rosier820d248c2012-05-30 17:23:22 +00002497 case Intrinsic::frameaddress: {
Matthias Braun941a7052016-07-28 18:40:00 +00002498 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
2499 MFI.setFrameAddressIsTaken(true);
Chad Rosier820d248c2012-05-30 17:23:22 +00002500
Craig Topper61e88f42014-11-21 05:58:21 +00002501 unsigned LdrOpc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
2502 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
2503 : &ARM::GPRRegClass;
Chad Rosier820d248c2012-05-30 17:23:22 +00002504
2505 const ARMBaseRegisterInfo *RegInfo =
Eric Christopher1b21f002015-01-29 00:19:33 +00002506 static_cast<const ARMBaseRegisterInfo *>(Subtarget->getRegisterInfo());
Chad Rosier820d248c2012-05-30 17:23:22 +00002507 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2508 unsigned SrcReg = FramePtr;
2509
2510 // Recursively load frame address
2511 // ldr r0 [fp]
2512 // ldr r0 [r0]
2513 // ldr r0 [r0]
2514 // ...
2515 unsigned DestReg;
2516 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2517 while (Depth--) {
2518 DestReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier820d248c2012-05-30 17:23:22 +00002520 TII.get(LdrOpc), DestReg)
2521 .addReg(SrcReg).addImm(0));
2522 SrcReg = DestReg;
2523 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002524 updateValueMap(&I, SrcReg);
Chad Rosier820d248c2012-05-30 17:23:22 +00002525 return true;
2526 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002527 case Intrinsic::memcpy:
2528 case Intrinsic::memmove: {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002529 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2530 // Don't handle volatile.
2531 if (MTI.isVolatile())
2532 return false;
Chad Rosierab7223e2011-11-14 22:46:17 +00002533
2534 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2535 // we would emit dead code because we don't currently handle memmoves.
2536 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2537 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier057b6d32011-11-14 23:04:09 +00002538 // Small memcpy's are common enough that we want to do them without a call
2539 // if possible.
Chad Rosierab7223e2011-11-14 22:46:17 +00002540 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier057b6d32011-11-14 23:04:09 +00002541 if (ARMIsMemCpySmall(Len)) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002542 Address Dest, Src;
2543 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2544 !ARMComputeAddress(MTI.getRawSource(), Src))
2545 return false;
Daniel Neilson7512c3e2018-02-09 23:31:37 +00002546 unsigned Alignment = MinAlign(MTI.getDestAlignment(),
2547 MTI.getSourceAlignment());
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002548 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosierab7223e2011-11-14 22:46:17 +00002549 return true;
2550 }
2551 }
Jush Luac96b762012-06-14 06:08:19 +00002552
Chad Rosiera7ebc562011-11-11 23:31:03 +00002553 if (!MTI.getLength()->getType()->isIntegerTy(32))
2554 return false;
Jush Luac96b762012-06-14 06:08:19 +00002555
Chad Rosiera7ebc562011-11-11 23:31:03 +00002556 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2557 return false;
2558
2559 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2560 return SelectCall(&I, IntrMemName);
2561 }
2562 case Intrinsic::memset: {
2563 const MemSetInst &MSI = cast<MemSetInst>(I);
2564 // Don't handle volatile.
2565 if (MSI.isVolatile())
2566 return false;
Jush Luac96b762012-06-14 06:08:19 +00002567
Chad Rosiera7ebc562011-11-11 23:31:03 +00002568 if (!MSI.getLength()->getType()->isIntegerTy(32))
2569 return false;
Jush Luac96b762012-06-14 06:08:19 +00002570
Chad Rosiera7ebc562011-11-11 23:31:03 +00002571 if (MSI.getDestAddressSpace() > 255)
2572 return false;
Jush Luac96b762012-06-14 06:08:19 +00002573
Chad Rosiera7ebc562011-11-11 23:31:03 +00002574 return SelectCall(&I, "memset");
2575 }
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002576 case Intrinsic::trap: {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002577 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(
Eli Bendersky2e2ce492013-01-30 16:30:19 +00002578 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002579 return true;
2580 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002581 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002582}
2583
Chad Rosieree7e4522011-11-02 00:18:48 +00002584bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luac96b762012-06-14 06:08:19 +00002585 // The high bits for a type smaller than the register size are assumed to be
Chad Rosieree7e4522011-11-02 00:18:48 +00002586 // undefined.
2587 Value *Op = I->getOperand(0);
2588
2589 EVT SrcVT, DestVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002590 SrcVT = TLI.getValueType(DL, Op->getType(), true);
2591 DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosieree7e4522011-11-02 00:18:48 +00002592
2593 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2594 return false;
2595 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2596 return false;
2597
2598 unsigned SrcReg = getRegForValue(Op);
2599 if (!SrcReg) return false;
2600
2601 // Because the high bits are undefined, a truncate doesn't generate
2602 // any code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002603 updateValueMap(I, SrcReg);
Chad Rosieree7e4522011-11-02 00:18:48 +00002604 return true;
2605}
2606
Chad Rosier62a144f2012-12-17 19:59:43 +00002607unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier4489f942011-11-02 17:20:24 +00002608 bool isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002609 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier4489f942011-11-02 17:20:24 +00002610 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002611 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier4489f942011-11-02 17:20:24 +00002612 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002613
2614 // Table of which combinations can be emitted as a single instruction,
2615 // and which will require two.
2616 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2617 // ARM Thumb
2618 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2619 // ext: s z s z s z s z
2620 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2621 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2622 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2623 };
2624
2625 // Target registers for:
2626 // - For ARM can never be PC.
2627 // - For 16-bit Thumb are restricted to lower 8 registers.
2628 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2629 static const TargetRegisterClass *RCTbl[2][2] = {
2630 // Instructions: Two Single
2631 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2632 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2633 };
2634
2635 // Table governing the instruction(s) to be emitted.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002636 static const struct InstructionTable {
2637 uint32_t Opc : 16;
2638 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2639 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2640 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2641 } IT[2][2][3][2] = {
JF Bastien06ce03d2013-06-07 20:10:37 +00002642 { // Two instructions (first is left shift, second is in this table).
JF Bastiencd4c64d2013-07-17 05:46:46 +00002643 { // ARM Opc S Shift Imm
2644 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2645 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2646 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2647 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2648 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2649 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002650 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002651 { // Thumb Opc S Shift Imm
2652 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2653 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2654 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2655 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2656 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2657 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002658 }
2659 },
2660 { // Single instruction.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002661 { // ARM Opc S Shift Imm
2662 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2663 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2664 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2665 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2666 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2667 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002668 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002669 { // Thumb Opc S Shift Imm
2670 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2671 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2672 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2673 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2674 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2675 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002676 }
2677 }
2678 };
2679
2680 unsigned SrcBits = SrcVT.getSizeInBits();
2681 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien60a24422013-06-08 00:51:51 +00002682 (void) DestBits;
JF Bastien06ce03d2013-06-07 20:10:37 +00002683 assert((SrcBits < DestBits) && "can only extend to larger types");
2684 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2685 "other sizes unimplemented");
2686 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2687 "other sizes unimplemented");
2688
2689 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiencd4c64d2013-07-17 05:46:46 +00002690 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien06ce03d2013-06-07 20:10:37 +00002691 assert((Bitness < 3) && "sanity-check table bounds");
2692
2693 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2694 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiencd4c64d2013-07-17 05:46:46 +00002695 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2696 unsigned Opc = ITP->Opc;
JF Bastien06ce03d2013-06-07 20:10:37 +00002697 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiencd4c64d2013-07-17 05:46:46 +00002698 unsigned hasS = ITP->hasS;
2699 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2700 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2701 "only MOVsi has shift operand addressing mode");
2702 unsigned Imm = ITP->Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002703
2704 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2705 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002706 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien06ce03d2013-06-07 20:10:37 +00002707 unsigned ResultReg;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002708 // MOVsi encodes shift and immediate in shift operand addressing mode.
2709 // The following condition has the same value when emitting two
2710 // instruction sequences: both are shifts.
2711 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien06ce03d2013-06-07 20:10:37 +00002712
2713 // Either one or two instructions are emitted.
2714 // They're always of the form:
2715 // dst = in OP imm
2716 // CPSR is set only by 16-bit Thumb instructions.
2717 // Predicate, if any, is AL.
2718 // S bit, if available, is always 0.
2719 // When two are emitted the first's result will feed as the second's input,
2720 // that value is then dead.
2721 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2722 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2723 ResultReg = createResultReg(RC);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002724 bool isLsl = (0 == Instr) && !isSingleInstr;
2725 unsigned Opcode = isLsl ? LSLOpc : Opc;
2726 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2727 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002728 bool isKill = 1 == Instr;
2729 MachineInstrBuilder MIB = BuildMI(
Rafael Espindolaea09c592014-02-18 22:05:46 +00002730 *FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opcode), ResultReg);
JF Bastien06ce03d2013-06-07 20:10:37 +00002731 if (setsCPSR)
2732 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach3fa74912013-08-16 23:37:36 +00002733 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
Diana Picus4f8c3e12017-01-13 09:37:56 +00002734 MIB.addReg(SrcReg, isKill * RegState::Kill)
2735 .addImm(ImmEnc)
2736 .add(predOps(ARMCC::AL));
JF Bastien06ce03d2013-06-07 20:10:37 +00002737 if (hasS)
Diana Picus8a73f552017-01-13 10:18:01 +00002738 MIB.add(condCodeOp());
JF Bastien06ce03d2013-06-07 20:10:37 +00002739 // Second instruction consumes the first's result.
2740 SrcReg = ResultReg;
Eli Friedmanc7035512011-05-25 23:49:02 +00002741 }
2742
Chad Rosier4489f942011-11-02 17:20:24 +00002743 return ResultReg;
2744}
2745
2746bool ARMFastISel::SelectIntExt(const Instruction *I) {
2747 // On ARM, in general, integer casts don't involve legal types; this code
2748 // handles promotable integers.
Chad Rosier4489f942011-11-02 17:20:24 +00002749 Type *DestTy = I->getType();
2750 Value *Src = I->getOperand(0);
2751 Type *SrcTy = Src->getType();
2752
Chad Rosier4489f942011-11-02 17:20:24 +00002753 bool isZExt = isa<ZExtInst>(I);
2754 unsigned SrcReg = getRegForValue(Src);
2755 if (!SrcReg) return false;
2756
Chad Rosier62a144f2012-12-17 19:59:43 +00002757 EVT SrcEVT, DestEVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002758 SrcEVT = TLI.getValueType(DL, SrcTy, true);
2759 DestEVT = TLI.getValueType(DL, DestTy, true);
Chad Rosier62a144f2012-12-17 19:59:43 +00002760 if (!SrcEVT.isSimple()) return false;
2761 if (!DestEVT.isSimple()) return false;
Patrik Hagglundc494d242012-12-17 14:30:06 +00002762
Chad Rosier62a144f2012-12-17 19:59:43 +00002763 MVT SrcVT = SrcEVT.getSimpleVT();
2764 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier4489f942011-11-02 17:20:24 +00002765 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2766 if (ResultReg == 0) return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002767 updateValueMap(I, ResultReg);
Eli Friedmanc7035512011-05-25 23:49:02 +00002768 return true;
2769}
2770
Jush Lu4705da92012-08-03 02:37:48 +00002771bool ARMFastISel::SelectShift(const Instruction *I,
2772 ARM_AM::ShiftOpc ShiftTy) {
2773 // We handle thumb2 mode by target independent selector
2774 // or SelectionDAG ISel.
2775 if (isThumb2)
2776 return false;
2777
2778 // Only handle i32 now.
Mehdi Amini44ede332015-07-09 02:09:04 +00002779 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Jush Lu4705da92012-08-03 02:37:48 +00002780 if (DestVT != MVT::i32)
2781 return false;
2782
2783 unsigned Opc = ARM::MOVsr;
2784 unsigned ShiftImm;
2785 Value *Src2Value = I->getOperand(1);
2786 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2787 ShiftImm = CI->getZExtValue();
2788
2789 // Fall back to selection DAG isel if the shift amount
2790 // is zero or greater than the width of the value type.
2791 if (ShiftImm == 0 || ShiftImm >=32)
2792 return false;
2793
2794 Opc = ARM::MOVsi;
2795 }
2796
2797 Value *Src1Value = I->getOperand(0);
2798 unsigned Reg1 = getRegForValue(Src1Value);
2799 if (Reg1 == 0) return false;
2800
Nadav Rotema8e15b02012-09-06 11:13:55 +00002801 unsigned Reg2 = 0;
Jush Lu4705da92012-08-03 02:37:48 +00002802 if (Opc == ARM::MOVsr) {
2803 Reg2 = getRegForValue(Src2Value);
2804 if (Reg2 == 0) return false;
2805 }
2806
JF Bastien13969d02013-05-29 15:45:47 +00002807 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu4705da92012-08-03 02:37:48 +00002808 if(ResultReg == 0) return false;
2809
Rafael Espindolaea09c592014-02-18 22:05:46 +00002810 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu4705da92012-08-03 02:37:48 +00002811 TII.get(Opc), ResultReg)
2812 .addReg(Reg1);
2813
2814 if (Opc == ARM::MOVsi)
2815 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2816 else if (Opc == ARM::MOVsr) {
2817 MIB.addReg(Reg2);
2818 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2819 }
2820
2821 AddOptionalDefs(MIB);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002822 updateValueMap(I, ResultReg);
Jush Lu4705da92012-08-03 02:37:48 +00002823 return true;
2824}
2825
Eric Christopherc3e118e2010-09-02 23:43:26 +00002826// TODO: SoftFP support.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002827bool ARMFastISel::fastSelectInstruction(const Instruction *I) {
Eric Christopher84bdfd82010-07-21 22:26:11 +00002828 switch (I->getOpcode()) {
Eric Christopher00202ee2010-08-23 21:44:12 +00002829 case Instruction::Load:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002830 return SelectLoad(I);
Eric Christopherfde5a3d2010-09-01 22:16:27 +00002831 case Instruction::Store:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002832 return SelectStore(I);
Eric Christopher6aaed722010-09-03 00:35:47 +00002833 case Instruction::Br:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002834 return SelectBranch(I);
Chad Rosierded4c992012-02-07 23:56:08 +00002835 case Instruction::IndirectBr:
2836 return SelectIndirectBr(I);
Eric Christopherc3e9c402010-09-08 23:13:45 +00002837 case Instruction::ICmp:
2838 case Instruction::FCmp:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002839 return SelectCmp(I);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00002840 case Instruction::FPExt:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002841 return SelectFPExt(I);
Eric Christopher5903c0b2010-09-09 20:26:31 +00002842 case Instruction::FPTrunc:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002843 return SelectFPTrunc(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002844 case Instruction::SIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002845 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosiera8a8ac52012-02-03 19:42:52 +00002846 case Instruction::UIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002847 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002848 case Instruction::FPToSI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002849 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosier41f0e782012-02-03 20:27:51 +00002850 case Instruction::FPToUI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002851 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier685b20c2012-02-06 23:50:07 +00002852 case Instruction::Add:
2853 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosierbd471252012-02-08 02:29:21 +00002854 case Instruction::Or:
2855 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier0ee8c512012-02-08 02:45:44 +00002856 case Instruction::Sub:
2857 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002858 case Instruction::FAdd:
Chad Rosier685b20c2012-02-06 23:50:07 +00002859 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002860 case Instruction::FSub:
Chad Rosier685b20c2012-02-06 23:50:07 +00002861 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002862 case Instruction::FMul:
Chad Rosier685b20c2012-02-06 23:50:07 +00002863 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopher8b912662010-09-14 23:03:37 +00002864 case Instruction::SDiv:
Chad Rosieraaa55a82012-02-03 21:07:27 +00002865 return SelectDiv(I, /*isSigned*/ true);
2866 case Instruction::UDiv:
2867 return SelectDiv(I, /*isSigned*/ false);
Eric Christophereae1b382010-10-11 08:37:26 +00002868 case Instruction::SRem:
Chad Rosierb84a4b42012-02-03 21:23:45 +00002869 return SelectRem(I, /*isSigned*/ true);
2870 case Instruction::URem:
2871 return SelectRem(I, /*isSigned*/ false);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002872 case Instruction::Call:
Chad Rosiera7ebc562011-11-11 23:31:03 +00002873 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2874 return SelectIntrinsicCall(*II);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002875 return SelectCall(I);
Eric Christopher511aa312010-10-11 08:27:59 +00002876 case Instruction::Select:
2877 return SelectSelect(I);
Eric Christopher93bbe652010-10-22 01:28:00 +00002878 case Instruction::Ret:
2879 return SelectRet(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002880 case Instruction::Trunc:
Chad Rosieree7e4522011-11-02 00:18:48 +00002881 return SelectTrunc(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002882 case Instruction::ZExt:
2883 case Instruction::SExt:
Chad Rosieree7e4522011-11-02 00:18:48 +00002884 return SelectIntExt(I);
Jush Lu4705da92012-08-03 02:37:48 +00002885 case Instruction::Shl:
2886 return SelectShift(I, ARM_AM::lsl);
2887 case Instruction::LShr:
2888 return SelectShift(I, ARM_AM::lsr);
2889 case Instruction::AShr:
2890 return SelectShift(I, ARM_AM::asr);
Eric Christopher84bdfd82010-07-21 22:26:11 +00002891 default: break;
2892 }
2893 return false;
2894}
2895
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002896// This table describes sign- and zero-extend instructions which can be
2897// folded into a preceding load. All of these extends have an immediate
2898// (sometimes a mask and sometimes a shift) that's applied after
2899// extension.
Eugene Zelenko076468c2017-09-20 21:35:51 +00002900static const struct FoldableLoadExtendsStruct {
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002901 uint16_t Opc[2]; // ARM, Thumb.
2902 uint8_t ExpectedImm;
2903 uint8_t isZExt : 1;
2904 uint8_t ExpectedVT : 7;
2905} FoldableLoadExtends[] = {
2906 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2907 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2908 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2909 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2910 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2911};
Eugene Zelenko342257e2017-01-31 00:56:17 +00002912
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00002913/// The specified machine instr operand is a vreg, and that
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002914/// vreg is being provided by the specified load instruction. If possible,
2915/// try to fold the load as an operand to the instruction, returning true if
2916/// successful.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002917bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2918 const LoadInst *LI) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002919 // Verify we have a legal type before going any further.
2920 MVT VT;
2921 if (!isLoadTypeLegal(LI->getType(), VT))
2922 return false;
2923
2924 // Combine load followed by zero- or sign-extend.
2925 // ldrb r1, [r0] ldrb r1, [r0]
2926 // uxtb r2, r1 =>
2927 // mov r3, r2 mov r3, r1
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002928 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2929 return false;
2930 const uint64_t Imm = MI->getOperand(2).getImm();
2931
2932 bool Found = false;
2933 bool isZExt;
Javed Absar5b8e4872017-07-18 10:19:48 +00002934 for (const FoldableLoadExtendsStruct &FLE : FoldableLoadExtends) {
2935 if (FLE.Opc[isThumb2] == MI->getOpcode() &&
2936 (uint64_t)FLE.ExpectedImm == Imm &&
2937 MVT((MVT::SimpleValueType)FLE.ExpectedVT) == VT) {
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002938 Found = true;
Javed Absar5b8e4872017-07-18 10:19:48 +00002939 isZExt = FLE.isZExt;
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002940 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002941 }
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002942 if (!Found) return false;
2943
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002944 // See if we can handle this address.
2945 Address Addr;
2946 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luac96b762012-06-14 06:08:19 +00002947
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002948 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier563de602011-12-13 19:22:14 +00002949 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002950 return false;
Tim Northover256a16d2018-12-17 17:25:53 +00002951 MachineBasicBlock::iterator I(MI);
2952 removeDeadCode(I, std::next(I));
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002953 return true;
2954}
2955
Jush Lu47172a02012-09-27 05:21:41 +00002956unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002957 unsigned Align, MVT VT) {
Rafael Espindola3beef8d2016-06-27 23:15:57 +00002958 bool UseGOT_PREL = !TM.shouldAssumeDSOLocal(*GV->getParent(), GV);
Jush Lu47172a02012-09-27 05:21:41 +00002959
Matthias Braunf1caa282017-12-15 22:22:58 +00002960 LLVMContext *Context = &MF->getFunction().getContext();
Peter Collingbourne97aae402015-10-26 18:23:16 +00002961 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
2962 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
2963 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(
2964 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj,
2965 UseGOT_PREL ? ARMCP::GOT_PREL : ARMCP::no_modifier,
2966 /*AddCurrentAddress=*/UseGOT_PREL);
Jush Lu47172a02012-09-27 05:21:41 +00002967
Peter Collingbourne97aae402015-10-26 18:23:16 +00002968 unsigned ConstAlign =
2969 MF->getDataLayout().getPrefTypeAlignment(Type::getInt32PtrTy(*Context));
2970 unsigned Idx = MF->getConstantPool()->getConstantPoolIndex(CPV, ConstAlign);
Eli Friedman0bbb0d02018-11-09 23:09:17 +00002971 MachineMemOperand *CPMMO =
2972 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(*MF),
2973 MachineMemOperand::MOLoad, 4, 4);
Jush Lu47172a02012-09-27 05:21:41 +00002974
Peter Collingbourne97aae402015-10-26 18:23:16 +00002975 unsigned TempReg = MF->getRegInfo().createVirtualRegister(&ARM::rGPRRegClass);
2976 unsigned Opc = isThumb2 ? ARM::t2LDRpci : ARM::LDRcp;
2977 MachineInstrBuilder MIB =
2978 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), TempReg)
Eli Friedman0bbb0d02018-11-09 23:09:17 +00002979 .addConstantPoolIndex(Idx)
2980 .addMemOperand(CPMMO);
Peter Collingbourne97aae402015-10-26 18:23:16 +00002981 if (Opc == ARM::LDRcp)
Jush Lu47172a02012-09-27 05:21:41 +00002982 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +00002983 MIB.add(predOps(ARMCC::AL));
Jush Lu47172a02012-09-27 05:21:41 +00002984
Peter Collingbourne97aae402015-10-26 18:23:16 +00002985 // Fix the address by adding pc.
2986 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
2987 Opc = Subtarget->isThumb() ? ARM::tPICADD : UseGOT_PREL ? ARM::PICLDR
2988 : ARM::PICADD;
2989 DestReg = constrainOperandRegClass(TII.get(Opc), DestReg, 0);
2990 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
2991 .addReg(TempReg)
2992 .addImm(ARMPCLabelIndex);
Eli Friedman0bbb0d02018-11-09 23:09:17 +00002993
Peter Collingbourne97aae402015-10-26 18:23:16 +00002994 if (!Subtarget->isThumb())
Diana Picus4f8c3e12017-01-13 09:37:56 +00002995 MIB.add(predOps(ARMCC::AL));
Peter Collingbourne97aae402015-10-26 18:23:16 +00002996
2997 if (UseGOT_PREL && Subtarget->isThumb()) {
2998 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
2999 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3000 TII.get(ARM::t2LDRi12), NewDestReg)
3001 .addReg(DestReg)
3002 .addImm(0);
3003 DestReg = NewDestReg;
3004 AddOptionalDefs(MIB);
3005 }
3006 return DestReg;
Jush Lu47172a02012-09-27 05:21:41 +00003007}
3008
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003009bool ARMFastISel::fastLowerArguments() {
Evan Cheng615620c2013-02-11 01:27:15 +00003010 if (!FuncInfo.CanLowerReturn)
3011 return false;
3012
3013 const Function *F = FuncInfo.Fn;
3014 if (F->isVarArg())
3015 return false;
3016
3017 CallingConv::ID CC = F->getCallingConv();
3018 switch (CC) {
3019 default:
3020 return false;
3021 case CallingConv::Fast:
3022 case CallingConv::C:
3023 case CallingConv::ARM_AAPCS_VFP:
3024 case CallingConv::ARM_AAPCS:
3025 case CallingConv::ARM_APCS:
Manman Ren802cd6f2016-04-05 22:44:44 +00003026 case CallingConv::Swift:
Evan Cheng615620c2013-02-11 01:27:15 +00003027 break;
3028 }
3029
3030 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3031 // which are passed in r0 - r3.
Reid Kleckner6652a522017-04-28 18:37:16 +00003032 for (const Argument &Arg : F->args()) {
3033 if (Arg.getArgNo() >= 4)
Evan Cheng615620c2013-02-11 01:27:15 +00003034 return false;
3035
Reid Kleckner6652a522017-04-28 18:37:16 +00003036 if (Arg.hasAttribute(Attribute::InReg) ||
3037 Arg.hasAttribute(Attribute::StructRet) ||
3038 Arg.hasAttribute(Attribute::SwiftSelf) ||
3039 Arg.hasAttribute(Attribute::SwiftError) ||
3040 Arg.hasAttribute(Attribute::ByVal))
Evan Cheng615620c2013-02-11 01:27:15 +00003041 return false;
3042
Reid Kleckner6652a522017-04-28 18:37:16 +00003043 Type *ArgTy = Arg.getType();
Evan Cheng615620c2013-02-11 01:27:15 +00003044 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3045 return false;
3046
Mehdi Amini44ede332015-07-09 02:09:04 +00003047 EVT ArgVT = TLI.getValueType(DL, ArgTy);
Chad Rosier1b33e8d2013-02-26 01:05:31 +00003048 if (!ArgVT.isSimple()) return false;
Evan Cheng615620c2013-02-11 01:27:15 +00003049 switch (ArgVT.getSimpleVT().SimpleTy) {
3050 case MVT::i8:
3051 case MVT::i16:
3052 case MVT::i32:
3053 break;
3054 default:
3055 return false;
3056 }
3057 }
3058
Craig Toppere5e035a32015-12-05 07:13:35 +00003059 static const MCPhysReg GPRArgRegs[] = {
Evan Cheng615620c2013-02-11 01:27:15 +00003060 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3061 };
3062
Jim Grosbachd69f3ed2013-08-16 23:37:23 +00003063 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Javed Absar5b8e4872017-07-18 10:19:48 +00003064 for (const Argument &Arg : F->args()) {
3065 unsigned ArgNo = Arg.getArgNo();
Reid Kleckner6652a522017-04-28 18:37:16 +00003066 unsigned SrcReg = GPRArgRegs[ArgNo];
Evan Cheng615620c2013-02-11 01:27:15 +00003067 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3068 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3069 // Without this, EmitLiveInCopies may eliminate the livein if its only
3070 // use is a bitcast (which isn't turned into an instruction).
3071 unsigned ResultReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00003072 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3073 TII.get(TargetOpcode::COPY),
Evan Cheng615620c2013-02-11 01:27:15 +00003074 ResultReg).addReg(DstReg, getKillRegState(true));
Javed Absar5b8e4872017-07-18 10:19:48 +00003075 updateValueMap(&Arg, ResultReg);
Evan Cheng615620c2013-02-11 01:27:15 +00003076 }
3077
3078 return true;
3079}
3080
Eric Christopher84bdfd82010-07-21 22:26:11 +00003081namespace llvm {
Eugene Zelenko342257e2017-01-31 00:56:17 +00003082
Bob Wilson3e6fa462012-08-03 04:06:28 +00003083 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3084 const TargetLibraryInfo *libInfo) {
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003085 if (funcInfo.MF->getSubtarget<ARMSubtarget>().useFastISel())
Bob Wilson3e6fa462012-08-03 04:06:28 +00003086 return new ARMFastISel(funcInfo, libInfo);
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003087
Craig Topper062a2ba2014-04-25 05:30:21 +00003088 return nullptr;
Eric Christopher84bdfd82010-07-21 22:26:11 +00003089 }
Eugene Zelenko342257e2017-01-31 00:56:17 +00003090
3091} // end namespace llvm