blob: 2768e5c9984bae72440c875a67dae0617a512309 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8// \file
9//===----------------------------------------------------------------------===//
10
11#include "AMDGPUInstPrinter.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000012#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000013#include "SIDefines.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000014#include "Utils/AMDGPUAsmUtils.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000015#include "Utils/AMDGPUBaseInfo.h"
Christian Konigbf114b42013-02-21 15:17:22 +000016#include "llvm/MC/MCExpr.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000017#include "llvm/MC/MCInst.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000018#include "llvm/MC/MCInstrDesc.h"
Matt Arsenault303011a2014-12-17 21:04:08 +000019#include "llvm/MC/MCInstrInfo.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000020#include "llvm/MC/MCRegisterInfo.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000021#include "llvm/MC/MCSubtargetInfo.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000022#include "llvm/Support/ErrorHandling.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000023#include "llvm/Support/MathExtras.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000024#include "llvm/Support/raw_ostream.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000025#include <cassert>
Artem Tamazoveb4d5a92016-04-13 16:18:41 +000026
Tom Stellard75aadc22012-12-11 21:25:42 +000027using namespace llvm;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000028using namespace llvm::AMDGPU;
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000031 StringRef Annot, const MCSubtargetInfo &STI) {
Vincent Lejeunef97af792013-05-02 21:52:30 +000032 OS.flush();
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000033 printInstruction(MI, STI, OS);
Tom Stellard75aadc22012-12-11 21:25:42 +000034 printAnnotation(OS, Annot);
35}
36
Sam Koltondfa29f72016-03-09 12:29:31 +000037void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000038 const MCSubtargetInfo &STI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000039 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +000040 O << formatHex(MI->getOperand(OpNo).getImm() & 0xf);
41}
42
Matt Arsenault4d7d3832014-04-15 22:32:49 +000043void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000044 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +000045 O << formatHex(MI->getOperand(OpNo).getImm() & 0xff);
46}
47
48void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000049 const MCSubtargetInfo &STI,
Matt Arsenault4d7d3832014-04-15 22:32:49 +000050 raw_ostream &O) {
Matt Arsenault4bd72362016-12-10 00:39:12 +000051 // It's possible to end up with a 32-bit literal used with a 16-bit operand
52 // with ignored high bits. Print as 32-bit anyway in that case.
53 int64_t Imm = MI->getOperand(OpNo).getImm();
54 if (isInt<16>(Imm) || isUInt<16>(Imm))
55 O << formatHex(static_cast<uint64_t>(Imm & 0xffff));
56 else
57 printU32ImmOperand(MI, OpNo, STI, O);
Matt Arsenault4d7d3832014-04-15 22:32:49 +000058}
59
Sam Koltondfa29f72016-03-09 12:29:31 +000060void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo,
61 raw_ostream &O) {
62 O << formatDec(MI->getOperand(OpNo).getImm() & 0xf);
63}
64
Matt Arsenault61cc9082014-10-10 22:16:07 +000065void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo,
66 raw_ostream &O) {
67 O << formatDec(MI->getOperand(OpNo).getImm() & 0xff);
68}
69
70void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo,
71 raw_ostream &O) {
72 O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff);
73}
74
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +000075void AMDGPUInstPrinter::printS13ImmDecOperand(const MCInst *MI, unsigned OpNo,
Matt Arsenault9698f1c2017-06-20 19:54:14 +000076 raw_ostream &O) {
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +000077 O << formatDec(SignExtend32<13>(MI->getOperand(OpNo).getImm()));
Matt Arsenault9698f1c2017-06-20 19:54:14 +000078}
79
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000080void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo,
81 const MCSubtargetInfo &STI,
82 raw_ostream &O) {
83 O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff);
84}
85
86void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo,
87 raw_ostream &O, StringRef BitName) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000088 if (MI->getOperand(OpNo).getImm()) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +000089 O << ' ' << BitName;
Nikolay Haustov2f684f12016-02-26 09:51:05 +000090 }
91}
92
Tom Stellard229d5e62014-08-05 14:48:12 +000093void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo,
94 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000095 printNamedBit(MI, OpNo, O, "offen");
Tom Stellard229d5e62014-08-05 14:48:12 +000096}
97
98void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo,
99 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000100 printNamedBit(MI, OpNo, O, "idxen");
Tom Stellard229d5e62014-08-05 14:48:12 +0000101}
102
103void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo,
104 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000105 printNamedBit(MI, OpNo, O, "addr64");
Tom Stellard229d5e62014-08-05 14:48:12 +0000106}
107
108void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo,
109 raw_ostream &O) {
110 if (MI->getOperand(OpNo).getImm()) {
111 O << " offset:";
Matt Arsenaultfb13b222014-12-03 03:12:13 +0000112 printU16ImmDecOperand(MI, OpNo, O);
Tom Stellard229d5e62014-08-05 14:48:12 +0000113 }
114}
115
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000116void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000117 const MCSubtargetInfo &STI,
118 raw_ostream &O) {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000119 uint16_t Imm = MI->getOperand(OpNo).getImm();
120 if (Imm != 0) {
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000121 O << ((OpNo == 0)? "offset:" : " offset:");
Matt Arsenault61cc9082014-10-10 22:16:07 +0000122 printU16ImmDecOperand(MI, OpNo, O);
123 }
124}
125
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000126void AMDGPUInstPrinter::printOffsetS13(const MCInst *MI, unsigned OpNo,
127 const MCSubtargetInfo &STI,
128 raw_ostream &O) {
129 uint16_t Imm = MI->getOperand(OpNo).getImm();
130 if (Imm != 0) {
131 O << ((OpNo == 0)? "offset:" : " offset:");
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +0000132 printS13ImmDecOperand(MI, OpNo, O);
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000133 }
134}
135
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000136void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000137 const MCSubtargetInfo &STI,
138 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000139 if (MI->getOperand(OpNo).getImm()) {
140 O << " offset0:";
141 printU8ImmDecOperand(MI, OpNo, O);
142 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000143}
144
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000145void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000146 const MCSubtargetInfo &STI,
147 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000148 if (MI->getOperand(OpNo).getImm()) {
149 O << " offset1:";
150 printU8ImmDecOperand(MI, OpNo, O);
151 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000152}
153
Artem Tamazov54bfd542016-10-31 16:07:39 +0000154void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo,
155 const MCSubtargetInfo &STI,
156 raw_ostream &O) {
157 printU32ImmOperand(MI, OpNo, STI, O);
158}
159
160void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000161 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000162 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000163 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000164}
165
166void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000167 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000168 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000169 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000170}
171
Tom Stellard065e3d42015-03-09 18:49:54 +0000172void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000173 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000174 printNamedBit(MI, OpNo, O, "gds");
Tom Stellard065e3d42015-03-09 18:49:54 +0000175}
176
Tom Stellard229d5e62014-08-05 14:48:12 +0000177void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000178 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000179 printNamedBit(MI, OpNo, O, "glc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000180}
181
182void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000183 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000184 printNamedBit(MI, OpNo, O, "slc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000185}
186
187void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000188 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000189 printNamedBit(MI, OpNo, O, "tfe");
190}
191
192void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000193 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000194 if (MI->getOperand(OpNo).getImm()) {
195 O << " dmask:";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000196 printU16ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000197 }
198}
199
200void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000201 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000202 printNamedBit(MI, OpNo, O, "unorm");
203}
204
205void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000206 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000207 printNamedBit(MI, OpNo, O, "da");
208}
209
210void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000211 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000212 printNamedBit(MI, OpNo, O, "r128");
213}
214
215void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000216 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000217 printNamedBit(MI, OpNo, O, "lwe");
Tom Stellard229d5e62014-08-05 14:48:12 +0000218}
219
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000220void AMDGPUInstPrinter::printExpCompr(const MCInst *MI, unsigned OpNo,
221 const MCSubtargetInfo &STI,
222 raw_ostream &O) {
223 if (MI->getOperand(OpNo).getImm())
224 O << " compr";
225}
226
227void AMDGPUInstPrinter::printExpVM(const MCInst *MI, unsigned OpNo,
228 const MCSubtargetInfo &STI,
229 raw_ostream &O) {
230 if (MI->getOperand(OpNo).getImm())
231 O << " vm";
232}
233
David Stuttard70e8bc12017-06-22 16:29:22 +0000234void AMDGPUInstPrinter::printDFMT(const MCInst *MI, unsigned OpNo,
235 const MCSubtargetInfo &STI,
236 raw_ostream &O) {
237 if (MI->getOperand(OpNo).getImm()) {
238 O << " dfmt:";
239 printU8ImmDecOperand(MI, OpNo, O);
240 }
241}
242
243void AMDGPUInstPrinter::printNFMT(const MCInst *MI, unsigned OpNo,
244 const MCSubtargetInfo &STI,
245 raw_ostream &O) {
246 if (MI->getOperand(OpNo).getImm()) {
247 O << " nfmt:";
248 printU8ImmDecOperand(MI, OpNo, O);
249 }
250}
251
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000252void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000253 const MCRegisterInfo &MRI) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000254 switch (RegNo) {
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000255 case AMDGPU::VCC:
256 O << "vcc";
257 return;
258 case AMDGPU::SCC:
259 O << "scc";
260 return;
261 case AMDGPU::EXEC:
262 O << "exec";
263 return;
264 case AMDGPU::M0:
265 O << "m0";
266 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000267 case AMDGPU::FLAT_SCR:
268 O << "flat_scratch";
269 return;
270 case AMDGPU::VCC_LO:
271 O << "vcc_lo";
272 return;
273 case AMDGPU::VCC_HI:
274 O << "vcc_hi";
275 return;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000276 case AMDGPU::TBA_LO:
277 O << "tba_lo";
278 return;
279 case AMDGPU::TBA_HI:
280 O << "tba_hi";
281 return;
282 case AMDGPU::TMA_LO:
283 O << "tma_lo";
284 return;
285 case AMDGPU::TMA_HI:
286 O << "tma_hi";
287 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000288 case AMDGPU::EXEC_LO:
289 O << "exec_lo";
290 return;
291 case AMDGPU::EXEC_HI:
292 O << "exec_hi";
293 return;
294 case AMDGPU::FLAT_SCR_LO:
295 O << "flat_scratch_lo";
296 return;
297 case AMDGPU::FLAT_SCR_HI:
298 O << "flat_scratch_hi";
299 return;
Matt Arsenault7052a6a2017-07-24 18:06:15 +0000300 case AMDGPU::FP_REG:
301 case AMDGPU::SP_REG:
302 case AMDGPU::SCRATCH_WAVE_OFFSET_REG:
303 case AMDGPU::PRIVATE_RSRC_REG:
304 llvm_unreachable("pseudo-register should not ever be emitted");
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000305 default:
306 break;
307 }
308
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000309 // The low 8 bits of the encoding value is the register index, for both VGPRs
310 // and SGPRs.
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000311 unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000312
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000313 unsigned NumRegs;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000314 if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000315 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000316 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000317 } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000318 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000319 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000320 } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000321 O <<'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000322 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000323 } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000324 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000325 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000326 } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000327 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000328 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000329 } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000330 O << 's';
Artem Tamazov38e496b2016-04-29 17:04:50 +0000331 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000332 } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000333 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000334 NumRegs = 3;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000335 } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000336 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000337 NumRegs = 8;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000338 } else if (MRI.getRegClass(AMDGPU::SReg_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000339 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000340 NumRegs = 8;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000341 } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000342 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000343 NumRegs = 16;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000344 } else if (MRI.getRegClass(AMDGPU::SReg_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000345 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000346 NumRegs = 16;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000347 } else if (MRI.getRegClass(AMDGPU::TTMP_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000348 O << "ttmp";
349 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000350 // Trap temps start at offset 112. TODO: Get this from tablegen.
351 RegIdx -= 112;
352 } else if (MRI.getRegClass(AMDGPU::TTMP_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000353 O << "ttmp";
354 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000355 // Trap temps start at offset 112. TODO: Get this from tablegen.
356 RegIdx -= 112;
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000357 } else {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000358 O << getRegisterName(RegNo);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000359 return;
360 }
361
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000362 if (NumRegs == 1) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000363 O << RegIdx;
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000364 return;
365 }
366
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000367 O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']';
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000368}
369
Tom Stellardc0503922015-03-12 21:34:22 +0000370void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000371 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellardc0503922015-03-12 21:34:22 +0000372 if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3)
373 O << "_e64 ";
Sam Koltondfa29f72016-03-09 12:29:31 +0000374 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP)
375 O << "_dpp ";
Sam Kolton3025e7f2016-04-26 13:33:56 +0000376 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA)
377 O << "_sdwa ";
Tom Stellardc0503922015-03-12 21:34:22 +0000378 else
379 O << "_e32 ";
380
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000381 printOperand(MI, OpNo, STI, O);
Tom Stellardc0503922015-03-12 21:34:22 +0000382}
383
Matt Arsenault4bd72362016-12-10 00:39:12 +0000384void AMDGPUInstPrinter::printImmediate16(uint32_t Imm,
385 const MCSubtargetInfo &STI,
386 raw_ostream &O) {
387 int16_t SImm = static_cast<int16_t>(Imm);
388 if (SImm >= -16 && SImm <= 64) {
389 O << SImm;
390 return;
391 }
392
393 if (Imm == 0x3C00)
394 O<< "1.0";
395 else if (Imm == 0xBC00)
396 O<< "-1.0";
397 else if (Imm == 0x3800)
398 O<< "0.5";
399 else if (Imm == 0xB800)
400 O<< "-0.5";
401 else if (Imm == 0x4000)
402 O<< "2.0";
403 else if (Imm == 0xC000)
404 O<< "-2.0";
405 else if (Imm == 0x4400)
406 O<< "4.0";
407 else if (Imm == 0xC400)
408 O<< "-4.0";
409 else if (Imm == 0x3118) {
410 assert(STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]);
411 O << "0.15915494";
412 } else
413 O << formatHex(static_cast<uint64_t>(Imm));
414}
415
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000416void AMDGPUInstPrinter::printImmediateV216(uint32_t Imm,
417 const MCSubtargetInfo &STI,
418 raw_ostream &O) {
419 uint16_t Lo16 = static_cast<uint16_t>(Imm);
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000420 printImmediate16(Lo16, STI, O);
421}
422
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000423void AMDGPUInstPrinter::printImmediate32(uint32_t Imm,
424 const MCSubtargetInfo &STI,
425 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000426 int32_t SImm = static_cast<int32_t>(Imm);
427 if (SImm >= -16 && SImm <= 64) {
428 O << SImm;
429 return;
430 }
431
Matt Arsenault02dc2652014-09-17 17:32:13 +0000432 if (Imm == FloatToBits(0.0f))
433 O << "0.0";
434 else if (Imm == FloatToBits(1.0f))
435 O << "1.0";
436 else if (Imm == FloatToBits(-1.0f))
437 O << "-1.0";
438 else if (Imm == FloatToBits(0.5f))
439 O << "0.5";
440 else if (Imm == FloatToBits(-0.5f))
441 O << "-0.5";
442 else if (Imm == FloatToBits(2.0f))
443 O << "2.0";
444 else if (Imm == FloatToBits(-2.0f))
445 O << "-2.0";
446 else if (Imm == FloatToBits(4.0f))
447 O << "4.0";
448 else if (Imm == FloatToBits(-4.0f))
449 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000450 else if (Imm == 0x3e22f983 &&
451 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
Matt Arsenault972034b2016-11-15 00:04:33 +0000452 O << "0.15915494";
Matt Arsenault303011a2014-12-17 21:04:08 +0000453 else
Matt Arsenault02dc2652014-09-17 17:32:13 +0000454 O << formatHex(static_cast<uint64_t>(Imm));
Matt Arsenault303011a2014-12-17 21:04:08 +0000455}
456
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000457void AMDGPUInstPrinter::printImmediate64(uint64_t Imm,
458 const MCSubtargetInfo &STI,
459 raw_ostream &O) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000460 int64_t SImm = static_cast<int64_t>(Imm);
461 if (SImm >= -16 && SImm <= 64) {
462 O << SImm;
463 return;
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000464 }
Matt Arsenault303011a2014-12-17 21:04:08 +0000465
466 if (Imm == DoubleToBits(0.0))
467 O << "0.0";
468 else if (Imm == DoubleToBits(1.0))
469 O << "1.0";
470 else if (Imm == DoubleToBits(-1.0))
471 O << "-1.0";
472 else if (Imm == DoubleToBits(0.5))
473 O << "0.5";
474 else if (Imm == DoubleToBits(-0.5))
475 O << "-0.5";
476 else if (Imm == DoubleToBits(2.0))
477 O << "2.0";
478 else if (Imm == DoubleToBits(-2.0))
479 O << "-2.0";
480 else if (Imm == DoubleToBits(4.0))
481 O << "4.0";
482 else if (Imm == DoubleToBits(-4.0))
483 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000484 else if (Imm == 0x3fc45f306dc9c882 &&
485 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
Matt Arsenault972034b2016-11-15 00:04:33 +0000486 O << "0.15915494";
Matt Arsenault382557e2015-10-23 18:07:58 +0000487 else {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000488 assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882);
Matt Arsenault382557e2015-10-23 18:07:58 +0000489
490 // In rare situations, we will have a 32-bit literal in a 64-bit
491 // operand. This is technically allowed for the encoding of s_mov_b64.
492 O << formatHex(static_cast<uint64_t>(Imm));
493 }
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000494}
495
Tom Stellard75aadc22012-12-11 21:25:42 +0000496void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000497 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000498 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000499 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) {
500 static_cast<R600InstPrinter*>(this)->printOperand(MI, OpNo, O);
501 return;
502 }
503
Valery Pykhtinc7616752016-08-15 10:56:48 +0000504 if (OpNo >= MI->getNumOperands()) {
505 O << "/*Missing OP" << OpNo << "*/";
506 return;
507 }
508
Tom Stellard75aadc22012-12-11 21:25:42 +0000509 const MCOperand &Op = MI->getOperand(OpNo);
510 if (Op.isReg()) {
Tom Stellarda096b122017-08-17 22:20:04 +0000511 printRegOperand(Op.getReg(), O, MRI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000512 } else if (Op.isImm()) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000513 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
Matt Arsenault4bd72362016-12-10 00:39:12 +0000514 switch (Desc.OpInfo[OpNo].OperandType) {
515 case AMDGPU::OPERAND_REG_IMM_INT32:
516 case AMDGPU::OPERAND_REG_IMM_FP32:
517 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
518 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
519 case MCOI::OPERAND_IMMEDIATE:
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000520 printImmediate32(Op.getImm(), STI, O);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000521 break;
522 case AMDGPU::OPERAND_REG_IMM_INT64:
523 case AMDGPU::OPERAND_REG_IMM_FP64:
524 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
525 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
526 printImmediate64(Op.getImm(), STI, O);
527 break;
528 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
529 case AMDGPU::OPERAND_REG_INLINE_C_FP16:
530 case AMDGPU::OPERAND_REG_IMM_INT16:
531 case AMDGPU::OPERAND_REG_IMM_FP16:
532 printImmediate16(Op.getImm(), STI, O);
533 break;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000534 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
535 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16:
536 printImmediateV216(Op.getImm(), STI, O);
537 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000538 case MCOI::OPERAND_UNKNOWN:
539 case MCOI::OPERAND_PCREL:
540 O << formatDec(Op.getImm());
541 break;
542 case MCOI::OPERAND_REGISTER:
543 // FIXME: This should be removed and handled somewhere else. Seems to come
544 // from a disassembler bug.
545 O << "/*invalid immediate*/";
546 break;
547 default:
Matt Arsenault303011a2014-12-17 21:04:08 +0000548 // We hit this for the immediate instruction bits that don't yet have a
549 // custom printer.
Matt Arsenault4bd72362016-12-10 00:39:12 +0000550 llvm_unreachable("unexpected immediate operand type");
Matt Arsenault303011a2014-12-17 21:04:08 +0000551 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000552 } else if (Op.isFPImm()) {
Matt Arsenault02dc2652014-09-17 17:32:13 +0000553 // We special case 0.0 because otherwise it will be printed as an integer.
554 if (Op.getFPImm() == 0.0)
555 O << "0.0";
Matt Arsenault303011a2014-12-17 21:04:08 +0000556 else {
557 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000558 int RCID = Desc.OpInfo[OpNo].RegClass;
559 unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID));
560 if (RCBits == 32)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000561 printImmediate32(FloatToBits(Op.getFPImm()), STI, O);
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000562 else if (RCBits == 64)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000563 printImmediate64(DoubleToBits(Op.getFPImm()), STI, O);
Matt Arsenault303011a2014-12-17 21:04:08 +0000564 else
565 llvm_unreachable("Invalid register class size");
566 }
Christian Konigbf114b42013-02-21 15:17:22 +0000567 } else if (Op.isExpr()) {
568 const MCExpr *Exp = Op.getExpr();
Matt Arsenault8b643552015-06-09 00:31:39 +0000569 Exp->print(O, &MAI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000570 } else {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000571 O << "/*INV_OP*/";
Tom Stellard75aadc22012-12-11 21:25:42 +0000572 }
573}
574
Sam Kolton945231a2016-06-10 09:57:59 +0000575void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000576 unsigned OpNo,
577 const MCSubtargetInfo &STI,
578 raw_ostream &O) {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000579 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
Dmitry Preobrazhensky40af9c32017-03-20 14:50:35 +0000580
581 // Use 'neg(...)' instead of '-' to avoid ambiguity.
582 // This is important for integer literals because
583 // -1 is not the same value as neg(1).
584 bool NegMnemo = false;
585
586 if (InputModifiers & SISrcMods::NEG) {
587 if (OpNo + 1 < MI->getNumOperands() &&
588 (InputModifiers & SISrcMods::ABS) == 0) {
589 const MCOperand &Op = MI->getOperand(OpNo + 1);
590 NegMnemo = Op.isImm() || Op.isFPImm();
591 }
592 if (NegMnemo) {
593 O << "neg(";
594 } else {
595 O << '-';
596 }
597 }
598
Matt Arsenault9783e002014-09-29 15:50:26 +0000599 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000600 O << '|';
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000601 printOperand(MI, OpNo + 1, STI, O);
Matt Arsenault9783e002014-09-29 15:50:26 +0000602 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000603 O << '|';
Dmitry Preobrazhensky40af9c32017-03-20 14:50:35 +0000604
605 if (NegMnemo) {
606 O << ')';
607 }
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000608}
609
Sam Kolton945231a2016-06-10 09:57:59 +0000610void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000611 unsigned OpNo,
612 const MCSubtargetInfo &STI,
613 raw_ostream &O) {
Sam Kolton945231a2016-06-10 09:57:59 +0000614 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
615 if (InputModifiers & SISrcMods::SEXT)
616 O << "sext(";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000617 printOperand(MI, OpNo + 1, STI, O);
Sam Kolton945231a2016-06-10 09:57:59 +0000618 if (InputModifiers & SISrcMods::SEXT)
619 O << ')';
620}
621
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000622void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000623 const MCSubtargetInfo &STI,
624 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000625 unsigned Imm = MI->getOperand(OpNo).getImm();
Teresa Johnsone50b23c2016-03-09 14:58:23 +0000626 if (Imm <= 0x0ff) {
Sam Koltona74cd522016-03-18 15:35:51 +0000627 O << " quad_perm:[";
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000628 O << formatDec(Imm & 0x3) << ',';
629 O << formatDec((Imm & 0xc) >> 2) << ',';
630 O << formatDec((Imm & 0x30) >> 4) << ',';
631 O << formatDec((Imm & 0xc0) >> 6) << ']';
Sam Koltondfa29f72016-03-09 12:29:31 +0000632 } else if ((Imm >= 0x101) && (Imm <= 0x10f)) {
633 O << " row_shl:";
634 printU4ImmDecOperand(MI, OpNo, O);
635 } else if ((Imm >= 0x111) && (Imm <= 0x11f)) {
636 O << " row_shr:";
637 printU4ImmDecOperand(MI, OpNo, O);
638 } else if ((Imm >= 0x121) && (Imm <= 0x12f)) {
639 O << " row_ror:";
640 printU4ImmDecOperand(MI, OpNo, O);
641 } else if (Imm == 0x130) {
642 O << " wave_shl:1";
643 } else if (Imm == 0x134) {
644 O << " wave_rol:1";
645 } else if (Imm == 0x138) {
646 O << " wave_shr:1";
647 } else if (Imm == 0x13c) {
648 O << " wave_ror:1";
649 } else if (Imm == 0x140) {
Sam Koltona74cd522016-03-18 15:35:51 +0000650 O << " row_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000651 } else if (Imm == 0x141) {
Sam Koltona74cd522016-03-18 15:35:51 +0000652 O << " row_half_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000653 } else if (Imm == 0x142) {
654 O << " row_bcast:15";
655 } else if (Imm == 0x143) {
656 O << " row_bcast:31";
657 } else {
658 llvm_unreachable("Invalid dpp_ctrl value");
659 }
660}
661
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000662void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000663 const MCSubtargetInfo &STI,
664 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000665 O << " row_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000666 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000667}
668
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000669void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000670 const MCSubtargetInfo &STI,
671 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000672 O << " bank_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000673 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000674}
675
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000676void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000677 const MCSubtargetInfo &STI,
678 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000679 unsigned Imm = MI->getOperand(OpNo).getImm();
680 if (Imm) {
681 O << " bound_ctrl:0"; // XXX - this syntax is used in sp3
682 }
683}
684
Sam Kolton3025e7f2016-04-26 13:33:56 +0000685void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo,
686 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000687 using namespace llvm::AMDGPU::SDWA;
688
Sam Kolton3025e7f2016-04-26 13:33:56 +0000689 unsigned Imm = MI->getOperand(OpNo).getImm();
690 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000691 case SdwaSel::BYTE_0: O << "BYTE_0"; break;
692 case SdwaSel::BYTE_1: O << "BYTE_1"; break;
693 case SdwaSel::BYTE_2: O << "BYTE_2"; break;
694 case SdwaSel::BYTE_3: O << "BYTE_3"; break;
695 case SdwaSel::WORD_0: O << "WORD_0"; break;
696 case SdwaSel::WORD_1: O << "WORD_1"; break;
697 case SdwaSel::DWORD: O << "DWORD"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000698 default: llvm_unreachable("Invalid SDWA data select operand");
699 }
700}
701
702void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000703 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000704 raw_ostream &O) {
705 O << "dst_sel:";
706 printSDWASel(MI, OpNo, O);
707}
708
709void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000710 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000711 raw_ostream &O) {
712 O << "src0_sel:";
713 printSDWASel(MI, OpNo, O);
714}
715
716void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000717 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000718 raw_ostream &O) {
719 O << "src1_sel:";
720 printSDWASel(MI, OpNo, O);
721}
722
723void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000724 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000725 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000726 using namespace llvm::AMDGPU::SDWA;
727
Sam Kolton3025e7f2016-04-26 13:33:56 +0000728 O << "dst_unused:";
729 unsigned Imm = MI->getOperand(OpNo).getImm();
730 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000731 case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break;
732 case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break;
733 case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000734 default: llvm_unreachable("Invalid SDWA dest_unused operand");
735 }
736}
737
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000738template <unsigned N>
739void AMDGPUInstPrinter::printExpSrcN(const MCInst *MI, unsigned OpNo,
740 const MCSubtargetInfo &STI,
741 raw_ostream &O) {
Matt Arsenault61ec6a032017-02-22 20:37:12 +0000742 unsigned Opc = MI->getOpcode();
743 int EnIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::en);
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000744 unsigned En = MI->getOperand(EnIdx).getImm();
745
Matt Arsenault61ec6a032017-02-22 20:37:12 +0000746 int ComprIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::compr);
747
748 // If compr is set, print as src0, src0, src1, src1
749 if (MI->getOperand(ComprIdx).getImm()) {
750 if (N == 1 || N == 2)
751 --OpNo;
752 else if (N == 3)
753 OpNo -= 2;
754 }
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000755
756 if (En & (1 << N))
757 printRegOperand(MI->getOperand(OpNo).getReg(), O, MRI);
758 else
759 O << "off";
760}
761
762void AMDGPUInstPrinter::printExpSrc0(const MCInst *MI, unsigned OpNo,
763 const MCSubtargetInfo &STI,
764 raw_ostream &O) {
765 printExpSrcN<0>(MI, OpNo, STI, O);
766}
767
768void AMDGPUInstPrinter::printExpSrc1(const MCInst *MI, unsigned OpNo,
769 const MCSubtargetInfo &STI,
770 raw_ostream &O) {
771 printExpSrcN<1>(MI, OpNo, STI, O);
772}
773
774void AMDGPUInstPrinter::printExpSrc2(const MCInst *MI, unsigned OpNo,
775 const MCSubtargetInfo &STI,
776 raw_ostream &O) {
777 printExpSrcN<2>(MI, OpNo, STI, O);
778}
779
780void AMDGPUInstPrinter::printExpSrc3(const MCInst *MI, unsigned OpNo,
781 const MCSubtargetInfo &STI,
782 raw_ostream &O) {
783 printExpSrcN<3>(MI, OpNo, STI, O);
784}
785
786void AMDGPUInstPrinter::printExpTgt(const MCInst *MI, unsigned OpNo,
787 const MCSubtargetInfo &STI,
788 raw_ostream &O) {
789 // This is really a 6 bit field.
790 uint32_t Tgt = MI->getOperand(OpNo).getImm() & ((1 << 6) - 1);
791
792 if (Tgt <= 7)
793 O << " mrt" << Tgt;
794 else if (Tgt == 8)
795 O << " mrtz";
796 else if (Tgt == 9)
797 O << " null";
798 else if (Tgt >= 12 && Tgt <= 15)
799 O << " pos" << Tgt - 12;
800 else if (Tgt >= 32 && Tgt <= 63)
801 O << " param" << Tgt - 32;
802 else {
803 // Reserved values 10, 11
804 O << " invalid_target_" << Tgt;
805 }
806}
807
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000808static bool allOpsDefaultValue(const int* Ops, int NumOps, int Mod,
Dmitry Preobrazhensky682a6542017-11-17 15:15:40 +0000809 bool IsPacked, bool HasDstSel) {
810 int DefaultValue = IsPacked && (Mod == SISrcMods::OP_SEL_1);
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000811
812 for (int I = 0; I < NumOps; ++I) {
813 if (!!(Ops[I] & Mod) != DefaultValue)
814 return false;
815 }
816
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000817 if (HasDstSel && (Ops[0] & SISrcMods::DST_OP_SEL) != 0)
818 return false;
819
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000820 return true;
821}
822
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000823void AMDGPUInstPrinter::printPackedModifier(const MCInst *MI,
824 StringRef Name,
825 unsigned Mod,
826 raw_ostream &O) {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000827 unsigned Opc = MI->getOpcode();
828 int NumOps = 0;
829 int Ops[3];
830
831 for (int OpName : { AMDGPU::OpName::src0_modifiers,
832 AMDGPU::OpName::src1_modifiers,
833 AMDGPU::OpName::src2_modifiers }) {
834 int Idx = AMDGPU::getNamedOperandIdx(Opc, OpName);
835 if (Idx == -1)
836 break;
837
838 Ops[NumOps++] = MI->getOperand(Idx).getImm();
839 }
840
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000841 const bool HasDstSel =
842 NumOps > 0 &&
843 Mod == SISrcMods::OP_SEL_0 &&
844 MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3_OPSEL;
845
Dmitry Preobrazhensky682a6542017-11-17 15:15:40 +0000846 const bool IsPacked =
847 MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::IsPacked;
848
849 if (allOpsDefaultValue(Ops, NumOps, Mod, IsPacked, HasDstSel))
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000850 return;
851
852 O << Name;
853 for (int I = 0; I < NumOps; ++I) {
854 if (I != 0)
855 O << ',';
856
857 O << !!(Ops[I] & Mod);
858 }
859
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000860 if (HasDstSel) {
861 O << ',' << !!(Ops[0] & SISrcMods::DST_OP_SEL);
862 }
863
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000864 O << ']';
865}
866
867void AMDGPUInstPrinter::printOpSel(const MCInst *MI, unsigned,
868 const MCSubtargetInfo &STI,
869 raw_ostream &O) {
870 printPackedModifier(MI, " op_sel:[", SISrcMods::OP_SEL_0, O);
871}
872
873void AMDGPUInstPrinter::printOpSelHi(const MCInst *MI, unsigned OpNo,
874 const MCSubtargetInfo &STI,
875 raw_ostream &O) {
876 printPackedModifier(MI, " op_sel_hi:[", SISrcMods::OP_SEL_1, O);
877}
878
879void AMDGPUInstPrinter::printNegLo(const MCInst *MI, unsigned OpNo,
880 const MCSubtargetInfo &STI,
881 raw_ostream &O) {
882 printPackedModifier(MI, " neg_lo:[", SISrcMods::NEG, O);
883}
884
885void AMDGPUInstPrinter::printNegHi(const MCInst *MI, unsigned OpNo,
886 const MCSubtargetInfo &STI,
887 raw_ostream &O) {
888 printPackedModifier(MI, " neg_hi:[", SISrcMods::NEG_HI, O);
889}
890
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000891void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNum,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000892 const MCSubtargetInfo &STI,
Michel Danzere9bb18b2013-02-14 19:03:25 +0000893 raw_ostream &O) {
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000894 unsigned Imm = MI->getOperand(OpNum).getImm();
Matt Arsenault618b3302016-12-10 00:23:12 +0000895 switch (Imm) {
896 case 0:
897 O << "p10";
898 break;
899 case 1:
900 O << "p20";
901 break;
902 case 2:
903 O << "p0";
904 break;
905 default:
906 O << "invalid_param_" << Imm;
Michel Danzere9bb18b2013-02-14 19:03:25 +0000907 }
908}
909
Matt Arsenaultebfba702016-12-14 16:36:12 +0000910void AMDGPUInstPrinter::printInterpAttr(const MCInst *MI, unsigned OpNum,
911 const MCSubtargetInfo &STI,
912 raw_ostream &O) {
913 unsigned Attr = MI->getOperand(OpNum).getImm();
914 O << "attr" << Attr;
915}
916
917void AMDGPUInstPrinter::printInterpAttrChan(const MCInst *MI, unsigned OpNum,
918 const MCSubtargetInfo &STI,
919 raw_ostream &O) {
920 unsigned Chan = MI->getOperand(OpNum).getImm();
921 O << '.' << "xyzw"[Chan & 0x3];
922}
923
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000924void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo,
925 const MCSubtargetInfo &STI,
926 raw_ostream &O) {
927 unsigned Val = MI->getOperand(OpNo).getImm();
928 if (Val == 0) {
929 O << " 0";
930 return;
931 }
932
933 if (Val & VGPRIndexMode::DST_ENABLE)
934 O << " dst";
935
936 if (Val & VGPRIndexMode::SRC0_ENABLE)
937 O << " src0";
938
939 if (Val & VGPRIndexMode::SRC1_ENABLE)
940 O << " src1";
941
942 if (Val & VGPRIndexMode::SRC2_ENABLE)
943 O << " src2";
944}
945
Tom Stellard75aadc22012-12-11 21:25:42 +0000946void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000947 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000948 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000949 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) {
950 static_cast<R600InstPrinter*>(this)->printMemOperand(MI, OpNo, O);
951 return;
952 }
953
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000954 printOperand(MI, OpNo, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000955 O << ", ";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000956 printOperand(MI, OpNo + 1, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000957}
958
959void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
Vincent Lejeunef97af792013-05-02 21:52:30 +0000960 raw_ostream &O, StringRef Asm,
961 StringRef Default) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000962 const MCOperand &Op = MI->getOperand(OpNo);
963 assert(Op.isImm());
964 if (Op.getImm() == 1) {
965 O << Asm;
Vincent Lejeunef97af792013-05-02 21:52:30 +0000966 } else {
967 O << Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000968 }
969}
970
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000971void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
972 raw_ostream &O, char Asm) {
973 const MCOperand &Op = MI->getOperand(OpNo);
974 assert(Op.isImm());
975 if (Op.getImm() == 1)
976 O << Asm;
977}
978
Tom Stellard75aadc22012-12-11 21:25:42 +0000979void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000980 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000981 static_cast<R600InstPrinter*>(this)->printAbs(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000982}
983
984void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000985 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000986 static_cast<R600InstPrinter*>(this)->printClamp(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000987}
988
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000989void AMDGPUInstPrinter::printHigh(const MCInst *MI, unsigned OpNo,
990 const MCSubtargetInfo &STI,
991 raw_ostream &O) {
992 if (MI->getOperand(OpNo).getImm())
993 O << " high";
994}
995
Matt Arsenault97069782014-09-30 19:49:48 +0000996void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000997 const MCSubtargetInfo &STI,
Matt Arsenault97069782014-09-30 19:49:48 +0000998 raw_ostream &O) {
999 if (MI->getOperand(OpNo).getImm())
1000 O << " clamp";
1001}
1002
1003void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001004 const MCSubtargetInfo &STI,
1005 raw_ostream &O) {
Matt Arsenault97069782014-09-30 19:49:48 +00001006 int Imm = MI->getOperand(OpNo).getImm();
1007 if (Imm == SIOutMods::MUL2)
1008 O << " mul:2";
1009 else if (Imm == SIOutMods::MUL4)
1010 O << " mul:4";
1011 else if (Imm == SIOutMods::DIV2)
1012 O << " div:2";
1013}
1014
Tom Stellard75aadc22012-12-11 21:25:42 +00001015void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001016 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +00001017 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001018 static_cast<R600InstPrinter*>(this)->printLiteral(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001019}
1020
1021void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001022 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001023 static_cast<R600InstPrinter*>(this)->printLast(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001024}
1025
1026void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001027 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001028 static_cast<R600InstPrinter*>(this)->printNeg(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001029}
1030
1031void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001032 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001033 static_cast<R600InstPrinter*>(this)->printOMOD(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001034}
1035
1036void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001037 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001038 static_cast<R600InstPrinter*>(this)->printRel(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001039}
1040
1041void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001042 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +00001043 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001044 static_cast<R600InstPrinter*>(this)->printUpdateExecMask(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001045}
1046
1047void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001048 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +00001049 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001050 static_cast<R600InstPrinter*>(this)->printUpdatePred(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001051}
1052
1053void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001054 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001055 static_cast<R600InstPrinter*>(this)->printWrite(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001056}
1057
Vincent Lejeunef97af792013-05-02 21:52:30 +00001058void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001059 const MCSubtargetInfo &STI,
Vincent Lejeunef97af792013-05-02 21:52:30 +00001060 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001061 static_cast<R600InstPrinter*>(this)->printBankSwizzle(MI, OpNo, O);
Vincent Lejeunef97af792013-05-02 21:52:30 +00001062}
1063
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001064void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001065 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001066 static_cast<R600InstPrinter*>(this)->printRSel(MI, OpNo, O);
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001067}
1068
1069void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001070 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001071 static_cast<R600InstPrinter*>(this)->printCT(MI, OpNo, O);
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001072}
1073
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001074void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001075 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001076 static_cast<R600InstPrinter*>(this)->printKCache(MI, OpNo, O);
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001077}
1078
Michel Danzer6064f572014-01-27 07:20:44 +00001079void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001080 const MCSubtargetInfo &STI,
Michel Danzer6064f572014-01-27 07:20:44 +00001081 raw_ostream &O) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001082 using namespace llvm::AMDGPU::SendMsg;
1083
1084 const unsigned SImm16 = MI->getOperand(OpNo).getImm();
1085 const unsigned Id = SImm16 & ID_MASK_;
1086 do {
1087 if (Id == ID_INTERRUPT) {
1088 if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0.
1089 break;
1090 O << "sendmsg(" << IdSymbolic[Id] << ')';
1091 return;
Michel Danzer6064f572014-01-27 07:20:44 +00001092 }
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001093 if (Id == ID_GS || Id == ID_GS_DONE) {
1094 if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0.
1095 break;
1096 const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_;
1097 const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_;
1098 if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only.
1099 break;
1100 if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits.
1101 break;
1102 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs];
1103 if (OpGs != OP_GS_NOP) { O << ", " << StreamId; }
1104 O << ')';
1105 return;
1106 }
1107 if (Id == ID_SYSMSG) {
1108 if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0.
1109 break;
1110 const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_;
1111 if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown.
1112 break;
1113 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')';
1114 return;
1115 }
Eugene Zelenko6a9226d2016-12-12 22:23:53 +00001116 } while (false);
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001117 O << SImm16; // Unknown simm16 code.
Michel Danzer6064f572014-01-27 07:20:44 +00001118}
1119
Dmitry Preobrazhensky793c5922017-05-31 16:26:47 +00001120static void printSwizzleBitmask(const uint16_t AndMask,
1121 const uint16_t OrMask,
1122 const uint16_t XorMask,
1123 raw_ostream &O) {
1124 using namespace llvm::AMDGPU::Swizzle;
1125
1126 uint16_t Probe0 = ((0 & AndMask) | OrMask) ^ XorMask;
1127 uint16_t Probe1 = ((BITMASK_MASK & AndMask) | OrMask) ^ XorMask;
1128
1129 O << "\"";
1130
1131 for (unsigned Mask = 1 << (BITMASK_WIDTH - 1); Mask > 0; Mask >>= 1) {
1132 uint16_t p0 = Probe0 & Mask;
1133 uint16_t p1 = Probe1 & Mask;
1134
1135 if (p0 == p1) {
1136 if (p0 == 0) {
1137 O << "0";
1138 } else {
1139 O << "1";
1140 }
1141 } else {
1142 if (p0 == 0) {
1143 O << "p";
1144 } else {
1145 O << "i";
1146 }
1147 }
1148 }
1149
1150 O << "\"";
1151}
1152
1153void AMDGPUInstPrinter::printSwizzle(const MCInst *MI, unsigned OpNo,
1154 const MCSubtargetInfo &STI,
1155 raw_ostream &O) {
1156 using namespace llvm::AMDGPU::Swizzle;
1157
1158 uint16_t Imm = MI->getOperand(OpNo).getImm();
1159 if (Imm == 0) {
1160 return;
1161 }
1162
1163 O << " offset:";
1164
1165 if ((Imm & QUAD_PERM_ENC_MASK) == QUAD_PERM_ENC) {
1166
1167 O << "swizzle(" << IdSymbolic[ID_QUAD_PERM];
1168 for (auto i = 0; i < LANE_NUM; ++i) {
1169 O << ",";
1170 O << formatDec(Imm & LANE_MASK);
1171 Imm >>= LANE_SHIFT;
1172 }
1173 O << ")";
1174
1175 } else if ((Imm & BITMASK_PERM_ENC_MASK) == BITMASK_PERM_ENC) {
1176
1177 uint16_t AndMask = (Imm >> BITMASK_AND_SHIFT) & BITMASK_MASK;
1178 uint16_t OrMask = (Imm >> BITMASK_OR_SHIFT) & BITMASK_MASK;
1179 uint16_t XorMask = (Imm >> BITMASK_XOR_SHIFT) & BITMASK_MASK;
1180
1181 if (AndMask == BITMASK_MAX &&
1182 OrMask == 0 &&
1183 countPopulation(XorMask) == 1) {
1184
1185 O << "swizzle(" << IdSymbolic[ID_SWAP];
1186 O << ",";
1187 O << formatDec(XorMask);
1188 O << ")";
1189
1190 } else if (AndMask == BITMASK_MAX &&
1191 OrMask == 0 && XorMask > 0 &&
1192 isPowerOf2_64(XorMask + 1)) {
1193
1194 O << "swizzle(" << IdSymbolic[ID_REVERSE];
1195 O << ",";
1196 O << formatDec(XorMask + 1);
1197 O << ")";
1198
1199 } else {
1200
1201 uint16_t GroupSize = BITMASK_MAX - AndMask + 1;
1202 if (GroupSize > 1 &&
1203 isPowerOf2_64(GroupSize) &&
1204 OrMask < GroupSize &&
1205 XorMask == 0) {
1206
1207 O << "swizzle(" << IdSymbolic[ID_BROADCAST];
1208 O << ",";
1209 O << formatDec(GroupSize);
1210 O << ",";
1211 O << formatDec(OrMask);
1212 O << ")";
1213
1214 } else {
1215 O << "swizzle(" << IdSymbolic[ID_BITMASK_PERM];
1216 O << ",";
1217 printSwizzleBitmask(AndMask, OrMask, XorMask, O);
1218 O << ")";
1219 }
1220 }
1221 } else {
1222 printU16ImmDecOperand(MI, OpNo, O);
1223 }
1224}
1225
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001226void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001227 const MCSubtargetInfo &STI,
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001228 raw_ostream &O) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001229 AMDGPU::IsaInfo::IsaVersion ISA =
1230 AMDGPU::IsaInfo::getIsaVersion(STI.getFeatureBits());
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +00001231
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001232 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00001233 unsigned Vmcnt, Expcnt, Lgkmcnt;
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001234 decodeWaitcnt(ISA, SImm16, Vmcnt, Expcnt, Lgkmcnt);
Matt Arsenault3a997592014-09-26 01:09:46 +00001235
1236 bool NeedSpace = false;
1237
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001238 if (Vmcnt != getVmcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001239 O << "vmcnt(" << Vmcnt << ')';
1240 NeedSpace = true;
1241 }
1242
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001243 if (Expcnt != getExpcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001244 if (NeedSpace)
1245 O << ' ';
1246 O << "expcnt(" << Expcnt << ')';
1247 NeedSpace = true;
1248 }
1249
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001250 if (Lgkmcnt != getLgkmcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001251 if (NeedSpace)
1252 O << ' ';
Matt Arsenault3673eba2014-09-21 17:27:28 +00001253 O << "lgkmcnt(" << Lgkmcnt << ')';
Matt Arsenault3a997592014-09-26 01:09:46 +00001254 }
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001255}
1256
Artem Tamazovd6468662016-04-25 14:13:51 +00001257void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001258 const MCSubtargetInfo &STI, raw_ostream &O) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001259 using namespace llvm::AMDGPU::Hwreg;
1260
Artem Tamazovd6468662016-04-25 14:13:51 +00001261 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Artem Tamazov6edc1352016-05-26 17:00:33 +00001262 const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_;
1263 const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_;
1264 const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1;
Artem Tamazovd6468662016-04-25 14:13:51 +00001265
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001266 O << "hwreg(";
Artem Tamazov6edc1352016-05-26 17:00:33 +00001267 if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) {
1268 O << IdSymbolic[Id];
1269 } else {
1270 O << Id;
Artem Tamazovd6468662016-04-25 14:13:51 +00001271 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00001272 if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) {
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001273 O << ", " << Offset << ", " << Width;
1274 }
1275 O << ')';
Artem Tamazovd6468662016-04-25 14:13:51 +00001276}
1277
Tom Stellard75aadc22012-12-11 21:25:42 +00001278#include "AMDGPUGenAsmWriter.inc"
Tom Stellarda096b122017-08-17 22:20:04 +00001279
1280void R600InstPrinter::printAbs(const MCInst *MI, unsigned OpNo,
1281 raw_ostream &O) {
1282 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '|');
1283}
1284
1285void R600InstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo,
1286 raw_ostream &O) {
1287 int BankSwizzle = MI->getOperand(OpNo).getImm();
1288 switch (BankSwizzle) {
1289 case 1:
1290 O << "BS:VEC_021/SCL_122";
1291 break;
1292 case 2:
1293 O << "BS:VEC_120/SCL_212";
1294 break;
1295 case 3:
1296 O << "BS:VEC_102/SCL_221";
1297 break;
1298 case 4:
1299 O << "BS:VEC_201";
1300 break;
1301 case 5:
1302 O << "BS:VEC_210";
1303 break;
1304 default:
1305 break;
1306 }
1307}
1308
1309void R600InstPrinter::printClamp(const MCInst *MI, unsigned OpNo,
1310 raw_ostream &O) {
1311 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "_SAT");
1312}
1313
1314void R600InstPrinter::printCT(const MCInst *MI, unsigned OpNo,
1315 raw_ostream &O) {
1316 unsigned CT = MI->getOperand(OpNo).getImm();
1317 switch (CT) {
1318 case 0:
1319 O << 'U';
1320 break;
1321 case 1:
1322 O << 'N';
1323 break;
1324 default:
1325 break;
1326 }
1327}
1328
1329void R600InstPrinter::printKCache(const MCInst *MI, unsigned OpNo,
1330 raw_ostream &O) {
1331 int KCacheMode = MI->getOperand(OpNo).getImm();
1332 if (KCacheMode > 0) {
1333 int KCacheBank = MI->getOperand(OpNo - 2).getImm();
1334 O << "CB" << KCacheBank << ':';
1335 int KCacheAddr = MI->getOperand(OpNo + 2).getImm();
1336 int LineSize = (KCacheMode == 1) ? 16 : 32;
1337 O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize;
1338 }
1339}
1340
1341void R600InstPrinter::printLast(const MCInst *MI, unsigned OpNo,
1342 raw_ostream &O) {
1343 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "*", " ");
1344}
1345
1346void R600InstPrinter::printLiteral(const MCInst *MI, unsigned OpNo,
1347 raw_ostream &O) {
1348 const MCOperand &Op = MI->getOperand(OpNo);
1349 assert(Op.isImm() || Op.isExpr());
1350 if (Op.isImm()) {
1351 int64_t Imm = Op.getImm();
1352 O << Imm << '(' << BitsToFloat(Imm) << ')';
1353 }
1354 if (Op.isExpr()) {
1355 Op.getExpr()->print(O << '@', &MAI);
1356 }
1357}
1358
1359void R600InstPrinter::printNeg(const MCInst *MI, unsigned OpNo,
1360 raw_ostream &O) {
1361 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '-');
1362}
1363
1364void R600InstPrinter::printOMOD(const MCInst *MI, unsigned OpNo,
1365 raw_ostream &O) {
1366 switch (MI->getOperand(OpNo).getImm()) {
1367 default: break;
1368 case 1:
1369 O << " * 2.0";
1370 break;
1371 case 2:
1372 O << " * 4.0";
1373 break;
1374 case 3:
1375 O << " / 2.0";
1376 break;
1377 }
1378}
1379
1380void R600InstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
1381 raw_ostream &O) {
1382 printOperand(MI, OpNo, O);
1383 O << ", ";
1384 printOperand(MI, OpNo + 1, O);
1385}
1386
1387void R600InstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
1388 raw_ostream &O) {
1389 if (OpNo >= MI->getNumOperands()) {
1390 O << "/*Missing OP" << OpNo << "*/";
1391 return;
1392 }
1393
1394 const MCOperand &Op = MI->getOperand(OpNo);
1395 if (Op.isReg()) {
1396 switch (Op.getReg()) {
1397 // This is the default predicate state, so we don't need to print it.
1398 case AMDGPU::PRED_SEL_OFF:
1399 break;
1400
1401 default:
1402 O << getRegisterName(Op.getReg());
1403 break;
1404 }
1405 } else if (Op.isImm()) {
1406 O << Op.getImm();
1407 } else if (Op.isFPImm()) {
1408 // We special case 0.0 because otherwise it will be printed as an integer.
1409 if (Op.getFPImm() == 0.0)
1410 O << "0.0";
1411 else {
1412 O << Op.getFPImm();
1413 }
1414 } else if (Op.isExpr()) {
1415 const MCExpr *Exp = Op.getExpr();
1416 Exp->print(O, &MAI);
1417 } else {
1418 O << "/*INV_OP*/";
1419 }
1420}
1421
1422void R600InstPrinter::printRel(const MCInst *MI, unsigned OpNo,
1423 raw_ostream &O) {
1424 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '+');
1425}
1426
1427void R600InstPrinter::printRSel(const MCInst *MI, unsigned OpNo,
1428 raw_ostream &O) {
1429 unsigned Sel = MI->getOperand(OpNo).getImm();
1430 switch (Sel) {
1431 case 0:
1432 O << 'X';
1433 break;
1434 case 1:
1435 O << 'Y';
1436 break;
1437 case 2:
1438 O << 'Z';
1439 break;
1440 case 3:
1441 O << 'W';
1442 break;
1443 case 4:
1444 O << '0';
1445 break;
1446 case 5:
1447 O << '1';
1448 break;
1449 case 7:
1450 O << '_';
1451 break;
1452 default:
1453 break;
1454 }
1455}
1456
1457void R600InstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo,
1458 raw_ostream &O) {
1459 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "ExecMask,");
1460}
1461
1462void R600InstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo,
1463 raw_ostream &O) {
1464 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "Pred,");
1465}
1466
1467void R600InstPrinter::printWrite(const MCInst *MI, unsigned OpNo,
1468 raw_ostream &O) {
1469 const MCOperand &Op = MI->getOperand(OpNo);
1470 if (Op.getImm() == 0) {
1471 O << " (MASKED)";
1472 }
1473}