Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | // \file |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | |
| 11 | #include "AMDGPUInstPrinter.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 12 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 13 | #include "SIDefines.h" |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 14 | #include "Utils/AMDGPUAsmUtils.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 15 | #include "Utils/AMDGPUBaseInfo.h" |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCExpr.h" |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCInst.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInstrDesc.h" |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInstrInfo.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCRegisterInfo.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCSubtargetInfo.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 22 | #include "llvm/Support/ErrorHandling.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 23 | #include "llvm/Support/MathExtras.h" |
Craig Topper | daf2e3f | 2015-12-25 22:10:01 +0000 | [diff] [blame] | 24 | #include "llvm/Support/raw_ostream.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 25 | #include <cassert> |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 26 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | using namespace llvm; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 28 | using namespace llvm::AMDGPU; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 29 | |
| 30 | void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 31 | StringRef Annot, const MCSubtargetInfo &STI) { |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 32 | OS.flush(); |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 33 | printInstruction(MI, STI, OS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 34 | printAnnotation(OS, Annot); |
| 35 | } |
| 36 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 37 | void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo, |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 38 | const MCSubtargetInfo &STI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 39 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 40 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xf); |
| 41 | } |
| 42 | |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 43 | void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 44 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 45 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xff); |
| 46 | } |
| 47 | |
| 48 | void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 49 | const MCSubtargetInfo &STI, |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 50 | raw_ostream &O) { |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 51 | // It's possible to end up with a 32-bit literal used with a 16-bit operand |
| 52 | // with ignored high bits. Print as 32-bit anyway in that case. |
| 53 | int64_t Imm = MI->getOperand(OpNo).getImm(); |
| 54 | if (isInt<16>(Imm) || isUInt<16>(Imm)) |
| 55 | O << formatHex(static_cast<uint64_t>(Imm & 0xffff)); |
| 56 | else |
| 57 | printU32ImmOperand(MI, OpNo, STI, O); |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 58 | } |
| 59 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 60 | void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 61 | raw_ostream &O) { |
| 62 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xf); |
| 63 | } |
| 64 | |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 65 | void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 66 | raw_ostream &O) { |
| 67 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xff); |
| 68 | } |
| 69 | |
| 70 | void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 71 | raw_ostream &O) { |
| 72 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff); |
| 73 | } |
| 74 | |
Dmitry Preobrazhensky | 16608e6 | 2017-11-27 17:14:35 +0000 | [diff] [blame^] | 75 | void AMDGPUInstPrinter::printS13ImmDecOperand(const MCInst *MI, unsigned OpNo, |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 76 | raw_ostream &O) { |
Dmitry Preobrazhensky | 16608e6 | 2017-11-27 17:14:35 +0000 | [diff] [blame^] | 77 | O << formatDec(SignExtend32<13>(MI->getOperand(OpNo).getImm())); |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 80 | void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo, |
| 81 | const MCSubtargetInfo &STI, |
| 82 | raw_ostream &O) { |
| 83 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff); |
| 84 | } |
| 85 | |
| 86 | void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo, |
| 87 | raw_ostream &O, StringRef BitName) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 88 | if (MI->getOperand(OpNo).getImm()) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 89 | O << ' ' << BitName; |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 90 | } |
| 91 | } |
| 92 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 93 | void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo, |
| 94 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 95 | printNamedBit(MI, OpNo, O, "offen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo, |
| 99 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 100 | printNamedBit(MI, OpNo, O, "idxen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo, |
| 104 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 105 | printNamedBit(MI, OpNo, O, "addr64"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 106 | } |
| 107 | |
| 108 | void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo, |
| 109 | raw_ostream &O) { |
| 110 | if (MI->getOperand(OpNo).getImm()) { |
| 111 | O << " offset:"; |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 112 | printU16ImmDecOperand(MI, OpNo, O); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 113 | } |
| 114 | } |
| 115 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 116 | void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 117 | const MCSubtargetInfo &STI, |
| 118 | raw_ostream &O) { |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 119 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 120 | if (Imm != 0) { |
Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 121 | O << ((OpNo == 0)? "offset:" : " offset:"); |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 122 | printU16ImmDecOperand(MI, OpNo, O); |
| 123 | } |
| 124 | } |
| 125 | |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 126 | void AMDGPUInstPrinter::printOffsetS13(const MCInst *MI, unsigned OpNo, |
| 127 | const MCSubtargetInfo &STI, |
| 128 | raw_ostream &O) { |
| 129 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 130 | if (Imm != 0) { |
| 131 | O << ((OpNo == 0)? "offset:" : " offset:"); |
Dmitry Preobrazhensky | 16608e6 | 2017-11-27 17:14:35 +0000 | [diff] [blame^] | 132 | printS13ImmDecOperand(MI, OpNo, O); |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 133 | } |
| 134 | } |
| 135 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 136 | void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 137 | const MCSubtargetInfo &STI, |
| 138 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 139 | if (MI->getOperand(OpNo).getImm()) { |
| 140 | O << " offset0:"; |
| 141 | printU8ImmDecOperand(MI, OpNo, O); |
| 142 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 143 | } |
| 144 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 145 | void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 146 | const MCSubtargetInfo &STI, |
| 147 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 148 | if (MI->getOperand(OpNo).getImm()) { |
| 149 | O << " offset1:"; |
| 150 | printU8ImmDecOperand(MI, OpNo, O); |
| 151 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 152 | } |
| 153 | |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 154 | void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo, |
| 155 | const MCSubtargetInfo &STI, |
| 156 | raw_ostream &O) { |
| 157 | printU32ImmOperand(MI, OpNo, STI, O); |
| 158 | } |
| 159 | |
| 160 | void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 161 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 162 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 163 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 167 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 168 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 169 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 170 | } |
| 171 | |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 172 | void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 173 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 174 | printNamedBit(MI, OpNo, O, "gds"); |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 177 | void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 178 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 179 | printNamedBit(MI, OpNo, O, "glc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 180 | } |
| 181 | |
| 182 | void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 183 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 184 | printNamedBit(MI, OpNo, O, "slc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 188 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 189 | printNamedBit(MI, OpNo, O, "tfe"); |
| 190 | } |
| 191 | |
| 192 | void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 193 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 194 | if (MI->getOperand(OpNo).getImm()) { |
| 195 | O << " dmask:"; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 196 | printU16ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 197 | } |
| 198 | } |
| 199 | |
| 200 | void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 201 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 202 | printNamedBit(MI, OpNo, O, "unorm"); |
| 203 | } |
| 204 | |
| 205 | void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 206 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 207 | printNamedBit(MI, OpNo, O, "da"); |
| 208 | } |
| 209 | |
| 210 | void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 211 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 212 | printNamedBit(MI, OpNo, O, "r128"); |
| 213 | } |
| 214 | |
| 215 | void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 216 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 217 | printNamedBit(MI, OpNo, O, "lwe"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 220 | void AMDGPUInstPrinter::printExpCompr(const MCInst *MI, unsigned OpNo, |
| 221 | const MCSubtargetInfo &STI, |
| 222 | raw_ostream &O) { |
| 223 | if (MI->getOperand(OpNo).getImm()) |
| 224 | O << " compr"; |
| 225 | } |
| 226 | |
| 227 | void AMDGPUInstPrinter::printExpVM(const MCInst *MI, unsigned OpNo, |
| 228 | const MCSubtargetInfo &STI, |
| 229 | raw_ostream &O) { |
| 230 | if (MI->getOperand(OpNo).getImm()) |
| 231 | O << " vm"; |
| 232 | } |
| 233 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 234 | void AMDGPUInstPrinter::printDFMT(const MCInst *MI, unsigned OpNo, |
| 235 | const MCSubtargetInfo &STI, |
| 236 | raw_ostream &O) { |
| 237 | if (MI->getOperand(OpNo).getImm()) { |
| 238 | O << " dfmt:"; |
| 239 | printU8ImmDecOperand(MI, OpNo, O); |
| 240 | } |
| 241 | } |
| 242 | |
| 243 | void AMDGPUInstPrinter::printNFMT(const MCInst *MI, unsigned OpNo, |
| 244 | const MCSubtargetInfo &STI, |
| 245 | raw_ostream &O) { |
| 246 | if (MI->getOperand(OpNo).getImm()) { |
| 247 | O << " nfmt:"; |
| 248 | printU8ImmDecOperand(MI, OpNo, O); |
| 249 | } |
| 250 | } |
| 251 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 252 | void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 253 | const MCRegisterInfo &MRI) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 254 | switch (RegNo) { |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 255 | case AMDGPU::VCC: |
| 256 | O << "vcc"; |
| 257 | return; |
| 258 | case AMDGPU::SCC: |
| 259 | O << "scc"; |
| 260 | return; |
| 261 | case AMDGPU::EXEC: |
| 262 | O << "exec"; |
| 263 | return; |
| 264 | case AMDGPU::M0: |
| 265 | O << "m0"; |
| 266 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 267 | case AMDGPU::FLAT_SCR: |
| 268 | O << "flat_scratch"; |
| 269 | return; |
| 270 | case AMDGPU::VCC_LO: |
| 271 | O << "vcc_lo"; |
| 272 | return; |
| 273 | case AMDGPU::VCC_HI: |
| 274 | O << "vcc_hi"; |
| 275 | return; |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 276 | case AMDGPU::TBA_LO: |
| 277 | O << "tba_lo"; |
| 278 | return; |
| 279 | case AMDGPU::TBA_HI: |
| 280 | O << "tba_hi"; |
| 281 | return; |
| 282 | case AMDGPU::TMA_LO: |
| 283 | O << "tma_lo"; |
| 284 | return; |
| 285 | case AMDGPU::TMA_HI: |
| 286 | O << "tma_hi"; |
| 287 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 288 | case AMDGPU::EXEC_LO: |
| 289 | O << "exec_lo"; |
| 290 | return; |
| 291 | case AMDGPU::EXEC_HI: |
| 292 | O << "exec_hi"; |
| 293 | return; |
| 294 | case AMDGPU::FLAT_SCR_LO: |
| 295 | O << "flat_scratch_lo"; |
| 296 | return; |
| 297 | case AMDGPU::FLAT_SCR_HI: |
| 298 | O << "flat_scratch_hi"; |
| 299 | return; |
Matt Arsenault | 7052a6a | 2017-07-24 18:06:15 +0000 | [diff] [blame] | 300 | case AMDGPU::FP_REG: |
| 301 | case AMDGPU::SP_REG: |
| 302 | case AMDGPU::SCRATCH_WAVE_OFFSET_REG: |
| 303 | case AMDGPU::PRIVATE_RSRC_REG: |
| 304 | llvm_unreachable("pseudo-register should not ever be emitted"); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 305 | default: |
| 306 | break; |
| 307 | } |
| 308 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 309 | // The low 8 bits of the encoding value is the register index, for both VGPRs |
| 310 | // and SGPRs. |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 311 | unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 312 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 313 | unsigned NumRegs; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 314 | if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 315 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 316 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 317 | } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 318 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 319 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 320 | } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 321 | O <<'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 322 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 323 | } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 324 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 325 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 326 | } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 327 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 328 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 329 | } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 330 | O << 's'; |
Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 331 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 332 | } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 333 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 334 | NumRegs = 3; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 335 | } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 336 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 337 | NumRegs = 8; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 338 | } else if (MRI.getRegClass(AMDGPU::SReg_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 339 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 340 | NumRegs = 8; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 341 | } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 342 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 343 | NumRegs = 16; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 344 | } else if (MRI.getRegClass(AMDGPU::SReg_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 345 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 346 | NumRegs = 16; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 347 | } else if (MRI.getRegClass(AMDGPU::TTMP_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 348 | O << "ttmp"; |
| 349 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 350 | // Trap temps start at offset 112. TODO: Get this from tablegen. |
| 351 | RegIdx -= 112; |
| 352 | } else if (MRI.getRegClass(AMDGPU::TTMP_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 353 | O << "ttmp"; |
| 354 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 355 | // Trap temps start at offset 112. TODO: Get this from tablegen. |
| 356 | RegIdx -= 112; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 357 | } else { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 358 | O << getRegisterName(RegNo); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 359 | return; |
| 360 | } |
| 361 | |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 362 | if (NumRegs == 1) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 363 | O << RegIdx; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 364 | return; |
| 365 | } |
| 366 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 367 | O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']'; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 370 | void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 371 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 372 | if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3) |
| 373 | O << "_e64 "; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 374 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP) |
| 375 | O << "_dpp "; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 376 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA) |
| 377 | O << "_sdwa "; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 378 | else |
| 379 | O << "_e32 "; |
| 380 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 381 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 384 | void AMDGPUInstPrinter::printImmediate16(uint32_t Imm, |
| 385 | const MCSubtargetInfo &STI, |
| 386 | raw_ostream &O) { |
| 387 | int16_t SImm = static_cast<int16_t>(Imm); |
| 388 | if (SImm >= -16 && SImm <= 64) { |
| 389 | O << SImm; |
| 390 | return; |
| 391 | } |
| 392 | |
| 393 | if (Imm == 0x3C00) |
| 394 | O<< "1.0"; |
| 395 | else if (Imm == 0xBC00) |
| 396 | O<< "-1.0"; |
| 397 | else if (Imm == 0x3800) |
| 398 | O<< "0.5"; |
| 399 | else if (Imm == 0xB800) |
| 400 | O<< "-0.5"; |
| 401 | else if (Imm == 0x4000) |
| 402 | O<< "2.0"; |
| 403 | else if (Imm == 0xC000) |
| 404 | O<< "-2.0"; |
| 405 | else if (Imm == 0x4400) |
| 406 | O<< "4.0"; |
| 407 | else if (Imm == 0xC400) |
| 408 | O<< "-4.0"; |
| 409 | else if (Imm == 0x3118) { |
| 410 | assert(STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]); |
| 411 | O << "0.15915494"; |
| 412 | } else |
| 413 | O << formatHex(static_cast<uint64_t>(Imm)); |
| 414 | } |
| 415 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 416 | void AMDGPUInstPrinter::printImmediateV216(uint32_t Imm, |
| 417 | const MCSubtargetInfo &STI, |
| 418 | raw_ostream &O) { |
| 419 | uint16_t Lo16 = static_cast<uint16_t>(Imm); |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 420 | printImmediate16(Lo16, STI, O); |
| 421 | } |
| 422 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 423 | void AMDGPUInstPrinter::printImmediate32(uint32_t Imm, |
| 424 | const MCSubtargetInfo &STI, |
| 425 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 426 | int32_t SImm = static_cast<int32_t>(Imm); |
| 427 | if (SImm >= -16 && SImm <= 64) { |
| 428 | O << SImm; |
| 429 | return; |
| 430 | } |
| 431 | |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 432 | if (Imm == FloatToBits(0.0f)) |
| 433 | O << "0.0"; |
| 434 | else if (Imm == FloatToBits(1.0f)) |
| 435 | O << "1.0"; |
| 436 | else if (Imm == FloatToBits(-1.0f)) |
| 437 | O << "-1.0"; |
| 438 | else if (Imm == FloatToBits(0.5f)) |
| 439 | O << "0.5"; |
| 440 | else if (Imm == FloatToBits(-0.5f)) |
| 441 | O << "-0.5"; |
| 442 | else if (Imm == FloatToBits(2.0f)) |
| 443 | O << "2.0"; |
| 444 | else if (Imm == FloatToBits(-2.0f)) |
| 445 | O << "-2.0"; |
| 446 | else if (Imm == FloatToBits(4.0f)) |
| 447 | O << "4.0"; |
| 448 | else if (Imm == FloatToBits(-4.0f)) |
| 449 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 450 | else if (Imm == 0x3e22f983 && |
| 451 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
Matt Arsenault | 972034b | 2016-11-15 00:04:33 +0000 | [diff] [blame] | 452 | O << "0.15915494"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 453 | else |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 454 | O << formatHex(static_cast<uint64_t>(Imm)); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 455 | } |
| 456 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 457 | void AMDGPUInstPrinter::printImmediate64(uint64_t Imm, |
| 458 | const MCSubtargetInfo &STI, |
| 459 | raw_ostream &O) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 460 | int64_t SImm = static_cast<int64_t>(Imm); |
| 461 | if (SImm >= -16 && SImm <= 64) { |
| 462 | O << SImm; |
| 463 | return; |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 464 | } |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 465 | |
| 466 | if (Imm == DoubleToBits(0.0)) |
| 467 | O << "0.0"; |
| 468 | else if (Imm == DoubleToBits(1.0)) |
| 469 | O << "1.0"; |
| 470 | else if (Imm == DoubleToBits(-1.0)) |
| 471 | O << "-1.0"; |
| 472 | else if (Imm == DoubleToBits(0.5)) |
| 473 | O << "0.5"; |
| 474 | else if (Imm == DoubleToBits(-0.5)) |
| 475 | O << "-0.5"; |
| 476 | else if (Imm == DoubleToBits(2.0)) |
| 477 | O << "2.0"; |
| 478 | else if (Imm == DoubleToBits(-2.0)) |
| 479 | O << "-2.0"; |
| 480 | else if (Imm == DoubleToBits(4.0)) |
| 481 | O << "4.0"; |
| 482 | else if (Imm == DoubleToBits(-4.0)) |
| 483 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 484 | else if (Imm == 0x3fc45f306dc9c882 && |
| 485 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
Matt Arsenault | 972034b | 2016-11-15 00:04:33 +0000 | [diff] [blame] | 486 | O << "0.15915494"; |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 487 | else { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 488 | assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882); |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 489 | |
| 490 | // In rare situations, we will have a 32-bit literal in a 64-bit |
| 491 | // operand. This is technically allowed for the encoding of s_mov_b64. |
| 492 | O << formatHex(static_cast<uint64_t>(Imm)); |
| 493 | } |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 494 | } |
| 495 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 496 | void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 497 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 498 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 499 | if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) { |
| 500 | static_cast<R600InstPrinter*>(this)->printOperand(MI, OpNo, O); |
| 501 | return; |
| 502 | } |
| 503 | |
Valery Pykhtin | c761675 | 2016-08-15 10:56:48 +0000 | [diff] [blame] | 504 | if (OpNo >= MI->getNumOperands()) { |
| 505 | O << "/*Missing OP" << OpNo << "*/"; |
| 506 | return; |
| 507 | } |
| 508 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 509 | const MCOperand &Op = MI->getOperand(OpNo); |
| 510 | if (Op.isReg()) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 511 | printRegOperand(Op.getReg(), O, MRI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 512 | } else if (Op.isImm()) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 513 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 514 | switch (Desc.OpInfo[OpNo].OperandType) { |
| 515 | case AMDGPU::OPERAND_REG_IMM_INT32: |
| 516 | case AMDGPU::OPERAND_REG_IMM_FP32: |
| 517 | case AMDGPU::OPERAND_REG_INLINE_C_INT32: |
| 518 | case AMDGPU::OPERAND_REG_INLINE_C_FP32: |
| 519 | case MCOI::OPERAND_IMMEDIATE: |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 520 | printImmediate32(Op.getImm(), STI, O); |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 521 | break; |
| 522 | case AMDGPU::OPERAND_REG_IMM_INT64: |
| 523 | case AMDGPU::OPERAND_REG_IMM_FP64: |
| 524 | case AMDGPU::OPERAND_REG_INLINE_C_INT64: |
| 525 | case AMDGPU::OPERAND_REG_INLINE_C_FP64: |
| 526 | printImmediate64(Op.getImm(), STI, O); |
| 527 | break; |
| 528 | case AMDGPU::OPERAND_REG_INLINE_C_INT16: |
| 529 | case AMDGPU::OPERAND_REG_INLINE_C_FP16: |
| 530 | case AMDGPU::OPERAND_REG_IMM_INT16: |
| 531 | case AMDGPU::OPERAND_REG_IMM_FP16: |
| 532 | printImmediate16(Op.getImm(), STI, O); |
| 533 | break; |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 534 | case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: |
| 535 | case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: |
| 536 | printImmediateV216(Op.getImm(), STI, O); |
| 537 | break; |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 538 | case MCOI::OPERAND_UNKNOWN: |
| 539 | case MCOI::OPERAND_PCREL: |
| 540 | O << formatDec(Op.getImm()); |
| 541 | break; |
| 542 | case MCOI::OPERAND_REGISTER: |
| 543 | // FIXME: This should be removed and handled somewhere else. Seems to come |
| 544 | // from a disassembler bug. |
| 545 | O << "/*invalid immediate*/"; |
| 546 | break; |
| 547 | default: |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 548 | // We hit this for the immediate instruction bits that don't yet have a |
| 549 | // custom printer. |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 550 | llvm_unreachable("unexpected immediate operand type"); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 551 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 552 | } else if (Op.isFPImm()) { |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 553 | // We special case 0.0 because otherwise it will be printed as an integer. |
| 554 | if (Op.getFPImm() == 0.0) |
| 555 | O << "0.0"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 556 | else { |
| 557 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 558 | int RCID = Desc.OpInfo[OpNo].RegClass; |
| 559 | unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID)); |
| 560 | if (RCBits == 32) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 561 | printImmediate32(FloatToBits(Op.getFPImm()), STI, O); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 562 | else if (RCBits == 64) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 563 | printImmediate64(DoubleToBits(Op.getFPImm()), STI, O); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 564 | else |
| 565 | llvm_unreachable("Invalid register class size"); |
| 566 | } |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 567 | } else if (Op.isExpr()) { |
| 568 | const MCExpr *Exp = Op.getExpr(); |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 569 | Exp->print(O, &MAI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 570 | } else { |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 571 | O << "/*INV_OP*/"; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 572 | } |
| 573 | } |
| 574 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 575 | void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 576 | unsigned OpNo, |
| 577 | const MCSubtargetInfo &STI, |
| 578 | raw_ostream &O) { |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 579 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
Dmitry Preobrazhensky | 40af9c3 | 2017-03-20 14:50:35 +0000 | [diff] [blame] | 580 | |
| 581 | // Use 'neg(...)' instead of '-' to avoid ambiguity. |
| 582 | // This is important for integer literals because |
| 583 | // -1 is not the same value as neg(1). |
| 584 | bool NegMnemo = false; |
| 585 | |
| 586 | if (InputModifiers & SISrcMods::NEG) { |
| 587 | if (OpNo + 1 < MI->getNumOperands() && |
| 588 | (InputModifiers & SISrcMods::ABS) == 0) { |
| 589 | const MCOperand &Op = MI->getOperand(OpNo + 1); |
| 590 | NegMnemo = Op.isImm() || Op.isFPImm(); |
| 591 | } |
| 592 | if (NegMnemo) { |
| 593 | O << "neg("; |
| 594 | } else { |
| 595 | O << '-'; |
| 596 | } |
| 597 | } |
| 598 | |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 599 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 600 | O << '|'; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 601 | printOperand(MI, OpNo + 1, STI, O); |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 602 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 603 | O << '|'; |
Dmitry Preobrazhensky | 40af9c3 | 2017-03-20 14:50:35 +0000 | [diff] [blame] | 604 | |
| 605 | if (NegMnemo) { |
| 606 | O << ')'; |
| 607 | } |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 608 | } |
| 609 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 610 | void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 611 | unsigned OpNo, |
| 612 | const MCSubtargetInfo &STI, |
| 613 | raw_ostream &O) { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 614 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
| 615 | if (InputModifiers & SISrcMods::SEXT) |
| 616 | O << "sext("; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 617 | printOperand(MI, OpNo + 1, STI, O); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 618 | if (InputModifiers & SISrcMods::SEXT) |
| 619 | O << ')'; |
| 620 | } |
| 621 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 622 | void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 623 | const MCSubtargetInfo &STI, |
| 624 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 625 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
Teresa Johnson | e50b23c | 2016-03-09 14:58:23 +0000 | [diff] [blame] | 626 | if (Imm <= 0x0ff) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 627 | O << " quad_perm:["; |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 628 | O << formatDec(Imm & 0x3) << ','; |
| 629 | O << formatDec((Imm & 0xc) >> 2) << ','; |
| 630 | O << formatDec((Imm & 0x30) >> 4) << ','; |
| 631 | O << formatDec((Imm & 0xc0) >> 6) << ']'; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 632 | } else if ((Imm >= 0x101) && (Imm <= 0x10f)) { |
| 633 | O << " row_shl:"; |
| 634 | printU4ImmDecOperand(MI, OpNo, O); |
| 635 | } else if ((Imm >= 0x111) && (Imm <= 0x11f)) { |
| 636 | O << " row_shr:"; |
| 637 | printU4ImmDecOperand(MI, OpNo, O); |
| 638 | } else if ((Imm >= 0x121) && (Imm <= 0x12f)) { |
| 639 | O << " row_ror:"; |
| 640 | printU4ImmDecOperand(MI, OpNo, O); |
| 641 | } else if (Imm == 0x130) { |
| 642 | O << " wave_shl:1"; |
| 643 | } else if (Imm == 0x134) { |
| 644 | O << " wave_rol:1"; |
| 645 | } else if (Imm == 0x138) { |
| 646 | O << " wave_shr:1"; |
| 647 | } else if (Imm == 0x13c) { |
| 648 | O << " wave_ror:1"; |
| 649 | } else if (Imm == 0x140) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 650 | O << " row_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 651 | } else if (Imm == 0x141) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 652 | O << " row_half_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 653 | } else if (Imm == 0x142) { |
| 654 | O << " row_bcast:15"; |
| 655 | } else if (Imm == 0x143) { |
| 656 | O << " row_bcast:31"; |
| 657 | } else { |
| 658 | llvm_unreachable("Invalid dpp_ctrl value"); |
| 659 | } |
| 660 | } |
| 661 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 662 | void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 663 | const MCSubtargetInfo &STI, |
| 664 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 665 | O << " row_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 666 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 667 | } |
| 668 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 669 | void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 670 | const MCSubtargetInfo &STI, |
| 671 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 672 | O << " bank_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 673 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 674 | } |
| 675 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 676 | void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 677 | const MCSubtargetInfo &STI, |
| 678 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 679 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 680 | if (Imm) { |
| 681 | O << " bound_ctrl:0"; // XXX - this syntax is used in sp3 |
| 682 | } |
| 683 | } |
| 684 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 685 | void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo, |
| 686 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 687 | using namespace llvm::AMDGPU::SDWA; |
| 688 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 689 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 690 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 691 | case SdwaSel::BYTE_0: O << "BYTE_0"; break; |
| 692 | case SdwaSel::BYTE_1: O << "BYTE_1"; break; |
| 693 | case SdwaSel::BYTE_2: O << "BYTE_2"; break; |
| 694 | case SdwaSel::BYTE_3: O << "BYTE_3"; break; |
| 695 | case SdwaSel::WORD_0: O << "WORD_0"; break; |
| 696 | case SdwaSel::WORD_1: O << "WORD_1"; break; |
| 697 | case SdwaSel::DWORD: O << "DWORD"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 698 | default: llvm_unreachable("Invalid SDWA data select operand"); |
| 699 | } |
| 700 | } |
| 701 | |
| 702 | void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 703 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 704 | raw_ostream &O) { |
| 705 | O << "dst_sel:"; |
| 706 | printSDWASel(MI, OpNo, O); |
| 707 | } |
| 708 | |
| 709 | void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 710 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 711 | raw_ostream &O) { |
| 712 | O << "src0_sel:"; |
| 713 | printSDWASel(MI, OpNo, O); |
| 714 | } |
| 715 | |
| 716 | void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 717 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 718 | raw_ostream &O) { |
| 719 | O << "src1_sel:"; |
| 720 | printSDWASel(MI, OpNo, O); |
| 721 | } |
| 722 | |
| 723 | void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 724 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 725 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 726 | using namespace llvm::AMDGPU::SDWA; |
| 727 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 728 | O << "dst_unused:"; |
| 729 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 730 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 731 | case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break; |
| 732 | case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break; |
| 733 | case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 734 | default: llvm_unreachable("Invalid SDWA dest_unused operand"); |
| 735 | } |
| 736 | } |
| 737 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 738 | template <unsigned N> |
| 739 | void AMDGPUInstPrinter::printExpSrcN(const MCInst *MI, unsigned OpNo, |
| 740 | const MCSubtargetInfo &STI, |
| 741 | raw_ostream &O) { |
Matt Arsenault | 61ec6a03 | 2017-02-22 20:37:12 +0000 | [diff] [blame] | 742 | unsigned Opc = MI->getOpcode(); |
| 743 | int EnIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::en); |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 744 | unsigned En = MI->getOperand(EnIdx).getImm(); |
| 745 | |
Matt Arsenault | 61ec6a03 | 2017-02-22 20:37:12 +0000 | [diff] [blame] | 746 | int ComprIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::compr); |
| 747 | |
| 748 | // If compr is set, print as src0, src0, src1, src1 |
| 749 | if (MI->getOperand(ComprIdx).getImm()) { |
| 750 | if (N == 1 || N == 2) |
| 751 | --OpNo; |
| 752 | else if (N == 3) |
| 753 | OpNo -= 2; |
| 754 | } |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 755 | |
| 756 | if (En & (1 << N)) |
| 757 | printRegOperand(MI->getOperand(OpNo).getReg(), O, MRI); |
| 758 | else |
| 759 | O << "off"; |
| 760 | } |
| 761 | |
| 762 | void AMDGPUInstPrinter::printExpSrc0(const MCInst *MI, unsigned OpNo, |
| 763 | const MCSubtargetInfo &STI, |
| 764 | raw_ostream &O) { |
| 765 | printExpSrcN<0>(MI, OpNo, STI, O); |
| 766 | } |
| 767 | |
| 768 | void AMDGPUInstPrinter::printExpSrc1(const MCInst *MI, unsigned OpNo, |
| 769 | const MCSubtargetInfo &STI, |
| 770 | raw_ostream &O) { |
| 771 | printExpSrcN<1>(MI, OpNo, STI, O); |
| 772 | } |
| 773 | |
| 774 | void AMDGPUInstPrinter::printExpSrc2(const MCInst *MI, unsigned OpNo, |
| 775 | const MCSubtargetInfo &STI, |
| 776 | raw_ostream &O) { |
| 777 | printExpSrcN<2>(MI, OpNo, STI, O); |
| 778 | } |
| 779 | |
| 780 | void AMDGPUInstPrinter::printExpSrc3(const MCInst *MI, unsigned OpNo, |
| 781 | const MCSubtargetInfo &STI, |
| 782 | raw_ostream &O) { |
| 783 | printExpSrcN<3>(MI, OpNo, STI, O); |
| 784 | } |
| 785 | |
| 786 | void AMDGPUInstPrinter::printExpTgt(const MCInst *MI, unsigned OpNo, |
| 787 | const MCSubtargetInfo &STI, |
| 788 | raw_ostream &O) { |
| 789 | // This is really a 6 bit field. |
| 790 | uint32_t Tgt = MI->getOperand(OpNo).getImm() & ((1 << 6) - 1); |
| 791 | |
| 792 | if (Tgt <= 7) |
| 793 | O << " mrt" << Tgt; |
| 794 | else if (Tgt == 8) |
| 795 | O << " mrtz"; |
| 796 | else if (Tgt == 9) |
| 797 | O << " null"; |
| 798 | else if (Tgt >= 12 && Tgt <= 15) |
| 799 | O << " pos" << Tgt - 12; |
| 800 | else if (Tgt >= 32 && Tgt <= 63) |
| 801 | O << " param" << Tgt - 32; |
| 802 | else { |
| 803 | // Reserved values 10, 11 |
| 804 | O << " invalid_target_" << Tgt; |
| 805 | } |
| 806 | } |
| 807 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 808 | static bool allOpsDefaultValue(const int* Ops, int NumOps, int Mod, |
Dmitry Preobrazhensky | 682a654 | 2017-11-17 15:15:40 +0000 | [diff] [blame] | 809 | bool IsPacked, bool HasDstSel) { |
| 810 | int DefaultValue = IsPacked && (Mod == SISrcMods::OP_SEL_1); |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 811 | |
| 812 | for (int I = 0; I < NumOps; ++I) { |
| 813 | if (!!(Ops[I] & Mod) != DefaultValue) |
| 814 | return false; |
| 815 | } |
| 816 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 817 | if (HasDstSel && (Ops[0] & SISrcMods::DST_OP_SEL) != 0) |
| 818 | return false; |
| 819 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 820 | return true; |
| 821 | } |
| 822 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 823 | void AMDGPUInstPrinter::printPackedModifier(const MCInst *MI, |
| 824 | StringRef Name, |
| 825 | unsigned Mod, |
| 826 | raw_ostream &O) { |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 827 | unsigned Opc = MI->getOpcode(); |
| 828 | int NumOps = 0; |
| 829 | int Ops[3]; |
| 830 | |
| 831 | for (int OpName : { AMDGPU::OpName::src0_modifiers, |
| 832 | AMDGPU::OpName::src1_modifiers, |
| 833 | AMDGPU::OpName::src2_modifiers }) { |
| 834 | int Idx = AMDGPU::getNamedOperandIdx(Opc, OpName); |
| 835 | if (Idx == -1) |
| 836 | break; |
| 837 | |
| 838 | Ops[NumOps++] = MI->getOperand(Idx).getImm(); |
| 839 | } |
| 840 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 841 | const bool HasDstSel = |
| 842 | NumOps > 0 && |
| 843 | Mod == SISrcMods::OP_SEL_0 && |
| 844 | MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3_OPSEL; |
| 845 | |
Dmitry Preobrazhensky | 682a654 | 2017-11-17 15:15:40 +0000 | [diff] [blame] | 846 | const bool IsPacked = |
| 847 | MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::IsPacked; |
| 848 | |
| 849 | if (allOpsDefaultValue(Ops, NumOps, Mod, IsPacked, HasDstSel)) |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 850 | return; |
| 851 | |
| 852 | O << Name; |
| 853 | for (int I = 0; I < NumOps; ++I) { |
| 854 | if (I != 0) |
| 855 | O << ','; |
| 856 | |
| 857 | O << !!(Ops[I] & Mod); |
| 858 | } |
| 859 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 860 | if (HasDstSel) { |
| 861 | O << ',' << !!(Ops[0] & SISrcMods::DST_OP_SEL); |
| 862 | } |
| 863 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 864 | O << ']'; |
| 865 | } |
| 866 | |
| 867 | void AMDGPUInstPrinter::printOpSel(const MCInst *MI, unsigned, |
| 868 | const MCSubtargetInfo &STI, |
| 869 | raw_ostream &O) { |
| 870 | printPackedModifier(MI, " op_sel:[", SISrcMods::OP_SEL_0, O); |
| 871 | } |
| 872 | |
| 873 | void AMDGPUInstPrinter::printOpSelHi(const MCInst *MI, unsigned OpNo, |
| 874 | const MCSubtargetInfo &STI, |
| 875 | raw_ostream &O) { |
| 876 | printPackedModifier(MI, " op_sel_hi:[", SISrcMods::OP_SEL_1, O); |
| 877 | } |
| 878 | |
| 879 | void AMDGPUInstPrinter::printNegLo(const MCInst *MI, unsigned OpNo, |
| 880 | const MCSubtargetInfo &STI, |
| 881 | raw_ostream &O) { |
| 882 | printPackedModifier(MI, " neg_lo:[", SISrcMods::NEG, O); |
| 883 | } |
| 884 | |
| 885 | void AMDGPUInstPrinter::printNegHi(const MCInst *MI, unsigned OpNo, |
| 886 | const MCSubtargetInfo &STI, |
| 887 | raw_ostream &O) { |
| 888 | printPackedModifier(MI, " neg_hi:[", SISrcMods::NEG_HI, O); |
| 889 | } |
| 890 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 891 | void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNum, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 892 | const MCSubtargetInfo &STI, |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 893 | raw_ostream &O) { |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 894 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Matt Arsenault | 618b330 | 2016-12-10 00:23:12 +0000 | [diff] [blame] | 895 | switch (Imm) { |
| 896 | case 0: |
| 897 | O << "p10"; |
| 898 | break; |
| 899 | case 1: |
| 900 | O << "p20"; |
| 901 | break; |
| 902 | case 2: |
| 903 | O << "p0"; |
| 904 | break; |
| 905 | default: |
| 906 | O << "invalid_param_" << Imm; |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 907 | } |
| 908 | } |
| 909 | |
Matt Arsenault | ebfba70 | 2016-12-14 16:36:12 +0000 | [diff] [blame] | 910 | void AMDGPUInstPrinter::printInterpAttr(const MCInst *MI, unsigned OpNum, |
| 911 | const MCSubtargetInfo &STI, |
| 912 | raw_ostream &O) { |
| 913 | unsigned Attr = MI->getOperand(OpNum).getImm(); |
| 914 | O << "attr" << Attr; |
| 915 | } |
| 916 | |
| 917 | void AMDGPUInstPrinter::printInterpAttrChan(const MCInst *MI, unsigned OpNum, |
| 918 | const MCSubtargetInfo &STI, |
| 919 | raw_ostream &O) { |
| 920 | unsigned Chan = MI->getOperand(OpNum).getImm(); |
| 921 | O << '.' << "xyzw"[Chan & 0x3]; |
| 922 | } |
| 923 | |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 924 | void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo, |
| 925 | const MCSubtargetInfo &STI, |
| 926 | raw_ostream &O) { |
| 927 | unsigned Val = MI->getOperand(OpNo).getImm(); |
| 928 | if (Val == 0) { |
| 929 | O << " 0"; |
| 930 | return; |
| 931 | } |
| 932 | |
| 933 | if (Val & VGPRIndexMode::DST_ENABLE) |
| 934 | O << " dst"; |
| 935 | |
| 936 | if (Val & VGPRIndexMode::SRC0_ENABLE) |
| 937 | O << " src0"; |
| 938 | |
| 939 | if (Val & VGPRIndexMode::SRC1_ENABLE) |
| 940 | O << " src1"; |
| 941 | |
| 942 | if (Val & VGPRIndexMode::SRC2_ENABLE) |
| 943 | O << " src2"; |
| 944 | } |
| 945 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 946 | void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 947 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 948 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 949 | if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) { |
| 950 | static_cast<R600InstPrinter*>(this)->printMemOperand(MI, OpNo, O); |
| 951 | return; |
| 952 | } |
| 953 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 954 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 955 | O << ", "; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 956 | printOperand(MI, OpNo + 1, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 957 | } |
| 958 | |
| 959 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 960 | raw_ostream &O, StringRef Asm, |
| 961 | StringRef Default) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 962 | const MCOperand &Op = MI->getOperand(OpNo); |
| 963 | assert(Op.isImm()); |
| 964 | if (Op.getImm() == 1) { |
| 965 | O << Asm; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 966 | } else { |
| 967 | O << Default; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 968 | } |
| 969 | } |
| 970 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 971 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
| 972 | raw_ostream &O, char Asm) { |
| 973 | const MCOperand &Op = MI->getOperand(OpNo); |
| 974 | assert(Op.isImm()); |
| 975 | if (Op.getImm() == 1) |
| 976 | O << Asm; |
| 977 | } |
| 978 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 979 | void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 980 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 981 | static_cast<R600InstPrinter*>(this)->printAbs(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 982 | } |
| 983 | |
| 984 | void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 985 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 986 | static_cast<R600InstPrinter*>(this)->printClamp(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 987 | } |
| 988 | |
Dmitry Preobrazhensky | 50805a0 | 2017-08-07 13:14:12 +0000 | [diff] [blame] | 989 | void AMDGPUInstPrinter::printHigh(const MCInst *MI, unsigned OpNo, |
| 990 | const MCSubtargetInfo &STI, |
| 991 | raw_ostream &O) { |
| 992 | if (MI->getOperand(OpNo).getImm()) |
| 993 | O << " high"; |
| 994 | } |
| 995 | |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 996 | void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 997 | const MCSubtargetInfo &STI, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 998 | raw_ostream &O) { |
| 999 | if (MI->getOperand(OpNo).getImm()) |
| 1000 | O << " clamp"; |
| 1001 | } |
| 1002 | |
| 1003 | void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1004 | const MCSubtargetInfo &STI, |
| 1005 | raw_ostream &O) { |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1006 | int Imm = MI->getOperand(OpNo).getImm(); |
| 1007 | if (Imm == SIOutMods::MUL2) |
| 1008 | O << " mul:2"; |
| 1009 | else if (Imm == SIOutMods::MUL4) |
| 1010 | O << " mul:4"; |
| 1011 | else if (Imm == SIOutMods::DIV2) |
| 1012 | O << " div:2"; |
| 1013 | } |
| 1014 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1015 | void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1016 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1017 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1018 | static_cast<R600InstPrinter*>(this)->printLiteral(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1019 | } |
| 1020 | |
| 1021 | void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1022 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1023 | static_cast<R600InstPrinter*>(this)->printLast(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1024 | } |
| 1025 | |
| 1026 | void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1027 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1028 | static_cast<R600InstPrinter*>(this)->printNeg(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1029 | } |
| 1030 | |
| 1031 | void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1032 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1033 | static_cast<R600InstPrinter*>(this)->printOMOD(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1034 | } |
| 1035 | |
| 1036 | void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1037 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1038 | static_cast<R600InstPrinter*>(this)->printRel(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
| 1041 | void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1042 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1043 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1044 | static_cast<R600InstPrinter*>(this)->printUpdateExecMask(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1045 | } |
| 1046 | |
| 1047 | void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1048 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1049 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1050 | static_cast<R600InstPrinter*>(this)->printUpdatePred(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1051 | } |
| 1052 | |
| 1053 | void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1054 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1055 | static_cast<R600InstPrinter*>(this)->printWrite(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1056 | } |
| 1057 | |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1058 | void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1059 | const MCSubtargetInfo &STI, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1060 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1061 | static_cast<R600InstPrinter*>(this)->printBankSwizzle(MI, OpNo, O); |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1062 | } |
| 1063 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1064 | void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1065 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1066 | static_cast<R600InstPrinter*>(this)->printRSel(MI, OpNo, O); |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1067 | } |
| 1068 | |
| 1069 | void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1070 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1071 | static_cast<R600InstPrinter*>(this)->printCT(MI, OpNo, O); |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1072 | } |
| 1073 | |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1074 | void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1075 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1076 | static_cast<R600InstPrinter*>(this)->printKCache(MI, OpNo, O); |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1077 | } |
| 1078 | |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1079 | void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1080 | const MCSubtargetInfo &STI, |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1081 | raw_ostream &O) { |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1082 | using namespace llvm::AMDGPU::SendMsg; |
| 1083 | |
| 1084 | const unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
| 1085 | const unsigned Id = SImm16 & ID_MASK_; |
| 1086 | do { |
| 1087 | if (Id == ID_INTERRUPT) { |
| 1088 | if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0. |
| 1089 | break; |
| 1090 | O << "sendmsg(" << IdSymbolic[Id] << ')'; |
| 1091 | return; |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1092 | } |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1093 | if (Id == ID_GS || Id == ID_GS_DONE) { |
| 1094 | if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 1095 | break; |
| 1096 | const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_; |
| 1097 | const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_; |
| 1098 | if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only. |
| 1099 | break; |
| 1100 | if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits. |
| 1101 | break; |
| 1102 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs]; |
| 1103 | if (OpGs != OP_GS_NOP) { O << ", " << StreamId; } |
| 1104 | O << ')'; |
| 1105 | return; |
| 1106 | } |
| 1107 | if (Id == ID_SYSMSG) { |
| 1108 | if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 1109 | break; |
| 1110 | const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_; |
| 1111 | if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown. |
| 1112 | break; |
| 1113 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')'; |
| 1114 | return; |
| 1115 | } |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 1116 | } while (false); |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1117 | O << SImm16; // Unknown simm16 code. |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1118 | } |
| 1119 | |
Dmitry Preobrazhensky | 793c592 | 2017-05-31 16:26:47 +0000 | [diff] [blame] | 1120 | static void printSwizzleBitmask(const uint16_t AndMask, |
| 1121 | const uint16_t OrMask, |
| 1122 | const uint16_t XorMask, |
| 1123 | raw_ostream &O) { |
| 1124 | using namespace llvm::AMDGPU::Swizzle; |
| 1125 | |
| 1126 | uint16_t Probe0 = ((0 & AndMask) | OrMask) ^ XorMask; |
| 1127 | uint16_t Probe1 = ((BITMASK_MASK & AndMask) | OrMask) ^ XorMask; |
| 1128 | |
| 1129 | O << "\""; |
| 1130 | |
| 1131 | for (unsigned Mask = 1 << (BITMASK_WIDTH - 1); Mask > 0; Mask >>= 1) { |
| 1132 | uint16_t p0 = Probe0 & Mask; |
| 1133 | uint16_t p1 = Probe1 & Mask; |
| 1134 | |
| 1135 | if (p0 == p1) { |
| 1136 | if (p0 == 0) { |
| 1137 | O << "0"; |
| 1138 | } else { |
| 1139 | O << "1"; |
| 1140 | } |
| 1141 | } else { |
| 1142 | if (p0 == 0) { |
| 1143 | O << "p"; |
| 1144 | } else { |
| 1145 | O << "i"; |
| 1146 | } |
| 1147 | } |
| 1148 | } |
| 1149 | |
| 1150 | O << "\""; |
| 1151 | } |
| 1152 | |
| 1153 | void AMDGPUInstPrinter::printSwizzle(const MCInst *MI, unsigned OpNo, |
| 1154 | const MCSubtargetInfo &STI, |
| 1155 | raw_ostream &O) { |
| 1156 | using namespace llvm::AMDGPU::Swizzle; |
| 1157 | |
| 1158 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 1159 | if (Imm == 0) { |
| 1160 | return; |
| 1161 | } |
| 1162 | |
| 1163 | O << " offset:"; |
| 1164 | |
| 1165 | if ((Imm & QUAD_PERM_ENC_MASK) == QUAD_PERM_ENC) { |
| 1166 | |
| 1167 | O << "swizzle(" << IdSymbolic[ID_QUAD_PERM]; |
| 1168 | for (auto i = 0; i < LANE_NUM; ++i) { |
| 1169 | O << ","; |
| 1170 | O << formatDec(Imm & LANE_MASK); |
| 1171 | Imm >>= LANE_SHIFT; |
| 1172 | } |
| 1173 | O << ")"; |
| 1174 | |
| 1175 | } else if ((Imm & BITMASK_PERM_ENC_MASK) == BITMASK_PERM_ENC) { |
| 1176 | |
| 1177 | uint16_t AndMask = (Imm >> BITMASK_AND_SHIFT) & BITMASK_MASK; |
| 1178 | uint16_t OrMask = (Imm >> BITMASK_OR_SHIFT) & BITMASK_MASK; |
| 1179 | uint16_t XorMask = (Imm >> BITMASK_XOR_SHIFT) & BITMASK_MASK; |
| 1180 | |
| 1181 | if (AndMask == BITMASK_MAX && |
| 1182 | OrMask == 0 && |
| 1183 | countPopulation(XorMask) == 1) { |
| 1184 | |
| 1185 | O << "swizzle(" << IdSymbolic[ID_SWAP]; |
| 1186 | O << ","; |
| 1187 | O << formatDec(XorMask); |
| 1188 | O << ")"; |
| 1189 | |
| 1190 | } else if (AndMask == BITMASK_MAX && |
| 1191 | OrMask == 0 && XorMask > 0 && |
| 1192 | isPowerOf2_64(XorMask + 1)) { |
| 1193 | |
| 1194 | O << "swizzle(" << IdSymbolic[ID_REVERSE]; |
| 1195 | O << ","; |
| 1196 | O << formatDec(XorMask + 1); |
| 1197 | O << ")"; |
| 1198 | |
| 1199 | } else { |
| 1200 | |
| 1201 | uint16_t GroupSize = BITMASK_MAX - AndMask + 1; |
| 1202 | if (GroupSize > 1 && |
| 1203 | isPowerOf2_64(GroupSize) && |
| 1204 | OrMask < GroupSize && |
| 1205 | XorMask == 0) { |
| 1206 | |
| 1207 | O << "swizzle(" << IdSymbolic[ID_BROADCAST]; |
| 1208 | O << ","; |
| 1209 | O << formatDec(GroupSize); |
| 1210 | O << ","; |
| 1211 | O << formatDec(OrMask); |
| 1212 | O << ")"; |
| 1213 | |
| 1214 | } else { |
| 1215 | O << "swizzle(" << IdSymbolic[ID_BITMASK_PERM]; |
| 1216 | O << ","; |
| 1217 | printSwizzleBitmask(AndMask, OrMask, XorMask, O); |
| 1218 | O << ")"; |
| 1219 | } |
| 1220 | } |
| 1221 | } else { |
| 1222 | printU16ImmDecOperand(MI, OpNo, O); |
| 1223 | } |
| 1224 | } |
| 1225 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1226 | void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1227 | const MCSubtargetInfo &STI, |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1228 | raw_ostream &O) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1229 | AMDGPU::IsaInfo::IsaVersion ISA = |
| 1230 | AMDGPU::IsaInfo::getIsaVersion(STI.getFeatureBits()); |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 1231 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1232 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 1233 | unsigned Vmcnt, Expcnt, Lgkmcnt; |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1234 | decodeWaitcnt(ISA, SImm16, Vmcnt, Expcnt, Lgkmcnt); |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1235 | |
| 1236 | bool NeedSpace = false; |
| 1237 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1238 | if (Vmcnt != getVmcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1239 | O << "vmcnt(" << Vmcnt << ')'; |
| 1240 | NeedSpace = true; |
| 1241 | } |
| 1242 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1243 | if (Expcnt != getExpcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1244 | if (NeedSpace) |
| 1245 | O << ' '; |
| 1246 | O << "expcnt(" << Expcnt << ')'; |
| 1247 | NeedSpace = true; |
| 1248 | } |
| 1249 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1250 | if (Lgkmcnt != getLgkmcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1251 | if (NeedSpace) |
| 1252 | O << ' '; |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1253 | O << "lgkmcnt(" << Lgkmcnt << ')'; |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1254 | } |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1255 | } |
| 1256 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1257 | void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1258 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1259 | using namespace llvm::AMDGPU::Hwreg; |
| 1260 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1261 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1262 | const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_; |
| 1263 | const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_; |
| 1264 | const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1265 | |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 1266 | O << "hwreg("; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1267 | if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) { |
| 1268 | O << IdSymbolic[Id]; |
| 1269 | } else { |
| 1270 | O << Id; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1271 | } |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1272 | if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) { |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 1273 | O << ", " << Offset << ", " << Width; |
| 1274 | } |
| 1275 | O << ')'; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1276 | } |
| 1277 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1278 | #include "AMDGPUGenAsmWriter.inc" |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1279 | |
| 1280 | void R600InstPrinter::printAbs(const MCInst *MI, unsigned OpNo, |
| 1281 | raw_ostream &O) { |
| 1282 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '|'); |
| 1283 | } |
| 1284 | |
| 1285 | void R600InstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo, |
| 1286 | raw_ostream &O) { |
| 1287 | int BankSwizzle = MI->getOperand(OpNo).getImm(); |
| 1288 | switch (BankSwizzle) { |
| 1289 | case 1: |
| 1290 | O << "BS:VEC_021/SCL_122"; |
| 1291 | break; |
| 1292 | case 2: |
| 1293 | O << "BS:VEC_120/SCL_212"; |
| 1294 | break; |
| 1295 | case 3: |
| 1296 | O << "BS:VEC_102/SCL_221"; |
| 1297 | break; |
| 1298 | case 4: |
| 1299 | O << "BS:VEC_201"; |
| 1300 | break; |
| 1301 | case 5: |
| 1302 | O << "BS:VEC_210"; |
| 1303 | break; |
| 1304 | default: |
| 1305 | break; |
| 1306 | } |
| 1307 | } |
| 1308 | |
| 1309 | void R600InstPrinter::printClamp(const MCInst *MI, unsigned OpNo, |
| 1310 | raw_ostream &O) { |
| 1311 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "_SAT"); |
| 1312 | } |
| 1313 | |
| 1314 | void R600InstPrinter::printCT(const MCInst *MI, unsigned OpNo, |
| 1315 | raw_ostream &O) { |
| 1316 | unsigned CT = MI->getOperand(OpNo).getImm(); |
| 1317 | switch (CT) { |
| 1318 | case 0: |
| 1319 | O << 'U'; |
| 1320 | break; |
| 1321 | case 1: |
| 1322 | O << 'N'; |
| 1323 | break; |
| 1324 | default: |
| 1325 | break; |
| 1326 | } |
| 1327 | } |
| 1328 | |
| 1329 | void R600InstPrinter::printKCache(const MCInst *MI, unsigned OpNo, |
| 1330 | raw_ostream &O) { |
| 1331 | int KCacheMode = MI->getOperand(OpNo).getImm(); |
| 1332 | if (KCacheMode > 0) { |
| 1333 | int KCacheBank = MI->getOperand(OpNo - 2).getImm(); |
| 1334 | O << "CB" << KCacheBank << ':'; |
| 1335 | int KCacheAddr = MI->getOperand(OpNo + 2).getImm(); |
| 1336 | int LineSize = (KCacheMode == 1) ? 16 : 32; |
| 1337 | O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize; |
| 1338 | } |
| 1339 | } |
| 1340 | |
| 1341 | void R600InstPrinter::printLast(const MCInst *MI, unsigned OpNo, |
| 1342 | raw_ostream &O) { |
| 1343 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "*", " "); |
| 1344 | } |
| 1345 | |
| 1346 | void R600InstPrinter::printLiteral(const MCInst *MI, unsigned OpNo, |
| 1347 | raw_ostream &O) { |
| 1348 | const MCOperand &Op = MI->getOperand(OpNo); |
| 1349 | assert(Op.isImm() || Op.isExpr()); |
| 1350 | if (Op.isImm()) { |
| 1351 | int64_t Imm = Op.getImm(); |
| 1352 | O << Imm << '(' << BitsToFloat(Imm) << ')'; |
| 1353 | } |
| 1354 | if (Op.isExpr()) { |
| 1355 | Op.getExpr()->print(O << '@', &MAI); |
| 1356 | } |
| 1357 | } |
| 1358 | |
| 1359 | void R600InstPrinter::printNeg(const MCInst *MI, unsigned OpNo, |
| 1360 | raw_ostream &O) { |
| 1361 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '-'); |
| 1362 | } |
| 1363 | |
| 1364 | void R600InstPrinter::printOMOD(const MCInst *MI, unsigned OpNo, |
| 1365 | raw_ostream &O) { |
| 1366 | switch (MI->getOperand(OpNo).getImm()) { |
| 1367 | default: break; |
| 1368 | case 1: |
| 1369 | O << " * 2.0"; |
| 1370 | break; |
| 1371 | case 2: |
| 1372 | O << " * 4.0"; |
| 1373 | break; |
| 1374 | case 3: |
| 1375 | O << " / 2.0"; |
| 1376 | break; |
| 1377 | } |
| 1378 | } |
| 1379 | |
| 1380 | void R600InstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo, |
| 1381 | raw_ostream &O) { |
| 1382 | printOperand(MI, OpNo, O); |
| 1383 | O << ", "; |
| 1384 | printOperand(MI, OpNo + 1, O); |
| 1385 | } |
| 1386 | |
| 1387 | void R600InstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
| 1388 | raw_ostream &O) { |
| 1389 | if (OpNo >= MI->getNumOperands()) { |
| 1390 | O << "/*Missing OP" << OpNo << "*/"; |
| 1391 | return; |
| 1392 | } |
| 1393 | |
| 1394 | const MCOperand &Op = MI->getOperand(OpNo); |
| 1395 | if (Op.isReg()) { |
| 1396 | switch (Op.getReg()) { |
| 1397 | // This is the default predicate state, so we don't need to print it. |
| 1398 | case AMDGPU::PRED_SEL_OFF: |
| 1399 | break; |
| 1400 | |
| 1401 | default: |
| 1402 | O << getRegisterName(Op.getReg()); |
| 1403 | break; |
| 1404 | } |
| 1405 | } else if (Op.isImm()) { |
| 1406 | O << Op.getImm(); |
| 1407 | } else if (Op.isFPImm()) { |
| 1408 | // We special case 0.0 because otherwise it will be printed as an integer. |
| 1409 | if (Op.getFPImm() == 0.0) |
| 1410 | O << "0.0"; |
| 1411 | else { |
| 1412 | O << Op.getFPImm(); |
| 1413 | } |
| 1414 | } else if (Op.isExpr()) { |
| 1415 | const MCExpr *Exp = Op.getExpr(); |
| 1416 | Exp->print(O, &MAI); |
| 1417 | } else { |
| 1418 | O << "/*INV_OP*/"; |
| 1419 | } |
| 1420 | } |
| 1421 | |
| 1422 | void R600InstPrinter::printRel(const MCInst *MI, unsigned OpNo, |
| 1423 | raw_ostream &O) { |
| 1424 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '+'); |
| 1425 | } |
| 1426 | |
| 1427 | void R600InstPrinter::printRSel(const MCInst *MI, unsigned OpNo, |
| 1428 | raw_ostream &O) { |
| 1429 | unsigned Sel = MI->getOperand(OpNo).getImm(); |
| 1430 | switch (Sel) { |
| 1431 | case 0: |
| 1432 | O << 'X'; |
| 1433 | break; |
| 1434 | case 1: |
| 1435 | O << 'Y'; |
| 1436 | break; |
| 1437 | case 2: |
| 1438 | O << 'Z'; |
| 1439 | break; |
| 1440 | case 3: |
| 1441 | O << 'W'; |
| 1442 | break; |
| 1443 | case 4: |
| 1444 | O << '0'; |
| 1445 | break; |
| 1446 | case 5: |
| 1447 | O << '1'; |
| 1448 | break; |
| 1449 | case 7: |
| 1450 | O << '_'; |
| 1451 | break; |
| 1452 | default: |
| 1453 | break; |
| 1454 | } |
| 1455 | } |
| 1456 | |
| 1457 | void R600InstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo, |
| 1458 | raw_ostream &O) { |
| 1459 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "ExecMask,"); |
| 1460 | } |
| 1461 | |
| 1462 | void R600InstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo, |
| 1463 | raw_ostream &O) { |
| 1464 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "Pred,"); |
| 1465 | } |
| 1466 | |
| 1467 | void R600InstPrinter::printWrite(const MCInst *MI, unsigned OpNo, |
| 1468 | raw_ostream &O) { |
| 1469 | const MCOperand &Op = MI->getOperand(OpNo); |
| 1470 | if (Op.getImm() == 0) { |
| 1471 | O << " (MASKED)"; |
| 1472 | } |
| 1473 | } |