blob: 80f256cd586501bb31f834830411be95d638831f [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liub22310f2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicum1213a7a2011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin4d8986a2012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Verma5eb59802013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +000019#include "HexagonTargetTransformInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000021#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000022#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/Module.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000024#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Transforms/Scalar.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000027
Tony Linthicum1213a7a2011-12-12 21:14:40 +000028using namespace llvm;
29
Krzysztof Parzyszek12798812016-01-12 19:09:01 +000030
31static cl::opt<bool> EnableRDFOpt("rdf-opt", cl::Hidden, cl::ZeroOrMore,
32 cl::init(true), cl::desc("Enable RDF-based optimizations"));
33
34static cl::opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000035 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +000036
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +000037static cl::opt<bool> DisableAModeOpt("disable-hexagon-amodeopt",
38 cl::Hidden, cl::ZeroOrMore, cl::init(false),
39 cl::desc("Disable Hexagon Addressing Mode Optimization"));
40
Jyotsna Verma653d8832013-03-27 11:14:24 +000041static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000042 cl::Hidden, cl::ZeroOrMore, cl::init(false),
43 cl::desc("Disable Hexagon CFG Optimization"));
44
Krzysztof Parzyszek167d9182016-07-28 20:01:59 +000045static cl::opt<bool> DisableHCP("disable-hcp", cl::init(false), cl::Hidden,
46 cl::ZeroOrMore, cl::desc("Disable Hexagon constant propagation"));
47
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +000048static cl::opt<bool> DisableStoreWidening("disable-store-widen",
49 cl::Hidden, cl::init(false), cl::desc("Disable store widening"));
50
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000051static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets",
52 cl::init(true), cl::Hidden, cl::ZeroOrMore,
53 cl::desc("Early expansion of MUX"));
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000054
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +000055static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden,
56 cl::ZeroOrMore, cl::desc("Enable early if-conversion"));
57
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +000058static cl::opt<bool> EnableGenInsert("hexagon-insert", cl::init(true),
59 cl::Hidden, cl::desc("Generate \"insert\" instructions"));
Jyotsna Verma653d8832013-03-27 11:14:24 +000060
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000061static cl::opt<bool> EnableCommGEP("hexagon-commgep", cl::init(true),
62 cl::Hidden, cl::ZeroOrMore, cl::desc("Enable commoning of GEP instructions"));
63
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +000064static cl::opt<bool> EnableGenExtract("hexagon-extract", cl::init(true),
65 cl::Hidden, cl::desc("Generate \"extract\" instructions"));
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000066
Krzysztof Parzyszek92172202015-07-20 21:23:25 +000067static cl::opt<bool> EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden,
68 cl::desc("Enable converting conditional transfers into MUX instructions"));
69
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000070static cl::opt<bool> EnableGenPred("hexagon-gen-pred", cl::init(true),
71 cl::Hidden, cl::desc("Enable conversion of arithmetic operations to "
72 "predicate instructions"));
73
Krzysztof Parzyszekd3d0a4b2016-07-22 14:22:43 +000074static cl::opt<bool> EnableLoopPrefetch("hexagon-loop-prefetch",
75 cl::init(false), cl::Hidden, cl::ZeroOrMore,
76 cl::desc("Enable loop data prefetch on Hexagon"));
77
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +000078static cl::opt<bool> DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden,
79 cl::desc("Disable splitting double registers"));
80
Krzysztof Parzyszekced99412015-10-20 22:57:13 +000081static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true),
82 cl::Hidden, cl::desc("Bit simplification"));
83
84static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true),
85 cl::Hidden, cl::desc("Loop rescheduling"));
86
Krzysztof Parzyszekd5590052016-05-11 15:01:30 +000087static cl::opt<bool> HexagonNoOpt("hexagon-noopt", cl::init(false),
88 cl::Hidden, cl::desc("Disable backend optimizations"));
89
Tony Linthicum1213a7a2011-12-12 21:14:40 +000090/// HexagonTargetMachineModule - Note that this is used on hosts that
91/// cannot link in a library unless there are references into the
92/// library. In particular, it seems that it is not possible to get
93/// things to work on Win32 without this. Though it is unused, do not
94/// remove it.
95extern "C" int HexagonTargetMachineModule;
96int HexagonTargetMachineModule = 0;
97
98extern "C" void LLVMInitializeHexagonTarget() {
99 // Register the target.
100 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000101}
102
Sergei Larin4d8986a2012-09-04 14:49:56 +0000103static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +0000104 return new VLIWMachineScheduler(C, make_unique<ConvergingVLIWScheduler>());
Sergei Larin4d8986a2012-09-04 14:49:56 +0000105}
106
107static MachineSchedRegistry
108SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
109 createVLIWMachineSched);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000110
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000111namespace llvm {
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000112 FunctionPass *createHexagonBitSimplify();
Krzysztof Parzyszek7b59ae22016-04-19 18:30:18 +0000113 FunctionPass *createHexagonBranchRelaxation();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000114 FunctionPass *createHexagonCallFrameInformation();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000115 FunctionPass *createHexagonCFGOptimizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000116 FunctionPass *createHexagonCommonGEP();
Krzysztof Parzyszek167d9182016-07-28 20:01:59 +0000117 FunctionPass *createHexagonConstPropagationPass();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000118 FunctionPass *createHexagonCopyToCombine();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000119 FunctionPass *createHexagonEarlyIfConversion();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000120 FunctionPass *createHexagonExpandCondsets();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000121 FunctionPass *createHexagonFixupHwLoops();
122 FunctionPass *createHexagonGenExtract();
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000123 FunctionPass *createHexagonGenInsert();
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000124 FunctionPass *createHexagonGenMux();
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000125 FunctionPass *createHexagonGenPredicate();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000126 FunctionPass *createHexagonHardwareLoops();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000127 FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM,
128 CodeGenOpt::Level OptLevel);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000129 FunctionPass *createHexagonLoopRescheduling();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000130 FunctionPass *createHexagonNewValueJump();
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000131 FunctionPass *createHexagonOptimizeSZextends();
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +0000132 FunctionPass *createHexagonOptAddrMode();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000133 FunctionPass *createHexagonPacketizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000134 FunctionPass *createHexagonPeephole();
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000135 FunctionPass *createHexagonRDFOpt();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000136 FunctionPass *createHexagonSplitConst32AndConst64();
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000137 FunctionPass *createHexagonSplitDoubleRegs();
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000138 FunctionPass *createHexagonStoreWidening();
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000139} // end namespace llvm;
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000140
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000141static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
142 if (!RM.hasValue())
143 return Reloc::Static;
144 return *RM;
145}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000146
Daniel Sanders3e5de882015-06-11 19:41:26 +0000147HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000148 StringRef CPU, StringRef FS,
Craig Topperb5454082012-03-17 09:24:09 +0000149 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000150 Optional<Reloc::Model> RM,
151 CodeModel::Model CM,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000152 CodeGenOpt::Level OL)
Krzysztof Parzyszeke5996432016-02-12 14:47:38 +0000153 // Specify the vector alignment explicitly. For v512x1, the calculated
154 // alignment would be 512*alignment(i1), which is 512 bytes, instead of
155 // the required minimum of 64 bytes.
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000156 : LLVMTargetMachine(
157 T, "e-m:e-p:32:32:32-a:0-n16:32-"
158 "i64:64:64-i32:32:32-i16:16:16-i1:8:8-f32:32:32-f64:64:64-"
159 "v32:32:32-v64:64:64-v512:512:512-v1024:1024:1024-v2048:2048:2048",
160 TT, CPU, FS, Options, getEffectiveRelocModel(RM), CM,
161 (HexagonNoOpt ? CodeGenOpt::None : OL)),
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000162 TLOF(make_unique<HexagonTargetObjectFile>()) {
163 initAsmInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000164}
165
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000166const HexagonSubtarget *
167HexagonTargetMachine::getSubtargetImpl(const Function &F) const {
168 AttributeSet FnAttrs = F.getAttributes();
169 Attribute CPUAttr =
170 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-cpu");
171 Attribute FSAttr =
172 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-features");
173
174 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
175 ? CPUAttr.getValueAsString().str()
176 : TargetCPU;
177 std::string FS = !FSAttr.hasAttribute(Attribute::None)
178 ? FSAttr.getValueAsString().str()
179 : TargetFS;
180
181 auto &I = SubtargetMap[CPU + FS];
182 if (!I) {
183 // This needs to be done before we create a new subtarget since any
184 // creation will depend on the TM and the code generation flags on the
185 // function that reside in TargetOptions.
186 resetTargetOptions(F);
187 I = llvm::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this);
188 }
189 return I.get();
190}
191
192TargetIRAnalysis HexagonTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000193 return TargetIRAnalysis([this](const Function &F) {
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000194 return TargetTransformInfo(HexagonTTIImpl(this, F));
195 });
196}
197
198
Reid Kleckner357600e2014-11-20 23:37:18 +0000199HexagonTargetMachine::~HexagonTargetMachine() {}
200
Andrew Trickccb67362012-02-03 05:12:41 +0000201namespace {
202/// Hexagon Code Generator Pass Configuration Options.
203class HexagonPassConfig : public TargetPassConfig {
204public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000205 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Krzysztof Parzyszekd0f8e1c2016-05-27 20:48:39 +0000206 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000207
208 HexagonTargetMachine &getHexagonTargetMachine() const {
209 return getTM<HexagonTargetMachine>();
210 }
211
Craig Topper906c2cd2014-04-29 07:58:16 +0000212 ScheduleDAGInstrs *
213 createMachineScheduler(MachineSchedContext *C) const override {
Andrew Trick978674b2013-09-20 05:14:41 +0000214 return createVLIWMachineSched(C);
215 }
216
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000217 void addIRPasses() override;
Craig Topper906c2cd2014-04-29 07:58:16 +0000218 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000219 void addPreRegAlloc() override;
220 void addPostRegAlloc() override;
221 void addPreSched2() override;
222 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000223};
224} // namespace
225
Andrew Trickf8ea1082012-02-04 02:56:59 +0000226TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
227 return new HexagonPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000228}
229
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000230void HexagonPassConfig::addIRPasses() {
231 TargetPassConfig::addIRPasses();
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000232 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +0000233
234 addPass(createAtomicExpandPass(TM));
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000235 if (!NoOpt) {
Krzysztof Parzyszekd3d0a4b2016-07-22 14:22:43 +0000236 if (EnableLoopPrefetch)
237 addPass(createLoopDataPrefetchPass());
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000238 if (EnableCommGEP)
239 addPass(createHexagonCommonGEP());
240 // Replace certain combinations of shifts and ands with extracts.
241 if (EnableGenExtract)
242 addPass(createHexagonGenExtract());
243 }
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000244}
245
Andrew Trickccb67362012-02-03 05:12:41 +0000246bool HexagonPassConfig::addInstSelector() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000247 HexagonTargetMachine &TM = getHexagonTargetMachine();
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000248 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000249
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000250 if (!NoOpt)
251 addPass(createHexagonOptimizeSZextends());
252
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000253 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000254
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000255 if (!NoOpt) {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000256 // Create logical operations on predicate registers.
257 if (EnableGenPred)
258 addPass(createHexagonGenPredicate(), false);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000259 // Rotate loops to expose bit-simplification opportunities.
260 if (EnableLoopResched)
261 addPass(createHexagonLoopRescheduling(), false);
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000262 // Split double registers.
263 if (!DisableHSDR)
264 addPass(createHexagonSplitDoubleRegs());
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000265 // Bit simplification.
266 if (EnableBitSimplify)
267 addPass(createHexagonBitSimplify(), false);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000268 addPass(createHexagonPeephole());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000269 printAndVerify("After hexagon peephole pass");
Krzysztof Parzyszek167d9182016-07-28 20:01:59 +0000270 // Constant propagation.
271 if (!DisableHCP) {
272 addPass(createHexagonConstPropagationPass(), false);
273 addPass(&UnreachableMachineBlockElimID, false);
274 }
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000275 if (EnableGenInsert)
276 addPass(createHexagonGenInsert(), false);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000277 if (EnableEarlyIf)
278 addPass(createHexagonEarlyIfConversion(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000279 }
Jyotsna Verma653d8832013-03-27 11:14:24 +0000280
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000281 return false;
282}
283
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000284void HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000285 if (getOptLevel() != CodeGenOpt::None) {
Krzysztof Parzyszekd0f8e1c2016-05-27 20:48:39 +0000286 if (EnableExpandCondsets) {
287 Pass *Exp = createHexagonExpandCondsets();
288 insertPass(&RegisterCoalescerID, IdentifyingPassPtr(Exp));
289 }
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000290 if (!DisableStoreWidening)
291 addPass(createHexagonStoreWidening(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000292 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000293 addPass(createHexagonHardwareLoops(), false);
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000294 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000295}
296
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000297void HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000298 if (getOptLevel() != CodeGenOpt::None) {
299 if (EnableRDFOpt)
300 addPass(createHexagonRDFOpt());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000301 if (!DisableHexagonCFGOpt)
Eric Christopher5c3376a2015-02-02 18:46:27 +0000302 addPass(createHexagonCFGOptimizer(), false);
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +0000303 if (!DisableAModeOpt)
304 addPass(createHexagonOptAddrMode(), false);
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000305 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000306}
307
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000308void HexagonPassConfig::addPreSched2() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000309 addPass(createHexagonCopyToCombine(), false);
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000310 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000311 addPass(&IfConverterID, false);
Eric Christopher01f875e2015-02-02 22:11:43 +0000312 addPass(createHexagonSplitConst32AndConst64());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000313}
314
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000315void HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000316 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000317
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000318 if (!NoOpt)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000319 addPass(createHexagonNewValueJump(), false);
Sirish Pande4bd20c52012-05-12 05:10:30 +0000320
Krzysztof Parzyszek7b59ae22016-04-19 18:30:18 +0000321 addPass(createHexagonBranchRelaxation(), false);
322
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000323 // Create Packets.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000324 if (!NoOpt) {
325 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000326 addPass(createHexagonFixupHwLoops(), false);
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000327 // Generate MUX from pairs of conditional transfers.
328 if (EnableGenMux)
329 addPass(createHexagonGenMux(), false);
330
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000331 addPass(createHexagonPacketizer(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000332 }
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000333
334 // Add CFI instructions if necessary.
335 addPass(createHexagonCallFrameInformation(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000336}