blob: 1cb1efb192462f1666d73ca6bfbd3b8be311b11a [file] [log] [blame]
Chandler Carruth93dcdc42015-01-31 11:17:59 +00001//===-- ARMTargetTransformInfo.cpp - ARM specific TTI ---------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +00009
Chandler Carruth93dcdc42015-01-31 11:17:59 +000010#include "ARMTargetTransformInfo.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000011#include "llvm/Support/Debug.h"
Renato Golin5e9d55e2013-01-29 23:31:38 +000012#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000013#include "llvm/Target/TargetLowering.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000014using namespace llvm;
15
Chandler Carruth84e68b22014-04-22 02:41:26 +000016#define DEBUG_TYPE "armtti"
17
Chandler Carruth705b1852015-01-31 03:43:40 +000018unsigned ARMTTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Chandler Carruth664e3542013-01-07 01:37:14 +000019 assert(Ty->isIntegerTy());
20
21 unsigned Bits = Ty->getPrimitiveSizeInBits();
22 if (Bits == 0 || Bits > 32)
23 return 4;
24
25 int32_t SImmVal = Imm.getSExtValue();
26 uint32_t ZImmVal = Imm.getZExtValue();
27 if (!ST->isThumb()) {
28 if ((SImmVal >= 0 && SImmVal < 65536) ||
29 (ARM_AM::getSOImmVal(ZImmVal) != -1) ||
30 (ARM_AM::getSOImmVal(~ZImmVal) != -1))
31 return 1;
32 return ST->hasV6T2Ops() ? 2 : 3;
Duncan P. N. Exon Smith429d2602014-03-08 15:15:42 +000033 }
34 if (ST->isThumb2()) {
Chandler Carruth664e3542013-01-07 01:37:14 +000035 if ((SImmVal >= 0 && SImmVal < 65536) ||
36 (ARM_AM::getT2SOImmVal(ZImmVal) != -1) ||
37 (ARM_AM::getT2SOImmVal(~ZImmVal) != -1))
38 return 1;
39 return ST->hasV6T2Ops() ? 2 : 3;
Chandler Carruth664e3542013-01-07 01:37:14 +000040 }
Duncan P. N. Exon Smith429d2602014-03-08 15:15:42 +000041 // Thumb1.
42 if (SImmVal >= 0 && SImmVal < 256)
43 return 1;
44 if ((~ZImmVal < 256) || ARM_AM::isThumbImmShiftedVal(ZImmVal))
45 return 2;
46 // Load from constantpool.
47 return 3;
Chandler Carruth664e3542013-01-07 01:37:14 +000048}
Renato Golin5e9d55e2013-01-29 23:31:38 +000049
Chandler Carruth705b1852015-01-31 03:43:40 +000050unsigned ARMTTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Renato Golin5e9d55e2013-01-29 23:31:38 +000051 int ISD = TLI->InstructionOpcodeToISD(Opcode);
52 assert(ISD && "Invalid opcode");
53
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +000054 // Single to/from double precision conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +000055 static const CostTblEntry<MVT::SimpleValueType> NEONFltDblTbl[] = {
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +000056 // Vector fptrunc/fpext conversions.
57 { ISD::FP_ROUND, MVT::v2f64, 2 },
58 { ISD::FP_EXTEND, MVT::v2f32, 2 },
59 { ISD::FP_EXTEND, MVT::v4f32, 4 }
60 };
61
62 if (Src->isVectorTy() && ST->hasNEON() && (ISD == ISD::FP_ROUND ||
63 ISD == ISD::FP_EXTEND)) {
64 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Src);
Benjamin Kramer21585fd2013-08-09 19:33:32 +000065 int Idx = CostTableLookup(NEONFltDblTbl, ISD, LT.second);
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +000066 if (Idx != -1)
67 return LT.first * NEONFltDblTbl[Idx].Cost;
68 }
69
Renato Golin5e9d55e2013-01-29 23:31:38 +000070 EVT SrcTy = TLI->getValueType(Src);
71 EVT DstTy = TLI->getValueType(Dst);
72
73 if (!SrcTy.isSimple() || !DstTy.isSimple())
Chandler Carruth705b1852015-01-31 03:43:40 +000074 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Renato Golin5e9d55e2013-01-29 23:31:38 +000075
76 // Some arithmetic, load and store operations have specific instructions
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +000077 // to cast up/down their types automatically at no extra cost.
78 // TODO: Get these tables to know at least what the related operations are.
Benjamin Kramer21585fd2013-08-09 19:33:32 +000079 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
80 NEONVectorConversionTbl[] = {
Renato Golin5e9d55e2013-01-29 23:31:38 +000081 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
82 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
83 { ISD::SIGN_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
84 { ISD::ZERO_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
85 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 0 },
86 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +000087
Renato Golin227eb6f2013-03-19 08:15:38 +000088 // The number of vmovl instructions for the extension.
89 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
90 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
91 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
92 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
93 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
94 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
95 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
96 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
97 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
98 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
99
Jim Grosbach563983c2013-04-21 23:47:41 +0000100 // Operations that we legalize using splitting.
101 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 6 },
102 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Arnold Schwaighofer90774f32013-03-12 21:19:22 +0000103
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000104 // Vector float <-> i32 conversions.
105 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
106 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000107
108 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
109 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
110 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
111 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
112 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
113 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
114 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
115 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
116 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
117 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
118 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
119 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
120 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
121 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
122 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
123 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
124 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
125 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
126 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
127 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
128
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000129 { ISD::FP_TO_SINT, MVT::v4i32, MVT::v4f32, 1 },
130 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000131 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 3 },
132 { ISD::FP_TO_UINT, MVT::v4i8, MVT::v4f32, 3 },
133 { ISD::FP_TO_SINT, MVT::v4i16, MVT::v4f32, 2 },
134 { ISD::FP_TO_UINT, MVT::v4i16, MVT::v4f32, 2 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000135
136 // Vector double <-> i32 conversions.
137 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
138 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000139
140 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
141 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
142 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
143 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
144 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
145 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
146
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000147 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 2 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000148 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f64, 2 },
149 { ISD::FP_TO_SINT, MVT::v8i16, MVT::v8f32, 4 },
150 { ISD::FP_TO_UINT, MVT::v8i16, MVT::v8f32, 4 },
151 { ISD::FP_TO_SINT, MVT::v16i16, MVT::v16f32, 8 },
152 { ISD::FP_TO_UINT, MVT::v16i16, MVT::v16f32, 8 }
Renato Golin5e9d55e2013-01-29 23:31:38 +0000153 };
154
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000155 if (SrcTy.isVector() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000156 int Idx = ConvertCostTableLookup(NEONVectorConversionTbl, ISD,
157 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Renato Golin5e9d55e2013-01-29 23:31:38 +0000158 if (Idx != -1)
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000159 return NEONVectorConversionTbl[Idx].Cost;
Renato Golin5e9d55e2013-01-29 23:31:38 +0000160 }
161
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000162 // Scalar float to integer conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000163 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
164 NEONFloatConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000165 { ISD::FP_TO_SINT, MVT::i1, MVT::f32, 2 },
166 { ISD::FP_TO_UINT, MVT::i1, MVT::f32, 2 },
167 { ISD::FP_TO_SINT, MVT::i1, MVT::f64, 2 },
168 { ISD::FP_TO_UINT, MVT::i1, MVT::f64, 2 },
169 { ISD::FP_TO_SINT, MVT::i8, MVT::f32, 2 },
170 { ISD::FP_TO_UINT, MVT::i8, MVT::f32, 2 },
171 { ISD::FP_TO_SINT, MVT::i8, MVT::f64, 2 },
172 { ISD::FP_TO_UINT, MVT::i8, MVT::f64, 2 },
173 { ISD::FP_TO_SINT, MVT::i16, MVT::f32, 2 },
174 { ISD::FP_TO_UINT, MVT::i16, MVT::f32, 2 },
175 { ISD::FP_TO_SINT, MVT::i16, MVT::f64, 2 },
176 { ISD::FP_TO_UINT, MVT::i16, MVT::f64, 2 },
177 { ISD::FP_TO_SINT, MVT::i32, MVT::f32, 2 },
178 { ISD::FP_TO_UINT, MVT::i32, MVT::f32, 2 },
179 { ISD::FP_TO_SINT, MVT::i32, MVT::f64, 2 },
180 { ISD::FP_TO_UINT, MVT::i32, MVT::f64, 2 },
181 { ISD::FP_TO_SINT, MVT::i64, MVT::f32, 10 },
182 { ISD::FP_TO_UINT, MVT::i64, MVT::f32, 10 },
183 { ISD::FP_TO_SINT, MVT::i64, MVT::f64, 10 },
184 { ISD::FP_TO_UINT, MVT::i64, MVT::f64, 10 }
185 };
186 if (SrcTy.isFloatingPoint() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000187 int Idx = ConvertCostTableLookup(NEONFloatConversionTbl, ISD,
188 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000189 if (Idx != -1)
190 return NEONFloatConversionTbl[Idx].Cost;
191 }
192
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000193 // Scalar integer to float conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000194 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
195 NEONIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000196 { ISD::SINT_TO_FP, MVT::f32, MVT::i1, 2 },
197 { ISD::UINT_TO_FP, MVT::f32, MVT::i1, 2 },
198 { ISD::SINT_TO_FP, MVT::f64, MVT::i1, 2 },
199 { ISD::UINT_TO_FP, MVT::f64, MVT::i1, 2 },
200 { ISD::SINT_TO_FP, MVT::f32, MVT::i8, 2 },
201 { ISD::UINT_TO_FP, MVT::f32, MVT::i8, 2 },
202 { ISD::SINT_TO_FP, MVT::f64, MVT::i8, 2 },
203 { ISD::UINT_TO_FP, MVT::f64, MVT::i8, 2 },
204 { ISD::SINT_TO_FP, MVT::f32, MVT::i16, 2 },
205 { ISD::UINT_TO_FP, MVT::f32, MVT::i16, 2 },
206 { ISD::SINT_TO_FP, MVT::f64, MVT::i16, 2 },
207 { ISD::UINT_TO_FP, MVT::f64, MVT::i16, 2 },
208 { ISD::SINT_TO_FP, MVT::f32, MVT::i32, 2 },
209 { ISD::UINT_TO_FP, MVT::f32, MVT::i32, 2 },
210 { ISD::SINT_TO_FP, MVT::f64, MVT::i32, 2 },
211 { ISD::UINT_TO_FP, MVT::f64, MVT::i32, 2 },
212 { ISD::SINT_TO_FP, MVT::f32, MVT::i64, 10 },
213 { ISD::UINT_TO_FP, MVT::f32, MVT::i64, 10 },
214 { ISD::SINT_TO_FP, MVT::f64, MVT::i64, 10 },
215 { ISD::UINT_TO_FP, MVT::f64, MVT::i64, 10 }
216 };
217
218 if (SrcTy.isInteger() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000219 int Idx = ConvertCostTableLookup(NEONIntegerConversionTbl, ISD,
220 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000221 if (Idx != -1)
222 return NEONIntegerConversionTbl[Idx].Cost;
223 }
224
225 // Scalar integer conversion costs.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000226 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
227 ARMIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000228 // i16 -> i64 requires two dependent operations.
229 { ISD::SIGN_EXTEND, MVT::i64, MVT::i16, 2 },
230
231 // Truncates on i64 are assumed to be free.
232 { ISD::TRUNCATE, MVT::i32, MVT::i64, 0 },
233 { ISD::TRUNCATE, MVT::i16, MVT::i64, 0 },
234 { ISD::TRUNCATE, MVT::i8, MVT::i64, 0 },
235 { ISD::TRUNCATE, MVT::i1, MVT::i64, 0 }
236 };
237
238 if (SrcTy.isInteger()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000239 int Idx = ConvertCostTableLookup(ARMIntegerConversionTbl, ISD,
240 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000241 if (Idx != -1)
242 return ARMIntegerConversionTbl[Idx].Cost;
243 }
244
Chandler Carruth705b1852015-01-31 03:43:40 +0000245 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Renato Golin5e9d55e2013-01-29 23:31:38 +0000246}
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000247
Chandler Carruth705b1852015-01-31 03:43:40 +0000248unsigned ARMTTIImpl::getVectorInstrCost(unsigned Opcode, Type *ValTy,
249 unsigned Index) {
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000250 // Penalize inserting into an D-subregister. We end up with a three times
251 // lower estimated throughput on swift.
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000252 if (ST->isSwift() &&
253 Opcode == Instruction::InsertElement &&
254 ValTy->isVectorTy() &&
255 ValTy->getScalarSizeInBits() <= 32)
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000256 return 3;
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000257
James Molloya9f47b62014-09-12 13:29:40 +0000258 // Cross-class copies are expensive on many microarchitectures,
259 // so assume they are expensive by default.
260 if ((Opcode == Instruction::InsertElement ||
261 Opcode == Instruction::ExtractElement) &&
262 ValTy->getVectorElementType()->isIntegerTy())
263 return 3;
264
Chandler Carruth705b1852015-01-31 03:43:40 +0000265 return BaseT::getVectorInstrCost(Opcode, ValTy, Index);
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000266}
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000267
Chandler Carruth705b1852015-01-31 03:43:40 +0000268unsigned ARMTTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy,
269 Type *CondTy) {
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000270
271 int ISD = TLI->InstructionOpcodeToISD(Opcode);
272 // On NEON a a vector select gets lowered to vbsl.
273 if (ST->hasNEON() && ValTy->isVectorTy() && ISD == ISD::SELECT) {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000274 // Lowering of some vector selects is currently far from perfect.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000275 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
276 NEONVectorSelectTbl[] = {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000277 { ISD::SELECT, MVT::v16i1, MVT::v16i16, 2*16 + 1 + 3*1 + 4*1 },
278 { ISD::SELECT, MVT::v8i1, MVT::v8i32, 4*8 + 1*3 + 1*4 + 1*2 },
279 { ISD::SELECT, MVT::v16i1, MVT::v16i32, 4*16 + 1*6 + 1*8 + 1*4 },
280 { ISD::SELECT, MVT::v4i1, MVT::v4i64, 4*4 + 1*2 + 1 },
281 { ISD::SELECT, MVT::v8i1, MVT::v8i64, 50 },
282 { ISD::SELECT, MVT::v16i1, MVT::v16i64, 100 }
283 };
284
285 EVT SelCondTy = TLI->getValueType(CondTy);
286 EVT SelValTy = TLI->getValueType(ValTy);
Renato Golin0178a252013-08-02 17:10:04 +0000287 if (SelCondTy.isSimple() && SelValTy.isSimple()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000288 int Idx = ConvertCostTableLookup(NEONVectorSelectTbl, ISD,
289 SelCondTy.getSimpleVT(),
290 SelValTy.getSimpleVT());
Renato Golin0178a252013-08-02 17:10:04 +0000291 if (Idx != -1)
292 return NEONVectorSelectTbl[Idx].Cost;
293 }
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000294
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000295 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(ValTy);
296 return LT.first;
297 }
298
Chandler Carruth705b1852015-01-31 03:43:40 +0000299 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000300}
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000301
Chandler Carruth705b1852015-01-31 03:43:40 +0000302unsigned ARMTTIImpl::getAddressComputationCost(Type *Ty, bool IsComplex) {
Arnold Schwaighoferda2b3112013-07-12 19:16:04 +0000303 // Address computations in vectorized code with non-consecutive addresses will
304 // likely result in more instructions compared to scalar code where the
305 // computation can more often be merged into the index mode. The resulting
306 // extra micro-ops can significantly decrease throughput.
307 unsigned NumVectorInstToHideOverhead = 10;
308
309 if (Ty->isVectorTy() && IsComplex)
310 return NumVectorInstToHideOverhead;
311
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000312 // In many cases the address computation is not merged into the instruction
313 // addressing mode.
314 return 1;
315}
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000316
Chandler Carruth705b1852015-01-31 03:43:40 +0000317unsigned ARMTTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
318 Type *SubTp) {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000319 // We only handle costs of reverse and alternate shuffles for now.
Chandler Carruth705b1852015-01-31 03:43:40 +0000320 if (Kind != TTI::SK_Reverse && Kind != TTI::SK_Alternate)
321 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000322
Chandler Carruth705b1852015-01-31 03:43:40 +0000323 if (Kind == TTI::SK_Reverse) {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000324 static const CostTblEntry<MVT::SimpleValueType> NEONShuffleTbl[] = {
325 // Reverse shuffle cost one instruction if we are shuffling within a
326 // double word (vrev) or two if we shuffle a quad word (vrev, vext).
327 {ISD::VECTOR_SHUFFLE, MVT::v2i32, 1},
328 {ISD::VECTOR_SHUFFLE, MVT::v2f32, 1},
329 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1},
330 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1},
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000331
Karthik Bhate03a25d2014-06-20 04:32:48 +0000332 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2},
333 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2},
334 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 2},
335 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 2}};
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000336
Karthik Bhate03a25d2014-06-20 04:32:48 +0000337 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Tp);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000338
Karthik Bhate03a25d2014-06-20 04:32:48 +0000339 int Idx = CostTableLookup(NEONShuffleTbl, ISD::VECTOR_SHUFFLE, LT.second);
340 if (Idx == -1)
Chandler Carruth705b1852015-01-31 03:43:40 +0000341 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000342
Karthik Bhate03a25d2014-06-20 04:32:48 +0000343 return LT.first * NEONShuffleTbl[Idx].Cost;
344 }
Chandler Carruth705b1852015-01-31 03:43:40 +0000345 if (Kind == TTI::SK_Alternate) {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000346 static const CostTblEntry<MVT::SimpleValueType> NEONAltShuffleTbl[] = {
347 // Alt shuffle cost table for ARM. Cost is the number of instructions
348 // required to create the shuffled vector.
349
350 {ISD::VECTOR_SHUFFLE, MVT::v2f32, 1},
351 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1},
352 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1},
353 {ISD::VECTOR_SHUFFLE, MVT::v2i32, 1},
354
355 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2},
356 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2},
357 {ISD::VECTOR_SHUFFLE, MVT::v4i16, 2},
358
359 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 16},
360
361 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 32}};
362
363 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Tp);
364 int Idx =
365 CostTableLookup(NEONAltShuffleTbl, ISD::VECTOR_SHUFFLE, LT.second);
366 if (Idx == -1)
Chandler Carruth705b1852015-01-31 03:43:40 +0000367 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000368 return LT.first * NEONAltShuffleTbl[Idx].Cost;
369 }
Chandler Carruth705b1852015-01-31 03:43:40 +0000370 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000371}
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000372
Chandler Carruth705b1852015-01-31 03:43:40 +0000373unsigned ARMTTIImpl::getArithmeticInstrCost(
374 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
375 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
376 TTI::OperandValueProperties Opd2PropInfo) {
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000377
378 int ISDOpcode = TLI->InstructionOpcodeToISD(Opcode);
379 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Ty);
380
381 const unsigned FunctionCallDivCost = 20;
382 const unsigned ReciprocalDivCost = 10;
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000383 static const CostTblEntry<MVT::SimpleValueType> CostTbl[] = {
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000384 // Division.
385 // These costs are somewhat random. Choose a cost of 20 to indicate that
386 // vectorizing devision (added function call) is going to be very expensive.
387 // Double registers types.
388 { ISD::SDIV, MVT::v1i64, 1 * FunctionCallDivCost},
389 { ISD::UDIV, MVT::v1i64, 1 * FunctionCallDivCost},
390 { ISD::SREM, MVT::v1i64, 1 * FunctionCallDivCost},
391 { ISD::UREM, MVT::v1i64, 1 * FunctionCallDivCost},
392 { ISD::SDIV, MVT::v2i32, 2 * FunctionCallDivCost},
393 { ISD::UDIV, MVT::v2i32, 2 * FunctionCallDivCost},
394 { ISD::SREM, MVT::v2i32, 2 * FunctionCallDivCost},
395 { ISD::UREM, MVT::v2i32, 2 * FunctionCallDivCost},
396 { ISD::SDIV, MVT::v4i16, ReciprocalDivCost},
397 { ISD::UDIV, MVT::v4i16, ReciprocalDivCost},
398 { ISD::SREM, MVT::v4i16, 4 * FunctionCallDivCost},
399 { ISD::UREM, MVT::v4i16, 4 * FunctionCallDivCost},
400 { ISD::SDIV, MVT::v8i8, ReciprocalDivCost},
401 { ISD::UDIV, MVT::v8i8, ReciprocalDivCost},
402 { ISD::SREM, MVT::v8i8, 8 * FunctionCallDivCost},
403 { ISD::UREM, MVT::v8i8, 8 * FunctionCallDivCost},
404 // Quad register types.
405 { ISD::SDIV, MVT::v2i64, 2 * FunctionCallDivCost},
406 { ISD::UDIV, MVT::v2i64, 2 * FunctionCallDivCost},
407 { ISD::SREM, MVT::v2i64, 2 * FunctionCallDivCost},
408 { ISD::UREM, MVT::v2i64, 2 * FunctionCallDivCost},
409 { ISD::SDIV, MVT::v4i32, 4 * FunctionCallDivCost},
410 { ISD::UDIV, MVT::v4i32, 4 * FunctionCallDivCost},
411 { ISD::SREM, MVT::v4i32, 4 * FunctionCallDivCost},
412 { ISD::UREM, MVT::v4i32, 4 * FunctionCallDivCost},
413 { ISD::SDIV, MVT::v8i16, 8 * FunctionCallDivCost},
414 { ISD::UDIV, MVT::v8i16, 8 * FunctionCallDivCost},
415 { ISD::SREM, MVT::v8i16, 8 * FunctionCallDivCost},
416 { ISD::UREM, MVT::v8i16, 8 * FunctionCallDivCost},
417 { ISD::SDIV, MVT::v16i8, 16 * FunctionCallDivCost},
418 { ISD::UDIV, MVT::v16i8, 16 * FunctionCallDivCost},
419 { ISD::SREM, MVT::v16i8, 16 * FunctionCallDivCost},
420 { ISD::UREM, MVT::v16i8, 16 * FunctionCallDivCost},
421 // Multiplication.
422 };
423
424 int Idx = -1;
425
426 if (ST->hasNEON())
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000427 Idx = CostTableLookup(CostTbl, ISDOpcode, LT.second);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000428
429 if (Idx != -1)
430 return LT.first * CostTbl[Idx].Cost;
431
Chandler Carruth705b1852015-01-31 03:43:40 +0000432 unsigned Cost = BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info,
433 Opd1PropInfo, Opd2PropInfo);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000434
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000435 // This is somewhat of a hack. The problem that we are facing is that SROA
436 // creates a sequence of shift, and, or instructions to construct values.
437 // These sequences are recognized by the ISel and have zero-cost. Not so for
438 // the vectorized code. Because we have support for v2i64 but not i64 those
Alp Tokercb402912014-01-24 17:20:08 +0000439 // sequences look particularly beneficial to vectorize.
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000440 // To work around this we increase the cost of v2i64 operations to make them
441 // seem less beneficial.
442 if (LT.second == MVT::v2i64 &&
443 Op2Info == TargetTransformInfo::OK_UniformConstantValue)
444 Cost += 4;
445
446 return Cost;
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000447}
448
Chandler Carruth705b1852015-01-31 03:43:40 +0000449unsigned ARMTTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src,
450 unsigned Alignment,
451 unsigned AddressSpace) {
Arnold Schwaighofer89ae2172013-10-29 01:33:57 +0000452 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Src);
453
454 if (Src->isVectorTy() && Alignment != 16 &&
455 Src->getVectorElementType()->isDoubleTy()) {
456 // Unaligned loads/stores are extremely inefficient.
457 // We need 4 uops for vst.1/vld.1 vs 1uop for vldr/vstr.
458 return LT.first * 4;
459 }
460 return LT.first;
461}