blob: 61631f04df852981dce616a600a855988919aa85 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/Analysis.h"
26#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000029#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
36#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000037#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Andrew Trick116efac2010-11-12 17:50:46 +000081// Limit the width of DAG chains. This is important in general to prevent
82// prevent DAG-based analysis from blowing up. For example, alias analysis and
83// load clustering may not complete in reasonable time. It is difficult to
84// recognize and avoid this situation within each individual analysis, and
85// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000086// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000087//
88// MaxParallelChains default is arbitrarily high to avoid affecting
89// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000090// sequence over this should have been converted to llvm.memcpy by the
91// frontend. It easy to induce this behavior with .ll code such as:
92// %buffer = alloca [4096 x i8]
93// %data = load [4096 x i8]* %argPtr
94// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000095static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000096
Andrew Trickef9de2a2013-05-25 02:42:55 +000097static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000098 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000099 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000100
Dan Gohman575fad32008-09-03 16:12:24 +0000101/// getCopyFromParts - Create a value that contains the specified legal parts
102/// combined into the value they represent. If the parts combine to a type
103/// larger then ValueVT then AssertOp can be used to specify whether the extra
104/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
105/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000106static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000107 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000108 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000109 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000110 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000111 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000112 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
113 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000114
Dan Gohman575fad32008-09-03 16:12:24 +0000115 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000117 SDValue Val = Parts[0];
118
119 if (NumParts > 1) {
120 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000121 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000122 unsigned PartBits = PartVT.getSizeInBits();
123 unsigned ValueBits = ValueVT.getSizeInBits();
124
125 // Assemble the power of 2 part.
126 unsigned RoundParts = NumParts & (NumParts - 1) ?
127 1 << Log2_32(NumParts) : NumParts;
128 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000129 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000131 SDValue Lo, Hi;
132
Owen Anderson117c9e82009-08-12 00:36:31 +0000133 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000134
Dan Gohman575fad32008-09-03 16:12:24 +0000135 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000136 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000137 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000138 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000139 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000141 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
142 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000143 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Dan Gohman575fad32008-09-03 16:12:24 +0000145 if (TLI.isBigEndian())
146 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000147
Chris Lattner05bcb482010-08-24 23:20:40 +0000148 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000149
150 if (RoundParts < NumParts) {
151 // Assemble the trailing non-power-of-2 part.
152 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000153 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000154 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000155 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000156
157 // Combine the round and odd parts.
158 Lo = Val;
159 if (TLI.isBigEndian())
160 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000161 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000162 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
163 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000164 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000165 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
167 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000168 }
Eli Friedman9030c352009-05-20 06:02:09 +0000169 } else if (PartVT.isFloatingPoint()) {
170 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000171 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000172 "Unexpected split");
173 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000174 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
175 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000176 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000177 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000178 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000179 } else {
180 // FP split into integer parts (soft fp)
181 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
182 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000183 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000184 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000185 }
186 }
187
188 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000192 return Val;
193
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 if (PartEVT.isInteger() && ValueVT.isInteger()) {
195 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000196 // For a truncate, see if we have any information to
197 // indicate whether the truncated bits will always be
198 // zero or sign-extension.
199 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000200 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000201 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000203 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000204 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000205 }
206
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000207 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 // FP_ROUND's are always exact here.
209 if (ValueVT.bitsLT(Val.getValueType()))
210 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000211 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000212
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000214 }
215
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000216 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000217 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000218
Torok Edwinfbcc6632009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000220}
221
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000222static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
223 const Twine &ErrMsg) {
224 const Instruction *I = dyn_cast_or_null<Instruction>(V);
225 if (!V)
226 return Ctx.emitError(ErrMsg);
227
228 const char *AsmError = ", possible invalid constraint for vector type";
229 if (const CallInst *CI = dyn_cast<CallInst>(I))
230 if (isa<InlineAsm>(CI->getCalledValue()))
231 return Ctx.emitError(I, ErrMsg + AsmError);
232
233 return Ctx.emitError(I, ErrMsg);
234}
235
Bill Wendling81406f62012-09-26 04:04:19 +0000236/// getCopyFromPartsVector - Create a value that contains the specified legal
237/// parts combined into the value they represent. If the parts combine to a
238/// type larger then ValueVT then AssertOp can be used to specify whether the
239/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
240/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000241static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000243 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 assert(ValueVT.isVector() && "Not a vector value");
245 assert(NumParts > 0 && "No parts to assemble!");
246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
247 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000248
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 // Handle a multi-element vector.
250 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000251 EVT IntermediateVT;
252 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000253 unsigned NumIntermediates;
254 unsigned NumRegs =
255 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
256 NumIntermediates, RegisterVT);
257 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
258 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000259 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000260 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Assemble the parts into intermediate operands.
264 SmallVector<SDValue, 8> Ops(NumIntermediates);
265 if (NumIntermediates == NumParts) {
266 // If the register was not expanded, truncate or copy the value,
267 // as appropriate.
268 for (unsigned i = 0; i != NumParts; ++i)
269 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000270 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000271 } else if (NumParts > 0) {
272 // If the intermediate type was expanded, build the intermediate
273 // operands from the parts.
274 assert(NumParts % NumIntermediates == 0 &&
275 "Must expand into a divisible number of parts!");
276 unsigned Factor = NumParts / NumIntermediates;
277 for (unsigned i = 0; i != NumIntermediates; ++i)
278 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000279 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000280 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000281
Chris Lattner05bcb482010-08-24 23:20:40 +0000282 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
283 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000284 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
285 : ISD::BUILD_VECTOR,
286 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000290 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000293 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000294
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000296 // If the element type of the source/dest vectors are the same, but the
297 // parts vector has more elements than the value vector, then we have a
298 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
299 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000300 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
301 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000302 "Cannot narrow, it would be a lossy transformation");
303 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000304 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000305 }
306
Chris Lattner75ff0532010-08-25 22:49:25 +0000307 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
310
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000312 "Cannot handle this kind of promotion");
313 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000314 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000315 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
316 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317
Chris Lattner75ff0532010-08-25 22:49:25 +0000318 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000319
Eric Christopher690030c2011-06-01 19:55:10 +0000320 // Trivial bitcast if the types are the same size and the destination
321 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000322 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000323 TLI.isTypeLegal(ValueVT))
324 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000325
Nadav Rotem083837e2011-06-12 14:49:38 +0000326 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000327 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000328 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
329 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000330 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000331 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000332
333 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 ValueVT.getVectorElementType() != PartEVT) {
335 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000336 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
337 DL, ValueVT.getScalarType(), Val);
338 }
339
Chris Lattner05bcb482010-08-24 23:20:40 +0000340 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
341}
342
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000344 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000345 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000346
Dan Gohman575fad32008-09-03 16:12:24 +0000347/// getCopyToParts - Create a series of nodes that contain the specified value
348/// split into legal parts. If the parts contain more bits than Val, then, for
349/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000350static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000351 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000352 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000353 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000354 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000355
Chris Lattner96a77eb2010-08-24 23:10:06 +0000356 // Handle the vector case separately.
357 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000358 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000359
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000361 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000362 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000363 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000366 return;
367
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000369 EVT PartEVT = PartVT;
370 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000371 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000372 Parts[0] = Val;
373 return;
374 }
375
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
377 // If the parts cover more bits than the value has, promote the value.
378 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
379 assert(NumParts == 1 && "Do not know what to promote to!");
380 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
381 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000382 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
383 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000384 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000385 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
386 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000387 if (PartVT == MVT::x86mmx)
388 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000389 }
390 } else if (PartBits == ValueVT.getSizeInBits()) {
391 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000392 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
395 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000396 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
397 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000398 "Unknown mismatch!");
399 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
400 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000401 if (PartVT == MVT::x86mmx)
402 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000403 }
404
405 // The value may have changed - recompute ValueVT.
406 ValueVT = Val.getValueType();
407 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
408 "Failed to tile the value with PartVT!");
409
410 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000411 if (PartEVT != ValueVT)
412 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
413 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000414
Chris Lattner96a77eb2010-08-24 23:10:06 +0000415 Parts[0] = Val;
416 return;
417 }
418
419 // Expand the value into multiple parts.
420 if (NumParts & (NumParts - 1)) {
421 // The number of parts is not a power of 2. Split off and copy the tail.
422 assert(PartVT.isInteger() && ValueVT.isInteger() &&
423 "Do not know what to expand to!");
424 unsigned RoundParts = 1 << Log2_32(NumParts);
425 unsigned RoundBits = RoundParts * PartBits;
426 unsigned OddParts = NumParts - RoundParts;
427 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
428 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000429 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000430
431 if (TLI.isBigEndian())
432 // The odd parts were reversed by getCopyToParts - unreverse them.
433 std::reverse(Parts + RoundParts, Parts + NumParts);
434
435 NumParts = RoundParts;
436 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
437 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
438 }
439
440 // The number of parts is a power of 2. Repeatedly bisect the value using
441 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000442 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000443 EVT::getIntegerVT(*DAG.getContext(),
444 ValueVT.getSizeInBits()),
445 Val);
446
447 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
448 for (unsigned i = 0; i < NumParts; i += StepSize) {
449 unsigned ThisBits = StepSize * PartBits / 2;
450 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
451 SDValue &Part0 = Parts[i];
452 SDValue &Part1 = Parts[i+StepSize/2];
453
454 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
455 ThisVT, Part0, DAG.getIntPtrConstant(1));
456 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
457 ThisVT, Part0, DAG.getIntPtrConstant(0));
458
459 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000460 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
461 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000462 }
463 }
464 }
465
466 if (TLI.isBigEndian())
467 std::reverse(Parts, Parts + OrigNumParts);
468}
469
470
471/// getCopyToPartsVector - Create a series of nodes that contain the specified
472/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000473static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000475 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000476 EVT ValueVT = Val.getValueType();
477 assert(ValueVT.isVector() && "Not a vector");
478 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000479
Chris Lattner96a77eb2010-08-24 23:10:06 +0000480 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000481 EVT PartEVT = PartVT;
482 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000483 // Nothing to do.
484 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
485 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000486 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000488 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
489 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000490 EVT ElementVT = PartVT.getVectorElementType();
491 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
492 // undef elements.
493 SmallVector<SDValue, 16> Ops;
494 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
495 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000496 ElementVT, Val, DAG.getConstant(i,
497 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000498
Chris Lattner75ff0532010-08-25 22:49:25 +0000499 for (unsigned i = ValueVT.getVectorNumElements(),
500 e = PartVT.getVectorNumElements(); i != e; ++i)
501 Ops.push_back(DAG.getUNDEF(ElementVT));
502
Craig Topper48d114b2014-04-26 18:35:24 +0000503 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000504
505 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000506
Chris Lattner75ff0532010-08-25 22:49:25 +0000507 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
508 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000509 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000511 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000513
514 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000515 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000516 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
517 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000518 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000520 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000521 "Only trivial vector-to-scalar conversions should get here!");
522 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000523 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000524
525 bool Smaller = ValueVT.bitsLE(PartVT);
526 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
527 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000528 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000529
Chris Lattner96a77eb2010-08-24 23:10:06 +0000530 Parts[0] = Val;
531 return;
532 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000533
Dan Gohman575fad32008-09-03 16:12:24 +0000534 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000535 EVT IntermediateVT;
536 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000537 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000538 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000539 IntermediateVT,
540 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000541 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000542
Dan Gohman575fad32008-09-03 16:12:24 +0000543 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
544 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000545 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000546
Dan Gohman575fad32008-09-03 16:12:24 +0000547 // Split the vector into intermediate operands.
548 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000549 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000550 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000551 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000552 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000553 DAG.getConstant(i * (NumElements / NumIntermediates),
554 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000555 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000556 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000557 IntermediateVT, Val,
558 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000559 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000560
Dan Gohman575fad32008-09-03 16:12:24 +0000561 // Split the intermediate operands into legal parts.
562 if (NumParts == NumIntermediates) {
563 // If the register was not expanded, promote or copy the value,
564 // as appropriate.
565 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000566 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000567 } else if (NumParts > 0) {
568 // If the intermediate type was expanded, split each the value into
569 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000570 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000571 assert(NumParts % NumIntermediates == 0 &&
572 "Must expand into a divisible number of parts!");
573 unsigned Factor = NumParts / NumIntermediates;
574 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000575 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000576 }
577}
578
Dan Gohman4db93c92010-05-29 17:53:24 +0000579namespace {
580 /// RegsForValue - This struct represents the registers (physical or virtual)
581 /// that a particular set of values is assigned, and the type information
582 /// about the value. The most common situation is to represent one value at a
583 /// time, but struct or array values are handled element-wise as multiple
584 /// values. The splitting of aggregates is performed recursively, so that we
585 /// never have aggregate-typed registers. The values at this point do not
586 /// necessarily have legal types, so each value may require one or more
587 /// registers of some legal type.
588 ///
589 struct RegsForValue {
590 /// ValueVTs - The value types of the values, which may not be legal, and
591 /// may need be promoted or synthesized from one or more registers.
592 ///
593 SmallVector<EVT, 4> ValueVTs;
594
595 /// RegVTs - The value types of the registers. This is the same size as
596 /// ValueVTs and it records, for each value, what the type of the assigned
597 /// register or registers are. (Individual values are never synthesized
598 /// from more than one type of register.)
599 ///
600 /// With virtual registers, the contents of RegVTs is redundant with TLI's
601 /// getRegisterType member function, however when with physical registers
602 /// it is necessary to have a separate record of the types.
603 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000604 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000605
606 /// Regs - This list holds the registers assigned to the values.
607 /// Each legal or promoted value requires one register, and each
608 /// expanded value requires multiple registers.
609 ///
610 SmallVector<unsigned, 4> Regs;
611
612 RegsForValue() {}
613
614 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000615 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000616 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
617
Dan Gohman4db93c92010-05-29 17:53:24 +0000618 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000619 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000620 ComputeValueVTs(tli, Ty, ValueVTs);
621
622 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
623 EVT ValueVT = ValueVTs[Value];
624 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000625 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000626 for (unsigned i = 0; i != NumRegs; ++i)
627 Regs.push_back(Reg + i);
628 RegVTs.push_back(RegisterVT);
629 Reg += NumRegs;
630 }
631 }
632
Dan Gohman4db93c92010-05-29 17:53:24 +0000633 /// append - Add the specified values to this one.
634 void append(const RegsForValue &RHS) {
635 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
636 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
637 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
638 }
639
640 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
641 /// this value and returns the result as a ValueVTs value. This uses
642 /// Chain/Flag as the input and updates them for the output Chain/Flag.
643 /// If the Flag pointer is NULL, no flag is used.
644 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000645 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000646 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000647 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000648
649 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
650 /// specified value into the registers specified by this object. This uses
651 /// Chain/Flag as the input and updates them for the output Chain/Flag.
652 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000653 void
654 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
655 SDValue *Flag, const Value *V,
656 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000657
658 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
659 /// operand list. This adds the code marker, matching input operand index
660 /// (if applicable), and includes the number of values added into it.
661 void AddInlineAsmOperands(unsigned Kind,
662 bool HasMatching, unsigned MatchingIdx,
663 SelectionDAG &DAG,
664 std::vector<SDValue> &Ops) const;
665 };
666}
667
668/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
669/// this value and returns the result as a ValueVT value. This uses
670/// Chain/Flag as the input and updates them for the output Chain/Flag.
671/// If the Flag pointer is NULL, no flag is used.
672SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
673 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000674 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000675 SDValue &Chain, SDValue *Flag,
676 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000677 // A Value with type {} or [0 x %t] needs no registers.
678 if (ValueVTs.empty())
679 return SDValue();
680
Dan Gohman4db93c92010-05-29 17:53:24 +0000681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Assemble the legal parts into the final values.
684 SmallVector<SDValue, 4> Values(ValueVTs.size());
685 SmallVector<SDValue, 8> Parts;
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 // Copy the legal parts from the registers.
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000690 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000691
692 Parts.resize(NumRegs);
693 for (unsigned i = 0; i != NumRegs; ++i) {
694 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000695 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000696 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
697 } else {
698 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
699 *Flag = P.getValue(2);
700 }
701
702 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000703 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000704
705 // If the source register was virtual and if we know something about it,
706 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000708 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000709 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000710
711 const FunctionLoweringInfo::LiveOutInfo *LOI =
712 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
713 if (!LOI)
714 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000715
Chris Lattnercb404362010-12-13 01:11:17 +0000716 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000717 unsigned NumSignBits = LOI->NumSignBits;
718 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000719
Quentin Colombetb51a6862013-06-18 20:14:39 +0000720 if (NumZeroBits == RegSize) {
721 // The current value is a zero.
722 // Explicitly express that as it would be easier for
723 // optimizations to kick in.
724 Parts[i] = DAG.getConstant(0, RegisterVT);
725 continue;
726 }
727
Chris Lattnercb404362010-12-13 01:11:17 +0000728 // FIXME: We capture more information than the dag can represent. For
729 // now, just use the tightest assertzext/assertsext possible.
730 bool isSExt = true;
731 EVT FromVT(MVT::Other);
732 if (NumSignBits == RegSize)
733 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
734 else if (NumZeroBits >= RegSize-1)
735 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
736 else if (NumSignBits > RegSize-8)
737 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
738 else if (NumZeroBits >= RegSize-8)
739 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
740 else if (NumSignBits > RegSize-16)
741 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
742 else if (NumZeroBits >= RegSize-16)
743 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
744 else if (NumSignBits > RegSize-32)
745 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
746 else if (NumZeroBits >= RegSize-32)
747 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
748 else
749 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000750
Chris Lattnercb404362010-12-13 01:11:17 +0000751 // Add an assertion node.
752 assert(FromVT != MVT::Other);
753 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
754 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000755 }
756
757 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000758 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000759 Part += NumRegs;
760 Parts.clear();
761 }
762
Craig Topper48d114b2014-04-26 18:35:24 +0000763 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000764}
765
766/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
767/// specified value into the registers specified by this object. This uses
768/// Chain/Flag as the input and updates them for the output Chain/Flag.
769/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000770void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000771 SDValue &Chain, SDValue *Flag, const Value *V,
772 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000773 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000774 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000775
776 // Get the list of the values's legal parts.
777 unsigned NumRegs = Regs.size();
778 SmallVector<SDValue, 8> Parts(NumRegs);
779 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
780 EVT ValueVT = ValueVTs[Value];
781 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000782 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000783
784 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
785 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000786
Chris Lattner05bcb482010-08-24 23:20:40 +0000787 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000788 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000789 Part += NumParts;
790 }
791
792 // Copy the parts into the registers.
793 SmallVector<SDValue, 8> Chains(NumRegs);
794 for (unsigned i = 0; i != NumRegs; ++i) {
795 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000796 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000797 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
798 } else {
799 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
800 *Flag = Part.getValue(1);
801 }
802
803 Chains[i] = Part.getValue(0);
804 }
805
806 if (NumRegs == 1 || Flag)
807 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
808 // flagged to it. That is the CopyToReg nodes and the user are considered
809 // a single scheduling unit. If we create a TokenFactor and return it as
810 // chain, then the TokenFactor is both a predecessor (operand) of the
811 // user as well as a successor (the TF operands are flagged to the user).
812 // c1, f1 = CopyToReg
813 // c2, f2 = CopyToReg
814 // c3 = TokenFactor c1, c2
815 // ...
816 // = op c3, ..., f2
817 Chain = Chains[NumRegs-1];
818 else
Craig Topper48d114b2014-04-26 18:35:24 +0000819 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000820}
821
822/// AddInlineAsmOperands - Add this value to the specified inlineasm node
823/// operand list. This adds the code marker and includes the number of
824/// values added into it.
825void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
826 unsigned MatchingIdx,
827 SelectionDAG &DAG,
828 std::vector<SDValue> &Ops) const {
829 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
830
831 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
832 if (HasMatching)
833 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000834 else if (!Regs.empty() &&
835 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
836 // Put the register class of the virtual registers in the flag word. That
837 // way, later passes can recompute register class constraints for inline
838 // assembly as well as normal instructions.
839 // Don't do this for tied operands that can use the regclass information
840 // from the def.
841 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
842 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
843 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
844 }
845
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
847 Ops.push_back(Res);
848
Reid Kleckneree088972013-12-10 18:27:32 +0000849 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000850 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
851 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000852 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000853 for (unsigned i = 0; i != NumRegs; ++i) {
854 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000855 unsigned TheReg = Regs[Reg++];
856 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
857
Reid Kleckneree088972013-12-10 18:27:32 +0000858 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000859 // If we clobbered the stack pointer, MFI should know about it.
860 assert(DAG.getMachineFunction().getFrameInfo()->
861 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000862 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000863 }
864 }
865}
Dan Gohman575fad32008-09-03 16:12:24 +0000866
Owen Andersonbb15fec2011-12-08 22:15:21 +0000867void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
868 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000869 AA = &aa;
870 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000871 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000872 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000873 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000874 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000875}
876
Dan Gohmanf5cca352010-04-14 18:24:06 +0000877/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000878/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000879/// for a new block. This doesn't clear out information about
880/// additional blocks that are needed to complete switch lowering
881/// or PHI node updating; that information is cleared out as it is
882/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000883void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000884 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000885 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000886 PendingLoads.clear();
887 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000888 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000889 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000890 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000891 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000892}
893
Devang Patel799288382011-05-23 17:44:13 +0000894/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000895/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000896/// information that is dangling in a basic block can be properly
897/// resolved in a different basic block. This allows the
898/// SelectionDAG to resolve dangling debug information attached
899/// to PHI nodes.
900void SelectionDAGBuilder::clearDanglingDebugInfo() {
901 DanglingDebugInfoMap.clear();
902}
903
Dan Gohman575fad32008-09-03 16:12:24 +0000904/// getRoot - Return the current virtual root of the Selection DAG,
905/// flushing any PendingLoad items. This must be done before emitting
906/// a store or any other node that may need to be ordered after any
907/// prior load instructions.
908///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000909SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000910 if (PendingLoads.empty())
911 return DAG.getRoot();
912
913 if (PendingLoads.size() == 1) {
914 SDValue Root = PendingLoads[0];
915 DAG.setRoot(Root);
916 PendingLoads.clear();
917 return Root;
918 }
919
920 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000921 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000922 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000923 PendingLoads.clear();
924 DAG.setRoot(Root);
925 return Root;
926}
927
928/// getControlRoot - Similar to getRoot, but instead of flushing all the
929/// PendingLoad items, flush all the PendingExports items. It is necessary
930/// to do this before emitting a terminator instruction.
931///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000932SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000933 SDValue Root = DAG.getRoot();
934
935 if (PendingExports.empty())
936 return Root;
937
938 // Turn all of the CopyToReg chains into one factored node.
939 if (Root.getOpcode() != ISD::EntryToken) {
940 unsigned i = 0, e = PendingExports.size();
941 for (; i != e; ++i) {
942 assert(PendingExports[i].getNode()->getNumOperands() > 1);
943 if (PendingExports[i].getNode()->getOperand(0) == Root)
944 break; // Don't add the root if we already indirectly depend on it.
945 }
946
947 if (i == e)
948 PendingExports.push_back(Root);
949 }
950
Andrew Trickef9de2a2013-05-25 02:42:55 +0000951 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000952 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000953 PendingExports.clear();
954 DAG.setRoot(Root);
955 return Root;
956}
957
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000958void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000959 // Set up outgoing PHI node register values before emitting the terminator.
960 if (isa<TerminatorInst>(&I))
961 HandlePHINodesInSuccessorBlocks(I.getParent());
962
Andrew Tricke2431c62013-05-25 03:08:10 +0000963 ++SDNodeOrder;
964
Andrew Trick175143b2013-05-25 02:20:36 +0000965 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000966
Dan Gohman575fad32008-09-03 16:12:24 +0000967 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000968
Dan Gohman950fe782010-04-20 15:03:56 +0000969 if (!isa<TerminatorInst>(&I) && !HasTailCall)
970 CopyToExportRegsIfNeeded(&I);
971
Craig Topperc0196b12014-04-14 00:51:57 +0000972 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000973}
974
Dan Gohmanf41ad472010-04-20 15:00:41 +0000975void SelectionDAGBuilder::visitPHI(const PHINode &) {
976 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
977}
978
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000979void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000980 // Note: this doesn't use InstVisitor, because it has to work with
981 // ConstantExpr's in addition to instructions.
982 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000983 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000984 // Build the switch statement using the Instruction.def file.
985#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000986 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000987#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000988 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000989}
Dan Gohman575fad32008-09-03 16:12:24 +0000990
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000991// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
992// generate the debug data structures now that we've seen its definition.
993void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
994 SDValue Val) {
995 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000996 if (DDI.getDI()) {
997 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000998 DebugLoc dl = DDI.getdl();
999 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +00001000 MDNode *Variable = DI->getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001001 MDNode *Expr = DI->getExpression();
Devang Patelb12ff592010-08-26 23:35:15 +00001002 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +00001003 // A dbg.value for an alloca is always indirect.
1004 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001005 SDDbgValue *SDV;
1006 if (Val.getNode()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001007 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect,
1008 Val)) {
1009 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1010 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001011 DAG.AddDbgValue(SDV, Val.getNode(), false);
1012 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001013 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001014 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001015 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1016 }
1017}
1018
Igor Laevsky17259972015-03-05 14:11:21 +00001019/// getCopyFromRegs - If there was virtual register allocated for the value V
1020/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1021SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1022 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1023 SDValue res;
1024
1025 if (It != FuncInfo.ValueMap.end()) {
1026 unsigned InReg = It->second;
1027 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
1028 Ty);
1029 SDValue Chain = DAG.getEntryNode();
1030 res = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1031 resolveDanglingDebugInfo(V, res);
1032 }
1033
1034 return res;
1035}
1036
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001037/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001038SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001039 // If we already have an SDValue for this value, use it. It's important
1040 // to do this first, so that we don't create a CopyFromReg if we already
1041 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001042 SDValue &N = NodeMap[V];
1043 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001044
Dan Gohmand4322232010-07-01 01:59:43 +00001045 // If there's a virtual register allocated and initialized for this
1046 // value, use it.
Igor Laevsky17259972015-03-05 14:11:21 +00001047 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
1048 if (copyFromReg.getNode()) {
1049 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +00001050 }
1051
1052 // Otherwise create a new SDValue and remember it.
1053 SDValue Val = getValueImpl(V);
1054 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001055 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001056 return Val;
1057}
1058
1059/// getNonRegisterValue - Return an SDValue for the given Value, but
1060/// don't look in FuncInfo.ValueMap for a virtual register.
1061SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1062 // If we already have an SDValue for this value, use it.
1063 SDValue &N = NodeMap[V];
1064 if (N.getNode()) return N;
1065
1066 // Otherwise create a new SDValue and remember it.
1067 SDValue Val = getValueImpl(V);
1068 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001069 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001070 return Val;
1071}
1072
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001073/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001074/// Create an SDValue for the given value.
1075SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001076 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001077
Dan Gohman8422e572010-04-17 15:32:28 +00001078 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001079 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001082 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001083
Dan Gohman8422e572010-04-17 15:32:28 +00001084 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001085 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001086
Matt Arsenault19231e62013-11-16 20:24:41 +00001087 if (isa<ConstantPointerNull>(C)) {
1088 unsigned AS = V->getType()->getPointerAddressSpace();
Eric Christopher58a24612014-10-08 09:50:54 +00001089 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001090 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001091
Dan Gohman8422e572010-04-17 15:32:28 +00001092 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001093 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001094
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001095 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001096 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001097
Dan Gohman8422e572010-04-17 15:32:28 +00001098 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001099 visit(CE->getOpcode(), *CE);
1100 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001101 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001102 return N1;
1103 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001104
Dan Gohman575fad32008-09-03 16:12:24 +00001105 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1106 SmallVector<SDValue, 4> Constants;
1107 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1108 OI != OE; ++OI) {
1109 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001110 // If the operand is an empty aggregate, there are no values.
1111 if (!Val) continue;
1112 // Add each leaf value from the operand to the Constants list
1113 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001114 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1115 Constants.push_back(SDValue(Val, i));
1116 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001117
Craig Topper64941d92014-04-27 19:20:57 +00001118 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001119 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001120
Chris Lattner00245f42012-01-24 13:41:11 +00001121 if (const ConstantDataSequential *CDS =
1122 dyn_cast<ConstantDataSequential>(C)) {
1123 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001124 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001125 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1126 // Add each leaf value from the operand to the Constants list
1127 // to form a flattened list of all the values.
1128 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1129 Ops.push_back(SDValue(Val, i));
1130 }
1131
1132 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001133 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001134 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001135 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001136 }
Dan Gohman575fad32008-09-03 16:12:24 +00001137
Duncan Sands19d0b472010-02-16 11:11:14 +00001138 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001139 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1140 "Unknown struct or array constant!");
1141
Owen Anderson53aa7a92009-08-10 22:56:29 +00001142 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001143 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001144 unsigned NumElts = ValueVTs.size();
1145 if (NumElts == 0)
1146 return SDValue(); // empty struct
1147 SmallVector<SDValue, 4> Constants(NumElts);
1148 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001149 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001150 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001151 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001152 else if (EltVT.isFloatingPoint())
1153 Constants[i] = DAG.getConstantFP(0, EltVT);
1154 else
1155 Constants[i] = DAG.getConstant(0, EltVT);
1156 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001157
Craig Topper64941d92014-04-27 19:20:57 +00001158 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001159 }
1160
Dan Gohman8422e572010-04-17 15:32:28 +00001161 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001162 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001163
Chris Lattner229907c2011-07-18 04:54:35 +00001164 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001165 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001166
Dan Gohman575fad32008-09-03 16:12:24 +00001167 // Now that we know the number and type of the elements, get that number of
1168 // elements into the Ops array based on what kind of constant it is.
1169 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001170 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001171 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001172 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001173 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001174 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001175 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001176
1177 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001178 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001179 Op = DAG.getConstantFP(0, EltVT);
1180 else
1181 Op = DAG.getConstant(0, EltVT);
1182 Ops.assign(NumElements, Op);
1183 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001184
Dan Gohman575fad32008-09-03 16:12:24 +00001185 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001186 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001187 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001188
Dan Gohman575fad32008-09-03 16:12:24 +00001189 // If this is a static alloca, generate it as the frameindex instead of
1190 // computation.
1191 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1192 DenseMap<const AllocaInst*, int>::iterator SI =
1193 FuncInfo.StaticAllocaMap.find(AI);
1194 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001195 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001196 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001197
Dan Gohmand4322232010-07-01 01:59:43 +00001198 // If this is an instruction which fast-isel has deferred, select it now.
1199 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001200 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001201 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001202 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001203 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001204 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001205
Dan Gohmand4322232010-07-01 01:59:43 +00001206 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001207}
1208
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001209void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001210 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001211 SDValue Chain = getControlRoot();
1212 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001213 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001214
Dan Gohmand16aa542010-05-29 17:03:36 +00001215 if (!FuncInfo.CanLowerReturn) {
1216 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 const Function *F = I.getParent()->getParent();
1218
1219 // Emit a store of the return value through the virtual register.
1220 // Leave Outs empty so that LowerReturn won't try to load return
1221 // registers the usual way.
1222 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001223 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001224 PtrValueVTs);
1225
1226 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1227 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001228
Owen Anderson53aa7a92009-08-10 22:56:29 +00001229 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001230 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001231 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001232 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001233
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001234 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001235 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001236 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001237 RetPtr.getValueType(), RetPtr,
1238 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001239 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001240 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001241 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001242 // FIXME: better loc info would be nice.
1243 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001244 }
1245
Andrew Trickef9de2a2013-05-25 02:42:55 +00001246 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001247 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001248 } else if (I.getNumOperands() != 0) {
1249 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001250 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001251 unsigned NumValues = ValueVTs.size();
1252 if (NumValues) {
1253 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001254
1255 const Function *F = I.getParent()->getParent();
1256
1257 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1258 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1259 Attribute::SExt))
1260 ExtendKind = ISD::SIGN_EXTEND;
1261 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1262 Attribute::ZExt))
1263 ExtendKind = ISD::ZERO_EXTEND;
1264
1265 LLVMContext &Context = F->getContext();
1266 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1267 Attribute::InReg);
1268
1269 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001270 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001271
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001272 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001273 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001274
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001275 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1276 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001277 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001278 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001279 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001280 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001281
1282 // 'inreg' on function refers to return value
1283 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001284 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001285 Flags.setInReg();
1286
1287 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001288 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001289 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001290 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001291 Flags.setZExt();
1292
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001293 for (unsigned i = 0; i < NumParts; ++i) {
1294 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001295 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001296 OutVals.push_back(Parts[i]);
1297 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001298 }
Dan Gohman575fad32008-09-03 16:12:24 +00001299 }
1300 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001301
1302 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001303 CallingConv::ID CallConv =
1304 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001305 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001306 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001307
1308 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001309 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001310 "LowerReturn didn't return a valid chain!");
1311
1312 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001313 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001314}
1315
Dan Gohman9478c3f2009-04-23 23:13:24 +00001316/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1317/// created for it, emit nodes to copy the value into the virtual
1318/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001319void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001320 // Skip empty types
1321 if (V->getType()->isEmptyTy())
1322 return;
1323
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001324 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1325 if (VMI != FuncInfo.ValueMap.end()) {
1326 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1327 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001328 }
1329}
1330
Dan Gohman575fad32008-09-03 16:12:24 +00001331/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1332/// the current basic block, add it to ValueMap now so that we'll get a
1333/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001334void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001335 // No need to export constants.
1336 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001337
Dan Gohman575fad32008-09-03 16:12:24 +00001338 // Already exported?
1339 if (FuncInfo.isExportedInst(V)) return;
1340
1341 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1342 CopyValueToVirtualRegister(V, Reg);
1343}
1344
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001345bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001346 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // The operands of the setcc have to be in this block. We don't know
1348 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001349 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001350 // Can export from current BB.
1351 if (VI->getParent() == FromBB)
1352 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001353
Dan Gohman575fad32008-09-03 16:12:24 +00001354 // Is already exported, noop.
1355 return FuncInfo.isExportedInst(V);
1356 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001357
Dan Gohman575fad32008-09-03 16:12:24 +00001358 // If this is an argument, we can export it if the BB is the entry block or
1359 // if it is already exported.
1360 if (isa<Argument>(V)) {
1361 if (FromBB == &FromBB->getParent()->getEntryBlock())
1362 return true;
1363
1364 // Otherwise, can only export this if it is already exported.
1365 return FuncInfo.isExportedInst(V);
1366 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001367
Dan Gohman575fad32008-09-03 16:12:24 +00001368 // Otherwise, constants can always be exported.
1369 return true;
1370}
1371
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001372/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001373uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1374 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001375 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1376 if (!BPI)
1377 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001378 const BasicBlock *SrcBB = Src->getBasicBlock();
1379 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001380 return BPI->getEdgeWeight(SrcBB, DstBB);
1381}
1382
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001383void SelectionDAGBuilder::
1384addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1385 uint32_t Weight /* = 0 */) {
1386 if (!Weight)
1387 Weight = getEdgeWeight(Src, Dst);
1388 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001389}
1390
1391
Dan Gohman575fad32008-09-03 16:12:24 +00001392static bool InBlock(const Value *V, const BasicBlock *BB) {
1393 if (const Instruction *I = dyn_cast<Instruction>(V))
1394 return I->getParent() == BB;
1395 return true;
1396}
1397
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1399/// This function emits a branch and is used at the leaves of an OR or an
1400/// AND operator tree.
1401///
1402void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001403SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001404 MachineBasicBlock *TBB,
1405 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001406 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001407 MachineBasicBlock *SwitchBB,
1408 uint32_t TWeight,
1409 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001410 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001411
Dan Gohmand01ddb52008-10-17 21:16:08 +00001412 // If the leaf of the tree is a comparison, merge the condition into
1413 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001414 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001415 // The operands of the cmp have to be in this block. We don't know
1416 // how to export them from some other block. If this is the first block
1417 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001418 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001419 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1420 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001421 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001422 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001423 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001424 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001425 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001426 if (TM.Options.NoNaNsFPMath)
1427 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001428 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001429 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001430 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001431 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001432
Craig Topperc0196b12014-04-14 00:51:57 +00001433 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1434 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001435 SwitchCases.push_back(CB);
1436 return;
1437 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001438 }
1439
1440 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001441 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001442 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001443 SwitchCases.push_back(CB);
1444}
1445
Manman Ren4ece7452014-01-31 00:42:44 +00001446/// Scale down both weights to fit into uint32_t.
1447static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1448 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1449 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1450 NewTrue = NewTrue / Scale;
1451 NewFalse = NewFalse / Scale;
1452}
1453
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001454/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001455void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001456 MachineBasicBlock *TBB,
1457 MachineBasicBlock *FBB,
1458 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001459 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001460 unsigned Opc, uint32_t TWeight,
1461 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001462 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001463 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001464 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001465 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1466 BOp->getParent() != CurBB->getBasicBlock() ||
1467 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1468 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001469 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1470 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001471 return;
1472 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001473
Dan Gohman575fad32008-09-03 16:12:24 +00001474 // Create TmpBB after CurBB.
1475 MachineFunction::iterator BBI = CurBB;
1476 MachineFunction &MF = DAG.getMachineFunction();
1477 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1478 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001479
Dan Gohman575fad32008-09-03 16:12:24 +00001480 if (Opc == Instruction::Or) {
1481 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001482 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001483 // jmp_if_X TBB
1484 // jmp TmpBB
1485 // TmpBB:
1486 // jmp_if_Y TBB
1487 // jmp FBB
1488 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001489
Manman Ren4ece7452014-01-31 00:42:44 +00001490 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1491 // The requirement is that
1492 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1493 // = TrueProb for orignal BB.
1494 // Assuming the orignal weights are A and B, one choice is to set BB1's
1495 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1496 // assumes that
1497 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1498 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1499 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001500
Manman Ren4ece7452014-01-31 00:42:44 +00001501 uint64_t NewTrueWeight = TWeight;
1502 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1503 ScaleWeights(NewTrueWeight, NewFalseWeight);
1504 // Emit the LHS condition.
1505 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1506 NewTrueWeight, NewFalseWeight);
1507
1508 NewTrueWeight = TWeight;
1509 NewFalseWeight = 2 * (uint64_t)FWeight;
1510 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001511 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001512 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1513 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001514 } else {
1515 assert(Opc == Instruction::And && "Unknown merge op!");
1516 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001517 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001518 // jmp_if_X TmpBB
1519 // jmp FBB
1520 // TmpBB:
1521 // jmp_if_Y TBB
1522 // jmp FBB
1523 //
1524 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001525
Manman Ren4ece7452014-01-31 00:42:44 +00001526 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1527 // The requirement is that
1528 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1529 // = FalseProb for orignal BB.
1530 // Assuming the orignal weights are A and B, one choice is to set BB1's
1531 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1532 // assumes that
1533 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001534
Manman Ren4ece7452014-01-31 00:42:44 +00001535 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1536 uint64_t NewFalseWeight = FWeight;
1537 ScaleWeights(NewTrueWeight, NewFalseWeight);
1538 // Emit the LHS condition.
1539 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1540 NewTrueWeight, NewFalseWeight);
1541
1542 NewTrueWeight = 2 * (uint64_t)TWeight;
1543 NewFalseWeight = FWeight;
1544 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001545 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001546 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1547 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001548 }
1549}
1550
1551/// If the set of cases should be emitted as a series of branches, return true.
1552/// If we should emit this as a bunch of and/or'd together conditions, return
1553/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001554bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001555SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001556 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001557
Dan Gohman575fad32008-09-03 16:12:24 +00001558 // If this is two comparisons of the same values or'd or and'd together, they
1559 // will get folded into a single comparison, so don't emit two blocks.
1560 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1561 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1562 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1563 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1564 return false;
1565 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001566
Chris Lattner1eea3b02010-01-02 00:00:03 +00001567 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1568 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1569 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1570 Cases[0].CC == Cases[1].CC &&
1571 isa<Constant>(Cases[0].CmpRHS) &&
1572 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1573 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1574 return false;
1575 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1576 return false;
1577 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001578
Dan Gohman575fad32008-09-03 16:12:24 +00001579 return true;
1580}
1581
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001582void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001583 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001584
Dan Gohman575fad32008-09-03 16:12:24 +00001585 // Update machine-CFG edges.
1586 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1587
1588 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001589 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001590 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001591 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001592 NextBlock = BBI;
1593
1594 if (I.isUnconditional()) {
1595 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001596 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001597
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001598 // If this is not a fall-through branch or optimizations are switched off,
1599 // emit the branch.
1600 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001601 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001602 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001603 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001604
Dan Gohman575fad32008-09-03 16:12:24 +00001605 return;
1606 }
1607
1608 // If this condition is one of the special cases we handle, do special stuff
1609 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001610 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001611 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1612
1613 // If this is a series of conditions that are or'd or and'd together, emit
1614 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001615 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001616 // For example, instead of something like:
1617 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001618 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001619 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001620 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001621 // or C, F
1622 // jnz foo
1623 // Emit:
1624 // cmp A, B
1625 // je foo
1626 // cmp D, E
1627 // jle foo
1628 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001629 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001630 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001631 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1632 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001633 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001634 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1635 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001636 // If the compares in later blocks need to use values not currently
1637 // exported from this block, export them now. This block should always
1638 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001639 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001640
Dan Gohman575fad32008-09-03 16:12:24 +00001641 // Allow some cases to be rejected.
1642 if (ShouldEmitAsBranches(SwitchCases)) {
1643 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1644 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1645 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1646 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001647
Dan Gohman575fad32008-09-03 16:12:24 +00001648 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001649 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001650 SwitchCases.erase(SwitchCases.begin());
1651 return;
1652 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001653
Dan Gohman575fad32008-09-03 16:12:24 +00001654 // Okay, we decided not to do this, remove any inserted MBB's and clear
1655 // SwitchCases.
1656 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001657 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001658
Dan Gohman575fad32008-09-03 16:12:24 +00001659 SwitchCases.clear();
1660 }
1661 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001662
Dan Gohman575fad32008-09-03 16:12:24 +00001663 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001664 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001665 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001666
Dan Gohman575fad32008-09-03 16:12:24 +00001667 // Use visitSwitchCase to actually insert the fast branch sequence for this
1668 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001669 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001670}
1671
1672/// visitSwitchCase - Emits the necessary code to represent a single node in
1673/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001674void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1675 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001676 SDValue Cond;
1677 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001678 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001679
1680 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001681 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001682 // Fold "(X == true)" to X and "(X == false)" to !X to
1683 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001684 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001685 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001686 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001687 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001688 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001689 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001690 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001691 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001692 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001693 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001694 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001695
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001696 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1697 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001698
1699 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001700 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001701
Bob Wilsone4077362013-09-09 19:14:35 +00001702 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001703 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001704 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001705 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001706 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001707 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001708 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001709 DAG.getConstant(High-Low, VT), ISD::SETULE);
1710 }
1711 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001712
Dan Gohman575fad32008-09-03 16:12:24 +00001713 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001714 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001715 // TrueBB and FalseBB are always different unless the incoming IR is
1716 // degenerate. This only happens when running llc on weird IR.
1717 if (CB.TrueBB != CB.FalseBB)
1718 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001719
Dan Gohman575fad32008-09-03 16:12:24 +00001720 // Set NextBlock to be the MBB immediately after the current one, if any.
1721 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001722 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001723 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001724 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001725 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001726
Dan Gohman575fad32008-09-03 16:12:24 +00001727 // If the lhs block is the next block, invert the condition so that we can
1728 // fall through to the lhs instead of the rhs block.
1729 if (CB.TrueBB == NextBlock) {
1730 std::swap(CB.TrueBB, CB.FalseBB);
1731 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001732 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001733 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001734
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001735 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001736 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001737 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001738
Evan Cheng79687dd2010-09-23 06:51:55 +00001739 // Insert the false branch. Do this even if it's a fall through branch,
1740 // this makes it easier to do DAG optimizations which require inverting
1741 // the branch condition.
1742 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1743 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001744
1745 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001746}
1747
1748/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001749void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001750 // Emit the code for the jump table
1751 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001752 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001753 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001754 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001755 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001756 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001757 MVT::Other, Index.getValue(1),
1758 Table, Index);
1759 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001760}
1761
1762/// visitJumpTableHeader - This function emits necessary code to produce index
1763/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001764void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001765 JumpTableHeader &JTH,
1766 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001767 // Subtract the lowest switch case value from the value being switched on and
1768 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001769 // difference between smallest and largest cases.
1770 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001771 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001772 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001773 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001774
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001775 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001776 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001777 // can be used as an index into the jump table in a subsequent basic block.
1778 // This value may be smaller or larger than the target's pointer type, and
1779 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001780 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1781 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001782
Eric Christopher58a24612014-10-08 09:50:54 +00001783 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001784 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001785 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001786 JT.Reg = JumpTableReg;
1787
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001788 // Emit the range check for the jump table, and branch to the default block
1789 // for the switch statement if the value being switched on exceeds the largest
1790 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001791 SDValue CMP =
1792 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1793 Sub.getValueType()),
1794 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001795
1796 // Set NextBlock to be the MBB immediately after the current one, if any.
1797 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001798 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001799 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001800
Dan Gohmane8c913e2009-08-15 02:06:22 +00001801 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001802 NextBlock = BBI;
1803
Andrew Trickef9de2a2013-05-25 02:42:55 +00001804 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001805 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001806 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001807
Bill Wendling954cb182010-01-28 21:51:40 +00001808 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001809 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001810 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001811
Bill Wendlingc6b47342009-12-21 23:47:40 +00001812 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001813}
1814
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001815/// Codegen a new tail for a stack protector check ParentMBB which has had its
1816/// tail spliced into a stack protector check success bb.
1817///
1818/// For a high level explanation of how this fits into the stack protector
1819/// generation see the comment on the declaration of class
1820/// StackProtectorDescriptor.
1821void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1822 MachineBasicBlock *ParentBB) {
1823
1824 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1826 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001827
1828 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1829 int FI = MFI->getStackProtectorIndex();
1830
1831 const Value *IRGuard = SPD.getGuard();
1832 SDValue GuardPtr = getValue(IRGuard);
1833 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1834
1835 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001836 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001837
1838 SDValue Guard;
1839
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001840 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1841 // guard value from the virtual register holding the value. Otherwise, emit a
1842 // volatile load to retrieve the stack guard value.
1843 unsigned GuardReg = SPD.getGuardReg();
1844
Eric Christopher58a24612014-10-08 09:50:54 +00001845 if (GuardReg && TLI.useLoadStackGuardNode())
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001846 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1847 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001848 else
1849 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1850 GuardPtr, MachinePointerInfo(IRGuard, 0),
1851 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001852
1853 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1854 StackSlotPtr,
1855 MachinePointerInfo::getFixedStack(FI),
1856 true, false, false, Align);
1857
1858 // Perform the comparison via a subtract/getsetcc.
1859 EVT VT = Guard.getValueType();
1860 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1861
Eric Christopher58a24612014-10-08 09:50:54 +00001862 SDValue Cmp =
1863 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1864 Sub.getValueType()),
1865 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001866
1867 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1868 // branch to failure MBB.
1869 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1870 MVT::Other, StackSlot.getOperand(0),
1871 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1872 // Otherwise branch to success MBB.
1873 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1874 MVT::Other, BrCond,
1875 DAG.getBasicBlock(SPD.getSuccessMBB()));
1876
1877 DAG.setRoot(Br);
1878}
1879
1880/// Codegen the failure basic block for a stack protector check.
1881///
1882/// A failure stack protector machine basic block consists simply of a call to
1883/// __stack_chk_fail().
1884///
1885/// For a high level explanation of how this fits into the stack protector
1886/// generation see the comment on the declaration of class
1887/// StackProtectorDescriptor.
1888void
1889SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001890 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1891 SDValue Chain =
1892 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1893 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001894 DAG.setRoot(Chain);
1895}
1896
Dan Gohman575fad32008-09-03 16:12:24 +00001897/// visitBitTestHeader - This function emits necessary code to produce value
1898/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001899void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1900 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001901 // Subtract the minimum value
1902 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001903 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001904 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001905 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001906
1907 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001908 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1909 SDValue RangeCmp =
1910 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001911 Sub.getValueType()),
Eric Christopher58a24612014-10-08 09:50:54 +00001912 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001913
Evan Chengac730dd2011-01-06 01:02:44 +00001914 // Determine the type of the test operands.
1915 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001916 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001917 UsePtrType = true;
1918 else {
1919 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001920 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001921 // Switch table case range are encoded into series of masks.
1922 // Just use pointer type, it's guaranteed to fit.
1923 UsePtrType = true;
1924 break;
1925 }
1926 }
1927 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001928 VT = TLI.getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001929 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001930 }
Dan Gohman575fad32008-09-03 16:12:24 +00001931
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001932 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001933 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001934 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001935 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001936
1937 // Set NextBlock to be the MBB immediately after the current one, if any.
1938 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001939 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001940 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001941 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001942 NextBlock = BBI;
1943
1944 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1945
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001946 addSuccessorWithWeight(SwitchBB, B.Default);
1947 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001948
Andrew Trickef9de2a2013-05-25 02:42:55 +00001949 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001950 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001951 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001952
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001953 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001954 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001955 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001956
Bill Wendlingc6b47342009-12-21 23:47:40 +00001957 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001958}
1959
1960/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001961void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1962 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001963 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001964 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001965 BitTestCase &B,
1966 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001967 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001968 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001969 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001970 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001971 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001972 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001973 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001974 // Testing for a single bit; just compare the shift count with what it
1975 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001976 Cmp = DAG.getSetCC(
1977 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1978 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001979 } else if (PopCount == BB.Range) {
1980 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001981 Cmp = DAG.getSetCC(
1982 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001983 DAG.getConstant(countTrailingOnes(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001984 } else {
1985 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001986 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001987 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001988
Dan Gohman0695e092010-06-24 02:06:24 +00001989 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001990 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001991 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001992 Cmp = DAG.getSetCC(getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00001993 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1994 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001995 }
Dan Gohman575fad32008-09-03 16:12:24 +00001996
Manman Rencf104462012-08-24 18:14:27 +00001997 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1998 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1999 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
2000 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002001
Andrew Trickef9de2a2013-05-25 02:42:55 +00002002 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00002003 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00002004 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00002005
2006 // Set NextBlock to be the MBB immediately after the current one, if any.
2007 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00002008 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002009 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00002010 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002011 NextBlock = BBI;
2012
Evan Cheng6b8b2b72010-09-23 18:32:19 +00002013 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002014 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00002015 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00002016
Bill Wendlingc6b47342009-12-21 23:47:40 +00002017 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00002018}
2019
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002020void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002021 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002022
Dan Gohman575fad32008-09-03 16:12:24 +00002023 // Retrieve successors.
2024 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2025 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2026
Gabor Greif08a4c282009-01-15 11:10:44 +00002027 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002028 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002029 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002030 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002031 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002032 switch (Fn->getIntrinsicID()) {
2033 default:
2034 llvm_unreachable("Cannot invoke this intrinsic");
2035 case Intrinsic::donothing:
2036 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2037 break;
2038 case Intrinsic::experimental_patchpoint_void:
2039 case Intrinsic::experimental_patchpoint_i64:
2040 visitPatchpoint(&I, LandingPad);
2041 break;
Igor Laevsky17259972015-03-05 14:11:21 +00002042 case Intrinsic::experimental_gc_statepoint:
2043 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
2044 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002045 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002046 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002047 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002048
2049 // If the value of the invoke is used outside of its defining block, make it
2050 // available as a virtual register.
Igor Laevsky17259972015-03-05 14:11:21 +00002051 // We already took care of the exported value for the statepoint instruction
2052 // during call to the LowerStatepoint.
2053 if (!isStatepoint(I)) {
2054 CopyToExportRegsIfNeeded(&I);
2055 }
Dan Gohman575fad32008-09-03 16:12:24 +00002056
2057 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002058 addSuccessorWithWeight(InvokeMBB, Return);
2059 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002060
2061 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002062 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002063 MVT::Other, getControlRoot(),
2064 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002065}
2066
Bill Wendlingf891bf82011-07-31 06:30:59 +00002067void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2068 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2069}
2070
Bill Wendling247fd3b2011-08-17 21:56:44 +00002071void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2072 assert(FuncInfo.MBB->isLandingPad() &&
2073 "Call to landingpad not in landing pad!");
2074
2075 MachineBasicBlock *MBB = FuncInfo.MBB;
2076 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2077 AddLandingPadInfo(LP, MMI, MBB);
2078
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002079 // If there aren't registers to copy the values into (e.g., during SjLj
2080 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002081 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2082 if (TLI.getExceptionPointerRegister() == 0 &&
2083 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002084 return;
2085
Bill Wendling247fd3b2011-08-17 21:56:44 +00002086 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002087 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002088 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002089
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002090 // Get the two live-in registers as SDValues. The physregs have already been
2091 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002092 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002093 if (FuncInfo.ExceptionPointerVirtReg) {
2094 Ops[0] = DAG.getZExtOrTrunc(
2095 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2096 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
2097 getCurSDLoc(), ValueVTs[0]);
2098 } else {
2099 Ops[0] = DAG.getConstant(0, TLI.getPointerTy());
2100 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002101 Ops[1] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002102 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2103 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
2104 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002105
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002106 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002107 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002108 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002109 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002110}
2111
Reid Kleckner0a57f652015-01-14 01:05:27 +00002112unsigned
2113SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2114 MachineBasicBlock *LPadBB) {
2115 SDValue Chain = getControlRoot();
2116
2117 // Get the typeid that we will dispatch on later.
2118 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2119 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2120 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2121 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
2122 SDValue Sel = DAG.getConstant(TypeID, TLI.getPointerTy());
2123 Chain = DAG.getCopyToReg(Chain, getCurSDLoc(), VReg, Sel);
2124
2125 // Branch to the main landing pad block.
2126 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2127 ClauseMBB->addSuccessor(LPadBB);
2128 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, Chain,
2129 DAG.getBasicBlock(LPadBB)));
2130 return VReg;
2131}
2132
Dan Gohman575fad32008-09-03 16:12:24 +00002133/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2134/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002135bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2136 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002137 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002138 MachineBasicBlock *Default,
2139 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002140 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002141 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002142 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002143 return false;
2144
Dan Gohman575fad32008-09-03 16:12:24 +00002145 // Get the MachineFunction which holds the current MBB. This is used when
2146 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002147 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002148
2149 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002150 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002151 MachineFunction::iterator BBI = CR.CaseBB;
2152
Dan Gohmane8c913e2009-08-15 02:06:22 +00002153 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002154 NextBlock = BBI;
2155
Manman Rencf104462012-08-24 18:14:27 +00002156 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002157 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002158 // is the same as the other, but has one bit unset that the other has set,
2159 // use bit manipulation to do two compares at once. For example:
2160 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002161 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2162 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2163 if (Size == 2 && CR.CaseBB == SwitchBB) {
2164 Case &Small = *CR.Range.first;
2165 Case &Big = *(CR.Range.second-1);
2166
2167 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2168 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2169 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2170
2171 // Check that there is only one bit different.
2172 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2173 (SmallValue | BigValue) == BigValue) {
2174 // Isolate the common bit.
2175 APInt CommonBit = BigValue & ~SmallValue;
2176 assert((SmallValue | CommonBit) == BigValue &&
2177 CommonBit.countPopulation() == 1 && "Not a common bit?");
2178
2179 SDValue CondLHS = getValue(SV);
2180 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002181 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002182
2183 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2184 DAG.getConstant(CommonBit, VT));
2185 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2186 Or, DAG.getConstant(BigValue, VT),
2187 ISD::SETEQ);
2188
2189 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002190 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2191 addSuccessorWithWeight(SwitchBB, Small.BB,
2192 Small.ExtraWeight + Big.ExtraWeight);
2193 addSuccessorWithWeight(SwitchBB, Default,
2194 // The default destination is the first successor in IR.
2195 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002196
2197 // Insert the true branch.
2198 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2199 getControlRoot(), Cond,
2200 DAG.getBasicBlock(Small.BB));
2201
2202 // Insert the false branch.
2203 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2204 DAG.getBasicBlock(Default));
2205
2206 DAG.setRoot(BrCond);
2207 return true;
2208 }
2209 }
2210 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002211
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002212 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002213 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002214 if (BPI) {
2215 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002216 uint32_t IWeight = I->ExtraWeight;
2217 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002218 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002219 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002220 if (IWeight > JWeight)
2221 std::swap(*I, *J);
2222 }
2223 }
2224 }
Dan Gohman575fad32008-09-03 16:12:24 +00002225 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002226 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002227 if (Size > 1 &&
2228 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002229 // The last case block won't fall through into 'NextBlock' if we emit the
2230 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002231 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002232 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002233 if (I->BB == NextBlock) {
2234 std::swap(*I, BackCase);
2235 break;
2236 }
Dan Gohman575fad32008-09-03 16:12:24 +00002237 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002238
Dan Gohman575fad32008-09-03 16:12:24 +00002239 // Create a CaseBlock record representing a conditional branch to
2240 // the Case's target mbb if the value being switched on SV is equal
2241 // to C.
2242 MachineBasicBlock *CurBlock = CR.CaseBB;
2243 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2244 MachineBasicBlock *FallThrough;
2245 if (I != E-1) {
2246 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2247 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002248
2249 // Put SV in a virtual register to make it available from the new blocks.
2250 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002251 } else {
2252 // If the last case doesn't match, go to the default block.
2253 FallThrough = Default;
2254 }
2255
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002256 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002257 ISD::CondCode CC;
2258 if (I->High == I->Low) {
2259 // This is just small small case range :) containing exactly 1 case
2260 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002261 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002262 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002263 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002264 LHS = I->Low; MHS = SV; RHS = I->High;
2265 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002266
Manman Rencf104462012-08-24 18:14:27 +00002267 // The false weight should be sum of all un-handled cases.
2268 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002269 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2270 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002271 /* trueweight */ I->ExtraWeight,
2272 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002273
Dan Gohman575fad32008-09-03 16:12:24 +00002274 // If emitting the first comparison, just call visitSwitchCase to emit the
2275 // code into the current block. Otherwise, push the CaseBlock onto the
2276 // vector to be later processed by SDISel, and insert the node's MBB
2277 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002278 if (CurBlock == SwitchBB)
2279 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002280 else
2281 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002282
Dan Gohman575fad32008-09-03 16:12:24 +00002283 CurBlock = FallThrough;
2284 }
2285
2286 return true;
2287}
2288
2289static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002290 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2291 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002292}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002293
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002294static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002295 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002296 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002297 return (LastExt - FirstExt + 1ULL);
2298}
2299
Dan Gohman575fad32008-09-03 16:12:24 +00002300/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002301bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2302 CaseRecVector &WorkList,
2303 const Value *SV,
2304 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002305 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002306 Case& FrontCase = *CR.Range.first;
2307 Case& BackCase = *(CR.Range.second-1);
2308
Chris Lattner8e1d7222009-11-07 07:50:34 +00002309 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2310 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002311
Chris Lattner8e1d7222009-11-07 07:50:34 +00002312 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002313 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002314 TSize += I->size();
2315
Eric Christopher58a24612014-10-08 09:50:54 +00002316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2317 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002318 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002319
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002320 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002321 // The density is TSize / Range. Require at least 40%.
2322 // It should not be possible for IntTSize to saturate for sane code, but make
2323 // sure we handle Range saturation correctly.
2324 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2325 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2326 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002327 return false;
2328
David Greene5730f202010-01-05 01:24:57 +00002329 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002330 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002331 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002332
2333 // Get the MachineFunction which holds the current MBB. This is used when
2334 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002335 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002336
2337 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002338 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002339 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002340
2341 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2342
2343 // Create a new basic block to hold the code for loading the address
2344 // of the jump table, and jumping to it. Update successor information;
2345 // we will either branch to the default case for the switch, or the jump
2346 // table.
2347 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2348 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002349
2350 addSuccessorWithWeight(CR.CaseBB, Default);
2351 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002352
Dan Gohman575fad32008-09-03 16:12:24 +00002353 // Build a vector of destination BBs, corresponding to each target
2354 // of the jump table. If the value of the jump table slot corresponds to
2355 // a case statement, push the case's BB onto the vector, otherwise, push
2356 // the default BB.
2357 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002358 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002359 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002360 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2361 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002362
Bob Wilsone4077362013-09-09 19:14:35 +00002363 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002364 DestBBs.push_back(I->BB);
2365 if (TEI==High)
2366 ++I;
2367 } else {
2368 DestBBs.push_back(Default);
2369 }
2370 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002371
Manman Rencf104462012-08-24 18:14:27 +00002372 // Calculate weight for each unique destination in CR.
2373 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2374 if (FuncInfo.BPI)
2375 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2376 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2377 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002378 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002379 Itr->second += I->ExtraWeight;
2380 else
2381 DestWeights[I->BB] = I->ExtraWeight;
2382 }
2383
Dan Gohman575fad32008-09-03 16:12:24 +00002384 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002385 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2386 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002387 E = DestBBs.end(); I != E; ++I) {
2388 if (!SuccsHandled[(*I)->getNumber()]) {
2389 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002390 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2391 DestWeights.find(*I);
2392 addSuccessorWithWeight(JumpTableBB, *I,
2393 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002394 }
2395 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002396
Bob Wilson3c7cde42010-03-18 18:42:41 +00002397 // Create a jump table index for this jump table.
Eric Christopher58a24612014-10-08 09:50:54 +00002398 unsigned JTEncoding = TLI.getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002399 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002400 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002401
Dan Gohman575fad32008-09-03 16:12:24 +00002402 // Set the jump table information so that we can codegen it as a second
2403 // MachineBasicBlock
2404 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002405 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2406 if (CR.CaseBB == SwitchBB)
2407 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002408
Dan Gohman575fad32008-09-03 16:12:24 +00002409 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002410 return true;
2411}
2412
2413/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2414/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002415bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2416 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002417 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002418 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002419 Case& FrontCase = *CR.Range.first;
2420 Case& BackCase = *(CR.Range.second-1);
Dan Gohman575fad32008-09-03 16:12:24 +00002421
2422 // Size is the number of Cases represented by this range.
2423 unsigned Size = CR.Range.second - CR.Range.first;
2424
Chris Lattner8e1d7222009-11-07 07:50:34 +00002425 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2426 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002427 double FMetric = 0;
2428 CaseItr Pivot = CR.Range.first + Size/2;
2429
2430 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2431 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002432 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002433 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2434 I!=E; ++I)
2435 TSize += I->size();
2436
Chris Lattner8e1d7222009-11-07 07:50:34 +00002437 APInt LSize = FrontCase.size();
2438 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002439 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002440 << "First: " << First << ", Last: " << Last <<'\n'
2441 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Daniel Jasper6b774552015-01-20 19:43:33 +00002442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002443 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2444 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002445 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2446 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002447 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002448 assert((Range - 2ULL).isNonNegative() &&
2449 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002450 // Use volatile double here to avoid excess precision issues on some hosts,
2451 // e.g. that use 80-bit X87 registers.
Daniel Jasper6b774552015-01-20 19:43:33 +00002452 // Only consider the density of sub-ranges that actually have sufficient
2453 // entries to be lowered as a jump table.
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002454 volatile double LDensity =
Daniel Jasper6b774552015-01-20 19:43:33 +00002455 LSize.ult(TLI.getMinimumJumpTableEntries())
2456 ? 0.0
2457 : LSize.roundToDouble() / (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002458 volatile double RDensity =
Daniel Jasper6b774552015-01-20 19:43:33 +00002459 RSize.ult(TLI.getMinimumJumpTableEntries())
2460 ? 0.0
2461 : RSize.roundToDouble() / (Last - RBegin + 1ULL).roundToDouble();
Daniel Jasperd106b732015-01-20 08:57:44 +00002462 volatile double Metric = Range.logBase2() * (LDensity + RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002463 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002464 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002465 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2466 << "LDensity: " << LDensity
2467 << ", RDensity: " << RDensity << '\n'
2468 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002469 if (FMetric < Metric) {
2470 Pivot = J;
2471 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002472 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002473 }
2474
2475 LSize += J->size();
2476 RSize -= J->size();
2477 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002478
Daniel Jasper6b774552015-01-20 19:43:33 +00002479 if (FMetric == 0 || !areJTsAllowed(TLI))
Dan Gohman575fad32008-09-03 16:12:24 +00002480 Pivot = CR.Range.first + Size/2;
Daniel Jasperd106b732015-01-20 08:57:44 +00002481 splitSwitchCase(CR, Pivot, WorkList, SV, SwitchBB);
2482 return true;
2483}
2484
2485void SelectionDAGBuilder::splitSwitchCase(CaseRec &CR, CaseItr Pivot,
2486 CaseRecVector &WorkList,
2487 const Value *SV,
2488 MachineBasicBlock *SwitchBB) {
2489 // Get the MachineFunction which holds the current MBB. This is used when
2490 // inserting any additional MBBs necessary to represent the switch.
2491 MachineFunction *CurMF = FuncInfo.MF;
2492
2493 // Figure out which block is immediately after the current one.
2494 MachineFunction::iterator BBI = CR.CaseBB;
2495 ++BBI;
2496
2497 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002498
Dan Gohman575fad32008-09-03 16:12:24 +00002499 CaseRange LHSR(CR.Range.first, Pivot);
2500 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002501 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002502 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002503
Dan Gohman575fad32008-09-03 16:12:24 +00002504 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002505 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002506 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002507 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002508 // Pivot's Value, then we can branch directly to the LHS's Target,
2509 // rather than creating a leaf node for it.
Daniel Jasperd106b732015-01-20 08:57:44 +00002510 if ((LHSR.second - LHSR.first) == 1 && LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002511 cast<ConstantInt>(C)->getValue() ==
Daniel Jasperd106b732015-01-20 08:57:44 +00002512 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002513 TrueBB = LHSR.first->BB;
2514 } else {
2515 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2516 CurMF->insert(BBI, TrueBB);
2517 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002518
2519 // Put SV in a virtual register to make it available from the new blocks.
2520 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002521 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002522
Dan Gohman575fad32008-09-03 16:12:24 +00002523 // Similar to the optimization above, if the Value being switched on is
2524 // known to be less than the Constant CR.LT, and the current Case Value
2525 // is CR.LT - 1, then we can branch directly to the target block for
2526 // the current Case Value, rather than emitting a RHS leaf node for it.
2527 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002528 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
Daniel Jasperd106b732015-01-20 08:57:44 +00002529 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002530 FalseBB = RHSR.first->BB;
2531 } else {
2532 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2533 CurMF->insert(BBI, FalseBB);
Daniel Jasperd106b732015-01-20 08:57:44 +00002534 WorkList.push_back(CaseRec(FalseBB, CR.LT, C, RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002535
2536 // Put SV in a virtual register to make it available from the new blocks.
2537 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002538 }
2539
2540 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002541 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002542 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002543 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002544
Dan Gohman7c0303a2010-04-19 22:41:47 +00002545 if (CR.CaseBB == SwitchBB)
2546 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002547 else
2548 SwitchCases.push_back(CB);
Dan Gohman575fad32008-09-03 16:12:24 +00002549}
2550
2551/// handleBitTestsSwitchCase - if current case range has few destination and
2552/// range span less, than machine word bitwidth, encode case range into series
2553/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002554bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2555 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002556 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002557 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002558 MachineBasicBlock* SwitchBB) {
Eric Christopher58a24612014-10-08 09:50:54 +00002559 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2560 EVT PTy = TLI.getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002561 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002562
2563 Case& FrontCase = *CR.Range.first;
2564 Case& BackCase = *(CR.Range.second-1);
2565
2566 // Get the MachineFunction which holds the current MBB. This is used when
2567 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002568 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002569
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002570 // If target does not have legal shift left, do not emit bit tests at all.
Eric Christopher58a24612014-10-08 09:50:54 +00002571 if (!TLI.isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002572 return false;
2573
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002574 size_t numCmps = 0;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002575 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002576 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002577 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002578 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002579
Dan Gohman575fad32008-09-03 16:12:24 +00002580 // Count unique destinations
2581 SmallSet<MachineBasicBlock*, 4> Dests;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002582 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002583 Dests.insert(I->BB);
2584 if (Dests.size() > 3)
2585 // Don't bother the code below, if there are too much unique destinations
2586 return false;
2587 }
David Greene5730f202010-01-05 01:24:57 +00002588 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002589 << Dests.size() << '\n'
2590 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002591
Dan Gohman575fad32008-09-03 16:12:24 +00002592 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002593 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2594 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002595 APInt cmpRange = maxValue - minValue;
2596
David Greene5730f202010-01-05 01:24:57 +00002597 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002598 << "Low bound: " << minValue << '\n'
2599 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002600
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002601 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002602 (!(Dests.size() == 1 && numCmps >= 3) &&
2603 !(Dests.size() == 2 && numCmps >= 5) &&
2604 !(Dests.size() >= 3 && numCmps >= 6)))
2605 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002606
David Greene5730f202010-01-05 01:24:57 +00002607 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002608 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2609
Dan Gohman575fad32008-09-03 16:12:24 +00002610 // Optimize the case where all the case values fit in a
2611 // word without having to subtract minValue. In this case,
2612 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002613 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002614 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002615 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002616 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002617 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002618
Dan Gohman575fad32008-09-03 16:12:24 +00002619 CaseBitsVector CasesBits;
2620 unsigned i, count = 0;
2621
2622 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2623 MachineBasicBlock* Dest = I->BB;
2624 for (i = 0; i < count; ++i)
2625 if (Dest == CasesBits[i].BB)
2626 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002627
Dan Gohman575fad32008-09-03 16:12:24 +00002628 if (i == count) {
2629 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002630 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002631 count++;
2632 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002633
2634 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2635 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2636
2637 uint64_t lo = (lowValue - lowBound).getZExtValue();
2638 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002639 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002640
Dan Gohman575fad32008-09-03 16:12:24 +00002641 for (uint64_t j = lo; j <= hi; j++) {
2642 CasesBits[i].Mask |= 1ULL << j;
2643 CasesBits[i].Bits++;
2644 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002645
Dan Gohman575fad32008-09-03 16:12:24 +00002646 }
2647 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002648
Dan Gohman575fad32008-09-03 16:12:24 +00002649 BitTestInfo BTC;
2650
2651 // Figure out which block is immediately after the current one.
2652 MachineFunction::iterator BBI = CR.CaseBB;
2653 ++BBI;
2654
2655 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2656
David Greene5730f202010-01-05 01:24:57 +00002657 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002658 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002659 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002660 << ", Bits: " << CasesBits[i].Bits
2661 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002662
2663 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2664 CurMF->insert(BBI, CaseBB);
2665 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2666 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002667 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002668
2669 // Put SV in a virtual register to make it available from the new blocks.
2670 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002671 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002672
2673 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002674 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002675 CR.CaseBB, Default, std::move(BTC));
Dan Gohman575fad32008-09-03 16:12:24 +00002676
Dan Gohman7c0303a2010-04-19 22:41:47 +00002677 if (CR.CaseBB == SwitchBB)
2678 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002679
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002680 BitTestCases.push_back(std::move(BTB));
Dan Gohman575fad32008-09-03 16:12:24 +00002681
2682 return true;
2683}
2684
Dan Gohman575fad32008-09-03 16:12:24 +00002685/// Clusterify - Transform simple list of Cases into list of CaseRange's
Chad Rosierdf82a332014-10-13 19:46:39 +00002686void SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2687 const SwitchInst& SI) {
Manman Rencf104462012-08-24 18:14:27 +00002688 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002689 // Start with "simple" cases.
2690 for (SwitchInst::ConstCaseIt i : SI.cases()) {
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002691 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002692 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2693
Bob Wilsone4077362013-09-09 19:14:35 +00002694 uint32_t ExtraWeight =
2695 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2696
2697 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2698 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002699 }
Bob Wilsone4077362013-09-09 19:14:35 +00002700 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002701
Bob Wilsone4077362013-09-09 19:14:35 +00002702 // Merge case into clusters
2703 if (Cases.size() >= 2)
2704 // Must recompute end() each iteration because it may be
2705 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002706 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002707 J != Cases.end(); ) {
2708 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2709 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2710 MachineBasicBlock* nextBB = J->BB;
2711 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002712
Bob Wilsone4077362013-09-09 19:14:35 +00002713 // If the two neighboring cases go to the same destination, merge them
2714 // into a single case.
2715 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2716 I->High = J->High;
2717 I->ExtraWeight += J->ExtraWeight;
2718 J = Cases.erase(J);
2719 } else {
2720 I = J++;
2721 }
2722 }
Dan Gohman575fad32008-09-03 16:12:24 +00002723
Chad Rosierdf82a332014-10-13 19:46:39 +00002724 DEBUG({
2725 size_t numCmps = 0;
2726 for (auto &I : Cases)
2727 // A range counts double, since it requires two compares.
2728 numCmps += I.Low != I.High ? 2 : 1;
Dan Gohman575fad32008-09-03 16:12:24 +00002729
Chad Rosierdf82a332014-10-13 19:46:39 +00002730 dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
2731 << ". Total compares: " << numCmps << '\n';
2732 });
Dan Gohman575fad32008-09-03 16:12:24 +00002733}
2734
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002735void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2736 MachineBasicBlock *Last) {
2737 // Update JTCases.
2738 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2739 if (JTCases[i].first.HeaderBB == First)
2740 JTCases[i].first.HeaderBB = Last;
2741
2742 // Update BitTestCases.
2743 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2744 if (BitTestCases[i].Parent == First)
2745 BitTestCases[i].Parent = Last;
2746}
2747
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002748void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002749 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002750
Dan Gohman575fad32008-09-03 16:12:24 +00002751 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002752 MachineBasicBlock *NextBlock = nullptr;
Hans Wennborg6c42d1a2014-11-29 21:17:05 +00002753 if (SwitchMBB + 1 != FuncInfo.MF->end())
2754 NextBlock = SwitchMBB + 1;
2755
Hans Wennborg08de8332014-12-06 01:28:50 +00002756
2757 // Create a vector of Cases, sorted so that we can efficiently create a binary
2758 // search tree from them.
2759 CaseVector Cases;
2760 Clusterify(Cases, SI);
2761
2762 // Get the default destination MBB.
Dan Gohman575fad32008-09-03 16:12:24 +00002763 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2764
Hans Wennborg08de8332014-12-06 01:28:50 +00002765 if (isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()) &&
2766 !Cases.empty()) {
2767 // Replace an unreachable default destination with the most popular case
2768 // destination.
Hans Wennborg224cb822014-12-16 23:41:59 +00002769 DenseMap<const BasicBlock *, unsigned> Popularity;
2770 unsigned MaxPop = 0;
Hans Wennborg08de8332014-12-06 01:28:50 +00002771 const BasicBlock *MaxBB = nullptr;
2772 for (auto I : SI.cases()) {
2773 const BasicBlock *BB = I.getCaseSuccessor();
2774 if (++Popularity[BB] > MaxPop) {
2775 MaxPop = Popularity[BB];
2776 MaxBB = BB;
2777 }
2778 }
2779
2780 // Set new default.
2781 assert(MaxPop > 0);
2782 assert(MaxBB);
2783 Default = FuncInfo.MBBMap[MaxBB];
2784
2785 // Remove cases that were pointing to the destination that is now the default.
2786 Cases.erase(std::remove_if(Cases.begin(), Cases.end(),
2787 [&](const Case &C) { return C.BB == Default; }),
2788 Cases.end());
2789 }
2790
2791 // If there is only the default destination, go there directly.
2792 if (Cases.empty()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002793 // Update machine-CFG edges.
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002794 SwitchMBB->addSuccessor(Default);
Dan Gohman575fad32008-09-03 16:12:24 +00002795
2796 // If this is not a fall-through branch, emit the branch.
Hans Wennborg08de8332014-12-06 01:28:50 +00002797 if (Default != NextBlock) {
2798 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
2799 getControlRoot(), DAG.getBasicBlock(Default)));
2800 }
Dan Gohman575fad32008-09-03 16:12:24 +00002801 return;
2802 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002803
Hans Wennborg08de8332014-12-06 01:28:50 +00002804 // Get the Value to be switched on.
Eli Friedman95031ed2011-09-29 20:21:17 +00002805 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002806
2807 // Push the initial CaseRec onto the worklist
2808 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002809 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002810 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002811
2812 while (!WorkList.empty()) {
2813 // Grab a record representing a case range to process off the worklist
2814 CaseRec CR = WorkList.back();
2815 WorkList.pop_back();
2816
Dan Gohman7c0303a2010-04-19 22:41:47 +00002817 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002818 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002819
Dan Gohman575fad32008-09-03 16:12:24 +00002820 // If the range has few cases (two or less) emit a series of specific
2821 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002822 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002823 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002824
Sebastian Popedb31fa2012-09-25 20:35:36 +00002825 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002826 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002827 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002828 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002829 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002830 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002831
Dan Gohman575fad32008-09-03 16:12:24 +00002832 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2833 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Chad Rosierdf82a332014-10-13 19:46:39 +00002834 handleBTSplitSwitchCase(CR, WorkList, SV, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002835 }
2836}
2837
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002838void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002839 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002840
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002841 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002842 SmallSet<BasicBlock*, 32> Done;
2843 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2844 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002845 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002846 if (!Inserted)
2847 continue;
2848
2849 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002850 addSuccessorWithWeight(IndirectBrMBB, Succ);
2851 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002852
Andrew Trickef9de2a2013-05-25 02:42:55 +00002853 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002854 MVT::Other, getControlRoot(),
2855 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002856}
Dan Gohman575fad32008-09-03 16:12:24 +00002857
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002858void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2859 if (DAG.getTarget().Options.TrapUnreachable)
2860 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2861}
2862
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002863void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002864 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002865 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002866 if (isa<Constant>(I.getOperand(0)) &&
2867 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2868 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002869 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002870 Op2.getValueType(), Op2));
2871 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002872 }
Bill Wendling443d0722009-12-21 22:30:11 +00002873
Dan Gohmana5b96452009-06-04 22:49:04 +00002874 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002875}
2876
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002877void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002878 SDValue Op1 = getValue(I.getOperand(0));
2879 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002880
2881 bool nuw = false;
2882 bool nsw = false;
2883 bool exact = false;
2884 if (const OverflowingBinaryOperator *OFBinOp =
2885 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2886 nuw = OFBinOp->hasNoUnsignedWrap();
2887 nsw = OFBinOp->hasNoSignedWrap();
2888 }
2889 if (const PossiblyExactOperator *ExactOp =
2890 dyn_cast<const PossiblyExactOperator>(&I))
2891 exact = ExactOp->isExact();
2892
2893 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2894 Op1, Op2, nuw, nsw, exact);
2895 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002896}
2897
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002898void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002899 SDValue Op1 = getValue(I.getOperand(0));
2900 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002901
Eric Christopher58a24612014-10-08 09:50:54 +00002902 EVT ShiftTy =
2903 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002904
Chris Lattner2a720d92011-02-13 09:02:52 +00002905 // Coerce the shift amount to the right type if we can.
2906 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002907 unsigned ShiftSize = ShiftTy.getSizeInBits();
2908 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002909 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002910
Dan Gohman0e8d1992009-04-09 03:51:29 +00002911 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002912 if (ShiftSize > Op2Size)
2913 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002914
Dan Gohman0e8d1992009-04-09 03:51:29 +00002915 // If the operand is larger than the shift count type but the shift
2916 // count type has enough bits to represent any shift value, truncate
2917 // it now. This is a common case and it exposes the truncate to
2918 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002919 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2920 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2921 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002922 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002923 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002924 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002925 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002926
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002927 bool nuw = false;
2928 bool nsw = false;
2929 bool exact = false;
2930
2931 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2932
2933 if (const OverflowingBinaryOperator *OFBinOp =
2934 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2935 nuw = OFBinOp->hasNoUnsignedWrap();
2936 nsw = OFBinOp->hasNoSignedWrap();
2937 }
2938 if (const PossiblyExactOperator *ExactOp =
2939 dyn_cast<const PossiblyExactOperator>(&I))
2940 exact = ExactOp->isExact();
2941 }
2942
2943 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2944 nuw, nsw, exact);
2945 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002946}
2947
Benjamin Kramer9960a252011-07-08 10:31:30 +00002948void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002949 SDValue Op1 = getValue(I.getOperand(0));
2950 SDValue Op2 = getValue(I.getOperand(1));
2951
2952 // Turn exact SDivs into multiplications.
2953 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2954 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002955 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2956 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002957 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002958 setValue(&I, DAG.getTargetLoweringInfo()
2959 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002960 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002961 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002962 Op1, Op2));
2963}
2964
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002965void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002966 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002967 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002968 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002969 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002970 predicate = ICmpInst::Predicate(IC->getPredicate());
2971 SDValue Op1 = getValue(I.getOperand(0));
2972 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002973 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002974
Eric Christopher58a24612014-10-08 09:50:54 +00002975 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002976 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002977}
2978
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002979void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002980 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002981 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002982 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002983 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002984 predicate = FCmpInst::Predicate(FC->getPredicate());
2985 SDValue Op1 = getValue(I.getOperand(0));
2986 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002987 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002988 if (TM.Options.NoNaNsFPMath)
2989 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002990 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002991 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002992}
2993
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002994void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002995 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002996 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002997 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002998 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002999
Bill Wendling443d0722009-12-21 22:30:11 +00003000 SmallVector<SDValue, 4> Values(NumValues);
3001 SDValue Cond = getValue(I.getOperand(0));
3002 SDValue TrueVal = getValue(I.getOperand(1));
3003 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00003004 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
3005 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00003006
Bill Wendling954cb182010-01-28 21:51:40 +00003007 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003008 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00003009 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00003010 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00003011 SDValue(TrueVal.getNode(),
3012 TrueVal.getResNo() + i),
3013 SDValue(FalseVal.getNode(),
3014 FalseVal.getResNo() + i));
3015
Andrew Trickef9de2a2013-05-25 02:42:55 +00003016 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003017 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00003018}
Dan Gohman575fad32008-09-03 16:12:24 +00003019
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003020void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003021 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3022 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003023 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003024 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003025}
3026
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003027void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003028 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3029 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3030 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003031 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003032 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003033}
3034
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003035void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003036 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3037 // SExt also can't be a cast to bool for same reason. So, nothing much to do
3038 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003039 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003040 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003041}
3042
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003043void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003044 // FPTrunc is never a no-op cast, no need to check
3045 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003046 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3047 EVT DestVT = TLI.getValueType(I.getType());
3048 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
3049 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00003050}
3051
Stephen Lin6d715e82013-07-06 21:44:25 +00003052void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00003053 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003054 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003055 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003056 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003057}
3058
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003059void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003060 // FPToUI is never a no-op cast, no need to check
3061 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003062 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003063 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003064}
3065
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003066void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003067 // FPToSI is never a no-op cast, no need to check
3068 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003069 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003070 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003071}
3072
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003073void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003074 // UIToFP is never a no-op cast, no need to check
3075 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003076 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003077 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003078}
3079
Stephen Lin6d715e82013-07-06 21:44:25 +00003080void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00003081 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003082 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003083 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003084 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003085}
3086
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003087void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003088 // What to do depends on the size of the integer and the size of the pointer.
3089 // We can either truncate, zero extend, or no-op, accordingly.
3090 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003091 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003092 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003093}
3094
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003095void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003096 // What to do depends on the size of the integer and the size of the pointer.
3097 // We can either truncate, zero extend, or no-op, accordingly.
3098 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003099 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003100 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003101}
3102
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003103void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003104 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003105 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003106
Bill Wendling443d0722009-12-21 22:30:11 +00003107 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003108 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003109 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003110 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003111 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003112 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3113 // might fold any kind of constant expression to an integer constant and that
3114 // is not what we are looking for. Only regcognize a bitcast of a genuine
3115 // constant integer as an opaque constant.
3116 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3117 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3118 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003119 else
Bill Wendling443d0722009-12-21 22:30:11 +00003120 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003121}
3122
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003123void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3124 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3125 const Value *SV = I.getOperand(0);
3126 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00003127 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003128
3129 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3130 unsigned DestAS = I.getType()->getPointerAddressSpace();
3131
3132 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3133 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3134
3135 setValue(&I, N);
3136}
3137
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003138void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003139 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003140 SDValue InVec = getValue(I.getOperand(0));
3141 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003142 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3143 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003144 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3145 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003146}
3147
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003148void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003149 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003150 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003151 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3152 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003153 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3154 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003155}
3156
Craig Topperf726e152012-01-04 09:23:09 +00003157// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003158// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003159// specified sequential range [L, L+Pos). or is undef.
3160static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003161 unsigned Pos, unsigned Size, int Low) {
3162 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003163 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003164 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003165 return true;
3166}
3167
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003168void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003169 SDValue Src1 = getValue(I.getOperand(0));
3170 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003171
Chris Lattnercf129702012-01-26 02:51:13 +00003172 SmallVector<int, 8> Mask;
3173 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3174 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003175
Eric Christopher58a24612014-10-08 09:50:54 +00003176 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3177 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003178 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003179 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003180
Mon P Wang7a824742008-11-16 05:06:27 +00003181 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003182 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003183 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003184 return;
3185 }
3186
3187 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003188 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3189 // Mask is longer than the source vectors and is a multiple of the source
3190 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003191 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003192 if (SrcNumElts*2 == MaskNumElts) {
3193 // First check for Src1 in low and Src2 in high
3194 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3195 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3196 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003197 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003198 VT, Src1, Src2));
3199 return;
3200 }
3201 // Then check for Src2 in low and Src1 in high
3202 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3203 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3204 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003205 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003206 VT, Src2, Src1));
3207 return;
3208 }
Mon P Wang25f01062008-11-10 04:46:22 +00003209 }
3210
Mon P Wang7a824742008-11-16 05:06:27 +00003211 // Pad both vectors with undefs to make them the same length as the mask.
3212 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003213 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3214 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003215 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003216
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003217 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3218 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003219 MOps1[0] = Src1;
3220 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003221
3222 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003223 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003224 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003225 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003226
Mon P Wang25f01062008-11-10 04:46:22 +00003227 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003228 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003229 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003230 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003231 if (Idx >= (int)SrcNumElts)
3232 Idx -= SrcNumElts - MaskNumElts;
3233 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003234 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003235
Andrew Trickef9de2a2013-05-25 02:42:55 +00003236 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003237 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003238 return;
3239 }
3240
Mon P Wang7a824742008-11-16 05:06:27 +00003241 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003242 // Analyze the access pattern of the vector to see if we can extract
3243 // two subvectors and do the shuffle. The analysis is done by calculating
3244 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003245 int MinRange[2] = { static_cast<int>(SrcNumElts),
3246 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003247 int MaxRange[2] = {-1, -1};
3248
Nate Begeman5f829d82009-04-29 05:20:52 +00003249 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003250 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003251 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003252 if (Idx < 0)
3253 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003254
Nate Begeman5f829d82009-04-29 05:20:52 +00003255 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003256 Input = 1;
3257 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003258 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003259 if (Idx > MaxRange[Input])
3260 MaxRange[Input] = Idx;
3261 if (Idx < MinRange[Input])
3262 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003263 }
Mon P Wang25f01062008-11-10 04:46:22 +00003264
Mon P Wang7a824742008-11-16 05:06:27 +00003265 // Check if the access is smaller than the vector size and can we find
3266 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003267 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3268 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003269 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003270 for (unsigned Input = 0; Input < 2; ++Input) {
3271 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003272 RangeUse[Input] = 0; // Unused
3273 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003274 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003275 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003276
3277 // Find a good start index that is a multiple of the mask length. Then
3278 // see if the rest of the elements are in range.
3279 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3280 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3281 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3282 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003283 }
3284
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003285 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003286 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003287 return;
3288 }
Craig Topper6148fe62012-04-08 23:15:04 +00003289 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003290 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003291 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003292 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003293 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003294 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003295 else
Eric Christopher58a24612014-10-08 09:50:54 +00003296 Src = DAG.getNode(
3297 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
3298 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003299 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003300
Mon P Wang7a824742008-11-16 05:06:27 +00003301 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003302 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003303 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003304 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003305 if (Idx >= 0) {
3306 if (Idx < (int)SrcNumElts)
3307 Idx -= StartIdx[0];
3308 else
3309 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3310 }
3311 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003312 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003313
Andrew Trickef9de2a2013-05-25 02:42:55 +00003314 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003315 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003316 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003317 }
3318 }
3319
Mon P Wang7a824742008-11-16 05:06:27 +00003320 // We can't use either concat vectors or extract subvectors so fall back to
3321 // replacing the shuffle with extract and build vector.
3322 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003323 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00003324 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003325 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003326 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003327 int Idx = Mask[i];
3328 SDValue Res;
3329
3330 if (Idx < 0) {
3331 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003332 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003333 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3334 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003335
Andrew Trickef9de2a2013-05-25 02:42:55 +00003336 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003337 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003338 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003339
3340 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003341 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003342
Craig Topper48d114b2014-04-26 18:35:24 +00003343 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003344}
3345
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003346void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003347 const Value *Op0 = I.getOperand(0);
3348 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003349 Type *AggTy = I.getType();
3350 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003351 bool IntoUndef = isa<UndefValue>(Op0);
3352 bool FromUndef = isa<UndefValue>(Op1);
3353
Jay Foad57aa6362011-07-13 10:26:04 +00003354 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003355
Eric Christopher58a24612014-10-08 09:50:54 +00003356 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003357 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003358 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003359 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003360 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003361
3362 unsigned NumAggValues = AggValueVTs.size();
3363 unsigned NumValValues = ValValueVTs.size();
3364 SmallVector<SDValue, 4> Values(NumAggValues);
3365
Peter Collingbourne97572632014-09-20 00:10:47 +00003366 // Ignore an insertvalue that produces an empty object
3367 if (!NumAggValues) {
3368 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3369 return;
3370 }
3371
Dan Gohman575fad32008-09-03 16:12:24 +00003372 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003373 unsigned i = 0;
3374 // Copy the beginning value(s) from the original aggregate.
3375 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003376 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003377 SDValue(Agg.getNode(), Agg.getResNo() + i);
3378 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003379 if (NumValValues) {
3380 SDValue Val = getValue(Op1);
3381 for (; i != LinearIndex + NumValValues; ++i)
3382 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3383 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3384 }
Dan Gohman575fad32008-09-03 16:12:24 +00003385 // Copy remaining value(s) from the original aggregate.
3386 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003387 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003388 SDValue(Agg.getNode(), Agg.getResNo() + i);
3389
Andrew Trickef9de2a2013-05-25 02:42:55 +00003390 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003391 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003392}
3393
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003394void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003395 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003396 Type *AggTy = Op0->getType();
3397 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003398 bool OutOfUndef = isa<UndefValue>(Op0);
3399
Jay Foad57aa6362011-07-13 10:26:04 +00003400 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003401
Eric Christopher58a24612014-10-08 09:50:54 +00003402 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003403 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003404 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003405
3406 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003407
3408 // Ignore a extractvalue that produces an empty object
3409 if (!NumValValues) {
3410 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3411 return;
3412 }
3413
Dan Gohman575fad32008-09-03 16:12:24 +00003414 SmallVector<SDValue, 4> Values(NumValValues);
3415
3416 SDValue Agg = getValue(Op0);
3417 // Copy out the selected value(s).
3418 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3419 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003420 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003421 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003422 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003423
Andrew Trickef9de2a2013-05-25 02:42:55 +00003424 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003425 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003426}
3427
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003428void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003429 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003430 // Note that the pointer operand may be a vector of pointers. Take the scalar
3431 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003432 Type *Ty = Op0->getType()->getScalarType();
3433 unsigned AS = Ty->getPointerAddressSpace();
3434 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003435
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003436 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003437 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003438 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003439 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003440 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003441 if (Field) {
3442 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003443 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003444 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003445 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003446 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003447
Dan Gohman575fad32008-09-03 16:12:24 +00003448 Ty = StTy->getElementType(Field);
3449 } else {
3450 Ty = cast<SequentialType>(Ty)->getElementType();
3451
3452 // If this is a constant subscript, handle it quickly.
Eric Christopher58a24612014-10-08 09:50:54 +00003453 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003454 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003455 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003456 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003457 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003458 SDValue OffsVal;
Eric Christopher58a24612014-10-08 09:50:54 +00003459 EVT PTy = TLI.getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003460 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003461 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003462 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003463 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003464 else
Tom Stellardfd155822013-08-26 15:05:36 +00003465 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003466
Andrew Trickef9de2a2013-05-25 02:42:55 +00003467 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003468 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003469 continue;
3470 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003471
Dan Gohman575fad32008-09-03 16:12:24 +00003472 // N = N + Idx * ElementSize;
Eric Christopher58a24612014-10-08 09:50:54 +00003473 APInt ElementSize =
3474 APInt(TLI.getPointerSizeInBits(AS), DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003475 SDValue IdxN = getValue(Idx);
3476
3477 // If the index is smaller or larger than intptr_t, truncate or extend
3478 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003479 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003480
3481 // If this is a multiply by a power of two, turn it into a shl
3482 // immediately. This is a very common case.
3483 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003484 if (ElementSize.isPowerOf2()) {
3485 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003486 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003487 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003488 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003489 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003490 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003491 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003492 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003493 }
3494 }
3495
Andrew Trickef9de2a2013-05-25 02:42:55 +00003496 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003497 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003498 }
3499 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003500
Dan Gohman575fad32008-09-03 16:12:24 +00003501 setValue(&I, N);
3502}
3503
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003504void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003505 // If this is a fixed sized alloca in the entry block of the function,
3506 // allocate it statically on the stack.
3507 if (FuncInfo.StaticAllocaMap.count(&I))
3508 return; // getValue will auto-populate this.
3509
Chris Lattner229907c2011-07-18 04:54:35 +00003510 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00003511 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3512 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003513 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00003514 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
3515 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00003516
3517 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003518
Eric Christopher58a24612014-10-08 09:50:54 +00003519 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003520 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003521 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003522
Andrew Trickef9de2a2013-05-25 02:42:55 +00003523 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003524 AllocSize,
3525 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003526
Dan Gohman575fad32008-09-03 16:12:24 +00003527 // Handle alignment. If the requested alignment is less than or equal to
3528 // the stack alignment, ignore it. If the size is greater than or equal to
3529 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003530 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00003531 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003532 if (Align <= StackAlign)
3533 Align = 0;
3534
3535 // Round the size of the allocation up to the stack alignment size
3536 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003537 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003538 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003539 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003540
Dan Gohman575fad32008-09-03 16:12:24 +00003541 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003542 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003543 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003544 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3545
3546 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003547 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003548 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003549 setValue(&I, DSA);
3550 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003551
Hans Wennborgacb842d2014-03-05 02:43:26 +00003552 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003553}
3554
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003555void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003556 if (I.isAtomic())
3557 return visitAtomicLoad(I);
3558
Dan Gohman575fad32008-09-03 16:12:24 +00003559 const Value *SV = I.getOperand(0);
3560 SDValue Ptr = getValue(SV);
3561
Chris Lattner229907c2011-07-18 04:54:35 +00003562 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003563
Dan Gohman575fad32008-09-03 16:12:24 +00003564 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003565 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3566 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003567 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003568
3569 AAMDNodes AAInfo;
3570 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003571 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003572
Eric Christopher58a24612014-10-08 09:50:54 +00003573 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003574 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003575 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003576 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003577 unsigned NumValues = ValueVTs.size();
3578 if (NumValues == 0)
3579 return;
3580
3581 SDValue Root;
3582 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003583 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003584 // Serialize volatile loads with other side effects.
3585 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003586 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003587 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003588 // Do not serialize (non-volatile) loads of constant memory with anything.
3589 Root = DAG.getEntryNode();
3590 ConstantMemory = true;
3591 } else {
3592 // Do not serialize non-volatile loads against each other.
3593 Root = DAG.getRoot();
3594 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003595
Richard Sandiford9afe6132013-12-10 10:36:34 +00003596 if (isVolatile)
Eric Christopher58a24612014-10-08 09:50:54 +00003597 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003598
Dan Gohman575fad32008-09-03 16:12:24 +00003599 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003600 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3601 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003602 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003603 unsigned ChainI = 0;
3604 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3605 // Serializing loads here may result in excessive register pressure, and
3606 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3607 // could recover a bit by hoisting nodes upward in the chain by recognizing
3608 // they are side-effect free or do not alias. The optimizer should really
3609 // avoid this case by converting large object/array copies to llvm.memcpy
3610 // (MaxParallelChains should always remain as failsafe).
3611 if (ChainI == MaxParallelChains) {
3612 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003613 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003614 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003615 Root = Chain;
3616 ChainI = 0;
3617 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003618 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003619 PtrVT, Ptr,
3620 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003621 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003622 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003623 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003624 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003625
Dan Gohman575fad32008-09-03 16:12:24 +00003626 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003627 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003628 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003629
Dan Gohman575fad32008-09-03 16:12:24 +00003630 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003631 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003632 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003633 if (isVolatile)
3634 DAG.setRoot(Chain);
3635 else
3636 PendingLoads.push_back(Chain);
3637 }
3638
Andrew Trickef9de2a2013-05-25 02:42:55 +00003639 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003640 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003641}
Dan Gohman575fad32008-09-03 16:12:24 +00003642
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003643void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003644 if (I.isAtomic())
3645 return visitAtomicStore(I);
3646
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003647 const Value *SrcV = I.getOperand(0);
3648 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003649
Owen Anderson53aa7a92009-08-10 22:56:29 +00003650 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003651 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003652 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00003653 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003654 unsigned NumValues = ValueVTs.size();
3655 if (NumValues == 0)
3656 return;
3657
3658 // Get the lowered operands. Note that we do this after
3659 // checking if NumResults is zero, because with zero results
3660 // the operands won't have values in the map.
3661 SDValue Src = getValue(SrcV);
3662 SDValue Ptr = getValue(PtrV);
3663
3664 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003665 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3666 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003667 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003668 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003669 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003670 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003671
3672 AAMDNodes AAInfo;
3673 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003674
Andrew Trick116efac2010-11-12 17:50:46 +00003675 unsigned ChainI = 0;
3676 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3677 // See visitLoad comments.
3678 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003679 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003680 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003681 Root = Chain;
3682 ChainI = 0;
3683 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003684 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003685 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003686 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003687 SDValue(Src.getNode(), Src.getResNo() + i),
3688 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003689 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003690 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003691 }
3692
Craig Topper48d114b2014-04-26 18:35:24 +00003693 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003694 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003695 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003696}
3697
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003698void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3699 SDLoc sdl = getCurSDLoc();
3700
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003701 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3702 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003703 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003704 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003705 SDValue Mask = getValue(I.getArgOperand(3));
3706 EVT VT = Src0.getValueType();
3707 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3708 if (!Alignment)
3709 Alignment = DAG.getEVTAlignment(VT);
3710
3711 AAMDNodes AAInfo;
3712 I.getAAMetadata(AAInfo);
3713
3714 MachineMemOperand *MMO =
3715 DAG.getMachineFunction().
3716 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3717 MachineMemOperand::MOStore, VT.getStoreSize(),
3718 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003719 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3720 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003721 DAG.setRoot(StoreNode);
3722 setValue(&I, StoreNode);
3723}
3724
3725void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3726 SDLoc sdl = getCurSDLoc();
3727
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003728 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003729 Value *PtrOperand = I.getArgOperand(0);
3730 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003731 SDValue Src0 = getValue(I.getArgOperand(3));
3732 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003733
3734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3735 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003736 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003737 if (!Alignment)
3738 Alignment = DAG.getEVTAlignment(VT);
3739
3740 AAMDNodes AAInfo;
3741 I.getAAMetadata(AAInfo);
3742 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3743
3744 SDValue InChain = DAG.getRoot();
3745 if (AA->pointsToConstantMemory(
3746 AliasAnalysis::Location(PtrOperand,
3747 AA->getTypeStoreSize(I.getType()),
3748 AAInfo))) {
3749 // Do not serialize (non-volatile) loads of constant memory with anything.
3750 InChain = DAG.getEntryNode();
3751 }
3752
3753 MachineMemOperand *MMO =
3754 DAG.getMachineFunction().
3755 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3756 MachineMemOperand::MOLoad, VT.getStoreSize(),
3757 Alignment, AAInfo, Ranges);
3758
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003759 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3760 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003761 SDValue OutChain = Load.getValue(1);
3762 DAG.setRoot(OutChain);
3763 setValue(&I, Load);
3764}
3765
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003766void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003767 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003768 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3769 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003770 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003771
3772 SDValue InChain = getRoot();
3773
Tim Northover420a2162014-06-13 14:24:07 +00003774 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3775 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3776 SDValue L = DAG.getAtomicCmpSwap(
3777 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3778 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3779 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003780 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003781
Tim Northover420a2162014-06-13 14:24:07 +00003782 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003783
Eli Friedmanadec5872011-07-29 03:05:32 +00003784 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003785 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003786}
3787
3788void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003789 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003790 ISD::NodeType NT;
3791 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003792 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003793 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3794 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3795 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3796 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3797 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3798 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3799 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3800 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3801 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3802 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3803 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3804 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003805 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003806 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003807
3808 SDValue InChain = getRoot();
3809
Robin Morissete2de06b2014-10-16 20:34:57 +00003810 SDValue L =
3811 DAG.getAtomic(NT, dl,
3812 getValue(I.getValOperand()).getSimpleValueType(),
3813 InChain,
3814 getValue(I.getPointerOperand()),
3815 getValue(I.getValOperand()),
3816 I.getPointerOperand(),
3817 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003818
3819 SDValue OutChain = L.getValue(1);
3820
Eli Friedmanadec5872011-07-29 03:05:32 +00003821 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003822 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003823}
3824
Eli Friedmanfee02c62011-07-25 23:16:38 +00003825void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003826 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003827 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003828 SDValue Ops[3];
3829 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00003830 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3831 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003832 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003833}
3834
Eli Friedman342e8df2011-08-24 20:50:09 +00003835void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003836 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003837 AtomicOrdering Order = I.getOrdering();
3838 SynchronizationScope Scope = I.getSynchScope();
3839
3840 SDValue InChain = getRoot();
3841
Eric Christopher58a24612014-10-08 09:50:54 +00003842 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3843 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003844
Evan Chenga72b9702013-02-06 02:06:33 +00003845 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003846 report_fatal_error("Cannot generate unaligned atomic load");
3847
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003848 MachineMemOperand *MMO =
3849 DAG.getMachineFunction().
3850 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3851 MachineMemOperand::MOVolatile |
3852 MachineMemOperand::MOLoad,
3853 VT.getStoreSize(),
3854 I.getAlignment() ? I.getAlignment() :
3855 DAG.getEVTAlignment(VT));
3856
Eric Christopher58a24612014-10-08 09:50:54 +00003857 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003858 SDValue L =
3859 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3860 getValue(I.getPointerOperand()), MMO,
3861 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003862
3863 SDValue OutChain = L.getValue(1);
3864
Eli Friedman342e8df2011-08-24 20:50:09 +00003865 setValue(&I, L);
3866 DAG.setRoot(OutChain);
3867}
3868
3869void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003870 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003871
3872 AtomicOrdering Order = I.getOrdering();
3873 SynchronizationScope Scope = I.getSynchScope();
3874
3875 SDValue InChain = getRoot();
3876
Eric Christopher58a24612014-10-08 09:50:54 +00003877 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3878 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003879
Evan Chenga72b9702013-02-06 02:06:33 +00003880 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003881 report_fatal_error("Cannot generate unaligned atomic store");
3882
Robin Morissete2de06b2014-10-16 20:34:57 +00003883 SDValue OutChain =
3884 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3885 InChain,
3886 getValue(I.getPointerOperand()),
3887 getValue(I.getValueOperand()),
3888 I.getPointerOperand(), I.getAlignment(),
3889 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003890
3891 DAG.setRoot(OutChain);
3892}
3893
Dan Gohman575fad32008-09-03 16:12:24 +00003894/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3895/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003896void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003897 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003898 bool HasChain = !I.doesNotAccessMemory();
3899 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3900
3901 // Build the operand list.
3902 SmallVector<SDValue, 8> Ops;
3903 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3904 if (OnlyLoad) {
3905 // We don't need to serialize loads against other loads.
3906 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003907 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003908 Ops.push_back(getRoot());
3909 }
3910 }
Mon P Wang769134b2008-11-01 20:24:53 +00003911
3912 // Info is set by getTgtMemInstrinsic
3913 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003914 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3915 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003916
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003917 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003918 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3919 Info.opc == ISD::INTRINSIC_W_CHAIN)
Eric Christopher58a24612014-10-08 09:50:54 +00003920 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003921
3922 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003923 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3924 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003925 Ops.push_back(Op);
3926 }
3927
Owen Anderson53aa7a92009-08-10 22:56:29 +00003928 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003929 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003930
Dan Gohman575fad32008-09-03 16:12:24 +00003931 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003932 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003933
Craig Topperabb4ac72014-04-16 06:10:51 +00003934 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003935
3936 // Create the node.
3937 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003938 if (IsTgtIntrinsic) {
3939 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003940 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003941 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003942 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003943 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003944 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003945 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003946 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003947 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003948 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003949 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003950 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003951 }
3952
Dan Gohman575fad32008-09-03 16:12:24 +00003953 if (HasChain) {
3954 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3955 if (OnlyLoad)
3956 PendingLoads.push_back(Chain);
3957 else
3958 DAG.setRoot(Chain);
3959 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003960
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003961 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003962 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003963 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003964 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003965 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003966
Dan Gohman575fad32008-09-03 16:12:24 +00003967 setValue(&I, Result);
3968 }
3969}
3970
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003971/// GetSignificand - Get the significand and build it into a floating-point
3972/// number with exponent of 1:
3973///
3974/// Op = (Op & 0x007fffff) | 0x3f800000;
3975///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003976/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003977static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003978GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003979 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3980 DAG.getConstant(0x007fffff, MVT::i32));
3981 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3982 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003983 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003984}
3985
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003986/// GetExponent - Get the exponent:
3987///
Bill Wendling23959162009-01-20 21:17:57 +00003988/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003989///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003990/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003991static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003992GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003993 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003994 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3995 DAG.getConstant(0x7f800000, MVT::i32));
3996 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003997 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003998 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3999 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00004000 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004001}
4002
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004003/// getF32Constant - Get 32-bit floating point constant.
4004static SDValue
4005getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00004006 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
4007 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004008}
4009
Craig Topperd2638c12012-11-24 18:52:06 +00004010/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00004011/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004012static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004013 const TargetLowering &TLI) {
4014 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00004015 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00004016
4017 // Put the exponent in the right bit position for later addition to the
4018 // final result:
4019 //
4020 // #define LOG2OFe 1.4426950f
4021 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00004022 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004023 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00004024 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00004025
4026 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004027 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4028 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00004029
4030 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004031 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004032 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004033
Craig Topper4a981752012-11-24 08:22:37 +00004034 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00004035 if (LimitFloatPrecision <= 6) {
4036 // For floating-point precision of 6:
4037 //
4038 // TwoToFractionalPartOfX =
4039 // 0.997535578f +
4040 // (0.735607626f + 0.252464424f * x) * x;
4041 //
4042 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004043 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004045 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004046 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004047 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004048 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4049 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004050 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00004051 // For floating-point precision of 12:
4052 //
4053 // TwoToFractionalPartOfX =
4054 // 0.999892986f +
4055 // (0.696457318f +
4056 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4057 //
4058 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004059 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004061 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004063 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4064 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004066 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004067 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4068 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004069 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00004070 // For floating-point precision of 18:
4071 //
4072 // TwoToFractionalPartOfX =
4073 // 0.999999982f +
4074 // (0.693148872f +
4075 // (0.240227044f +
4076 // (0.554906021e-1f +
4077 // (0.961591928e-2f +
4078 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4079 //
4080 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004081 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004082 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004083 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004084 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004085 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4086 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004087 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004088 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4089 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004090 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004091 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4092 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004093 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004094 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4095 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004096 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004097 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004098 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4099 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00004100 }
Craig Topper4a981752012-11-24 08:22:37 +00004101
4102 // Add the exponent into the result in integer domain.
4103 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004104 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4105 DAG.getNode(ISD::ADD, dl, MVT::i32,
4106 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00004107 }
4108
Craig Topperd2638c12012-11-24 18:52:06 +00004109 // No special expansion.
4110 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004111}
4112
Craig Topperbef254a2012-11-23 18:38:31 +00004113/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00004114/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004115static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004116 const TargetLowering &TLI) {
4117 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00004118 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004119 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004120
4121 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004122 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004123 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004124 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004125
4126 // Get the significand and build it into a floating-point number with
4127 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004128 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004129
Craig Topper3669de42012-11-16 19:08:44 +00004130 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004131 if (LimitFloatPrecision <= 6) {
4132 // For floating-point precision of 6:
4133 //
4134 // LogofMantissa =
4135 // -1.1609546f +
4136 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004137 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004138 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004139 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004140 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004141 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004143 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004144 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4145 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004146 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004147 // For floating-point precision of 12:
4148 //
4149 // LogOfMantissa =
4150 // -1.7417939f +
4151 // (2.8212026f +
4152 // (-1.4699568f +
4153 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4154 //
4155 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004156 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004158 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004159 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004160 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4161 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004162 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004163 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4164 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004165 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004166 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004167 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4168 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004169 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004170 // For floating-point precision of 18:
4171 //
4172 // LogOfMantissa =
4173 // -2.1072184f +
4174 // (4.2372794f +
4175 // (-3.7029485f +
4176 // (2.2781945f +
4177 // (-0.87823314f +
4178 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4179 //
4180 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004181 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004182 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004183 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004184 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004185 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4186 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004187 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004188 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4189 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004191 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4192 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004193 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004194 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4195 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004196 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004197 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004198 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4199 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004200 }
Craig Topper3669de42012-11-16 19:08:44 +00004201
Craig Topperbef254a2012-11-23 18:38:31 +00004202 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004203 }
4204
Craig Topperbef254a2012-11-23 18:38:31 +00004205 // No special expansion.
4206 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004207}
4208
Craig Topperbef254a2012-11-23 18:38:31 +00004209/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004210/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004211static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004212 const TargetLowering &TLI) {
4213 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004214 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004215 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004216
Bill Wendlinged3bb782008-09-09 20:39:27 +00004217 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004218 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004219
Bill Wendling48416782008-09-09 00:28:24 +00004220 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004221 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004222 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004223
Bill Wendling48416782008-09-09 00:28:24 +00004224 // Different possible minimax approximations of significand in
4225 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004226 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004227 if (LimitFloatPrecision <= 6) {
4228 // For floating-point precision of 6:
4229 //
4230 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4231 //
4232 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004233 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004234 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004235 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004236 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004237 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004238 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4239 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004240 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004241 // For floating-point precision of 12:
4242 //
4243 // Log2ofMantissa =
4244 // -2.51285454f +
4245 // (4.07009056f +
4246 // (-2.12067489f +
4247 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004248 //
Bill Wendling48416782008-09-09 00:28:24 +00004249 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004250 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004251 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004252 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004253 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004254 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4255 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004256 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004257 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4258 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004259 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004260 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004261 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4262 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004263 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004264 // For floating-point precision of 18:
4265 //
4266 // Log2ofMantissa =
4267 // -3.0400495f +
4268 // (6.1129976f +
4269 // (-5.3420409f +
4270 // (3.2865683f +
4271 // (-1.2669343f +
4272 // (0.27515199f -
4273 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4274 //
4275 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004276 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004278 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004280 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4281 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004283 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4284 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004286 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4287 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004288 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004289 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4290 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004291 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004292 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004293 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4294 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004295 }
Craig Topper3669de42012-11-16 19:08:44 +00004296
Craig Topperbef254a2012-11-23 18:38:31 +00004297 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004298 }
Bill Wendling48416782008-09-09 00:28:24 +00004299
Craig Topperbef254a2012-11-23 18:38:31 +00004300 // No special expansion.
4301 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004302}
4303
Craig Topperbef254a2012-11-23 18:38:31 +00004304/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004305/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004306static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004307 const TargetLowering &TLI) {
4308 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004309 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004310 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004311
Bill Wendlinged3bb782008-09-09 20:39:27 +00004312 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004313 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004314 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004315 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004316
4317 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004318 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004319 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004320
Craig Topper3669de42012-11-16 19:08:44 +00004321 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004322 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004323 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004324 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004325 // Log10ofMantissa =
4326 // -0.50419619f +
4327 // (0.60948995f - 0.10380950f * x) * x;
4328 //
4329 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004330 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004331 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004332 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004333 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004334 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004335 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4336 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004337 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004338 // For floating-point precision of 12:
4339 //
4340 // Log10ofMantissa =
4341 // -0.64831180f +
4342 // (0.91751397f +
4343 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4344 //
4345 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004346 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004347 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004348 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004349 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004350 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4351 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004352 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004353 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004354 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4355 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004356 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004357 // For floating-point precision of 18:
4358 //
4359 // Log10ofMantissa =
4360 // -0.84299375f +
4361 // (1.5327582f +
4362 // (-1.0688956f +
4363 // (0.49102474f +
4364 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4365 //
4366 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004367 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004368 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004369 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004370 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004371 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4372 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004373 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004374 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4375 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004376 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004377 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4378 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004379 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004380 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004381 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4382 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004383 }
Craig Topper3669de42012-11-16 19:08:44 +00004384
Craig Topperbef254a2012-11-23 18:38:31 +00004385 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004386 }
Bill Wendling48416782008-09-09 00:28:24 +00004387
Craig Topperbef254a2012-11-23 18:38:31 +00004388 // No special expansion.
4389 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004390}
4391
Craig Topperd2638c12012-11-24 18:52:06 +00004392/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004393/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004394static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004395 const TargetLowering &TLI) {
4396 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004397 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004398 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004399
4400 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004401 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4402 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004403
4404 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004405 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004406 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004407
Craig Topper4a981752012-11-24 08:22:37 +00004408 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004409 if (LimitFloatPrecision <= 6) {
4410 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004411 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004412 // TwoToFractionalPartOfX =
4413 // 0.997535578f +
4414 // (0.735607626f + 0.252464424f * x) * x;
4415 //
4416 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004417 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004418 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004419 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004420 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004421 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004422 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4423 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004424 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004425 // For floating-point precision of 12:
4426 //
4427 // TwoToFractionalPartOfX =
4428 // 0.999892986f +
4429 // (0.696457318f +
4430 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4431 //
4432 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004433 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004434 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004435 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004436 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004437 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4438 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004439 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004440 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004441 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4442 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004443 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004444 // For floating-point precision of 18:
4445 //
4446 // TwoToFractionalPartOfX =
4447 // 0.999999982f +
4448 // (0.693148872f +
4449 // (0.240227044f +
4450 // (0.554906021e-1f +
4451 // (0.961591928e-2f +
4452 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4453 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004454 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004455 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004456 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004457 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004458 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4459 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004460 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004461 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4462 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004463 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004464 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4465 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004466 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004467 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4468 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004469 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004470 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004471 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4472 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004473 }
Craig Topper4a981752012-11-24 08:22:37 +00004474
4475 // Add the exponent into the result in integer domain.
4476 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4477 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004478 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4479 DAG.getNode(ISD::ADD, dl, MVT::i32,
4480 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004481 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004482
Craig Topperd2638c12012-11-24 18:52:06 +00004483 // No special expansion.
4484 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004485}
4486
Bill Wendling648930b2008-09-10 00:20:20 +00004487/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4488/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004489static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004490 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004491 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004492 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004493 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004494 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4495 APFloat Ten(10.0f);
4496 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004497 }
4498 }
4499
Craig Topper268b6222012-11-25 00:48:58 +00004500 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004501 // Put the exponent in the right bit position for later addition to the
4502 // final result:
4503 //
4504 // #define LOG2OF10 3.3219281f
4505 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004506 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004507 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004508 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004509
4510 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004511 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4512 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004513
4514 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004515 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004516 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004517
Craig Topper85719442012-11-25 00:15:07 +00004518 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004519 if (LimitFloatPrecision <= 6) {
4520 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004521 //
Bill Wendling648930b2008-09-10 00:20:20 +00004522 // twoToFractionalPartOfX =
4523 // 0.997535578f +
4524 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004525 //
Bill Wendling648930b2008-09-10 00:20:20 +00004526 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004527 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004528 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004529 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004530 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004531 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004532 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4533 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004534 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004535 // For floating-point precision of 12:
4536 //
4537 // TwoToFractionalPartOfX =
4538 // 0.999892986f +
4539 // (0.696457318f +
4540 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4541 //
4542 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004543 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004544 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004545 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004546 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004547 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4548 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004549 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004550 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004551 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4552 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004553 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004554 // For floating-point precision of 18:
4555 //
4556 // TwoToFractionalPartOfX =
4557 // 0.999999982f +
4558 // (0.693148872f +
4559 // (0.240227044f +
4560 // (0.554906021e-1f +
4561 // (0.961591928e-2f +
4562 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4563 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004564 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004565 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004566 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004567 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004568 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4569 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004570 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004571 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4572 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004573 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004574 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4575 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004576 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004577 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4578 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004579 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004580 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004581 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4582 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004583 }
Craig Topper85719442012-11-25 00:15:07 +00004584
4585 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004586 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4587 DAG.getNode(ISD::ADD, dl, MVT::i32,
4588 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004589 }
4590
Craig Topper79bd2052012-11-25 08:08:58 +00004591 // No special expansion.
4592 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004593}
4594
Chris Lattner39f18e52010-01-01 03:32:16 +00004595
4596/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004597static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004598 SelectionDAG &DAG) {
4599 // If RHS is a constant, we can expand this out to a multiplication tree,
4600 // otherwise we end up lowering to a call to __powidf2 (for example). When
4601 // optimizing for size, we only want to do this if the expansion would produce
4602 // a small number of multiplies, otherwise we do the full expansion.
4603 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4604 // Get the exponent as a positive value.
4605 unsigned Val = RHSC->getSExtValue();
4606 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004607
Chris Lattner39f18e52010-01-01 03:32:16 +00004608 // powi(x, 0) -> 1.0
4609 if (Val == 0)
4610 return DAG.getConstantFP(1.0, LHS.getValueType());
4611
Dan Gohman913c9982010-04-15 04:33:49 +00004612 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00004613 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004614 // If optimizing for size, don't insert too many multiplies. This
4615 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00004616 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004617 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004618 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004619 // powi(x,15) generates one more multiply than it should), but this has
4620 // the benefit of being both really simple and much better than a libcall.
4621 SDValue Res; // Logically starts equal to 1.0
4622 SDValue CurSquare = LHS;
4623 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004624 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004625 if (Res.getNode())
4626 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4627 else
4628 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004629 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004630
Chris Lattner39f18e52010-01-01 03:32:16 +00004631 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4632 CurSquare, CurSquare);
4633 Val >>= 1;
4634 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004635
Chris Lattner39f18e52010-01-01 03:32:16 +00004636 // If the original was negative, invert the result, producing 1/(x*x*x).
4637 if (RHSC->getSExtValue() < 0)
4638 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4639 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4640 return Res;
4641 }
4642 }
4643
4644 // Otherwise, expand to a libcall.
4645 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4646}
4647
Devang Patel8e60ff12011-05-16 21:24:05 +00004648// getTruncatedArgReg - Find underlying register used for an truncated
4649// argument.
4650static unsigned getTruncatedArgReg(const SDValue &N) {
4651 if (N.getOpcode() != ISD::TRUNCATE)
4652 return 0;
4653
4654 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004655 if (Ext.getOpcode() == ISD::AssertZext ||
4656 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004657 const SDValue &CFR = Ext.getOperand(0);
4658 if (CFR.getOpcode() == ISD::CopyFromReg)
4659 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004660 if (CFR.getOpcode() == ISD::TRUNCATE)
4661 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004662 }
4663 return 0;
4664}
4665
Evan Cheng6e822452010-04-28 23:08:54 +00004666/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4667/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4668/// At the end of instruction selection, they will be inserted to the entry BB.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004669bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V,
4670 MDNode *Variable,
4671 MDNode *Expr, int64_t Offset,
4672 bool IsIndirect,
4673 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004674 const Argument *Arg = dyn_cast<Argument>(V);
4675 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004676 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004677
Devang Patel03955532010-04-29 20:40:36 +00004678 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004679 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004680
Devang Patela46953d2010-04-29 18:50:36 +00004681 // Ignore inlined function arguments here.
4682 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004683 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004684 return false;
4685
David Blaikie0252265b2013-06-16 20:34:15 +00004686 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004687 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004688 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4689 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004690
David Blaikie0252265b2013-06-16 20:34:15 +00004691 if (!Op && N.getNode()) {
4692 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004693 if (N.getOpcode() == ISD::CopyFromReg)
4694 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4695 else
4696 Reg = getTruncatedArgReg(N);
4697 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004698 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4699 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4700 if (PR)
4701 Reg = PR;
4702 }
David Blaikie0252265b2013-06-16 20:34:15 +00004703 if (Reg)
4704 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004705 }
4706
David Blaikie0252265b2013-06-16 20:34:15 +00004707 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004708 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004709 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004710 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004711 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004712 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004713
David Blaikie0252265b2013-06-16 20:34:15 +00004714 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004715 // Check if frame index is available.
4716 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004717 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004718 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4719 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004720
David Blaikie0252265b2013-06-16 20:34:15 +00004721 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004722 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004723
David Blaikie0252265b2013-06-16 20:34:15 +00004724 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004725 FuncInfo.ArgDbgValues.push_back(
4726 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE),
4727 IsIndirect, Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004728 else
4729 FuncInfo.ArgDbgValues.push_back(
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004730 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4731 .addOperand(*Op)
4732 .addImm(Offset)
4733 .addMetadata(Variable)
4734 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004735
Evan Cheng5fb45a22010-04-29 01:40:30 +00004736 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004737}
Chris Lattner39f18e52010-01-01 03:32:16 +00004738
Douglas Gregor6739a892010-05-11 06:17:44 +00004739// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004740#if defined(_MSC_VER) && defined(setjmp) && \
4741 !defined(setjmp_undefined_for_msvc)
4742# pragma push_macro("setjmp")
4743# undef setjmp
4744# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004745#endif
4746
Dan Gohman575fad32008-09-03 16:12:24 +00004747/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4748/// we want to emit this as a call to a named external function, return the name
4749/// otherwise lower it and return null.
4750const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004751SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004752 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004753 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004754 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004755 SDValue Res;
4756
Dan Gohman575fad32008-09-03 16:12:24 +00004757 switch (Intrinsic) {
4758 default:
4759 // By default, turn this into a target intrinsic node.
4760 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004761 return nullptr;
4762 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4763 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4764 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004765 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004766 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004767 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004768 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004769 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004770 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004771 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004772 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004773 case Intrinsic::read_register: {
4774 Value *Reg = I.getArgOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004775 SDValue RegName =
4776 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004777 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004778 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4779 return nullptr;
4780 }
4781 case Intrinsic::write_register: {
4782 Value *Reg = I.getArgOperand(0);
4783 Value *RegValue = I.getArgOperand(1);
4784 SDValue Chain = getValue(RegValue).getOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004785 SDValue RegName =
4786 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Renato Golinc7aea402014-05-06 16:51:25 +00004787 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4788 RegName, getValue(RegValue)));
4789 return nullptr;
4790 }
Dan Gohman575fad32008-09-03 16:12:24 +00004791 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004792 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004793 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004794 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004795 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004796 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004797 // Assert for address < 256 since we support only user defined address
4798 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004799 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004800 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004801 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004802 < 256 &&
4803 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004804 SDValue Op1 = getValue(I.getArgOperand(0));
4805 SDValue Op2 = getValue(I.getArgOperand(1));
4806 SDValue Op3 = getValue(I.getArgOperand(2));
4807 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004808 if (!Align)
4809 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004810 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004811 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004812 MachinePointerInfo(I.getArgOperand(0)),
4813 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004814 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004815 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004816 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004817 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004818 // Assert for address < 256 since we support only user defined address
4819 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004820 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004821 < 256 &&
4822 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004823 SDValue Op1 = getValue(I.getArgOperand(0));
4824 SDValue Op2 = getValue(I.getArgOperand(1));
4825 SDValue Op3 = getValue(I.getArgOperand(2));
4826 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004827 if (!Align)
4828 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004829 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004830 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004831 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004832 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004833 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004834 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004835 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004836 // Assert for address < 256 since we support only user defined address
4837 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004838 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004839 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004840 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004841 < 256 &&
4842 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004843 SDValue Op1 = getValue(I.getArgOperand(0));
4844 SDValue Op2 = getValue(I.getArgOperand(1));
4845 SDValue Op3 = getValue(I.getArgOperand(2));
4846 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004847 if (!Align)
4848 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004849 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004850 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004851 MachinePointerInfo(I.getArgOperand(0)),
4852 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004853 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004854 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004855 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004856 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004857 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004858 MDNode *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004859 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004860 DIVariable DIVar(Variable);
4861 assert((!DIVar || DIVar.isVariable()) &&
4862 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4863 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004864 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004865 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004866 }
Dale Johannesene0983522010-04-26 20:06:49 +00004867
Devang Patel3bffd522010-09-02 21:29:42 +00004868 // Check if address has undef value.
4869 if (isa<UndefValue>(Address) ||
4870 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004871 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004872 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004873 }
4874
Dale Johannesene0983522010-04-26 20:06:49 +00004875 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004876 if (!N.getNode() && isa<Argument>(Address))
4877 // Check unused arguments map.
4878 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004879 SDDbgValue *SDV;
4880 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004881 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4882 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004883 // Parameters are handled specially.
4884 bool isParameter =
4885 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4886 isa<Argument>(Address));
4887
Devang Patel98d3edf2010-09-02 21:02:27 +00004888 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4889
Dale Johannesene0983522010-04-26 20:06:49 +00004890 if (isParameter && !AI) {
4891 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4892 if (FINode)
4893 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004894 SDV = DAG.getFrameIndexDbgValue(
4895 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004896 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004897 // Address is an argument, so try to emit its dbg value using
4898 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004899 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004900 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004901 }
Dale Johannesene0983522010-04-26 20:06:49 +00004902 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004903 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004904 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004905 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004906 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004907 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004908 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4909 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004910 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004911 }
Dale Johannesene0983522010-04-26 20:06:49 +00004912 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4913 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004914 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004915 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004916 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false,
4917 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004918 // If variable is pinned by a alloca in dominating bb then
4919 // use StaticAllocaMap.
4920 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004921 if (AI->getParent() != DI.getParent()) {
4922 DenseMap<const AllocaInst*, int>::iterator SI =
4923 FuncInfo.StaticAllocaMap.find(AI);
4924 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004925 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004926 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004927 DAG.AddDbgValue(SDV, nullptr, false);
4928 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004929 }
Devang Patelda25de82010-09-15 14:48:53 +00004930 }
4931 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004932 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004933 }
Dale Johannesene0983522010-04-26 20:06:49 +00004934 }
Craig Topperc0196b12014-04-14 00:51:57 +00004935 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004936 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004937 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004938 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004939 DIVariable DIVar(DI.getVariable());
4940 assert((!DIVar || DIVar.isVariable()) &&
4941 "Variable in DbgValueInst should be either null or a DIVariable.");
4942 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004943 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004944
4945 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004946 MDNode *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004947 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004948 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004949 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004950 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004951
Dale Johannesene0983522010-04-26 20:06:49 +00004952 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004953 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004954 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4955 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004956 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004957 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004958 // Do not use getValue() in here; we don't want to generate code at
4959 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004960 SDValue N = NodeMap[V];
4961 if (!N.getNode() && isa<Argument>(V))
4962 // Check unused arguments map.
4963 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004964 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004965 // A dbg.value for an alloca is always indirect.
4966 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004967 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset,
4968 IsIndirect, N)) {
4969 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4970 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004971 DAG.AddDbgValue(SDV, N.getNode(), false);
4972 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004973 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004974 // Do not call getValue(V) yet, as we don't want to generate code.
4975 // Remember it for later.
4976 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4977 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004978 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004979 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004980 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004981 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004982 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004983 }
4984
4985 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004986 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004987 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004988 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004989 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004990 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004991 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4992 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004993 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004994 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004995 DenseMap<const AllocaInst*, int>::iterator SI =
4996 FuncInfo.StaticAllocaMap.find(AI);
4997 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004998 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004999 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00005000 }
Dan Gohman575fad32008-09-03 16:12:24 +00005001
Duncan Sands8e6ccb62009-10-14 16:11:37 +00005002 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005003 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00005004 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00005005 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
5006 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005007 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005008 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005009 }
5010
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00005011 case Intrinsic::eh_return_i32:
5012 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00005013 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005014 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00005015 MVT::Other,
5016 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00005017 getValue(I.getArgOperand(0)),
5018 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005019 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00005020 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00005021 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00005022 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00005023 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005024 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005025 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005026 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00005027 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005028 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00005029 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00005030 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00005031 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
5032 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00005033 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00005034 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00005035 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005036 }
Jim Grosbach54c05302010-01-28 01:45:32 +00005037 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005038 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00005039 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00005040 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00005041 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00005042
Chris Lattnerfb964e52010-04-05 06:19:28 +00005043 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00005044 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00005045 }
Bill Wendling66b110f2011-09-28 03:36:43 +00005046 case Intrinsic::eh_sjlj_functioncontext: {
5047 // Get and store the index of the function context.
5048 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00005049 AllocaInst *FnCtx =
5050 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00005051 int FI = FuncInfo.StaticAllocaMap[FnCtx];
5052 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00005053 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00005054 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00005055 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00005056 SDValue Ops[2];
5057 Ops[0] = getRoot();
5058 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005059 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005060 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00005061 setValue(&I, Op.getValue(0));
5062 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005063 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00005064 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00005065 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005066 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00005067 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005068 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00005069 }
Jim Grosbach54c05302010-01-28 01:45:32 +00005070
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00005071 case Intrinsic::masked_load:
5072 visitMaskedLoad(I);
5073 return nullptr;
5074 case Intrinsic::masked_store:
5075 visitMaskedStore(I);
5076 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005077 case Intrinsic::x86_mmx_pslli_w:
5078 case Intrinsic::x86_mmx_pslli_d:
5079 case Intrinsic::x86_mmx_pslli_q:
5080 case Intrinsic::x86_mmx_psrli_w:
5081 case Intrinsic::x86_mmx_psrli_d:
5082 case Intrinsic::x86_mmx_psrli_q:
5083 case Intrinsic::x86_mmx_psrai_w:
5084 case Intrinsic::x86_mmx_psrai_d: {
5085 SDValue ShAmt = getValue(I.getArgOperand(1));
5086 if (isa<ConstantSDNode>(ShAmt)) {
5087 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00005088 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005089 }
5090 unsigned NewIntrinsic = 0;
5091 EVT ShAmtVT = MVT::v2i32;
5092 switch (Intrinsic) {
5093 case Intrinsic::x86_mmx_pslli_w:
5094 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
5095 break;
5096 case Intrinsic::x86_mmx_pslli_d:
5097 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
5098 break;
5099 case Intrinsic::x86_mmx_pslli_q:
5100 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
5101 break;
5102 case Intrinsic::x86_mmx_psrli_w:
5103 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
5104 break;
5105 case Intrinsic::x86_mmx_psrli_d:
5106 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
5107 break;
5108 case Intrinsic::x86_mmx_psrli_q:
5109 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
5110 break;
5111 case Intrinsic::x86_mmx_psrai_w:
5112 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
5113 break;
5114 case Intrinsic::x86_mmx_psrai_d:
5115 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
5116 break;
5117 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5118 }
5119
5120 // The vector shift intrinsics with scalars uses 32b shift amounts but
5121 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5122 // to be zero.
5123 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00005124 SDValue ShOps[2];
5125 ShOps[0] = ShAmt;
5126 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00005127 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00005128 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005129 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5130 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00005131 DAG.getConstant(NewIntrinsic, MVT::i32),
5132 getValue(I.getArgOperand(0)), ShAmt);
5133 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005134 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005135 }
Pete Cooper682c76b2012-02-24 03:51:49 +00005136 case Intrinsic::x86_avx_vinsertf128_pd_256:
5137 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00005138 case Intrinsic::x86_avx_vinsertf128_si_256:
5139 case Intrinsic::x86_avx2_vinserti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00005140 EVT DestVT = TLI.getValueType(I.getType());
5141 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00005142 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
5143 ElVT.getVectorNumElements();
Eric Christopher58a24612014-10-08 09:50:54 +00005144 Res =
5145 DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
5146 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
5147 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00005148 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005149 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00005150 }
5151 case Intrinsic::x86_avx_vextractf128_pd_256:
5152 case Intrinsic::x86_avx_vextractf128_ps_256:
5153 case Intrinsic::x86_avx_vextractf128_si_256:
5154 case Intrinsic::x86_avx2_vextracti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00005155 EVT DestVT = TLI.getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005156 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5157 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005158 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005159 getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005160 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005161 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005162 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005163 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005164 case Intrinsic::convertff:
5165 case Intrinsic::convertfsi:
5166 case Intrinsic::convertfui:
5167 case Intrinsic::convertsif:
5168 case Intrinsic::convertuif:
5169 case Intrinsic::convertss:
5170 case Intrinsic::convertsu:
5171 case Intrinsic::convertus:
5172 case Intrinsic::convertuu: {
5173 ISD::CvtCode Code = ISD::CVT_INVALID;
5174 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005175 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005176 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5177 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5178 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5179 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5180 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5181 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5182 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5183 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5184 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5185 }
Eric Christopher58a24612014-10-08 09:50:54 +00005186 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005187 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005188 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005189 DAG.getValueType(DestVT),
5190 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005191 getValue(I.getArgOperand(1)),
5192 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005193 Code);
5194 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005195 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005196 }
Dan Gohman575fad32008-09-03 16:12:24 +00005197 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005198 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005199 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005200 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005201 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00005202 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005203 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005204 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00005205 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005206 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005207 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00005208 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005209 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005210 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00005211 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005212 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005213 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00005214 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005215 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005216 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005217 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005218 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005219 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005220 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005221 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005222 case Intrinsic::sin:
5223 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005224 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005225 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005226 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005227 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005228 case Intrinsic::nearbyint:
5229 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005230 unsigned Opcode;
5231 switch (Intrinsic) {
5232 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5233 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5234 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5235 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5236 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5237 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5238 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5239 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5240 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5241 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005242 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005243 }
5244
Andrew Trickef9de2a2013-05-25 02:42:55 +00005245 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005246 getValue(I.getArgOperand(0)).getValueType(),
5247 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005248 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005249 }
Matt Arsenault7c936902014-10-21 23:01:01 +00005250 case Intrinsic::minnum:
5251 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
5252 getValue(I.getArgOperand(0)).getValueType(),
5253 getValue(I.getArgOperand(0)),
5254 getValue(I.getArgOperand(1))));
5255 return nullptr;
5256 case Intrinsic::maxnum:
5257 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
5258 getValue(I.getArgOperand(0)).getValueType(),
5259 getValue(I.getArgOperand(0)),
5260 getValue(I.getArgOperand(1))));
5261 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005262 case Intrinsic::copysign:
5263 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5264 getValue(I.getArgOperand(0)).getValueType(),
5265 getValue(I.getArgOperand(0)),
5266 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005267 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005268 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005269 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005270 getValue(I.getArgOperand(0)).getValueType(),
5271 getValue(I.getArgOperand(0)),
5272 getValue(I.getArgOperand(1)),
5273 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005274 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005275 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00005276 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005277 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00005278 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005279 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005280 getValue(I.getArgOperand(0)).getValueType(),
5281 getValue(I.getArgOperand(0)),
5282 getValue(I.getArgOperand(1)),
5283 getValue(I.getArgOperand(2))));
5284 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005285 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005286 getValue(I.getArgOperand(0)).getValueType(),
5287 getValue(I.getArgOperand(0)),
5288 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005289 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005290 getValue(I.getArgOperand(0)).getValueType(),
5291 Mul,
5292 getValue(I.getArgOperand(2)));
5293 setValue(&I, Add);
5294 }
Craig Topperc0196b12014-04-14 00:51:57 +00005295 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005296 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005297 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005298 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5299 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5300 getValue(I.getArgOperand(0)),
5301 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005302 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005303 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005304 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00005305 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00005306 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5307 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005308 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005309 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005310 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005311 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005312 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005313 }
5314 case Intrinsic::readcyclecounter: {
5315 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005316 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005317 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005318 setValue(&I, Res);
5319 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005320 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005321 }
Dan Gohman575fad32008-09-03 16:12:24 +00005322 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005323 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005324 getValue(I.getArgOperand(0)).getValueType(),
5325 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005326 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005327 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005328 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005329 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005330 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005331 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005332 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005333 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005334 }
5335 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005336 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005337 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005338 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005339 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005340 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005341 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005342 }
5343 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005344 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005345 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005346 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005347 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005348 }
5349 case Intrinsic::stacksave: {
5350 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005351 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005352 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005353 setValue(&I, Res);
5354 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005355 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005356 }
5357 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005358 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005359 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005360 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005361 }
Bill Wendling13020d22008-11-18 11:01:33 +00005362 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005363 // Emit code into the DAG to store the stack guard onto the stack.
5364 MachineFunction &MF = DAG.getMachineFunction();
5365 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00005366 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005367 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005368 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5369 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005370
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005371 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5372 // global variable __stack_chk_guard.
5373 if (!GV)
5374 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5375 if (BC->getOpcode() == Instruction::BitCast)
5376 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5377
Eric Christopher58a24612014-10-08 09:50:54 +00005378 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005379 // Emit a LOAD_STACK_GUARD node.
5380 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5381 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005382 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005383 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5384 unsigned Flags = MachineMemOperand::MOLoad |
5385 MachineMemOperand::MOInvariant;
5386 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5387 PtrTy.getSizeInBits() / 8,
5388 DAG.getEVTAlignment(PtrTy));
5389 Node->setMemRefs(MemRefs, MemRefs + 1);
5390
5391 // Copy the guard value to a virtual register so that it can be
5392 // retrieved in the epilogue.
5393 Src = SDValue(Node, 0);
5394 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00005395 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005396 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5397
5398 SPDescriptor.setGuardReg(Reg);
5399 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5400 } else {
5401 Src = getValue(I.getArgOperand(0)); // The guard's value.
5402 }
5403
Gabor Greifeba0be72010-06-25 09:38:13 +00005404 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005405
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005406 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005407 MFI->setStackProtectorIndex(FI);
5408
5409 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5410
5411 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005412 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005413 MachinePointerInfo::getFixedStack(FI),
5414 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005415 setValue(&I, Res);
5416 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005417 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005418 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005419 case Intrinsic::objectsize: {
5420 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005421 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005422
5423 assert(CI && "Non-constant type in __builtin_object_size?");
5424
Gabor Greifeba0be72010-06-25 09:38:13 +00005425 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005426 EVT Ty = Arg.getValueType();
5427
Dan Gohmanf1d83042010-06-18 14:22:04 +00005428 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005429 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005430 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005431 Res = DAG.getConstant(0, Ty);
5432
5433 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005434 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005435 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005436 case Intrinsic::annotation:
5437 case Intrinsic::ptr_annotation:
5438 // Drop the intrinsic, but forward the value
5439 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005440 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005441 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005442 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005443 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005444 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005445
5446 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005447 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005448
5449 SDValue Ops[6];
5450 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005451 Ops[1] = getValue(I.getArgOperand(0));
5452 Ops[2] = getValue(I.getArgOperand(1));
5453 Ops[3] = getValue(I.getArgOperand(2));
5454 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005455 Ops[5] = DAG.getSrcValue(F);
5456
Craig Topper48d114b2014-04-26 18:35:24 +00005457 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005458
Duncan Sandsa0984362011-09-06 13:37:06 +00005459 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005460 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005461 }
5462 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005463 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005464 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005465 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005466 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005467 }
Dan Gohman575fad32008-09-03 16:12:24 +00005468 case Intrinsic::gcroot:
5469 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005470 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005471 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005472
Dan Gohman575fad32008-09-03 16:12:24 +00005473 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5474 GFI->addStackRoot(FI->getIndex(), TypeMap);
5475 }
Craig Topperc0196b12014-04-14 00:51:57 +00005476 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005477 case Intrinsic::gcread:
5478 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005479 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005480 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005481 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005482 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005483
5484 case Intrinsic::expect: {
5485 // Just replace __builtin_expect(exp, c) with EXP.
5486 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005487 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005488 }
5489
Shuxin Yangcdde0592012-10-19 20:11:16 +00005490 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005491 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005492 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005493 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005494 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005495 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005496 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005497 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005498 }
5499 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005500
5501 TargetLowering::CallLoweringInfo CLI(DAG);
5502 CLI.setDebugLoc(sdl).setChain(getRoot())
5503 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00005504 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005505 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005506
Eric Christopher58a24612014-10-08 09:50:54 +00005507 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005508 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005509 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005510 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005511
Bill Wendling5eee7442008-11-21 02:38:44 +00005512 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005513 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005514 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005515 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005516 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005517 case Intrinsic::smul_with_overflow: {
5518 ISD::NodeType Op;
5519 switch (Intrinsic) {
5520 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5521 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5522 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5523 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5524 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5525 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5526 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5527 }
5528 SDValue Op1 = getValue(I.getArgOperand(0));
5529 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005530
Craig Topperbc680062012-04-11 04:34:11 +00005531 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005532 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005533 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005534 }
Dan Gohman575fad32008-09-03 16:12:24 +00005535 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005536 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005537 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005538 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005539 Ops[1] = getValue(I.getArgOperand(0));
5540 Ops[2] = getValue(I.getArgOperand(1));
5541 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005542 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005543 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005544 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005545 EVT::getIntegerVT(*Context, 8),
5546 MachinePointerInfo(I.getArgOperand(0)),
5547 0, /* align */
5548 false, /* volatile */
5549 rw==0, /* read */
5550 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005551 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005552 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005553 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005554 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005555 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005556 // Stack coloring is not enabled in O0, discard region information.
5557 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005558 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005559
Nadav Rotemd753a952012-09-10 08:43:23 +00005560 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005561 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005562
Craig Toppere1c1d362013-07-03 05:11:49 +00005563 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5564 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005565 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5566
5567 // Could not find an Alloca.
5568 if (!LifetimeObject)
5569 continue;
5570
Pete Cooper230332f2014-10-17 22:59:33 +00005571 // First check that the Alloca is static, otherwise it won't have a
5572 // valid frame index.
5573 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5574 if (SI == FuncInfo.StaticAllocaMap.end())
5575 return nullptr;
5576
5577 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00005578
5579 SDValue Ops[2];
5580 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00005581 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005582 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5583
Craig Topper48d114b2014-04-26 18:35:24 +00005584 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005585 DAG.setRoot(Res);
5586 }
Craig Topperc0196b12014-04-14 00:51:57 +00005587 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005588 }
5589 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005590 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00005591 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005592 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005593 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005594 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005595 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005596 case Intrinsic::stackprotectorcheck: {
5597 // Do not actually emit anything for this basic block. Instead we initialize
5598 // the stack protector descriptor and export the guard variable so we can
5599 // access it in FinishBasicBlock.
5600 const BasicBlock *BB = I.getParent();
5601 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5602 ExportFromCurrentBlock(SPDescriptor.getGuard());
5603
5604 // Flush our exports since we are going to process a terminator.
5605 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005606 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005607 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005608 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005609 return TLI.getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005610 case Intrinsic::donothing:
5611 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005612 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005613 case Intrinsic::experimental_stackmap: {
5614 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005615 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005616 }
5617 case Intrinsic::experimental_patchpoint_void:
5618 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00005619 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00005620 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005621 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00005622 case Intrinsic::experimental_gc_statepoint: {
5623 visitStatepoint(I);
5624 return nullptr;
5625 }
5626 case Intrinsic::experimental_gc_result_int:
5627 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00005628 case Intrinsic::experimental_gc_result_ptr:
5629 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00005630 visitGCResult(I);
5631 return nullptr;
5632 }
5633 case Intrinsic::experimental_gc_relocate: {
5634 visitGCRelocate(I);
5635 return nullptr;
5636 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00005637 case Intrinsic::instrprof_increment:
5638 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00005639
5640 case Intrinsic::frameallocate: {
5641 MachineFunction &MF = DAG.getMachineFunction();
5642 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5643
5644 // Do the allocation and map it as a normal value.
5645 // FIXME: Maybe we should add this to the alloca map so that we don't have
5646 // to register allocate it?
5647 uint64_t Size = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue();
5648 int Alloc = MF.getFrameInfo()->CreateFrameAllocation(Size);
5649 MVT PtrVT = TLI.getPointerTy(0);
5650 SDValue FIVal = DAG.getFrameIndex(Alloc, PtrVT);
5651 setValue(&I, FIVal);
5652
5653 // Directly emit a FRAME_ALLOC machine instr. Label assignment emission is
5654 // the same on all targets.
5655 MCSymbol *FrameAllocSym =
5656 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(MF.getName());
5657 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
5658 TII->get(TargetOpcode::FRAME_ALLOC))
5659 .addSym(FrameAllocSym)
5660 .addFrameIndex(Alloc);
5661
5662 return nullptr;
5663 }
5664
Reid Kleckner3542ace2015-01-13 01:51:34 +00005665 case Intrinsic::framerecover: {
5666 // i8* @llvm.framerecover(i8* %fn, i8* %fp)
Reid Klecknere9b89312015-01-13 00:48:10 +00005667 MachineFunction &MF = DAG.getMachineFunction();
5668 MVT PtrVT = TLI.getPointerTy(0);
5669
5670 // Get the symbol that defines the frame offset.
5671 Function *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5672 MCSymbol *FrameAllocSym =
5673 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(Fn->getName());
5674
5675 // Create a TargetExternalSymbol for the label to avoid any target lowering
5676 // that would make this PC relative.
5677 StringRef Name = FrameAllocSym->getName();
5678 assert(Name.size() == strlen(Name.data()) && "not null terminated");
5679 SDValue OffsetSym = DAG.getTargetExternalSymbol(Name.data(), PtrVT);
5680 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00005681 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00005682
5683 // Add the offset to the FP.
5684 Value *FP = I.getArgOperand(1);
5685 SDValue FPVal = getValue(FP);
5686 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5687 setValue(&I, Add);
5688
5689 return nullptr;
5690 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00005691 case Intrinsic::eh_begincatch:
5692 case Intrinsic::eh_endcatch:
5693 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Dan Gohman575fad32008-09-03 16:12:24 +00005694 }
5695}
5696
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005697std::pair<SDValue, SDValue>
5698SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5699 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005700 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005701 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005702
Chris Lattnerfb964e52010-04-05 06:19:28 +00005703 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005704 // Insert a label before the invoke call to mark the try range. This can be
5705 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005706 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005707
Jim Grosbach54c05302010-01-28 01:45:32 +00005708 // For SjLj, keep track of which landing pads go with which invokes
5709 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005710 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005711 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005712 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005713 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005714
Jim Grosbach54c05302010-01-28 01:45:32 +00005715 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005716 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005717 }
5718
Dan Gohman575fad32008-09-03 16:12:24 +00005719 // Both PendingLoads and PendingExports must be flushed here;
5720 // this call might not return.
5721 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005722 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005723
5724 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005725 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005726 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5727 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005728
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005729 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005730 "Non-null chain expected with non-tail call!");
5731 assert((Result.second.getNode() || !Result.first.getNode()) &&
5732 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005733
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005734 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005735 // As a special case, a null chain means that a tail call has been emitted
5736 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005737 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005738
5739 // Since there's no actual continuation from this block, nothing can be
5740 // relying on us setting vregs for them.
5741 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005742 } else {
5743 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005744 }
Dan Gohman575fad32008-09-03 16:12:24 +00005745
Chris Lattnerfb964e52010-04-05 06:19:28 +00005746 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005747 // Insert a label at the end of the invoke call to mark the try range. This
5748 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005749 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005750 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005751
5752 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005753 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005754 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005755
5756 return Result;
5757}
5758
5759void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5760 bool isTailCall,
5761 MachineBasicBlock *LandingPad) {
5762 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5763 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5764 Type *RetTy = FTy->getReturnType();
5765
5766 TargetLowering::ArgListTy Args;
5767 TargetLowering::ArgListEntry Entry;
5768 Args.reserve(CS.arg_size());
5769
5770 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5771 i != e; ++i) {
5772 const Value *V = *i;
5773
5774 // Skip empty types
5775 if (V->getType()->isEmptyTy())
5776 continue;
5777
5778 SDValue ArgNode = getValue(V);
5779 Entry.Node = ArgNode; Entry.Ty = V->getType();
5780
5781 // Skip the first return-type Attribute to get to params.
5782 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5783 Args.push_back(Entry);
5784 }
5785
5786 // Check if target-independent constraints permit a tail call here.
5787 // Target-dependent constraints are checked within TLI->LowerCallTo.
5788 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5789 isTailCall = false;
5790
5791 TargetLowering::CallLoweringInfo CLI(DAG);
5792 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5793 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5794 .setTailCall(isTailCall);
5795 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5796
5797 if (Result.first.getNode())
5798 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005799}
5800
Chris Lattner1a32ede2009-12-24 00:37:38 +00005801/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5802/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005803static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005804 for (const User *U : V->users()) {
5805 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005806 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005807 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005808 if (C->isNullValue())
5809 continue;
5810 // Unknown instruction.
5811 return false;
5812 }
5813 return true;
5814}
5815
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005816static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005817 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005818 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005819
Chris Lattner1a32ede2009-12-24 00:37:38 +00005820 // Check to see if this load can be trivially constant folded, e.g. if the
5821 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005822 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005823 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005824 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005825 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005826
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005827 if (const Constant *LoadCst =
5828 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005829 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005830 return Builder.getValue(LoadCst);
5831 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005832
Chris Lattner1a32ede2009-12-24 00:37:38 +00005833 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5834 // still constant memory, the input chain can be the entry node.
5835 SDValue Root;
5836 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005837
Chris Lattner1a32ede2009-12-24 00:37:38 +00005838 // Do not serialize (non-volatile) loads of constant memory with anything.
5839 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5840 Root = Builder.DAG.getEntryNode();
5841 ConstantMemory = true;
5842 } else {
5843 // Do not serialize non-volatile loads against each other.
5844 Root = Builder.DAG.getRoot();
5845 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005846
Chris Lattner1a32ede2009-12-24 00:37:38 +00005847 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005848 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005849 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005850 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005851 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005852 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005853
Chris Lattner1a32ede2009-12-24 00:37:38 +00005854 if (!ConstantMemory)
5855 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5856 return LoadVal;
5857}
5858
Richard Sandiforde3827752013-08-16 10:55:47 +00005859/// processIntegerCallValue - Record the value for an instruction that
5860/// produces an integer result, converting the type where necessary.
5861void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5862 SDValue Value,
5863 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005864 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005865 if (IsSigned)
5866 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5867 else
5868 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5869 setValue(&I, Value);
5870}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005871
5872/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5873/// If so, return true and lower it, otherwise return false and it will be
5874/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005875bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005876 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005877 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005878 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005879
Gabor Greifeba0be72010-06-25 09:38:13 +00005880 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005881 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005882 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005883 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005884 return false;
5885
Richard Sandiforde3827752013-08-16 10:55:47 +00005886 const Value *Size = I.getArgOperand(2);
5887 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5888 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005889 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005890 setValue(&I, DAG.getConstant(0, CallVT));
5891 return true;
5892 }
5893
Richard Sandiford564681c2013-08-12 10:28:10 +00005894 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5895 std::pair<SDValue, SDValue> Res =
5896 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005897 getValue(LHS), getValue(RHS), getValue(Size),
5898 MachinePointerInfo(LHS),
5899 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005900 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005901 processIntegerCallValue(I, Res.first, true);
5902 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005903 return true;
5904 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005905
Chris Lattner1a32ede2009-12-24 00:37:38 +00005906 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5907 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005908 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005909 bool ActuallyDoIt = true;
5910 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005911 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005912 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005913 default:
5914 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005915 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005916 ActuallyDoIt = false;
5917 break;
5918 case 2:
5919 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005920 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005921 break;
5922 case 4:
5923 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005924 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005925 break;
5926 case 8:
5927 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005928 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005929 break;
5930 /*
5931 case 16:
5932 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005933 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005934 LoadTy = VectorType::get(LoadTy, 4);
5935 break;
5936 */
5937 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005938
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005939 // This turns into unaligned loads. We only do this if the target natively
5940 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5941 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005942
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005943 // Require that we can find a legal MVT, and only do this if the target
5944 // supports unaligned loads of that type. Expanding into byte loads would
5945 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005946 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005947 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005948 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5949 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005950 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5951 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005952 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005953 if (!TLI.isTypeLegal(LoadVT) ||
5954 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5955 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005956 ActuallyDoIt = false;
5957 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005958
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005959 if (ActuallyDoIt) {
5960 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5961 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005962
Andrew Trickef9de2a2013-05-25 02:42:55 +00005963 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005964 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005965 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005966 return true;
5967 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005968 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005969
5970
Chris Lattner1a32ede2009-12-24 00:37:38 +00005971 return false;
5972}
5973
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005974/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5975/// form. If so, return true and lower it, otherwise return false and it
5976/// will be lowered like a normal call.
5977bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5978 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5979 if (I.getNumArgOperands() != 3)
5980 return false;
5981
5982 const Value *Src = I.getArgOperand(0);
5983 const Value *Char = I.getArgOperand(1);
5984 const Value *Length = I.getArgOperand(2);
5985 if (!Src->getType()->isPointerTy() ||
5986 !Char->getType()->isIntegerTy() ||
5987 !Length->getType()->isIntegerTy() ||
5988 !I.getType()->isPointerTy())
5989 return false;
5990
5991 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5992 std::pair<SDValue, SDValue> Res =
5993 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5994 getValue(Src), getValue(Char), getValue(Length),
5995 MachinePointerInfo(Src));
5996 if (Res.first.getNode()) {
5997 setValue(&I, Res.first);
5998 PendingLoads.push_back(Res.second);
5999 return true;
6000 }
6001
6002 return false;
6003}
6004
Richard Sandifordbb83a502013-08-16 11:29:37 +00006005/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
6006/// optimized form. If so, return true and lower it, otherwise return false
6007/// and it will be lowered like a normal call.
6008bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
6009 // Verify that the prototype makes sense. char *strcpy(char *, char *)
6010 if (I.getNumArgOperands() != 2)
6011 return false;
6012
6013 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6014 if (!Arg0->getType()->isPointerTy() ||
6015 !Arg1->getType()->isPointerTy() ||
6016 !I.getType()->isPointerTy())
6017 return false;
6018
6019 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
6020 std::pair<SDValue, SDValue> Res =
6021 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
6022 getValue(Arg0), getValue(Arg1),
6023 MachinePointerInfo(Arg0),
6024 MachinePointerInfo(Arg1), isStpcpy);
6025 if (Res.first.getNode()) {
6026 setValue(&I, Res.first);
6027 DAG.setRoot(Res.second);
6028 return true;
6029 }
6030
6031 return false;
6032}
6033
Richard Sandifordca232712013-08-16 11:21:54 +00006034/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
6035/// If so, return true and lower it, otherwise return false and it will be
6036/// lowered like a normal call.
6037bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
6038 // Verify that the prototype makes sense. int strcmp(void*,void*)
6039 if (I.getNumArgOperands() != 2)
6040 return false;
6041
6042 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6043 if (!Arg0->getType()->isPointerTy() ||
6044 !Arg1->getType()->isPointerTy() ||
6045 !I.getType()->isIntegerTy())
6046 return false;
6047
6048 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
6049 std::pair<SDValue, SDValue> Res =
6050 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
6051 getValue(Arg0), getValue(Arg1),
6052 MachinePointerInfo(Arg0),
6053 MachinePointerInfo(Arg1));
6054 if (Res.first.getNode()) {
6055 processIntegerCallValue(I, Res.first, true);
6056 PendingLoads.push_back(Res.second);
6057 return true;
6058 }
6059
6060 return false;
6061}
6062
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006063/// visitStrLenCall -- See if we can lower a strlen call into an optimized
6064/// form. If so, return true and lower it, otherwise return false and it
6065/// will be lowered like a normal call.
6066bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
6067 // Verify that the prototype makes sense. size_t strlen(char *)
6068 if (I.getNumArgOperands() != 1)
6069 return false;
6070
6071 const Value *Arg0 = I.getArgOperand(0);
6072 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
6073 return false;
6074
6075 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
6076 std::pair<SDValue, SDValue> Res =
6077 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
6078 getValue(Arg0), MachinePointerInfo(Arg0));
6079 if (Res.first.getNode()) {
6080 processIntegerCallValue(I, Res.first, false);
6081 PendingLoads.push_back(Res.second);
6082 return true;
6083 }
6084
6085 return false;
6086}
6087
6088/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
6089/// form. If so, return true and lower it, otherwise return false and it
6090/// will be lowered like a normal call.
6091bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
6092 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
6093 if (I.getNumArgOperands() != 2)
6094 return false;
6095
6096 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6097 if (!Arg0->getType()->isPointerTy() ||
6098 !Arg1->getType()->isIntegerTy() ||
6099 !I.getType()->isIntegerTy())
6100 return false;
6101
6102 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
6103 std::pair<SDValue, SDValue> Res =
6104 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
6105 getValue(Arg0), getValue(Arg1),
6106 MachinePointerInfo(Arg0));
6107 if (Res.first.getNode()) {
6108 processIntegerCallValue(I, Res.first, false);
6109 PendingLoads.push_back(Res.second);
6110 return true;
6111 }
6112
6113 return false;
6114}
6115
Bob Wilson874886c2012-08-03 23:29:17 +00006116/// visitUnaryFloatCall - If a call instruction is a unary floating-point
6117/// operation (as expected), translate it to an SDNode with the specified opcode
6118/// and return true.
6119bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
6120 unsigned Opcode) {
6121 // Sanity check that it really is a unary floating-point call.
6122 if (I.getNumArgOperands() != 1 ||
6123 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
6124 I.getType() != I.getArgOperand(0)->getType() ||
6125 !I.onlyReadsMemory())
6126 return false;
6127
6128 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006129 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00006130 return true;
6131}
Chris Lattner1a32ede2009-12-24 00:37:38 +00006132
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00006133/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00006134/// operation (as expected), translate it to an SDNode with the specified opcode
6135/// and return true.
6136bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
6137 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00006138 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00006139 if (I.getNumArgOperands() != 2 ||
6140 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
6141 I.getType() != I.getArgOperand(0)->getType() ||
6142 I.getType() != I.getArgOperand(1)->getType() ||
6143 !I.onlyReadsMemory())
6144 return false;
6145
6146 SDValue Tmp0 = getValue(I.getArgOperand(0));
6147 SDValue Tmp1 = getValue(I.getArgOperand(1));
6148 EVT VT = Tmp0.getValueType();
6149 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
6150 return true;
6151}
6152
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006153void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00006154 // Handle inline assembly differently.
6155 if (isa<InlineAsm>(I.getCalledValue())) {
6156 visitInlineAsm(&I);
6157 return;
6158 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006159
Michael J. Spencer0e36e032010-10-21 20:49:23 +00006160 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00006161 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00006162
Craig Topperc0196b12014-04-14 00:51:57 +00006163 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00006164 if (Function *F = I.getCalledFunction()) {
6165 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00006166 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00006167 if (unsigned IID = II->getIntrinsicID(F)) {
6168 RenameFn = visitIntrinsicCall(I, IID);
6169 if (!RenameFn)
6170 return;
6171 }
6172 }
Dan Gohman575fad32008-09-03 16:12:24 +00006173 if (unsigned IID = F->getIntrinsicID()) {
6174 RenameFn = visitIntrinsicCall(I, IID);
6175 if (!RenameFn)
6176 return;
6177 }
6178 }
6179
6180 // Check for well-known libc/libm calls. If the function is internal, it
6181 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00006182 LibFunc::Func Func;
6183 if (!F->hasLocalLinkage() && F->hasName() &&
6184 LibInfo->getLibFunc(F->getName(), Func) &&
6185 LibInfo->hasOptimizedCodeGen(Func)) {
6186 switch (Func) {
6187 default: break;
6188 case LibFunc::copysign:
6189 case LibFunc::copysignf:
6190 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00006191 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00006192 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
6193 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00006194 I.getType() == I.getArgOperand(1)->getType() &&
6195 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00006196 SDValue LHS = getValue(I.getArgOperand(0));
6197 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006198 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00006199 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00006200 return;
6201 }
Bob Wilson871701c2012-08-03 21:26:24 +00006202 break;
6203 case LibFunc::fabs:
6204 case LibFunc::fabsf:
6205 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00006206 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00006207 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006208 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00006209 case LibFunc::fmin:
6210 case LibFunc::fminf:
6211 case LibFunc::fminl:
6212 if (visitBinaryFloatCall(I, ISD::FMINNUM))
6213 return;
6214 break;
6215 case LibFunc::fmax:
6216 case LibFunc::fmaxf:
6217 case LibFunc::fmaxl:
6218 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
6219 return;
6220 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006221 case LibFunc::sin:
6222 case LibFunc::sinf:
6223 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00006224 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00006225 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006226 break;
6227 case LibFunc::cos:
6228 case LibFunc::cosf:
6229 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00006230 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00006231 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006232 break;
6233 case LibFunc::sqrt:
6234 case LibFunc::sqrtf:
6235 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00006236 case LibFunc::sqrt_finite:
6237 case LibFunc::sqrtf_finite:
6238 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00006239 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00006240 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006241 break;
6242 case LibFunc::floor:
6243 case LibFunc::floorf:
6244 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00006245 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006246 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006247 break;
6248 case LibFunc::nearbyint:
6249 case LibFunc::nearbyintf:
6250 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006251 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006252 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006253 break;
6254 case LibFunc::ceil:
6255 case LibFunc::ceilf:
6256 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006257 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006258 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006259 break;
6260 case LibFunc::rint:
6261 case LibFunc::rintf:
6262 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006263 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006264 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006265 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006266 case LibFunc::round:
6267 case LibFunc::roundf:
6268 case LibFunc::roundl:
6269 if (visitUnaryFloatCall(I, ISD::FROUND))
6270 return;
6271 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006272 case LibFunc::trunc:
6273 case LibFunc::truncf:
6274 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006275 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006276 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006277 break;
6278 case LibFunc::log2:
6279 case LibFunc::log2f:
6280 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006281 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006282 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006283 break;
6284 case LibFunc::exp2:
6285 case LibFunc::exp2f:
6286 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006287 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006288 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006289 break;
6290 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006291 if (visitMemCmpCall(I))
6292 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006293 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006294 case LibFunc::memchr:
6295 if (visitMemChrCall(I))
6296 return;
6297 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006298 case LibFunc::strcpy:
6299 if (visitStrCpyCall(I, false))
6300 return;
6301 break;
6302 case LibFunc::stpcpy:
6303 if (visitStrCpyCall(I, true))
6304 return;
6305 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006306 case LibFunc::strcmp:
6307 if (visitStrCmpCall(I))
6308 return;
6309 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006310 case LibFunc::strlen:
6311 if (visitStrLenCall(I))
6312 return;
6313 break;
6314 case LibFunc::strnlen:
6315 if (visitStrNLenCall(I))
6316 return;
6317 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006318 }
6319 }
Dan Gohman575fad32008-09-03 16:12:24 +00006320 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006321
Dan Gohman575fad32008-09-03 16:12:24 +00006322 SDValue Callee;
6323 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006324 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006325 else
Eric Christopher58a24612014-10-08 09:50:54 +00006326 Callee = DAG.getExternalSymbol(RenameFn,
6327 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006328
Bill Wendling0602f392009-12-23 01:28:19 +00006329 // Check if we can potentially perform a tail call. More detailed checking is
6330 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006331 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006332}
6333
Benjamin Kramer355ce072011-03-26 16:35:10 +00006334namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006335
Dan Gohman575fad32008-09-03 16:12:24 +00006336/// AsmOperandInfo - This contains information for each constraint that we are
6337/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006338class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006339public:
Dan Gohman575fad32008-09-03 16:12:24 +00006340 /// CallOperand - If this is the result output operand or a clobber
6341 /// this is null, otherwise it is the incoming operand to the CallInst.
6342 /// This gets modified as the asm is processed.
6343 SDValue CallOperand;
6344
6345 /// AssignedRegs - If this is a register or register class operand, this
6346 /// contains the set of register corresponding to the operand.
6347 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006348
John Thompson1094c802010-09-13 18:15:37 +00006349 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006350 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006351 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006352
Owen Anderson53aa7a92009-08-10 22:56:29 +00006353 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006354 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006355 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006356 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006357 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006358 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006359 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006360
Chris Lattner3b1833c2008-10-17 17:05:25 +00006361 if (isa<BasicBlock>(CallOperandVal))
6362 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006363
Chris Lattner229907c2011-07-18 04:54:35 +00006364 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006365
Eric Christopher44804282011-05-09 20:04:43 +00006366 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006367 // If this is an indirect operand, the operand is a pointer to the
6368 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006369 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006370 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006371 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006372 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006373 OpTy = PtrTy->getElementType();
6374 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006375
Eric Christopher44804282011-05-09 20:04:43 +00006376 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006377 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006378 if (STy->getNumElements() == 1)
6379 OpTy = STy->getElementType(0);
6380
Chris Lattner3b1833c2008-10-17 17:05:25 +00006381 // If OpTy is not a single value, it may be a struct/union that we
6382 // can tile with integers.
6383 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006384 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006385 switch (BitSize) {
6386 default: break;
6387 case 1:
6388 case 8:
6389 case 16:
6390 case 32:
6391 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006392 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006393 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006394 break;
6395 }
6396 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006397
Chris Lattner3b1833c2008-10-17 17:05:25 +00006398 return TLI.getValueType(OpTy, true);
6399 }
Dan Gohman575fad32008-09-03 16:12:24 +00006400};
Dan Gohman4db93c92010-05-29 17:53:24 +00006401
John Thompsone8360b72010-10-29 17:29:13 +00006402typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6403
Benjamin Kramer355ce072011-03-26 16:35:10 +00006404} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006405
Dan Gohman575fad32008-09-03 16:12:24 +00006406/// GetRegistersForValue - Assign registers (virtual or physical) for the
6407/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006408/// register allocator to handle the assignment process. However, if the asm
6409/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006410/// allocation. This produces generally horrible, but correct, code.
6411///
6412/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006413///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006414static void GetRegistersForValue(SelectionDAG &DAG,
6415 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006416 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006417 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006418 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006419
Dan Gohman575fad32008-09-03 16:12:24 +00006420 MachineFunction &MF = DAG.getMachineFunction();
6421 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006422
Dan Gohman575fad32008-09-03 16:12:24 +00006423 // If this is a constraint for a single physreg, or a constraint for a
6424 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00006425 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
6426 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
6427 OpInfo.ConstraintCode,
6428 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006429
6430 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006431 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006432 // If this is a FP input in an integer register (or visa versa) insert a bit
6433 // cast of the input value. More generally, handle any case where the input
6434 // value disagrees with the register class we plan to stick this in.
6435 if (OpInfo.Type == InlineAsm::isInput &&
6436 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006437 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006438 // types are identical size, use a bitcast to convert (e.g. two differing
6439 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006440 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006441 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006442 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006443 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006444 OpInfo.ConstraintVT = RegVT;
6445 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6446 // If the input is a FP value and we want it in FP registers, do a
6447 // bitcast to the corresponding integer type. This turns an f64 value
6448 // into i64, which can be passed with two i32 values on a 32-bit
6449 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006450 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006451 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006452 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006453 OpInfo.ConstraintVT = RegVT;
6454 }
6455 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006456
Owen Anderson117c9e82009-08-12 00:36:31 +00006457 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006458 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006459
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006460 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006461 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006462
6463 // If this is a constraint for a specific physical register, like {r17},
6464 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006465 if (unsigned AssignedReg = PhysReg.first) {
6466 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006467 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006468 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006469
Dan Gohman575fad32008-09-03 16:12:24 +00006470 // Get the actual register value type. This is important, because the user
6471 // may have asked for (e.g.) the AX register in i32 type. We need to
6472 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006473 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006474
Dan Gohman575fad32008-09-03 16:12:24 +00006475 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006476 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006477
6478 // If this is an expanded reference, add the rest of the regs to Regs.
6479 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006480 TargetRegisterClass::iterator I = RC->begin();
6481 for (; *I != AssignedReg; ++I)
6482 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006483
Dan Gohman575fad32008-09-03 16:12:24 +00006484 // Already added the first reg.
6485 --NumRegs; ++I;
6486 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006487 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006488 Regs.push_back(*I);
6489 }
6490 }
Bill Wendlingac087582009-12-22 01:25:10 +00006491
Dan Gohmand16aa542010-05-29 17:03:36 +00006492 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006493 return;
6494 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006495
Dan Gohman575fad32008-09-03 16:12:24 +00006496 // Otherwise, if this was a reference to an LLVM register class, create vregs
6497 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006498 if (const TargetRegisterClass *RC = PhysReg.second) {
6499 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006500 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006501 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006502
Evan Cheng968c3b02009-03-23 08:01:15 +00006503 // Create the appropriate number of virtual registers.
6504 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6505 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006506 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006507
Dan Gohmand16aa542010-05-29 17:03:36 +00006508 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006509 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006510 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006511
Dan Gohman575fad32008-09-03 16:12:24 +00006512 // Otherwise, we couldn't allocate enough registers for this.
6513}
6514
Dan Gohman575fad32008-09-03 16:12:24 +00006515/// visitInlineAsm - Handle a call to an InlineAsm object.
6516///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006517void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6518 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006519
6520 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006521 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006522
Eric Christopher58a24612014-10-08 09:50:54 +00006523 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00006524 TargetLowering::AsmOperandInfoVector TargetConstraints =
6525 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006526
John Thompson1094c802010-09-13 18:15:37 +00006527 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006528
Dan Gohman575fad32008-09-03 16:12:24 +00006529 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6530 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006531 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6532 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006533 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006534
Patrik Hagglundf9934612012-12-19 15:19:11 +00006535 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006536
6537 // Compute the value type for each operand.
6538 switch (OpInfo.Type) {
6539 case InlineAsm::isOutput:
6540 // Indirect outputs just consume an argument.
6541 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006542 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006543 break;
6544 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006545
Dan Gohman575fad32008-09-03 16:12:24 +00006546 // The return value of the call is this value. As such, there is no
6547 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006548 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006549 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00006550 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006551 } else {
6552 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00006553 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006554 }
6555 ++ResNo;
6556 break;
6557 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006558 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006559 break;
6560 case InlineAsm::isClobber:
6561 // Nothing to do.
6562 break;
6563 }
6564
6565 // If this is an input or an indirect output, process the call argument.
6566 // BasicBlocks are labels, currently appearing only in asm's.
6567 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006568 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006569 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006570 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006571 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006572 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006573
Eric Christopher58a24612014-10-08 09:50:54 +00006574 OpVT =
6575 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006576 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006577
Dan Gohman575fad32008-09-03 16:12:24 +00006578 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006579
John Thompson1094c802010-09-13 18:15:37 +00006580 // Indirect operand accesses access memory.
6581 if (OpInfo.isIndirect)
6582 hasMemory = true;
6583 else {
6584 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006585 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006586 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006587 if (CType == TargetLowering::C_Memory) {
6588 hasMemory = true;
6589 break;
6590 }
6591 }
6592 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006593 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006594
John Thompson1094c802010-09-13 18:15:37 +00006595 SDValue Chain, Flag;
6596
6597 // We won't need to flush pending loads if this asm doesn't touch
6598 // memory and is nonvolatile.
6599 if (hasMemory || IA->hasSideEffects())
6600 Chain = getRoot();
6601 else
6602 Chain = DAG.getRoot();
6603
Chris Lattner160e8ab2008-10-18 18:49:30 +00006604 // Second pass over the constraints: compute which constraint option to use
6605 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006606 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006607 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006608
John Thompson8118ef82010-09-24 22:24:05 +00006609 // If this is an output operand with a matching input operand, look up the
6610 // matching input. If their types mismatch, e.g. one is an integer, the
6611 // other is floating point, or their sizes are different, flag it as an
6612 // error.
6613 if (OpInfo.hasMatchingInput()) {
6614 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006615
John Thompson8118ef82010-09-24 22:24:05 +00006616 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00006617 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
6618 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6619 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6620 OpInfo.ConstraintVT);
6621 std::pair<unsigned, const TargetRegisterClass *> InputRC =
6622 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
6623 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006624 if ((OpInfo.ConstraintVT.isInteger() !=
6625 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006626 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006627 report_fatal_error("Unsupported asm: input constraint"
6628 " with a matching output constraint of"
6629 " incompatible type!");
6630 }
6631 Input.ConstraintVT = OpInfo.ConstraintVT;
6632 }
6633 }
6634
Dan Gohman575fad32008-09-03 16:12:24 +00006635 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006636 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006637
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006638 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6639 OpInfo.Type == InlineAsm::isClobber)
6640 continue;
6641
Dan Gohman575fad32008-09-03 16:12:24 +00006642 // If this is a memory input, and if the operand is not indirect, do what we
6643 // need to to provide an address for the memory input.
6644 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6645 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006646 assert((OpInfo.isMultipleAlternative ||
6647 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006648 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006649
Dan Gohman575fad32008-09-03 16:12:24 +00006650 // Memory operands really want the address of the value. If we don't have
6651 // an indirect input, put it in the constpool if we can, otherwise spill
6652 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006653 // TODO: This isn't quite right. We need to handle these according to
6654 // the addressing mode that the constraint wants. Also, this may take
6655 // an additional register for the computation and we don't want that
6656 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006657
Dan Gohman575fad32008-09-03 16:12:24 +00006658 // If the operand is a float, integer, or vector constant, spill to a
6659 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006660 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006661 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006662 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006663 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00006664 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006665 } else {
6666 // Otherwise, create a stack slot and emit a store to it before the
6667 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006668 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00006669 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
6670 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006671 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006672 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00006673 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006674 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006675 OpInfo.CallOperand, StackSlot,
6676 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006677 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006678 OpInfo.CallOperand = StackSlot;
6679 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006680
Dan Gohman575fad32008-09-03 16:12:24 +00006681 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006682 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006683
Dan Gohman575fad32008-09-03 16:12:24 +00006684 // It is now an indirect operand.
6685 OpInfo.isIndirect = true;
6686 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006687
Dan Gohman575fad32008-09-03 16:12:24 +00006688 // If this constraint is for a specific register, allocate it before
6689 // anything else.
6690 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006691 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006692 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006693
Dan Gohman575fad32008-09-03 16:12:24 +00006694 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006695 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006696 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6697 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006698
Dan Gohman575fad32008-09-03 16:12:24 +00006699 // C_Register operands have already been allocated, Other/Memory don't need
6700 // to be.
6701 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006702 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006703 }
6704
Dan Gohman575fad32008-09-03 16:12:24 +00006705 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6706 std::vector<SDValue> AsmNodeOperands;
6707 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6708 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006709 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006710 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006711
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006712 // If we have a !srcloc metadata node associated with it, we want to attach
6713 // this to the ultimately generated inline asm machineinstr. To do this, we
6714 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006715 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006716 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006717
Chad Rosier9e1274f2012-10-30 19:11:54 +00006718 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6719 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006720 unsigned ExtraInfo = 0;
6721 if (IA->hasSideEffects())
6722 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6723 if (IA->isAlignStack())
6724 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006725 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006726 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006727
6728 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6729 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6730 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6731
6732 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006733 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006734
Chad Rosier86f60502012-10-30 20:01:12 +00006735 // Ideally, we would only check against memory constraints. However, the
6736 // meaning of an other constraint can be target-specific and we can't easily
6737 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6738 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006739 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6740 OpInfo.ConstraintType == TargetLowering::C_Other) {
6741 if (OpInfo.Type == InlineAsm::isInput)
6742 ExtraInfo |= InlineAsm::Extra_MayLoad;
6743 else if (OpInfo.Type == InlineAsm::isOutput)
6744 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006745 else if (OpInfo.Type == InlineAsm::isClobber)
6746 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006747 }
6748 }
6749
Evan Cheng6eb516d2011-01-07 23:50:32 +00006750 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006751 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006752
Dan Gohman575fad32008-09-03 16:12:24 +00006753 // Loop over all of the inputs, copying the operand values into the
6754 // appropriate registers and processing the output regs.
6755 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006756
Dan Gohman575fad32008-09-03 16:12:24 +00006757 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6758 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006759
Dan Gohman575fad32008-09-03 16:12:24 +00006760 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6761 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6762
6763 switch (OpInfo.Type) {
6764 case InlineAsm::isOutput: {
6765 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6766 OpInfo.ConstraintType != TargetLowering::C_Register) {
6767 // Memory output, or 'other' output (e.g. 'X' constraint).
6768 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6769
6770 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006771 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6772 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Eric Christopher58a24612014-10-08 09:50:54 +00006773 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006774 AsmNodeOperands.push_back(OpInfo.CallOperand);
6775 break;
6776 }
6777
6778 // Otherwise, this is a register or register class output.
6779
6780 // Copy the output from the appropriate register. Find a register that
6781 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006782 if (OpInfo.AssignedRegs.Regs.empty()) {
6783 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006784 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006785 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006786 Twine(OpInfo.ConstraintCode) + "'");
6787 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006788 }
Dan Gohman575fad32008-09-03 16:12:24 +00006789
6790 // If this is an indirect operand, store through the pointer after the
6791 // asm.
6792 if (OpInfo.isIndirect) {
6793 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6794 OpInfo.CallOperandVal));
6795 } else {
6796 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006797 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006798 // Concatenate this output onto the outputs list.
6799 RetValRegs.append(OpInfo.AssignedRegs);
6800 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006801
Dan Gohman575fad32008-09-03 16:12:24 +00006802 // Add information to the INLINEASM node to know that this register is
6803 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006804 OpInfo.AssignedRegs
6805 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6806 ? InlineAsm::Kind_RegDefEarlyClobber
6807 : InlineAsm::Kind_RegDef,
6808 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006809 break;
6810 }
6811 case InlineAsm::isInput: {
6812 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006813
Chris Lattner860df6e2008-10-17 16:47:46 +00006814 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006815 // If this is required to match an output register we have already set,
6816 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006817 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006818
Dan Gohman575fad32008-09-03 16:12:24 +00006819 // Scan until we find the definition we already emitted of this operand.
6820 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006821 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006822 for (; OperandNo; --OperandNo) {
6823 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006824 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006825 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006826 assert((InlineAsm::isRegDefKind(OpFlag) ||
6827 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6828 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006829 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006830 }
6831
Evan Cheng2e559232009-03-20 18:03:34 +00006832 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006833 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006834 if (InlineAsm::isRegDefKind(OpFlag) ||
6835 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006836 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006837 if (OpInfo.isIndirect) {
6838 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006839 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006840 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6841 " don't know how to handle tied "
6842 "indirect register inputs");
6843 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006844 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006845
Dan Gohman575fad32008-09-03 16:12:24 +00006846 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006847 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006848 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006849 MatchedRegs.RegVTs.push_back(RegVT);
6850 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006851 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006852 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006853 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006854 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6855 else {
6856 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006857 Ctx.emitError(CS.getInstruction(),
6858 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006859 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006860 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006861 }
6862 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006863 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006864 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006865 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006866 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006867 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006868 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006869 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006870 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006871
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006872 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6873 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6874 "Unexpected number of operands");
6875 // Add information to the INLINEASM node to know about this input.
6876 // See InlineAsm.h isUseOperandTiedToDef.
6877 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6878 OpInfo.getMatchedOperand());
6879 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006880 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006881 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6882 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006883 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006884
Dale Johannesencaca5482010-07-13 20:17:05 +00006885 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006886 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6887 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006888 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006889
Dale Johannesencaca5482010-07-13 20:17:05 +00006890 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006891 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006892 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006893 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006894 if (Ops.empty()) {
6895 LLVMContext &Ctx = *DAG.getContext();
6896 Ctx.emitError(CS.getInstruction(),
6897 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006898 Twine(OpInfo.ConstraintCode) + "'");
6899 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006900 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006901
Dan Gohman575fad32008-09-03 16:12:24 +00006902 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006903 unsigned ResOpType =
6904 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006905 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006906 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006907 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6908 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006909 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006910
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006911 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006912 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006913 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006914 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006915
Dan Gohman575fad32008-09-03 16:12:24 +00006916 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006917 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006918 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006919 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006920 AsmNodeOperands.push_back(InOperandVal);
6921 break;
6922 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006923
Dan Gohman575fad32008-09-03 16:12:24 +00006924 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6925 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6926 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006927
6928 // TODO: Support this.
6929 if (OpInfo.isIndirect) {
6930 LLVMContext &Ctx = *DAG.getContext();
6931 Ctx.emitError(CS.getInstruction(),
6932 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006933 "for constraint '" +
6934 Twine(OpInfo.ConstraintCode) + "'");
6935 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006936 }
Dan Gohman575fad32008-09-03 16:12:24 +00006937
6938 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006939 if (OpInfo.AssignedRegs.Regs.empty()) {
6940 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006941 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006942 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006943 Twine(OpInfo.ConstraintCode) + "'");
6944 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006945 }
Dan Gohman575fad32008-09-03 16:12:24 +00006946
Andrew Trickef9de2a2013-05-25 02:42:55 +00006947 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006948 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006949
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006950 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006951 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006952 break;
6953 }
6954 case InlineAsm::isClobber: {
6955 // Add the clobbered value to the operand list, so that the register
6956 // allocator is aware that the physreg got clobbered.
6957 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006958 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006959 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006960 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006961 break;
6962 }
6963 }
6964 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006965
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006966 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006967 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006968 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006969
Andrew Trickef9de2a2013-05-25 02:42:55 +00006970 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006971 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006972 Flag = Chain.getValue(1);
6973
6974 // If this asm returns a register value, copy the result from that register
6975 // and set it as the value of the call.
6976 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006977 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006978 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006979
Chris Lattner160e8ab2008-10-18 18:49:30 +00006980 // FIXME: Why don't we do this for inline asms with MRVs?
6981 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006982 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006983
Chris Lattner160e8ab2008-10-18 18:49:30 +00006984 // If any of the results of the inline asm is a vector, it may have the
6985 // wrong width/num elts. This can happen for register classes that can
6986 // contain multiple different value types. The preg or vreg allocated may
6987 // not have the same VT as was expected. Convert it to the right type
6988 // with bit_convert.
6989 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006990 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006991 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006992
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006993 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006994 ResultType.isInteger() && Val.getValueType().isInteger()) {
6995 // If a result value was tied to an input value, the computed result may
6996 // have a wider width than the expected result. Extract the relevant
6997 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006998 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006999 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007000
Chris Lattner160e8ab2008-10-18 18:49:30 +00007001 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00007002 }
Dan Gohman6de25562008-10-18 01:03:45 +00007003
Dan Gohman575fad32008-09-03 16:12:24 +00007004 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00007005 // Don't need to use this as a chain in this case.
7006 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
7007 return;
Dan Gohman575fad32008-09-03 16:12:24 +00007008 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007009
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007010 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007011
Dan Gohman575fad32008-09-03 16:12:24 +00007012 // Process indirect outputs, first output all of the flagged copies out of
7013 // physregs.
7014 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
7015 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007016 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007017 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00007018 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00007019 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
7020 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007021
Dan Gohman575fad32008-09-03 16:12:24 +00007022 // Emit the non-flagged stores from the physregs.
7023 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00007024 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007025 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00007026 StoresToEmit[i].first,
7027 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00007028 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00007029 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00007030 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00007031 }
7032
Dan Gohman575fad32008-09-03 16:12:24 +00007033 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00007034 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00007035
Dan Gohman575fad32008-09-03 16:12:24 +00007036 DAG.setRoot(Chain);
7037}
7038
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007039void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007040 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00007041 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00007042 getValue(I.getArgOperand(0)),
7043 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00007044}
7045
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007046void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00007047 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7048 const DataLayout &DL = *TLI.getDataLayout();
7049 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00007050 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00007051 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00007052 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00007053 setValue(&I, V);
7054 DAG.setRoot(V.getValue(1));
7055}
7056
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007057void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007058 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00007059 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00007060 getValue(I.getArgOperand(0)),
7061 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00007062}
7063
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007064void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007065 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00007066 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00007067 getValue(I.getArgOperand(0)),
7068 getValue(I.getArgOperand(1)),
7069 DAG.getSrcValue(I.getArgOperand(0)),
7070 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00007071}
7072
Andrew Trick74f4c742013-10-31 17:18:24 +00007073/// \brief Lower an argument list according to the target calling convention.
7074///
7075/// \return A tuple of <return-value, token-chain>
7076///
7077/// This is a helper for lowering intrinsics that follow a target calling
7078/// convention or require stack pointer adjustment. Only a subset of the
7079/// intrinsic's operands need to participate in the calling convention.
7080std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007081SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007082 unsigned NumArgs, SDValue Callee,
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007083 bool UseVoidTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00007084 MachineBasicBlock *LandingPad,
7085 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00007086 TargetLowering::ArgListTy Args;
7087 Args.reserve(NumArgs);
7088
7089 // Populate the argument list.
7090 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00007091 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
7092 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007093 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00007094
7095 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
7096
7097 TargetLowering::ArgListEntry Entry;
7098 Entry.Node = getValue(V);
7099 Entry.Ty = V->getType();
7100 Entry.setAttributes(&CS, AttrI);
7101 Args.push_back(Entry);
7102 }
7103
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007104 Type *retTy = UseVoidTy ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00007105 TargetLowering::CallLoweringInfo CLI(DAG);
7106 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007107 .setCallee(CS.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00007108 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00007109
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007110 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00007111}
7112
Andrew Trick4a1abb72013-11-22 19:07:36 +00007113/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
7114/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00007115///
7116/// Constants are converted to TargetConstants purely as an optimization to
7117/// avoid constant materialization and register allocation.
7118///
7119/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
7120/// generate addess computation nodes, and so ExpandISelPseudo can convert the
7121/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
7122/// address materialization and register allocation, but may also be required
7123/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
7124/// alloca in the entry block, then the runtime may assume that the alloca's
7125/// StackMap location can be read immediately after compilation and that the
7126/// location is valid at any point during execution (this is similar to the
7127/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
7128/// only available in a register, then the runtime would need to trap when
7129/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007130static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Andrew Trick4a1abb72013-11-22 19:07:36 +00007131 SmallVectorImpl<SDValue> &Ops,
7132 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007133 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
7134 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00007135 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
7136 Ops.push_back(
7137 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
7138 Ops.push_back(
7139 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00007140 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
7141 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
7142 Ops.push_back(
7143 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00007144 } else
7145 Ops.push_back(OpVal);
7146 }
7147}
7148
Andrew Trick74f4c742013-10-31 17:18:24 +00007149/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
7150void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
7151 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
7152 // [live variables...])
7153
7154 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
7155
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007156 SDValue Chain, InFlag, Callee, NullPtr;
7157 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00007158
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007159 SDLoc DL = getCurSDLoc();
7160 Callee = getValue(CI.getCalledValue());
7161 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00007162
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007163 // The stackmap intrinsic only records the live variables (the arguemnts
7164 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
7165 // intrinsic, this won't be lowered to a function call. This means we don't
7166 // have to worry about calling conventions and target specific lowering code.
7167 // Instead we perform the call lowering right here.
7168 //
7169 // chain, flag = CALLSEQ_START(chain, 0)
7170 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
7171 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
7172 //
7173 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
7174 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00007175
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00007176 // Add the <id> and <numBytes> constants.
7177 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7178 Ops.push_back(DAG.getTargetConstant(
7179 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
7180 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7181 Ops.push_back(DAG.getTargetConstant(
7182 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007183
Andrew Trick74f4c742013-10-31 17:18:24 +00007184 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007185 addStackMapLiveVars(&CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007186
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007187 // We are not pushing any register mask info here on the operands list,
7188 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00007189
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007190 // Push the chain and the glue flag.
7191 Ops.push_back(Chain);
7192 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00007193
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007194 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00007195 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007196 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
7197 Chain = SDValue(SM, 0);
7198 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00007199
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007200 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00007201
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007202 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00007203
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007204 // Set the root to the target-lowered call chain.
7205 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007206
7207 // Inform the Frame Information that we have a stackmap in this function.
7208 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00007209}
7210
7211/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007212void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
7213 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00007214 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00007215 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007216 // i8* <target>,
7217 // i32 <numArgs>,
7218 // [Args...],
7219 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00007220
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007221 CallingConv::ID CC = CS.getCallingConv();
7222 bool IsAnyRegCC = CC == CallingConv::AnyReg;
7223 bool HasDef = !CS->getType()->isVoidTy();
7224 SDValue Callee = getValue(CS->getOperand(2)); // <target>
Andrew Trick74f4c742013-10-31 17:18:24 +00007225
7226 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007227 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007228 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00007229
7230 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007231 // Intrinsics include all meta-operands up to but not including CC.
7232 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007233 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00007234 "Not enough arguments provided to the patchpoint intrinsic");
7235
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007236 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007237 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00007238 std::pair<SDValue, SDValue> Result =
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007239 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC,
Hal Finkel0ad96c82015-01-13 17:48:04 +00007240 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007241
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007242 SDNode *CallEnd = Result.second.getNode();
7243 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007244 CallEnd = CallEnd->getOperand(0).getNode();
7245
Andrew Trick74f4c742013-10-31 17:18:24 +00007246 /// Get a call instruction from the call sequence chain.
7247 /// Tail calls are not allowed.
7248 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7249 "Expected a callseq node.");
7250 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007251 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00007252
7253 // Replace the target specific call node with the patchable intrinsic.
7254 SmallVector<SDValue, 8> Ops;
7255
Andrew Tricka2428e02013-11-22 19:07:33 +00007256 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007257 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007258 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007259 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007260 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007261 Ops.push_back(DAG.getTargetConstant(
7262 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7263
Andrew Trick74f4c742013-10-31 17:18:24 +00007264 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007265 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007266 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007267 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7268 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007269
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007270 // Adjust <numArgs> to account for any arguments that have been passed on the
7271 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007272 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007273 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
7274 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007275 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7276
7277 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007278 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007279
7280 // Add the arguments we omitted previously. The register allocator should
7281 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007282 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007283 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007284 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007285
Andrew Tricka2428e02013-11-22 19:07:33 +00007286 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007287 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00007288 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00007289
7290 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007291 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007292
7293 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007294 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007295 Ops.push_back(*(Call->op_end()-2));
7296 else
7297 Ops.push_back(*(Call->op_end()-1));
7298
7299 // Push the chain (this is originally the first operand of the call, but
7300 // becomes now the last or second to last operand).
7301 Ops.push_back(*(Call->op_begin()));
7302
7303 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007304 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007305 Ops.push_back(*(Call->op_end()-1));
7306
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007307 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007308 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007309 // Create the return types based on the intrinsic definition
7310 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7311 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007312 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007313 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007314
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007315 // There is always a chain and a glue type at the end
7316 ValueVTs.push_back(MVT::Other);
7317 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007318 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007319 } else
7320 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7321
7322 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007323 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7324 getCurSDLoc(), NodeTys, Ops);
7325
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007326 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007327 if (HasDef) {
7328 if (IsAnyRegCC)
7329 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007330 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007331 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007332 }
Andrew Trick6664df12013-11-05 22:44:04 +00007333
7334 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007335 // call sequence. Furthermore the location of the chain and glue can change
7336 // when the AnyReg calling convention is used and the intrinsic returns a
7337 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007338 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007339 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7340 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7341 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7342 } else
7343 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007344 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007345
7346 // Inform the Frame Information that we have a patchpoint in this function.
7347 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007348}
7349
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007350/// Returns an AttributeSet representing the attributes applied to the return
7351/// value of the given call.
7352static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7353 SmallVector<Attribute::AttrKind, 2> Attrs;
7354 if (CLI.RetSExt)
7355 Attrs.push_back(Attribute::SExt);
7356 if (CLI.RetZExt)
7357 Attrs.push_back(Attribute::ZExt);
7358 if (CLI.IsInReg)
7359 Attrs.push_back(Attribute::InReg);
7360
7361 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7362 Attrs);
7363}
7364
Dan Gohman575fad32008-09-03 16:12:24 +00007365/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007366/// implementation, which just calls LowerCall.
7367/// FIXME: When all targets are
7368/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007369std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007370TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007371 // Handle the incoming return values from the call.
7372 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007373 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007374 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007375 SmallVector<uint64_t, 4> Offsets;
7376 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7377
7378 SmallVector<ISD::OutputArg, 4> Outs;
7379 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7380
7381 bool CanLowerReturn =
7382 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7383 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7384
7385 SDValue DemoteStackSlot;
7386 int DemoteStackIdx = -100;
7387 if (!CanLowerReturn) {
7388 // FIXME: equivalent assert?
7389 // assert(!CS.hasInAllocaArgument() &&
7390 // "sret demotion is incompatible with inalloca");
7391 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7392 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7393 MachineFunction &MF = CLI.DAG.getMachineFunction();
7394 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7395 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7396
7397 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7398 ArgListEntry Entry;
7399 Entry.Node = DemoteStackSlot;
7400 Entry.Ty = StackSlotPtrType;
7401 Entry.isSExt = false;
7402 Entry.isZExt = false;
7403 Entry.isInReg = false;
7404 Entry.isSRet = true;
7405 Entry.isNest = false;
7406 Entry.isByVal = false;
7407 Entry.isReturned = false;
7408 Entry.Alignment = Align;
7409 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7410 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7411 } else {
7412 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7413 EVT VT = RetTys[I];
7414 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7415 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7416 for (unsigned i = 0; i != NumRegs; ++i) {
7417 ISD::InputArg MyFlags;
7418 MyFlags.VT = RegisterVT;
7419 MyFlags.ArgVT = VT;
7420 MyFlags.Used = CLI.IsReturnValueUsed;
7421 if (CLI.RetSExt)
7422 MyFlags.Flags.setSExt();
7423 if (CLI.RetZExt)
7424 MyFlags.Flags.setZExt();
7425 if (CLI.IsInReg)
7426 MyFlags.Flags.setInReg();
7427 CLI.Ins.push_back(MyFlags);
7428 }
Stephen Lin699808c2013-04-30 22:49:28 +00007429 }
7430 }
7431
Dan Gohman575fad32008-09-03 16:12:24 +00007432 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007433 CLI.Outs.clear();
7434 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007435 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007436 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007437 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007438 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007439 Type *FinalType = Args[i].Ty;
7440 if (Args[i].isByVal)
7441 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7442 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7443 FinalType, CLI.CallConv, CLI.IsVarArg);
7444 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7445 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007446 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007447 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007448 SDValue Op = SDValue(Args[i].Node.getNode(),
7449 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007450 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007451 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007452
7453 if (Args[i].isZExt)
7454 Flags.setZExt();
7455 if (Args[i].isSExt)
7456 Flags.setSExt();
7457 if (Args[i].isInReg)
7458 Flags.setInReg();
7459 if (Args[i].isSRet)
7460 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007461 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007462 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007463 if (Args[i].isInAlloca) {
7464 Flags.setInAlloca();
7465 // Set the byval flag for CCAssignFn callbacks that don't know about
7466 // inalloca. This way we can know how many bytes we should've allocated
7467 // and how many bytes a callee cleanup function will pop. If we port
7468 // inalloca to more targets, we'll have to add custom inalloca handling
7469 // in the various CC lowering callbacks.
7470 Flags.setByVal();
7471 }
7472 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007473 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7474 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007475 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007476 // For ByVal, alignment should come from FE. BE will guess if this
7477 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007478 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007479 if (Args[i].Alignment)
7480 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007481 else
7482 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007483 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007484 }
7485 if (Args[i].isNest)
7486 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007487 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007488 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00007489 Flags.setOrigAlign(OriginalAlignment);
7490
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007491 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007492 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007493 SmallVector<SDValue, 4> Parts(NumParts);
7494 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7495
7496 if (Args[i].isSExt)
7497 ExtendKind = ISD::SIGN_EXTEND;
7498 else if (Args[i].isZExt)
7499 ExtendKind = ISD::ZERO_EXTEND;
7500
Stephen Lin699808c2013-04-30 22:49:28 +00007501 // Conservatively only handle 'returned' on non-vectors for now
7502 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7503 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7504 "unexpected use of 'returned'");
7505 // Before passing 'returned' to the target lowering code, ensure that
7506 // either the register MVT and the actual EVT are the same size or that
7507 // the return value and argument are extended in the same way; in these
7508 // cases it's safe to pass the argument register value unchanged as the
7509 // return register value (although it's at the target's option whether
7510 // to do so)
7511 // TODO: allow code generation to take advantage of partially preserved
7512 // registers rather than clobbering the entire register when the
7513 // parameter extension method is not compatible with the return
7514 // extension method
7515 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7516 (ExtendKind != ISD::ANY_EXTEND &&
7517 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7518 Flags.setReturned();
7519 }
7520
Craig Topperc0196b12014-04-14 00:51:57 +00007521 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7522 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007523
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007524 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007525 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007526 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007527 i < CLI.NumFixedArgs,
7528 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007529 if (NumParts > 1 && j == 0)
7530 MyFlags.Flags.setSplit();
7531 else if (j != 0)
7532 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007533
Justin Holewinskiaa583972012-05-25 16:35:28 +00007534 CLI.Outs.push_back(MyFlags);
7535 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007536 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007537
7538 if (NeedsRegBlock && Value == NumValues - 1)
7539 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00007540 }
7541 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007542
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007543 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007544 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007545
7546 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007547 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007548 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007549 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007550 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007551 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007552 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007553
7554 // For a tail call, the return value is merely live-out and there aren't
7555 // any nodes in the DAG representing it. Return a special value to
7556 // indicate that a tail call has been emitted and no more Instructions
7557 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007558 if (CLI.IsTailCall) {
7559 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007560 return std::make_pair(SDValue(), SDValue());
7561 }
7562
Justin Holewinskiaa583972012-05-25 16:35:28 +00007563 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007564 assert(InVals[i].getNode() &&
7565 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007566 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007567 "LowerCall emitted a value with the wrong type!");
7568 });
7569
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007570 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007571 if (!CanLowerReturn) {
7572 // The instruction result is the result of loading from the
7573 // hidden sret parameter.
7574 SmallVector<EVT, 1> PVTs;
7575 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007576
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007577 ComputeValueVTs(*this, PtrRetTy, PVTs);
7578 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7579 EVT PtrVT = PVTs[0];
7580
7581 unsigned NumValues = RetTys.size();
7582 ReturnValues.resize(NumValues);
7583 SmallVector<SDValue, 4> Chains(NumValues);
7584
7585 for (unsigned i = 0; i < NumValues; ++i) {
7586 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7587 CLI.DAG.getConstant(Offsets[i], PtrVT));
7588 SDValue L = CLI.DAG.getLoad(
7589 RetTys[i], CLI.DL, CLI.Chain, Add,
7590 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7591 false, false, 1);
7592 ReturnValues[i] = L;
7593 Chains[i] = L.getValue(1);
7594 }
7595
7596 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7597 } else {
7598 // Collect the legal value parts into potentially illegal values
7599 // that correspond to the original function's return values.
7600 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7601 if (CLI.RetSExt)
7602 AssertOp = ISD::AssertSext;
7603 else if (CLI.RetZExt)
7604 AssertOp = ISD::AssertZext;
7605 unsigned CurReg = 0;
7606 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7607 EVT VT = RetTys[I];
7608 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7609 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7610
7611 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7612 NumRegs, RegisterVT, VT, nullptr,
7613 AssertOp));
7614 CurReg += NumRegs;
7615 }
7616
7617 // For a function returning void, there is no return value. We can't create
7618 // such a node, so we just return a null return value in that case. In
7619 // that case, nothing will actually look at the value.
7620 if (ReturnValues.empty())
7621 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007622 }
7623
Justin Holewinskiaa583972012-05-25 16:35:28 +00007624 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007625 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007626 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007627}
7628
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007629void TargetLowering::LowerOperationWrapper(SDNode *N,
7630 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007631 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007632 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007633 if (Res.getNode())
7634 Results.push_back(Res);
7635}
7636
Dan Gohman21cea8a2010-04-17 15:26:15 +00007637SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007638 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007639}
7640
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007641void
7642SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007643 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007644 assert((Op.getOpcode() != ISD::CopyFromReg ||
7645 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7646 "Copy from a reg to the same reg!");
7647 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7648
Eric Christopher58a24612014-10-08 09:50:54 +00007649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7650 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007651 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007652
7653 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7654 FuncInfo.PreferredExtendType.end())
7655 ? ISD::ANY_EXTEND
7656 : FuncInfo.PreferredExtendType[V];
7657 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007658 PendingExports.push_back(Chain);
7659}
7660
7661#include "llvm/CodeGen/SelectionDAGISel.h"
7662
Eli Friedman441a01a2011-05-05 16:53:34 +00007663/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7664/// entry block, return true. This includes arguments used by switches, since
7665/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007666static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007667 // With FastISel active, we may be splitting blocks, so force creation
7668 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007669 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007670 return A->use_empty();
7671
7672 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007673 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007674 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7675 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007676
Eli Friedman441a01a2011-05-05 16:53:34 +00007677 return true;
7678}
7679
Eli Bendersky33ebf832013-02-28 23:09:18 +00007680void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007681 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007682 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007683 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007684 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007685
Dan Gohmand16aa542010-05-29 17:03:36 +00007686 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007687 // Put in an sret pointer parameter before all the other parameters.
7688 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007689 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007690
7691 // NOTE: Assuming that a pointer will never break down to more than one VT
7692 // or one register.
7693 ISD::ArgFlagsTy Flags;
7694 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007695 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007696 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7697 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007698 Ins.push_back(RetArg);
7699 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007700
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007701 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007702 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007703 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007704 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007705 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007706 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007707 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007708 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007709 Type *FinalType = I->getType();
7710 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7711 FinalType = cast<PointerType>(FinalType)->getElementType();
7712 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7713 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007714 for (unsigned Value = 0, NumValues = ValueVTs.size();
7715 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007716 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007717 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007718 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007719 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007720
Bill Wendling94dcaf82012-12-30 12:45:13 +00007721 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007722 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007723 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007724 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007725 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007726 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007727 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007728 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007729 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007730 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007731 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7732 Flags.setInAlloca();
7733 // Set the byval flag for CCAssignFn callbacks that don't know about
7734 // inalloca. This way we can know how many bytes we should've allocated
7735 // and how many bytes a callee cleanup function will pop. If we port
7736 // inalloca to more targets, we'll have to add custom inalloca handling
7737 // in the various CC lowering callbacks.
7738 Flags.setByVal();
7739 }
7740 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007741 PointerType *Ty = cast<PointerType>(I->getType());
7742 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007743 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007744 // For ByVal, alignment should be passed from FE. BE will guess if
7745 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007746 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007747 if (F.getParamAlignment(Idx))
7748 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007749 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007750 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007751 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007752 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007753 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007754 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007755 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007756 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007757 Flags.setOrigAlign(OriginalAlignment);
7758
Bill Wendlingf7719082013-06-06 00:43:09 +00007759 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7760 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007761 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007762 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7763 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007764 if (NumRegs > 1 && i == 0)
7765 MyFlags.Flags.setSplit();
7766 // if it isn't first piece, alignment must be 1
7767 else if (i > 0)
7768 MyFlags.Flags.setOrigAlign(1);
7769 Ins.push_back(MyFlags);
7770 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007771 if (NeedsRegBlock && Value == NumValues - 1)
7772 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007773 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007774 }
7775 }
7776
7777 // Call the target to set up the argument values.
7778 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007779 SDValue NewRoot = TLI->LowerFormalArguments(
7780 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007781
7782 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007783 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007784 "LowerFormalArguments didn't return a valid chain!");
7785 assert(InVals.size() == Ins.size() &&
7786 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007787 DEBUG({
7788 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7789 assert(InVals[i].getNode() &&
7790 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007791 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007792 "LowerFormalArguments emitted a value with the wrong type!");
7793 }
7794 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007795
Dan Gohman695d8112009-08-06 15:37:27 +00007796 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007797 DAG.setRoot(NewRoot);
7798
7799 // Set up the argument values.
7800 unsigned i = 0;
7801 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007802 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007803 // Create a virtual register for the sret pointer, and put in a copy
7804 // from the sret argument into it.
7805 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007806 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007807 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007808 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007809 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007810 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007811 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007812
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007813 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007814 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007815 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007816 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007817 NewRoot =
7818 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007819 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007820
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007821 // i indexes lowered arguments. Bump it past the hidden sret argument.
7822 // Idx indexes LLVM arguments. Don't touch it.
7823 ++i;
7824 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007825
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007826 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007827 ++I, ++Idx) {
7828 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007829 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007830 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007831 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007832
7833 // If this argument is unused then remember its value. It is used to generate
7834 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007835 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007836 SDB->setUnusedArgValue(I, InVals[i]);
7837
Adrian Prantl9c930592013-05-16 23:44:12 +00007838 // Also remember any frame index for use in FastISel.
7839 if (FrameIndexSDNode *FI =
7840 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7841 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7842 }
7843
Eli Friedman441a01a2011-05-05 16:53:34 +00007844 for (unsigned Val = 0; Val != NumValues; ++Val) {
7845 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007846 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7847 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007848
7849 if (!I->use_empty()) {
7850 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007851 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007852 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007853 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007854 AssertOp = ISD::AssertZext;
7855
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007856 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007857 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007858 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007859 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007860
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007861 i += NumParts;
7862 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007863
Eli Friedman441a01a2011-05-05 16:53:34 +00007864 // We don't need to do anything else for unused arguments.
7865 if (ArgValues.empty())
7866 continue;
7867
Devang Patel9d904e12011-09-08 22:59:09 +00007868 // Note down frame index.
7869 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007870 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007871 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007872
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007873 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007874 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007875
Eli Friedman441a01a2011-05-05 16:53:34 +00007876 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007877 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007878 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007879 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7880 if (FrameIndexSDNode *FI =
7881 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7882 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7883 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007884
Eli Friedman441a01a2011-05-05 16:53:34 +00007885 // If this argument is live outside of the entry block, insert a copy from
7886 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007887 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007888 // If we can, though, try to skip creating an unnecessary vreg.
7889 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007890 // general. It's also subtly incompatible with the hacks FastISel
7891 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007892 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7893 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7894 FuncInfo->ValueMap[I] = Reg;
7895 continue;
7896 }
7897 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007898 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007899 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007900 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007901 }
Dan Gohman575fad32008-09-03 16:12:24 +00007902 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007903
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007904 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007905
7906 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007907 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007908}
7909
7910/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7911/// ensure constants are generated when needed. Remember the virtual registers
7912/// that need to be added to the Machine PHI nodes as input. We cannot just
7913/// directly add them, because expansion might result in multiple MBB's for one
7914/// BB. As such, the start of the BB might correspond to a different MBB than
7915/// the end.
7916///
7917void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007918SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007919 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007920
7921 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7922
7923 // Check successor nodes' PHI nodes that expect a constant to be available
7924 // from this block.
7925 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007926 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007927 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007928 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007929
Dan Gohman575fad32008-09-03 16:12:24 +00007930 // If this terminator has multiple identical successors (common for
7931 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007932 if (!SuccsHandled.insert(SuccMBB).second)
7933 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007934
Dan Gohman575fad32008-09-03 16:12:24 +00007935 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007936
7937 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7938 // nodes and Machine PHI nodes, but the incoming operands have not been
7939 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007940 for (BasicBlock::const_iterator I = SuccBB->begin();
7941 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007942 // Ignore dead phi's.
7943 if (PN->use_empty()) continue;
7944
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007945 // Skip empty types
7946 if (PN->getType()->isEmptyTy())
7947 continue;
7948
Dan Gohman575fad32008-09-03 16:12:24 +00007949 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007950 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007951
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007952 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007953 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007954 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007955 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007956 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007957 }
7958 Reg = RegOut;
7959 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007960 DenseMap<const Value *, unsigned>::iterator I =
7961 FuncInfo.ValueMap.find(PHIOp);
7962 if (I != FuncInfo.ValueMap.end())
7963 Reg = I->second;
7964 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007965 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007966 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007967 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007968 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007969 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007970 }
7971 }
7972
7973 // Remember that this register needs to added to the machine PHI node as
7974 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007975 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007976 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7977 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007978 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007979 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007980 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007981 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007982 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007983 Reg += NumRegisters;
7984 }
7985 }
7986 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007987
Dan Gohmanc594eab2010-04-22 20:46:50 +00007988 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007989}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007990
7991/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7992/// is 0.
7993MachineBasicBlock *
7994SelectionDAGBuilder::StackProtectorDescriptor::
7995AddSuccessorMBB(const BasicBlock *BB,
7996 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007997 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007998 MachineBasicBlock *SuccMBB) {
7999 // If SuccBB has not been created yet, create it.
8000 if (!SuccMBB) {
8001 MachineFunction *MF = ParentMBB->getParent();
8002 MachineFunction::iterator BBI = ParentMBB;
8003 SuccMBB = MF->CreateMachineBasicBlock(BB);
8004 MF->insert(++BBI, SuccMBB);
8005 }
8006 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00008007 ParentMBB->addSuccessor(
8008 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00008009 return SuccMBB;
8010}