blob: a5f5df96b5d9231f178cae37b29aae73ef6fe804 [file] [log] [blame]
Tom Stellardc54731a2013-07-23 23:55:03 +00001; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s --check-prefix=R600-CHECK
Tom Stellard70f13db2013-10-10 17:11:46 +00002; RUN: llc < %s -march=r600 -mcpu=SI -verify-machineinstrs | FileCheck %s --check-prefix=SI-CHECK
Tom Stellard75aadc22012-12-11 21:25:42 +00003
Tom Stellardc54731a2013-07-23 23:55:03 +00004; DAGCombiner will transform:
5; (fabs (f32 bitcast (i32 a))) => (f32 bitcast (and (i32 a), 0x7FFFFFFF))
6; unless isFabsFree returns true
Tom Stellard75aadc22012-12-11 21:25:42 +00007
Tom Stellard175e7a82013-11-27 21:23:39 +00008; R600-CHECK-LABEL: @fabs_free
Tom Stellardc54731a2013-07-23 23:55:03 +00009; R600-CHECK-NOT: AND
10; R600-CHECK: |PV.{{[XYZW]}}|
Tom Stellard175e7a82013-11-27 21:23:39 +000011; SI-CHECK-LABEL: @fabs_free
Matt Arsenault72b31ee2013-11-12 02:35:51 +000012; SI-CHECK: V_ADD_F32_e64 v{{[0-9]}}, s{{[0-9]}}, 0, 1, 0, 0, 0
Tom Stellardc54731a2013-07-23 23:55:03 +000013
14define void @fabs_free(float addrspace(1)* %out, i32 %in) {
15entry:
16 %0 = bitcast i32 %in to float
17 %1 = call float @fabs(float %0)
18 store float %1, float addrspace(1)* %out
19 ret void
Tom Stellard75aadc22012-12-11 21:25:42 +000020}
21
Tom Stellard175e7a82013-11-27 21:23:39 +000022; R600-CHECK-LABEL: @fabs_v2
23; R600-CHECK: |{{(PV|T[0-9])\.[XYZW]}}|
24; R600-CHECK: |{{(PV|T[0-9])\.[XYZW]}}|
25; SI-CHECK-LABEL: @fabs_v2
26; SI-CHECK: V_ADD_F32_e64 v{{[0-9]}}, s{{[0-9]}}, 0, 1, 0, 0, 0
27; SI-CHECK: V_ADD_F32_e64 v{{[0-9]}}, s{{[0-9]}}, 0, 1, 0, 0, 0
28define void @fabs_v2(<2 x float> addrspace(1)* %out, <2 x float> %in) {
29entry:
30 %0 = call <2 x float> @llvm.fabs.v2f32(<2 x float> %in)
31 store <2 x float> %0, <2 x float> addrspace(1)* %out
32 ret void
33}
34
35; R600-CHECK-LABEL: @fabs_v4
36; R600-CHECK: |{{(PV|T[0-9])\.[XYZW]}}|
37; R600-CHECK: |{{(PV|T[0-9])\.[XYZW]}}|
38; R600-CHECK: |{{(PV|T[0-9])\.[XYZW]}}|
39; R600-CHECK: |{{(PV|T[0-9])\.[XYZW]}}|
40; SI-CHECK-LABEL: @fabs_v4
41; SI-CHECK: V_ADD_F32_e64 v{{[0-9]}}, s{{[0-9]}}, 0, 1, 0, 0, 0
42; SI-CHECK: V_ADD_F32_e64 v{{[0-9]}}, s{{[0-9]}}, 0, 1, 0, 0, 0
43; SI-CHECK: V_ADD_F32_e64 v{{[0-9]}}, s{{[0-9]}}, 0, 1, 0, 0, 0
44; SI-CHECK: V_ADD_F32_e64 v{{[0-9]}}, s{{[0-9]}}, 0, 1, 0, 0, 0
45define void @fabs_v4(<4 x float> addrspace(1)* %out, <4 x float> %in) {
46entry:
47 %0 = call <4 x float> @llvm.fabs.v4f32(<4 x float> %in)
48 store <4 x float> %0, <4 x float> addrspace(1)* %out
49 ret void
50}
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052declare float @fabs(float ) readnone
Tom Stellard175e7a82013-11-27 21:23:39 +000053declare <2 x float> @llvm.fabs.v2f32(<2 x float> ) readnone
54declare <4 x float> @llvm.fabs.v4f32(<4 x float> ) readnone