blob: a62975cde2795dd23aa67d6bed1b13e77759399f [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
19#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPUTargetTransformInfo.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000021#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000022#include "R600ISelLowering.h"
23#include "R600InstrInfo.h"
24#include "R600MachineScheduler.h"
25#include "SIISelLowering.h"
26#include "SIInstrInfo.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000027#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000028#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000033#include "llvm/Transforms/IPO/AlwaysInliner.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000035#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000036#include "llvm/Transforms/Vectorize.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037
38using namespace llvm;
39
Matt Arsenaultc5816112016-06-24 06:30:22 +000040static cl::opt<bool> EnableR600StructurizeCFG(
41 "r600-ir-structurize",
42 cl::desc("Use StructurizeCFG IR pass"),
43 cl::init(true));
44
Matt Arsenault03d85842016-06-27 20:32:13 +000045static cl::opt<bool> EnableSROA(
46 "amdgpu-sroa",
47 cl::desc("Run SROA after promote alloca pass"),
48 cl::ReallyHidden,
49 cl::init(true));
50
51static cl::opt<bool> EnableR600IfConvert(
52 "r600-if-convert",
53 cl::desc("Use if conversion pass"),
54 cl::ReallyHidden,
55 cl::init(true));
56
Matt Arsenault908b9e22016-07-01 03:33:52 +000057// Option to disable vectorizer for tests.
58static cl::opt<bool> EnableLoadStoreVectorizer(
59 "amdgpu-load-store-vectorizer",
60 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000061 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000062 cl::Hidden);
63
Alexander Timofeev18009562016-12-08 17:28:47 +000064// Option to to control global loads scalarization
65static cl::opt<bool> ScalarizeGlobal(
66 "amdgpu-scalarize-global-loads",
67 cl::desc("Enable global load scalarization"),
68 cl::init(false),
69 cl::Hidden);
70
71
Tom Stellard45bb48e2015-06-13 03:28:10 +000072extern "C" void LLVMInitializeAMDGPUTarget() {
73 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +000074 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
75 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +000076
77 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000078 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000079 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000080 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000081 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000082 initializeSIFixControlFlowLiveIntervalsPass(*PR);
83 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000084 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000085 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000086 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +000087 initializeAMDGPUCodeGenPreparePass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000088 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000089 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000090 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000091 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000092 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000093 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +000094 initializeSIOptimizeExecMaskingPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000095}
96
Tom Stellarde135ffd2015-09-25 21:41:28 +000097static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000098 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000099}
100
Tom Stellard45bb48e2015-06-13 03:28:10 +0000101static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
102 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
103}
104
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000105static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
106 return new SIScheduleDAGMI(C);
107}
108
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000109static ScheduleDAGInstrs *
110createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
111 ScheduleDAGMILive *DAG =
112 new ScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000113 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
114 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000115 return DAG;
116}
117
Tom Stellard45bb48e2015-06-13 03:28:10 +0000118static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000119R600SchedRegistry("r600", "Run R600's custom scheduler",
120 createR600MachineScheduler);
121
122static MachineSchedRegistry
123SISchedRegistry("si", "Run SI's custom scheduler",
124 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000125
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000126static MachineSchedRegistry
127GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
128 "Run GCN scheduler to maximize occupancy",
129 createGCNMaxOccupancyMachineScheduler);
130
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000131static StringRef computeDataLayout(const Triple &TT) {
132 if (TT.getArch() == Triple::r600) {
133 // 32-bit pointers.
134 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
135 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000136 }
137
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000138 // 32-bit private, local, and region pointers. 64-bit global, constant and
139 // flat.
140 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
141 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
142 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000143}
144
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000145LLVM_READNONE
146static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
147 if (!GPU.empty())
148 return GPU;
149
150 // HSA only supports CI+, so change the default GPU to a CI for HSA.
151 if (TT.getArch() == Triple::amdgcn)
152 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
153
Matt Arsenault8e001942016-06-02 18:37:16 +0000154 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000155}
156
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000157static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000158 // The AMDGPU toolchain only supports generating shared objects, so we
159 // must always use PIC.
160 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000161}
162
Tom Stellard45bb48e2015-06-13 03:28:10 +0000163AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
164 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000165 TargetOptions Options,
166 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000167 CodeModel::Model CM,
168 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000169 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
170 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
171 TLOF(createTLOF(getTargetTriple())),
172 IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000173 initAsmInfo();
174}
175
Tom Stellarde135ffd2015-09-25 21:41:28 +0000176AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000177
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000178StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
179 Attribute GPUAttr = F.getFnAttribute("target-cpu");
180 return GPUAttr.hasAttribute(Attribute::None) ?
181 getTargetCPU() : GPUAttr.getValueAsString();
182}
183
184StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
185 Attribute FSAttr = F.getFnAttribute("target-features");
186
187 return FSAttr.hasAttribute(Attribute::None) ?
188 getTargetFeatureString() :
189 FSAttr.getValueAsString();
190}
191
Tom Stellard45bb48e2015-06-13 03:28:10 +0000192//===----------------------------------------------------------------------===//
193// R600 Target Machine (R600 -> Cayman)
194//===----------------------------------------------------------------------===//
195
196R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000197 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000198 TargetOptions Options,
199 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000200 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000201 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
202 setRequiresStructuredCFG(true);
203}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000204
205const R600Subtarget *R600TargetMachine::getSubtargetImpl(
206 const Function &F) const {
207 StringRef GPU = getGPUName(F);
208 StringRef FS = getFeatureString(F);
209
210 SmallString<128> SubtargetKey(GPU);
211 SubtargetKey.append(FS);
212
213 auto &I = SubtargetMap[SubtargetKey];
214 if (!I) {
215 // This needs to be done before we create a new subtarget since any
216 // creation will depend on the TM and the code generation flags on the
217 // function that reside in TargetOptions.
218 resetTargetOptions(F);
219 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
220 }
221
222 return I.get();
223}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000224
225//===----------------------------------------------------------------------===//
226// GCN Target Machine (SI+)
227//===----------------------------------------------------------------------===//
228
Matt Arsenault55dff272016-06-28 00:11:26 +0000229#ifdef LLVM_BUILD_GLOBAL_ISEL
230namespace {
231struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000232 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
233 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000234 return CallLoweringInfo.get();
235 }
236};
237} // End anonymous namespace.
238#endif
239
Tom Stellard45bb48e2015-06-13 03:28:10 +0000240GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000241 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000242 TargetOptions Options,
243 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000244 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000245 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
246
247const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
248 StringRef GPU = getGPUName(F);
249 StringRef FS = getFeatureString(F);
250
251 SmallString<128> SubtargetKey(GPU);
252 SubtargetKey.append(FS);
253
254 auto &I = SubtargetMap[SubtargetKey];
255 if (!I) {
256 // This needs to be done before we create a new subtarget since any
257 // creation will depend on the TM and the code generation flags on the
258 // function that reside in TargetOptions.
259 resetTargetOptions(F);
260 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
261
262#ifndef LLVM_BUILD_GLOBAL_ISEL
263 GISelAccessor *GISel = new GISelAccessor();
264#else
265 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000266 GISel->CallLoweringInfo.reset(
267 new AMDGPUCallLowering(*I->getTargetLowering()));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000268#endif
269
270 I->setGISelAccessor(*GISel);
271 }
272
Alexander Timofeev18009562016-12-08 17:28:47 +0000273 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
274
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000275 return I.get();
276}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000277
278//===----------------------------------------------------------------------===//
279// AMDGPU Pass Setup
280//===----------------------------------------------------------------------===//
281
282namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000283
Tom Stellard45bb48e2015-06-13 03:28:10 +0000284class AMDGPUPassConfig : public TargetPassConfig {
285public:
286 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000287 : TargetPassConfig(TM, PM) {
288
289 // Exceptions and StackMaps are not supported, so these passes will never do
290 // anything.
291 disablePass(&StackMapLivenessID);
292 disablePass(&FuncletLayoutID);
293 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000294
295 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
296 return getTM<AMDGPUTargetMachine>();
297 }
298
Matthias Braun115efcd2016-11-28 20:11:54 +0000299 ScheduleDAGInstrs *
300 createMachineScheduler(MachineSchedContext *C) const override {
301 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
302 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
303 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
304 return DAG;
305 }
306
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000307 void addEarlyCSEOrGVNPass();
308 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000309 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000310 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000311 bool addPreISel() override;
312 bool addInstSelector() override;
313 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000314};
315
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000316class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000317public:
318 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
319 : AMDGPUPassConfig(TM, PM) { }
320
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000321 ScheduleDAGInstrs *createMachineScheduler(
322 MachineSchedContext *C) const override {
323 return createR600MachineScheduler(C);
324 }
325
Tom Stellard45bb48e2015-06-13 03:28:10 +0000326 bool addPreISel() override;
327 void addPreRegAlloc() override;
328 void addPreSched2() override;
329 void addPreEmitPass() override;
330};
331
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000332class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000333public:
334 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
335 : AMDGPUPassConfig(TM, PM) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000336
337 GCNTargetMachine &getGCNTargetMachine() const {
338 return getTM<GCNTargetMachine>();
339 }
340
341 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000342 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000343
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000344 void addIRPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000345 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000346 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000347 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000348#ifdef LLVM_BUILD_GLOBAL_ISEL
349 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000350 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000351 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000352 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000353#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000354 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
355 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000356 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000357 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000358 void addPreSched2() override;
359 void addPreEmitPass() override;
360};
361
362} // End of anonymous namespace
363
364TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000365 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000366 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000367 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000368}
369
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000370void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
371 if (getOptLevel() == CodeGenOpt::Aggressive)
372 addPass(createGVNPass());
373 else
374 addPass(createEarlyCSEPass());
375}
376
377void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
378 addPass(createSeparateConstOffsetFromGEPPass());
379 addPass(createSpeculativeExecutionPass());
380 // ReassociateGEPs exposes more opportunites for SLSR. See
381 // the example in reassociate-geps-and-slsr.ll.
382 addPass(createStraightLineStrengthReducePass());
383 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
384 // EarlyCSE can reuse.
385 addEarlyCSEOrGVNPass();
386 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
387 addPass(createNaryReassociatePass());
388 // NaryReassociate on GEPs creates redundant common expressions, so run
389 // EarlyCSE after it.
390 addPass(createEarlyCSEPass());
391}
392
Tom Stellard45bb48e2015-06-13 03:28:10 +0000393void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000394 // There is no reason to run these.
395 disablePass(&StackMapLivenessID);
396 disablePass(&FuncletLayoutID);
397 disablePass(&PatchableFunctionID);
398
Tom Stellard45bb48e2015-06-13 03:28:10 +0000399 // Function calls are not supported, so make sure we inline everything.
400 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000401 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000402 // We need to add the barrier noop pass, otherwise adding the function
403 // inlining pass will cause all of the PassConfigs passes to be run
404 // one function at a time, which means if we have a nodule with two
405 // functions, then we will generate code for the first function
406 // without ever running any passes on the second.
407 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000408
Tom Stellardfd253952015-08-07 23:19:30 +0000409 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
410 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000411
Matt Arsenaulte0132462016-01-30 05:19:45 +0000412 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
Matt Arsenault03d85842016-06-27 20:32:13 +0000413 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000414 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000415
416 if (EnableSROA)
417 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000418
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000419 addStraightLineScalarOptimizationPasses();
420 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000421
422 TargetPassConfig::addIRPasses();
423
424 // EarlyCSE is not always strong enough to clean up what LSR produces. For
425 // example, GVN can combine
426 //
427 // %0 = add %a, %b
428 // %1 = add %b, %a
429 //
430 // and
431 //
432 // %0 = shl nsw %a, 2
433 // %1 = shl %a, 2
434 //
435 // but EarlyCSE can do neither of them.
436 if (getOptLevel() != CodeGenOpt::None)
437 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000438}
439
Matt Arsenault908b9e22016-07-01 03:33:52 +0000440void AMDGPUPassConfig::addCodeGenPrepare() {
441 TargetPassConfig::addCodeGenPrepare();
442
443 if (EnableLoadStoreVectorizer)
444 addPass(createLoadStoreVectorizerPass());
445}
446
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000447bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000448 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000449 return false;
450}
451
452bool AMDGPUPassConfig::addInstSelector() {
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000453 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000454 return false;
455}
456
Matt Arsenault0a109002015-09-25 17:41:20 +0000457bool AMDGPUPassConfig::addGCPasses() {
458 // Do nothing. GC is not supported.
459 return false;
460}
461
Tom Stellard45bb48e2015-06-13 03:28:10 +0000462//===----------------------------------------------------------------------===//
463// R600 Pass Setup
464//===----------------------------------------------------------------------===//
465
466bool R600PassConfig::addPreISel() {
467 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000468
469 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000470 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000471 return false;
472}
473
474void R600PassConfig::addPreRegAlloc() {
475 addPass(createR600VectorRegMerger(*TM));
476}
477
478void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000479 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000480 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000481 addPass(&IfConverterID, false);
482 addPass(createR600ClauseMergePass(*TM), false);
483}
484
485void R600PassConfig::addPreEmitPass() {
486 addPass(createAMDGPUCFGStructurizerPass(), false);
487 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
488 addPass(&FinalizeMachineBundlesID, false);
489 addPass(createR600Packetizer(*TM), false);
490 addPass(createR600ControlFlowFinalizer(*TM), false);
491}
492
493TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
494 return new R600PassConfig(this, PM);
495}
496
497//===----------------------------------------------------------------------===//
498// GCN Pass Setup
499//===----------------------------------------------------------------------===//
500
Matt Arsenault03d85842016-06-27 20:32:13 +0000501ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
502 MachineSchedContext *C) const {
503 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
504 if (ST.enableSIScheduler())
505 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000506 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000507}
508
Tom Stellard45bb48e2015-06-13 03:28:10 +0000509bool GCNPassConfig::addPreISel() {
510 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000511
512 // FIXME: We need to run a pass to propagate the attributes when calls are
513 // supported.
514 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000515 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000516 addPass(createSinkingPass());
517 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000518 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000519 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000520
Tom Stellard45bb48e2015-06-13 03:28:10 +0000521 return false;
522}
523
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000524void GCNPassConfig::addMachineSSAOptimization() {
525 TargetPassConfig::addMachineSSAOptimization();
526
527 // We want to fold operands after PeepholeOptimizer has run (or as part of
528 // it), because it will eliminate extra copies making it easier to fold the
529 // real source operand. We want to eliminate dead instructions after, so that
530 // we see fewer uses of the copies. We then need to clean up the dead
531 // instructions leftover after the operands are folded as well.
532 //
533 // XXX - Can we get away without running DeadMachineInstructionElim again?
534 addPass(&SIFoldOperandsID);
535 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000536 addPass(&SILoadStoreOptimizerID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000537}
538
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000539void GCNPassConfig::addIRPasses() {
540 // TODO: May want to move later or split into an early and late one.
541 addPass(createAMDGPUCodeGenPreparePass(&getGCNTargetMachine()));
542
543 AMDGPUPassConfig::addIRPasses();
544}
545
Tom Stellard45bb48e2015-06-13 03:28:10 +0000546bool GCNPassConfig::addInstSelector() {
547 AMDGPUPassConfig::addInstSelector();
548 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000549 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000550 return false;
551}
552
Tom Stellard000c5af2016-04-14 19:09:28 +0000553#ifdef LLVM_BUILD_GLOBAL_ISEL
554bool GCNPassConfig::addIRTranslator() {
555 addPass(new IRTranslator());
556 return false;
557}
558
Tim Northover33b07d62016-07-22 20:03:43 +0000559bool GCNPassConfig::addLegalizeMachineIR() {
560 return false;
561}
562
Tom Stellard000c5af2016-04-14 19:09:28 +0000563bool GCNPassConfig::addRegBankSelect() {
564 return false;
565}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000566
567bool GCNPassConfig::addGlobalInstructionSelect() {
568 return false;
569}
Tom Stellard000c5af2016-04-14 19:09:28 +0000570#endif
571
Tom Stellard45bb48e2015-06-13 03:28:10 +0000572void GCNPassConfig::addPreRegAlloc() {
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000573 addPass(createSIShrinkInstructionsPass());
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000574 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000575}
576
577void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000578 // FIXME: We have to disable the verifier here because of PHIElimination +
579 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000580
581 // This must be run immediately after phi elimination and before
582 // TwoAddressInstructions, otherwise the processing of the tied operand of
583 // SI_ELSE will introduce a copy of the tied operand source after the else.
584 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000585
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000586 TargetPassConfig::addFastRegAlloc(RegAllocPass);
587}
588
589void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000590 // This needs to be run directly before register allocation because earlier
591 // passes might recompute live intervals.
592 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
593
Matt Arsenaulte6740752016-09-29 01:44:16 +0000594 // This must be run immediately after phi elimination and before
595 // TwoAddressInstructions, otherwise the processing of the tied operand of
596 // SI_ELSE will introduce a copy of the tied operand source after the else.
597 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000598
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000599 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000600}
601
Matt Arsenaulte6740752016-09-29 01:44:16 +0000602void GCNPassConfig::addPostRegAlloc() {
603 addPass(&SIOptimizeExecMaskingID);
604 TargetPassConfig::addPostRegAlloc();
605}
606
Tom Stellard45bb48e2015-06-13 03:28:10 +0000607void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000608}
609
610void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000611 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000612 // guarantee to be able handle all hazards correctly. This is because if there
613 // are multiple scheduling regions in a basic block, the regions are scheduled
614 // bottom up, so when we begin to schedule a region we don't know what
615 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000616 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000617 // Here we add a stand-alone hazard recognizer pass which can handle all
618 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000619 addPass(&PostRAHazardRecognizerID);
620
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000621 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000622 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000623 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000624 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000625 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000626}
627
628TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
629 return new GCNPassConfig(this, PM);
630}