blob: 8fb500374eff9ef43c3fb4c90b03a5e00174d5f6 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
Craig Topper0d1fd552014-02-19 05:34:21 +000026 MAP(C0, 32) \
Sean Callanandde9c122010-02-12 23:39:46 +000027 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000028 MAP(C2, 34) \
29 MAP(C3, 35) \
30 MAP(C4, 36) \
Craig Toppera3776de2015-02-15 04:16:44 +000031 MAP(C5, 37) \
32 MAP(C6, 38) \
33 MAP(C7, 39) \
34 MAP(C8, 40) \
35 MAP(C9, 41) \
36 MAP(CA, 42) \
37 MAP(CB, 43) \
38 MAP(CC, 44) \
39 MAP(CD, 45) \
40 MAP(CE, 46) \
41 MAP(CF, 47) \
42 MAP(D0, 48) \
43 MAP(D1, 49) \
44 MAP(D2, 50) \
45 MAP(D3, 51) \
46 MAP(D4, 52) \
47 MAP(D5, 53) \
48 MAP(D6, 54) \
49 MAP(D7, 55) \
50 MAP(D8, 56) \
51 MAP(D9, 57) \
52 MAP(DA, 58) \
53 MAP(DB, 59) \
54 MAP(DC, 60) \
55 MAP(DD, 61) \
56 MAP(DE, 62) \
57 MAP(DF, 63) \
58 MAP(E0, 64) \
59 MAP(E1, 65) \
60 MAP(E2, 66) \
61 MAP(E3, 67) \
62 MAP(E4, 68) \
63 MAP(E5, 69) \
64 MAP(E6, 70) \
65 MAP(E7, 71) \
66 MAP(E8, 72) \
67 MAP(E9, 73) \
68 MAP(EA, 74) \
69 MAP(EB, 75) \
70 MAP(EC, 76) \
71 MAP(ED, 77) \
72 MAP(EE, 78) \
73 MAP(EF, 79) \
74 MAP(F0, 80) \
75 MAP(F1, 81) \
76 MAP(F2, 82) \
77 MAP(F3, 83) \
78 MAP(F4, 84) \
79 MAP(F5, 85) \
80 MAP(F6, 86) \
81 MAP(F7, 87) \
82 MAP(F8, 88) \
83 MAP(F9, 89) \
84 MAP(FA, 90) \
85 MAP(FB, 91) \
86 MAP(FC, 92) \
87 MAP(FD, 93) \
88 MAP(FE, 94) \
89 MAP(FF, 95)
Sean Callanandde9c122010-02-12 23:39:46 +000090
Sean Callanan04cc3072009-12-19 02:59:52 +000091// A clone of X86 since we can't depend on something that is generated.
92namespace X86Local {
93 enum {
94 Pseudo = 0,
95 RawFrm = 1,
96 AddRegFrm = 2,
97 MRMDestReg = 3,
98 MRMDestMem = 4,
99 MRMSrcReg = 5,
100 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +0000101 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000102 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000103 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000104 RawFrmDstSrc = 10,
Craig Topper2fb696b2014-02-19 06:59:13 +0000105 RawFrmImm8 = 11,
106 RawFrmImm16 = 12,
Craig Toppera0869dc2014-02-10 06:55:41 +0000107 MRMXr = 14, MRMXm = 15,
Craig Topperac172e22012-07-30 04:48:12 +0000108 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +0000109 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
110 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
111 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +0000112#define MAP(from, to) MRM_##from = to,
113 MRM_MAPPING
114#undef MAP
115 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +0000116 };
Craig Topperac172e22012-07-30 04:48:12 +0000117
Sean Callanan04cc3072009-12-19 02:59:52 +0000118 enum {
Craig Topper56f0ed812014-02-19 08:25:02 +0000119 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6
Craig Topper10243c82014-01-31 08:47:06 +0000120 };
121
122 enum {
Craig Topper5ccb6172014-02-18 00:21:49 +0000123 PS = 1, PD = 2, XS = 3, XD = 4
Sean Callanan04cc3072009-12-19 02:59:52 +0000124 };
Craig Topperd402df32014-02-02 07:08:01 +0000125
126 enum {
127 VEX = 1, XOP = 2, EVEX = 3
128 };
Craig Topperfa6298a2014-02-02 09:25:09 +0000129
130 enum {
131 OpSize16 = 1, OpSize32 = 2
132 };
Craig Topperb86338f2014-12-24 06:05:22 +0000133
134 enum {
135 AdSize16 = 1, AdSize32 = 2, AdSize64 = 3
136 };
Sean Callanan04cc3072009-12-19 02:59:52 +0000137}
Sean Callanandde9c122010-02-12 23:39:46 +0000138
Sean Callanan04cc3072009-12-19 02:59:52 +0000139using namespace X86Disassembler;
140
Sean Callanan04cc3072009-12-19 02:59:52 +0000141/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
142/// Useful for switch statements and the like.
143///
144/// @param init - A reference to the BitsInit to be decoded.
145/// @return - The field, with the first bit in the BitsInit as the lowest
146/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000147static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000148 int width = init.getNumBits();
149
150 assert(width <= 8 && "Field is too large for uint8_t!");
151
152 int index;
153 uint8_t mask = 0x01;
154
155 uint8_t ret = 0;
156
157 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000158 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000159 ret |= mask;
160
161 mask <<= 1;
162 }
163
164 return ret;
165}
166
167/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
168/// name of the field.
169///
170/// @param rec - The record from which to extract the value.
171/// @param name - The name of the field in the record.
172/// @return - The field, as translated by byteFromBitsInit().
173static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000174 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000175 return byteFromBitsInit(*bits);
176}
177
178RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
179 const CodeGenInstruction &insn,
180 InstrUID uid) {
181 UID = uid;
182
183 Rec = insn.TheDef;
184 Name = Rec->getName();
185 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000186
Sean Callanan04cc3072009-12-19 02:59:52 +0000187 if (!Rec->isSubClassOf("X86Inst")) {
188 ShouldBeEmitted = false;
189 return;
190 }
Craig Topperac172e22012-07-30 04:48:12 +0000191
Craig Toppere413b622014-02-26 06:01:21 +0000192 OpPrefix = byteFromRec(Rec, "OpPrefixBits");
193 OpMap = byteFromRec(Rec, "OpMapBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000194 Opcode = byteFromRec(Rec, "Opcode");
195 Form = byteFromRec(Rec, "FormBits");
Craig Toppere413b622014-02-26 06:01:21 +0000196 Encoding = byteFromRec(Rec, "OpEncBits");
Craig Topperac172e22012-07-30 04:48:12 +0000197
Craig Toppere413b622014-02-26 06:01:21 +0000198 OpSize = byteFromRec(Rec, "OpSizeBits");
Craig Topperb86338f2014-12-24 06:05:22 +0000199 AdSize = byteFromRec(Rec, "AdSizeBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000200 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000201 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
202 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000203 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000204 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000205 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000206 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
207 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000208 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000209 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000210 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000211 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Adam Nemet5933c2f2014-07-17 17:04:56 +0000212 CD8_Scale = byteFromRec(Rec, "CD8_Scale");
Craig Topperac172e22012-07-30 04:48:12 +0000213
Sean Callanan04cc3072009-12-19 02:59:52 +0000214 Name = Rec->getName();
Craig Topperac172e22012-07-30 04:48:12 +0000215
Chris Lattnerd8adec72010-11-01 04:03:32 +0000216 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000217
Craig Topper3f23c1a2012-09-19 06:37:45 +0000218 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000219
Eli Friedman03180362011-07-16 02:41:28 +0000220 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000221 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000222 Is64Bit = false;
223 // FIXME: Is there some better way to check for In64BitMode?
224 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
225 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000226 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
227 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000228 Is32Bit = true;
229 break;
230 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000231 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000232 Is64Bit = true;
233 break;
234 }
235 }
Eli Friedman03180362011-07-16 02:41:28 +0000236
Craig Topper69e245c2014-02-13 07:07:16 +0000237 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
238 ShouldBeEmitted = false;
239 return;
240 }
241
242 // Special case since there is no attribute class for 64-bit and VEX
243 if (Name == "VMASKMOVDQU64") {
244 ShouldBeEmitted = false;
245 return;
246 }
247
Sean Callanan04cc3072009-12-19 02:59:52 +0000248 ShouldBeEmitted = true;
249}
Craig Topperac172e22012-07-30 04:48:12 +0000250
Sean Callanan04cc3072009-12-19 02:59:52 +0000251void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000252 const CodeGenInstruction &insn,
253 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000254{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000255 // Ignore "asm parser only" instructions.
256 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
257 return;
Craig Topperac172e22012-07-30 04:48:12 +0000258
Sean Callanan04cc3072009-12-19 02:59:52 +0000259 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000260
Craig Topper69e245c2014-02-13 07:07:16 +0000261 if (recogInstr.shouldBeEmitted()) {
262 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000263 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000264 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000265}
266
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000267#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
268 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
269 (HasEVEX_KZ ? n##_KZ : \
270 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000271
Sean Callanan04cc3072009-12-19 02:59:52 +0000272InstructionContext RecognizableInstr::insnContext() const {
273 InstructionContext insnContext;
274
Craig Topperd402df32014-02-02 07:08:01 +0000275 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000276 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000277 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
278 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000279 }
280 // VEX_L & VEX_W
281 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000282 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000283 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000284 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000285 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000286 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000287 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000288 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000289 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000290 else {
291 errs() << "Instruction does not use a prefix: " << Name << "\n";
292 llvm_unreachable("Invalid prefix");
293 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000294 } else if (HasVEX_LPrefix) {
295 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000296 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000297 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000298 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000299 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000300 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000301 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000302 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000303 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000304 else {
305 errs() << "Instruction does not use a prefix: " << Name << "\n";
306 llvm_unreachable("Invalid prefix");
307 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000308 }
309 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
310 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000311 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000312 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000313 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000314 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000315 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000316 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000317 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000318 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000319 else {
320 errs() << "Instruction does not use a prefix: " << Name << "\n";
321 llvm_unreachable("Invalid prefix");
322 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000323 } else if (HasEVEX_L2Prefix) {
324 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000325 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000326 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000327 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000328 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000329 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000330 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000331 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000332 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000333 else {
334 errs() << "Instruction does not use a prefix: " << Name << "\n";
335 llvm_unreachable("Invalid prefix");
336 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000337 }
338 else if (HasVEX_WPrefix) {
339 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000340 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000341 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000342 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000343 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000344 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000345 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000346 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000347 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000348 else {
349 errs() << "Instruction does not use a prefix: " << Name << "\n";
350 llvm_unreachable("Invalid prefix");
351 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000352 }
353 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000354 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000355 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000356 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000357 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000358 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000359 insnContext = EVEX_KB(IC_EVEX_XS);
360 else
361 insnContext = EVEX_KB(IC_EVEX);
362 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000363 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000364 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000365 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000366 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000367 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000368 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000369 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000370 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000371 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000372 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000373 else {
374 errs() << "Instruction does not use a prefix: " << Name << "\n";
375 llvm_unreachable("Invalid prefix");
376 }
Craig Topper8e92e852014-02-02 07:46:05 +0000377 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000378 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000379 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000380 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000381 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000382 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000383 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000384 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000385 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000386 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000387 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000388 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000389 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000390 insnContext = IC_VEX_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000391 else if (HasVEX_WPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000392 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000393 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000394 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000395 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000396 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000397 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000398 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000399 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000400 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000401 else {
402 errs() << "Instruction does not use a prefix: " << Name << "\n";
403 llvm_unreachable("Invalid prefix");
404 }
Craig Topper055845f2015-01-02 07:02:25 +0000405 } else if (Is64Bit || HasREX_WPrefix || AdSize == X86Local::AdSize64) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000406 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000407 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperae8e1b32015-01-03 00:00:20 +0000408 else if (HasREX_WPrefix && AdSize == X86Local::AdSize32)
409 insnContext = IC_64BIT_REXW_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000410 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000411 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000412 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000413 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000414 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize32)
415 insnContext = IC_64BIT_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000416 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000417 insnContext = IC_64BIT_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000418 else if (AdSize == X86Local::AdSize32)
Craig Topper6491c802012-02-27 01:54:29 +0000419 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000420 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000421 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000422 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000423 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000424 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000425 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000426 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000427 insnContext = IC_64BIT_XS;
428 else if (HasREX_WPrefix)
429 insnContext = IC_64BIT_REXW;
430 else
431 insnContext = IC_64BIT;
432 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000433 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000434 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000435 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000436 insnContext = IC_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000437 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize16)
438 insnContext = IC_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000439 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000440 insnContext = IC_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000441 else if (AdSize == X86Local::AdSize16)
Craig Topper6491c802012-02-27 01:54:29 +0000442 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000443 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000444 insnContext = IC_XD;
Craig Toppere2347df2014-02-20 07:59:43 +0000445 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000446 insnContext = IC_XS;
447 else
448 insnContext = IC;
449 }
450
451 return insnContext;
452}
Craig Topperac172e22012-07-30 04:48:12 +0000453
Adam Nemet5933c2f2014-07-17 17:04:56 +0000454void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) {
455 // The scaling factor for AVX512 compressed displacement encoding is an
456 // instruction attribute. Adjust the ModRM encoding type to include the
457 // scale for compressed displacement.
458 if (encoding != ENCODING_RM || CD8_Scale == 0)
459 return;
460 encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale));
461 assert(encoding <= ENCODING_RM_CD64 && "Invalid CDisp scaling");
462}
463
Craig Topperf7755df2012-07-12 06:52:41 +0000464void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
465 unsigned &physicalOperandIndex,
Craig Topper983be942016-02-16 04:24:56 +0000466 unsigned numPhysicalOperands,
Craig Topperf7755df2012-07-12 06:52:41 +0000467 const unsigned *operandMapping,
468 OperandEncoding (*encodingFromString)
469 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000470 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000471 if (optional) {
472 if (physicalOperandIndex >= numPhysicalOperands)
473 return;
474 } else {
475 assert(physicalOperandIndex < numPhysicalOperands);
476 }
Craig Topperac172e22012-07-30 04:48:12 +0000477
Sean Callanan04cc3072009-12-19 02:59:52 +0000478 while (operandMapping[operandIndex] != operandIndex) {
479 Spec->operands[operandIndex].encoding = ENCODING_DUP;
480 Spec->operands[operandIndex].type =
481 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
482 ++operandIndex;
483 }
Craig Topperac172e22012-07-30 04:48:12 +0000484
Sean Callanan04cc3072009-12-19 02:59:52 +0000485 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000486
Adam Nemet5933c2f2014-07-17 17:04:56 +0000487 OperandEncoding encoding = encodingFromString(typeName, OpSize);
488 // Adjust the encoding type for an operand based on the instruction.
489 adjustOperandEncoding(encoding);
490 Spec->operands[operandIndex].encoding = encoding;
Craig Topperac172e22012-07-30 04:48:12 +0000491 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000492 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000493
Sean Callanan04cc3072009-12-19 02:59:52 +0000494 ++operandIndex;
495 ++physicalOperandIndex;
496}
497
Craig Topper83b7e242014-01-02 03:58:45 +0000498void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000499 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000500
Sean Callanan04cc3072009-12-19 02:59:52 +0000501 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000502
Chris Lattnerd8adec72010-11-01 04:03:32 +0000503 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000504
Sean Callanan04cc3072009-12-19 02:59:52 +0000505 unsigned numOperands = OperandList.size();
506 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000507
Sean Callanan04cc3072009-12-19 02:59:52 +0000508 // operandMapping maps from operands in OperandList to their originals.
509 // If operandMapping[i] != i, then the entry is a duplicate.
510 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000511 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000512
Craig Topperf7755df2012-07-12 06:52:41 +0000513 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000514 if (!OperandList[operandIndex].Constraints.empty()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000515 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000516 OperandList[operandIndex].Constraints[0];
517 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000518 operandMapping[operandIndex] = operandIndex;
519 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000520 } else {
521 ++numPhysicalOperands;
522 operandMapping[operandIndex] = operandIndex;
523 }
524 } else {
525 ++numPhysicalOperands;
526 operandMapping[operandIndex] = operandIndex;
527 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000528 }
Craig Topperac172e22012-07-30 04:48:12 +0000529
Sean Callanan04cc3072009-12-19 02:59:52 +0000530#define HANDLE_OPERAND(class) \
531 handleOperand(false, \
532 operandIndex, \
533 physicalOperandIndex, \
534 numPhysicalOperands, \
535 operandMapping, \
536 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000537
Sean Callanan04cc3072009-12-19 02:59:52 +0000538#define HANDLE_OPTIONAL(class) \
539 handleOperand(true, \
540 operandIndex, \
541 physicalOperandIndex, \
542 numPhysicalOperands, \
543 operandMapping, \
544 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000545
Sean Callanan04cc3072009-12-19 02:59:52 +0000546 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000547 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000548 // physicalOperandIndex should always be < numPhysicalOperands
549 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000550
Craig Topper802e2e72016-02-18 04:54:32 +0000551#ifndef NDEBUG
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000552 // Given the set of prefix bits, how many additional operands does the
553 // instruction have?
554 unsigned additionalOperands = 0;
555 if (HasVEX_4V || HasVEX_4VOp3)
556 ++additionalOperands;
557 if (HasEVEX_K)
558 ++additionalOperands;
Craig Topper802e2e72016-02-18 04:54:32 +0000559#endif
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000560
Sean Callanan04cc3072009-12-19 02:59:52 +0000561 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000562 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000563 case X86Local::RawFrmSrc:
564 HANDLE_OPERAND(relocation);
565 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000566 case X86Local::RawFrmDst:
567 HANDLE_OPERAND(relocation);
568 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000569 case X86Local::RawFrmDstSrc:
570 HANDLE_OPERAND(relocation);
571 HANDLE_OPERAND(relocation);
572 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000573 case X86Local::RawFrm:
574 // Operand 1 (optional) is an address or immediate.
Craig Topper8a01c412016-02-18 04:54:29 +0000575 assert(numPhysicalOperands <= 1 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000576 "Unexpected number of operands for RawFrm");
577 HANDLE_OPTIONAL(relocation)
Sean Callanan04cc3072009-12-19 02:59:52 +0000578 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000579 case X86Local::RawFrmMemOffs:
580 // Operand 1 is an address.
581 HANDLE_OPERAND(relocation);
582 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000583 case X86Local::AddRegFrm:
584 // Operand 1 is added to the opcode.
585 // Operand 2 (optional) is an address.
586 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
587 "Unexpected number of operands for AddRegFrm");
588 HANDLE_OPERAND(opcodeModifier)
589 HANDLE_OPTIONAL(relocation)
590 break;
591 case X86Local::MRMDestReg:
592 // Operand 1 is a register operand in the R/M field.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000593 // - In AVX512 there may be a mask operand here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000594 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000595 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000596 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000597 assert(numPhysicalOperands >= 2 + additionalOperands &&
598 numPhysicalOperands <= 3 + additionalOperands &&
599 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000600
Sean Callanan04cc3072009-12-19 02:59:52 +0000601 HANDLE_OPERAND(rmRegister)
Adam Nemet5068d0f2014-10-08 23:25:29 +0000602 if (HasEVEX_K)
603 HANDLE_OPERAND(writemaskRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000604
Craig Topperd402df32014-02-02 07:08:01 +0000605 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000606 // FIXME: In AVX, the register below becomes the one encoded
607 // in ModRMVEX and the one above the one in the VEX.VVVV field
608 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000609
Sean Callanan04cc3072009-12-19 02:59:52 +0000610 HANDLE_OPERAND(roRegister)
611 HANDLE_OPTIONAL(immediate)
612 break;
613 case X86Local::MRMDestMem:
614 // Operand 1 is a memory operand (possibly SIB-extended)
615 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000616 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000617 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000618 assert(numPhysicalOperands >= 2 + additionalOperands &&
619 numPhysicalOperands <= 3 + additionalOperands &&
620 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
621
Sean Callanan04cc3072009-12-19 02:59:52 +0000622 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000623
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000624 if (HasEVEX_K)
625 HANDLE_OPERAND(writemaskRegister)
626
Craig Topperd402df32014-02-02 07:08:01 +0000627 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000628 // FIXME: In AVX, the register below becomes the one encoded
629 // in ModRMVEX and the one above the one in the VEX.VVVV field
630 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000631
Sean Callanan04cc3072009-12-19 02:59:52 +0000632 HANDLE_OPERAND(roRegister)
633 HANDLE_OPTIONAL(immediate)
634 break;
635 case X86Local::MRMSrcReg:
636 // Operand 1 is a register operand in the Reg/Opcode field.
637 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000638 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000639 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000640 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000641
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000642 assert(numPhysicalOperands >= 2 + additionalOperands &&
643 numPhysicalOperands <= 4 + additionalOperands &&
644 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000645
Sean Callananc3fd5232011-03-15 01:23:15 +0000646 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000647
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000648 if (HasEVEX_K)
649 HANDLE_OPERAND(writemaskRegister)
650
Craig Topperd402df32014-02-02 07:08:01 +0000651 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000652 // FIXME: In AVX, the register below becomes the one encoded
653 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000654 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000655
Craig Topper03a0bed2011-12-30 05:20:36 +0000656 if (HasMemOp4Prefix)
657 HANDLE_OPERAND(immediate)
658
Sean Callananc3fd5232011-03-15 01:23:15 +0000659 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000660
Craig Topperd402df32014-02-02 07:08:01 +0000661 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000662 HANDLE_OPERAND(vvvvRegister)
663
Craig Topper2ba766a2011-12-30 06:23:39 +0000664 if (!HasMemOp4Prefix)
665 HANDLE_OPTIONAL(immediate)
666 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000667 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000668 break;
669 case X86Local::MRMSrcMem:
670 // Operand 1 is a register operand in the Reg/Opcode field.
671 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000672 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000673 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000674
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000675 assert(numPhysicalOperands >= 2 + additionalOperands &&
676 numPhysicalOperands <= 4 + additionalOperands &&
677 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000678
Sean Callanan04cc3072009-12-19 02:59:52 +0000679 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000680
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000681 if (HasEVEX_K)
682 HANDLE_OPERAND(writemaskRegister)
683
Craig Topperd402df32014-02-02 07:08:01 +0000684 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000685 // FIXME: In AVX, the register below becomes the one encoded
686 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000687 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000688
Craig Topper03a0bed2011-12-30 05:20:36 +0000689 if (HasMemOp4Prefix)
690 HANDLE_OPERAND(immediate)
691
Sean Callanan04cc3072009-12-19 02:59:52 +0000692 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000693
Craig Topperd402df32014-02-02 07:08:01 +0000694 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000695 HANDLE_OPERAND(vvvvRegister)
696
Craig Topper2ba766a2011-12-30 06:23:39 +0000697 if (!HasMemOp4Prefix)
698 HANDLE_OPTIONAL(immediate)
699 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000700 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000701 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000702 case X86Local::MRM0r:
703 case X86Local::MRM1r:
704 case X86Local::MRM2r:
705 case X86Local::MRM3r:
706 case X86Local::MRM4r:
707 case X86Local::MRM5r:
708 case X86Local::MRM6r:
709 case X86Local::MRM7r:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000710 // Operand 1 is a register operand in the R/M field.
711 // Operand 2 (optional) is an immediate or relocation.
712 // Operand 3 (optional) is an immediate.
713 assert(numPhysicalOperands >= 0 + additionalOperands &&
714 numPhysicalOperands <= 3 + additionalOperands &&
715 "Unexpected number of operands for MRMnr");
716
Craig Topperd402df32014-02-02 07:08:01 +0000717 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000718 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000719
720 if (HasEVEX_K)
721 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000722 HANDLE_OPTIONAL(rmRegister)
723 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000724 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000725 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000726 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000727 case X86Local::MRM0m:
728 case X86Local::MRM1m:
729 case X86Local::MRM2m:
730 case X86Local::MRM3m:
731 case X86Local::MRM4m:
732 case X86Local::MRM5m:
733 case X86Local::MRM6m:
734 case X86Local::MRM7m:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000735 // Operand 1 is a memory operand (possibly SIB-extended)
736 // Operand 2 (optional) is an immediate or relocation.
737 assert(numPhysicalOperands >= 1 + additionalOperands &&
738 numPhysicalOperands <= 2 + additionalOperands &&
739 "Unexpected number of operands for MRMnm");
740
Craig Topperd402df32014-02-02 07:08:01 +0000741 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000742 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000743 if (HasEVEX_K)
744 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000745 HANDLE_OPERAND(memory)
746 HANDLE_OPTIONAL(relocation)
747 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000748 case X86Local::RawFrmImm8:
749 // operand 1 is a 16-bit immediate
750 // operand 2 is an 8-bit immediate
751 assert(numPhysicalOperands == 2 &&
752 "Unexpected number of operands for X86Local::RawFrmImm8");
753 HANDLE_OPERAND(immediate)
754 HANDLE_OPERAND(immediate)
755 break;
756 case X86Local::RawFrmImm16:
757 // operand 1 is a 16-bit immediate
758 // operand 2 is a 16-bit immediate
759 HANDLE_OPERAND(immediate)
760 HANDLE_OPERAND(immediate)
761 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000762 case X86Local::MRM_F8:
763 if (Opcode == 0xc6) {
764 assert(numPhysicalOperands == 1 &&
765 "Unexpected number of operands for X86Local::MRM_F8");
766 HANDLE_OPERAND(immediate)
767 } else if (Opcode == 0xc7) {
768 assert(numPhysicalOperands == 1 &&
769 "Unexpected number of operands for X86Local::MRM_F8");
770 HANDLE_OPERAND(relocation)
771 }
772 break;
Craig Topper56f0ed812014-02-19 08:25:02 +0000773 case X86Local::MRM_C0: case X86Local::MRM_C1: case X86Local::MRM_C2:
774 case X86Local::MRM_C3: case X86Local::MRM_C4: case X86Local::MRM_C8:
775 case X86Local::MRM_C9: case X86Local::MRM_CA: case X86Local::MRM_CB:
Kevin Enderby0d928a12014-07-31 23:57:38 +0000776 case X86Local::MRM_CF: case X86Local::MRM_D0: case X86Local::MRM_D1:
777 case X86Local::MRM_D4: case X86Local::MRM_D5: case X86Local::MRM_D6:
778 case X86Local::MRM_D7: case X86Local::MRM_D8: case X86Local::MRM_D9:
779 case X86Local::MRM_DA: case X86Local::MRM_DB: case X86Local::MRM_DC:
780 case X86Local::MRM_DD: case X86Local::MRM_DE: case X86Local::MRM_DF:
781 case X86Local::MRM_E0: case X86Local::MRM_E1: case X86Local::MRM_E2:
782 case X86Local::MRM_E3: case X86Local::MRM_E4: case X86Local::MRM_E5:
783 case X86Local::MRM_E8: case X86Local::MRM_E9: case X86Local::MRM_EA:
784 case X86Local::MRM_EB: case X86Local::MRM_EC: case X86Local::MRM_ED:
Asaf Badouh9a5a83a2015-12-24 08:25:00 +0000785 case X86Local::MRM_EE: case X86Local::MRM_EF: case X86Local::MRM_F0:
786 case X86Local::MRM_F1: case X86Local::MRM_F2: case X86Local::MRM_F3:
787 case X86Local::MRM_F4: case X86Local::MRM_F5: case X86Local::MRM_F6:
788 case X86Local::MRM_F7: case X86Local::MRM_F9: case X86Local::MRM_FA:
Craig Topper66156542016-02-16 04:24:58 +0000789 case X86Local::MRM_FB: case X86Local::MRM_FC: case X86Local::MRM_FD:
790 case X86Local::MRM_FE: case X86Local::MRM_FF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000791 // Ignored.
792 break;
793 }
Craig Topperac172e22012-07-30 04:48:12 +0000794
Sean Callanan04cc3072009-12-19 02:59:52 +0000795 #undef HANDLE_OPERAND
796 #undef HANDLE_OPTIONAL
797}
798
799void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
800 // Special cases where the LLVM tables are not complete
801
Sean Callanandde9c122010-02-12 23:39:46 +0000802#define MAP(from, to) \
Craig Toppera3776de2015-02-15 04:16:44 +0000803 case X86Local::MRM_##from:
Sean Callanan04cc3072009-12-19 02:59:52 +0000804
805 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000806
Craig Topper24064772014-04-15 07:20:03 +0000807 ModRMFilter* filter = nullptr;
Sean Callanan04cc3072009-12-19 02:59:52 +0000808 uint8_t opcodeToSet = 0;
809
Craig Topper10243c82014-01-31 08:47:06 +0000810 switch (OpMap) {
811 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000812 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000813 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000814 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000815 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000816 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000817 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000818 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000819 switch (OpMap) {
820 default: llvm_unreachable("Unexpected map!");
821 case X86Local::OB: opcodeType = ONEBYTE; break;
822 case X86Local::TB: opcodeType = TWOBYTE; break;
823 case X86Local::T8: opcodeType = THREEBYTE_38; break;
824 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000825 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
826 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
827 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
828 }
829
830 switch (Form) {
Craig Topper313226f2016-08-22 07:38:30 +0000831 default: llvm_unreachable("Invalid form!");
832 case X86Local::Pseudo: llvm_unreachable("Pseudo should not be emitted!");
833 case X86Local::RawFrm:
834 case X86Local::AddRegFrm:
835 case X86Local::RawFrmMemOffs:
836 case X86Local::RawFrmSrc:
837 case X86Local::RawFrmDst:
838 case X86Local::RawFrmDstSrc:
839 case X86Local::RawFrmImm8:
840 case X86Local::RawFrmImm16:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000841 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000842 break;
Craig Topper1867c6a2016-08-22 07:38:36 +0000843 case X86Local::MRMDestReg:
844 case X86Local::MRMSrcReg:
845 case X86Local::MRMXr:
846 filter = new ModFilter(true);
847 break;
848 case X86Local::MRMDestMem:
849 case X86Local::MRMSrcMem:
850 case X86Local::MRMXm:
851 filter = new ModFilter(false);
Craig Toppera0869dc2014-02-10 06:55:41 +0000852 break;
853 case X86Local::MRM0r: case X86Local::MRM1r:
854 case X86Local::MRM2r: case X86Local::MRM3r:
855 case X86Local::MRM4r: case X86Local::MRM5r:
856 case X86Local::MRM6r: case X86Local::MRM7r:
857 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
858 break;
859 case X86Local::MRM0m: case X86Local::MRM1m:
860 case X86Local::MRM2m: case X86Local::MRM3m:
861 case X86Local::MRM4m: case X86Local::MRM5m:
862 case X86Local::MRM6m: case X86Local::MRM7m:
863 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
864 break;
865 MRM_MAPPING
Craig Toppera3776de2015-02-15 04:16:44 +0000866 filter = new ExactFilter(0xC0 + Form - X86Local::MRM_C0); \
867 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000868 } // switch (Form)
869
Craig Topper9e3e38a2013-10-03 05:17:48 +0000870 opcodeToSet = Opcode;
871 break;
Craig Topper10243c82014-01-31 08:47:06 +0000872 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000873
Craig Topper055845f2015-01-02 07:02:25 +0000874 unsigned AddressSize = 0;
875 switch (AdSize) {
876 case X86Local::AdSize16: AddressSize = 16; break;
877 case X86Local::AdSize32: AddressSize = 32; break;
878 case X86Local::AdSize64: AddressSize = 64; break;
879 }
880
Sean Callanan04cc3072009-12-19 02:59:52 +0000881 assert(opcodeType != (OpcodeType)-1 &&
882 "Opcode type not set");
883 assert(filter && "Filter not set");
884
885 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000886 assert(((opcodeToSet & 7) == 0) &&
887 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000888
Craig Topper623b0d62014-01-01 14:22:37 +0000889 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000890
Craig Topper623b0d62014-01-01 14:22:37 +0000891 for (currentOpcode = opcodeToSet;
892 currentOpcode < opcodeToSet + 8;
893 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000894 tables.setTableFields(opcodeType,
895 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000896 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000897 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000898 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000899 } else {
900 tables.setTableFields(opcodeType,
901 insnContext(),
902 opcodeToSet,
903 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000904 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000905 }
Craig Topperac172e22012-07-30 04:48:12 +0000906
Sean Callanan04cc3072009-12-19 02:59:52 +0000907 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000908
Sean Callanandde9c122010-02-12 23:39:46 +0000909#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000910}
911
912#define TYPE(str, type) if (s == str) return type;
913OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000914 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000915 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000916 if(hasREX_WPrefix) {
917 // For instructions with a REX_W prefix, a declared 32-bit register encoding
918 // is special.
919 TYPE("GR32", TYPE_R32)
920 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000921 if(OpSize == X86Local::OpSize16) {
922 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000923 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000924 TYPE("GR16", TYPE_Rv)
925 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000926 } else if(OpSize == X86Local::OpSize32) {
927 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000928 // immediate encoding is special.
929 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000930 }
931 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000932 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000933 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000934 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000935 TYPE("i32mem", TYPE_Mv)
936 TYPE("i32imm", TYPE_IMMv)
937 TYPE("i32i8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000938 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000939 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000940 TYPE("i64mem", TYPE_Mv)
941 TYPE("i64i32imm", TYPE_IMM64)
942 TYPE("i64i8imm", TYPE_IMM64)
943 TYPE("GR64", TYPE_R64)
944 TYPE("i8mem", TYPE_M8)
945 TYPE("i8imm", TYPE_IMM8)
Craig Topper620b50c2015-01-21 08:15:54 +0000946 TYPE("u8imm", TYPE_UIMM8)
Craig Topper53a84672015-01-25 02:21:16 +0000947 TYPE("i32u8imm", TYPE_UIMM8)
Sean Callanan04cc3072009-12-19 02:59:52 +0000948 TYPE("GR8", TYPE_R8)
949 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000950 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000951 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000952 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000953 TYPE("f512mem", TYPE_M512)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000954 TYPE("FR128", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000955 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000956 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000957 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000958 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000959 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000960 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000961 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000962 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000963 TYPE("RST", TYPE_ST)
964 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000965 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000966 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000967 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000968 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000969 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000970 TYPE("SSECC", TYPE_IMM3)
Craig Topper916708f2015-02-13 07:42:25 +0000971 TYPE("XOPCC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000972 TYPE("AVXCC", TYPE_IMM5)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000973 TYPE("AVX512ICC", TYPE_AVX512ICC)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000974 TYPE("AVX512RC", TYPE_IMM32)
Craig Topper63944542015-01-06 08:59:30 +0000975 TYPE("brtarget32", TYPE_RELv)
976 TYPE("brtarget16", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000977 TYPE("brtarget8", TYPE_REL8)
978 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000979 TYPE("lea64_32mem", TYPE_LEA)
980 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000981 TYPE("VR64", TYPE_MM64)
982 TYPE("i64imm", TYPE_IMMv)
Craig Topper7c102522015-01-08 07:41:30 +0000983 TYPE("anymem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000984 TYPE("opaque32mem", TYPE_M1616)
985 TYPE("opaque48mem", TYPE_M1632)
986 TYPE("opaque80mem", TYPE_M1664)
987 TYPE("opaque512mem", TYPE_M512)
988 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
989 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000990 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000991 TYPE("srcidx8", TYPE_SRCIDX8)
992 TYPE("srcidx16", TYPE_SRCIDX16)
993 TYPE("srcidx32", TYPE_SRCIDX32)
994 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000995 TYPE("dstidx8", TYPE_DSTIDX8)
996 TYPE("dstidx16", TYPE_DSTIDX16)
997 TYPE("dstidx32", TYPE_DSTIDX32)
998 TYPE("dstidx64", TYPE_DSTIDX64)
Craig Topper055845f2015-01-02 07:02:25 +0000999 TYPE("offset16_8", TYPE_MOFFS8)
1000 TYPE("offset16_16", TYPE_MOFFS16)
1001 TYPE("offset16_32", TYPE_MOFFS32)
1002 TYPE("offset32_8", TYPE_MOFFS8)
1003 TYPE("offset32_16", TYPE_MOFFS16)
1004 TYPE("offset32_32", TYPE_MOFFS32)
Craig Topperae8e1b32015-01-03 00:00:20 +00001005 TYPE("offset32_64", TYPE_MOFFS64)
Craig Topper055845f2015-01-02 07:02:25 +00001006 TYPE("offset64_8", TYPE_MOFFS8)
1007 TYPE("offset64_16", TYPE_MOFFS16)
1008 TYPE("offset64_32", TYPE_MOFFS32)
1009 TYPE("offset64_64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001010 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001011 TYPE("VR256X", TYPE_XMM256)
1012 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001013 TYPE("VK1", TYPE_VK1)
1014 TYPE("VK1WM", TYPE_VK1)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001015 TYPE("VK2", TYPE_VK2)
1016 TYPE("VK2WM", TYPE_VK2)
1017 TYPE("VK4", TYPE_VK4)
1018 TYPE("VK4WM", TYPE_VK4)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001019 TYPE("VK8", TYPE_VK8)
1020 TYPE("VK8WM", TYPE_VK8)
1021 TYPE("VK16", TYPE_VK16)
1022 TYPE("VK16WM", TYPE_VK16)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001023 TYPE("VK32", TYPE_VK32)
1024 TYPE("VK32WM", TYPE_VK32)
1025 TYPE("VK64", TYPE_VK64)
1026 TYPE("VK64WM", TYPE_VK64)
Craig Topper23eb4682011-10-06 06:44:41 +00001027 TYPE("GR32_NOAX", TYPE_Rv)
Craig Topper01deb5f2012-07-18 04:11:12 +00001028 TYPE("vx64mem", TYPE_M64)
Igor Breger45ef10f2016-02-25 13:30:17 +00001029 TYPE("vx128mem", TYPE_M128)
1030 TYPE("vx256mem", TYPE_M256)
1031 TYPE("vy128mem", TYPE_M128)
1032 TYPE("vy256mem", TYPE_M256)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001033 TYPE("vx64xmem", TYPE_M64)
Igor Breger45ef10f2016-02-25 13:30:17 +00001034 TYPE("vx128xmem", TYPE_M128)
1035 TYPE("vx256xmem", TYPE_M256)
1036 TYPE("vy128xmem", TYPE_M128)
1037 TYPE("vy256xmem", TYPE_M256)
1038 TYPE("vy512mem", TYPE_M512)
1039 TYPE("vz512mem", TYPE_M512)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001040 TYPE("BNDR", TYPE_BNDR)
Sean Callanan04cc3072009-12-19 02:59:52 +00001041 errs() << "Unhandled type string " << s << "\n";
1042 llvm_unreachable("Unhandled type string");
1043}
1044#undef TYPE
1045
1046#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +00001047OperandEncoding
1048RecognizableInstr::immediateEncodingFromString(const std::string &s,
1049 uint8_t OpSize) {
1050 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001051 // For instructions without an OpSize prefix, a declared 16-bit register or
1052 // immediate encoding is special.
1053 ENCODING("i16imm", ENCODING_IW)
1054 }
1055 ENCODING("i32i8imm", ENCODING_IB)
1056 ENCODING("SSECC", ENCODING_IB)
Craig Topper916708f2015-02-13 07:42:25 +00001057 ENCODING("XOPCC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001058 ENCODING("AVXCC", ENCODING_IB)
Craig Topper7d3c6d32015-01-28 10:09:56 +00001059 ENCODING("AVX512ICC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001060 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001061 ENCODING("i16imm", ENCODING_Iv)
1062 ENCODING("i16i8imm", ENCODING_IB)
1063 ENCODING("i32imm", ENCODING_Iv)
1064 ENCODING("i64i32imm", ENCODING_ID)
1065 ENCODING("i64i8imm", ENCODING_IB)
1066 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001067 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001068 ENCODING("i32u8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001069 // This is not a typo. Instructions like BLENDVPD put
1070 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001071 ENCODING("FR32", ENCODING_IB)
1072 ENCODING("FR64", ENCODING_IB)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001073 ENCODING("FR128", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001074 ENCODING("VR128", ENCODING_IB)
1075 ENCODING("VR256", ENCODING_IB)
1076 ENCODING("FR32X", ENCODING_IB)
1077 ENCODING("FR64X", ENCODING_IB)
1078 ENCODING("VR128X", ENCODING_IB)
1079 ENCODING("VR256X", ENCODING_IB)
1080 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001081 errs() << "Unhandled immediate encoding " << s << "\n";
1082 llvm_unreachable("Unhandled immediate encoding");
1083}
1084
Craig Topperfa6298a2014-02-02 09:25:09 +00001085OperandEncoding
1086RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1087 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001088 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001089 ENCODING("GR16", ENCODING_RM)
1090 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001091 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001092 ENCODING("GR64", ENCODING_RM)
1093 ENCODING("GR8", ENCODING_RM)
1094 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001095 ENCODING("VR128X", ENCODING_RM)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001096 ENCODING("FR128", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001097 ENCODING("FR64", ENCODING_RM)
1098 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001099 ENCODING("FR64X", ENCODING_RM)
1100 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001101 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001102 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001103 ENCODING("VR256X", ENCODING_RM)
1104 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001105 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001106 ENCODING("VK2", ENCODING_RM)
1107 ENCODING("VK4", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001108 ENCODING("VK8", ENCODING_RM)
1109 ENCODING("VK16", ENCODING_RM)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001110 ENCODING("VK32", ENCODING_RM)
1111 ENCODING("VK64", ENCODING_RM)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001112 ENCODING("BNDR", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001113 errs() << "Unhandled R/M register encoding " << s << "\n";
1114 llvm_unreachable("Unhandled R/M register encoding");
1115}
1116
Craig Topperfa6298a2014-02-02 09:25:09 +00001117OperandEncoding
1118RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1119 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001120 ENCODING("GR16", ENCODING_REG)
1121 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001122 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001123 ENCODING("GR64", ENCODING_REG)
1124 ENCODING("GR8", ENCODING_REG)
1125 ENCODING("VR128", ENCODING_REG)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001126 ENCODING("FR128", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001127 ENCODING("FR64", ENCODING_REG)
1128 ENCODING("FR32", ENCODING_REG)
1129 ENCODING("VR64", ENCODING_REG)
1130 ENCODING("SEGMENT_REG", ENCODING_REG)
1131 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001132 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001133 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001134 ENCODING("VR256X", ENCODING_REG)
1135 ENCODING("VR128X", ENCODING_REG)
1136 ENCODING("FR64X", ENCODING_REG)
1137 ENCODING("FR32X", ENCODING_REG)
1138 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001139 ENCODING("VK1", ENCODING_REG)
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001140 ENCODING("VK2", ENCODING_REG)
1141 ENCODING("VK4", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001142 ENCODING("VK8", ENCODING_REG)
1143 ENCODING("VK16", ENCODING_REG)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001144 ENCODING("VK32", ENCODING_REG)
1145 ENCODING("VK64", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001146 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001147 ENCODING("VK2WM", ENCODING_REG)
1148 ENCODING("VK4WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001149 ENCODING("VK8WM", ENCODING_REG)
1150 ENCODING("VK16WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001151 ENCODING("VK32WM", ENCODING_REG)
1152 ENCODING("VK64WM", ENCODING_REG)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001153 ENCODING("BNDR", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001154 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1155 llvm_unreachable("Unhandled reg/opcode register encoding");
1156}
1157
Craig Topperfa6298a2014-02-02 09:25:09 +00001158OperandEncoding
1159RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1160 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001161 ENCODING("GR32", ENCODING_VVVV)
1162 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001163 ENCODING("FR32", ENCODING_VVVV)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001164 ENCODING("FR128", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001165 ENCODING("FR64", ENCODING_VVVV)
1166 ENCODING("VR128", ENCODING_VVVV)
1167 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001168 ENCODING("FR32X", ENCODING_VVVV)
1169 ENCODING("FR64X", ENCODING_VVVV)
1170 ENCODING("VR128X", ENCODING_VVVV)
1171 ENCODING("VR256X", ENCODING_VVVV)
1172 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001173 ENCODING("VK1", ENCODING_VVVV)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001174 ENCODING("VK2", ENCODING_VVVV)
1175 ENCODING("VK4", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001176 ENCODING("VK8", ENCODING_VVVV)
1177 ENCODING("VK16", ENCODING_VVVV)
Robert Khasanov595683d2014-07-28 13:46:45 +00001178 ENCODING("VK32", ENCODING_VVVV)
1179 ENCODING("VK64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001180 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1181 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1182}
1183
Craig Topperfa6298a2014-02-02 09:25:09 +00001184OperandEncoding
1185RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1186 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001187 ENCODING("VK1WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001188 ENCODING("VK2WM", ENCODING_WRITEMASK)
1189 ENCODING("VK4WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001190 ENCODING("VK8WM", ENCODING_WRITEMASK)
1191 ENCODING("VK16WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001192 ENCODING("VK32WM", ENCODING_WRITEMASK)
1193 ENCODING("VK64WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001194 errs() << "Unhandled mask register encoding " << s << "\n";
1195 llvm_unreachable("Unhandled mask register encoding");
1196}
1197
Craig Topperfa6298a2014-02-02 09:25:09 +00001198OperandEncoding
1199RecognizableInstr::memoryEncodingFromString(const std::string &s,
1200 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001201 ENCODING("i16mem", ENCODING_RM)
1202 ENCODING("i32mem", ENCODING_RM)
1203 ENCODING("i64mem", ENCODING_RM)
1204 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001205 ENCODING("ssmem", ENCODING_RM)
1206 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001207 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001208 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001209 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001210 ENCODING("f64mem", ENCODING_RM)
1211 ENCODING("f32mem", ENCODING_RM)
1212 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001213 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001214 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001215 ENCODING("f80mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001216 ENCODING("lea64_32mem", ENCODING_RM)
1217 ENCODING("lea64mem", ENCODING_RM)
Craig Topper7c102522015-01-08 07:41:30 +00001218 ENCODING("anymem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001219 ENCODING("opaque32mem", ENCODING_RM)
1220 ENCODING("opaque48mem", ENCODING_RM)
1221 ENCODING("opaque80mem", ENCODING_RM)
1222 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001223 ENCODING("vx64mem", ENCODING_RM)
Igor Breger45ef10f2016-02-25 13:30:17 +00001224 ENCODING("vx128mem", ENCODING_RM)
1225 ENCODING("vx256mem", ENCODING_RM)
1226 ENCODING("vy128mem", ENCODING_RM)
1227 ENCODING("vy256mem", ENCODING_RM)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001228 ENCODING("vx64xmem", ENCODING_RM)
Igor Breger45ef10f2016-02-25 13:30:17 +00001229 ENCODING("vx128xmem", ENCODING_RM)
1230 ENCODING("vx256xmem", ENCODING_RM)
1231 ENCODING("vy128xmem", ENCODING_RM)
1232 ENCODING("vy256xmem", ENCODING_RM)
1233 ENCODING("vy512mem", ENCODING_RM)
1234 ENCODING("vz512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001235 errs() << "Unhandled memory encoding " << s << "\n";
1236 llvm_unreachable("Unhandled memory encoding");
1237}
1238
Craig Topperfa6298a2014-02-02 09:25:09 +00001239OperandEncoding
1240RecognizableInstr::relocationEncodingFromString(const std::string &s,
1241 uint8_t OpSize) {
1242 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001243 // For instructions without an OpSize prefix, a declared 16-bit register or
1244 // immediate encoding is special.
1245 ENCODING("i16imm", ENCODING_IW)
1246 }
1247 ENCODING("i16imm", ENCODING_Iv)
1248 ENCODING("i16i8imm", ENCODING_IB)
1249 ENCODING("i32imm", ENCODING_Iv)
1250 ENCODING("i32i8imm", ENCODING_IB)
1251 ENCODING("i64i32imm", ENCODING_ID)
1252 ENCODING("i64i8imm", ENCODING_IB)
1253 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001254 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001255 ENCODING("i32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001256 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001257 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001258 ENCODING("i32imm_pcrel", ENCODING_ID)
Craig Topper63944542015-01-06 08:59:30 +00001259 ENCODING("brtarget32", ENCODING_Iv)
1260 ENCODING("brtarget16", ENCODING_Iv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001261 ENCODING("brtarget8", ENCODING_IB)
1262 ENCODING("i64imm", ENCODING_IO)
Craig Topper055845f2015-01-02 07:02:25 +00001263 ENCODING("offset16_8", ENCODING_Ia)
1264 ENCODING("offset16_16", ENCODING_Ia)
1265 ENCODING("offset16_32", ENCODING_Ia)
1266 ENCODING("offset32_8", ENCODING_Ia)
1267 ENCODING("offset32_16", ENCODING_Ia)
1268 ENCODING("offset32_32", ENCODING_Ia)
Craig Topperae8e1b32015-01-03 00:00:20 +00001269 ENCODING("offset32_64", ENCODING_Ia)
Craig Topper055845f2015-01-02 07:02:25 +00001270 ENCODING("offset64_8", ENCODING_Ia)
1271 ENCODING("offset64_16", ENCODING_Ia)
1272 ENCODING("offset64_32", ENCODING_Ia)
1273 ENCODING("offset64_64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001274 ENCODING("srcidx8", ENCODING_SI)
1275 ENCODING("srcidx16", ENCODING_SI)
1276 ENCODING("srcidx32", ENCODING_SI)
1277 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001278 ENCODING("dstidx8", ENCODING_DI)
1279 ENCODING("dstidx16", ENCODING_DI)
1280 ENCODING("dstidx32", ENCODING_DI)
1281 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001282 errs() << "Unhandled relocation encoding " << s << "\n";
1283 llvm_unreachable("Unhandled relocation encoding");
1284}
1285
Craig Topperfa6298a2014-02-02 09:25:09 +00001286OperandEncoding
1287RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1288 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001289 ENCODING("GR32", ENCODING_Rv)
1290 ENCODING("GR64", ENCODING_RO)
1291 ENCODING("GR16", ENCODING_Rv)
1292 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001293 ENCODING("GR32_NOAX", ENCODING_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001294 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1295 llvm_unreachable("Unhandled opcode modifier encoding");
1296}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001297#undef ENCODING