blob: 6a43ecc25004409dc2d4fb414146cf887d912087 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel595817e2012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000042
Hal Finkel4e9f1a82012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel8d7fbc92013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Hal Finkel940ab932014-02-28 00:27:01 +000049// FIXME: Remove this once the bug has been fixed!
50extern cl::opt<bool> ANDIGlueBug;
51
Chris Lattner5e693ed2009-07-28 03:13:23 +000052static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
53 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000054 return new TargetLoweringObjectFileMachO();
Bill Wendlingdd3fe942010-03-12 02:00:43 +000055
Bill Schmidt22d40dc2013-05-13 19:34:37 +000056 if (TM.getSubtargetImpl()->isSVR4ABI())
57 return new PPC64LinuxTargetObjectFile();
58
Bruno Cardoso Lopes62e6a8b2009-08-13 23:30:21 +000059 return new TargetLoweringObjectFileELF();
Chris Lattner5e693ed2009-07-28 03:13:23 +000060}
61
Chris Lattner584a11a2006-11-02 01:44:04 +000062PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattner5e693ed2009-07-28 03:13:23 +000063 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng39e90022012-07-02 22:39:56 +000064 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelcf0da6c2009-02-17 22:15:04 +000065
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Evan Cheng39e90022012-07-02 22:39:56 +000074 bool isPPC64 = Subtarget->isPPC64();
75 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Hal Finkel940ab932014-02-28 00:27:01 +0000100 if (Subtarget->useCRBits()) {
101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Hal Finkel6a56b212014-03-05 22:14:00 +0000103 if (isPPC64 || Subtarget->hasFPCVT()) {
104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Hal Finkel2e103312013-04-03 04:01:11 +0000178 if (!Subtarget->hasFSQRT() &&
179 !(TM.Options.UnsafeFPMath &&
180 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
183 if (!Subtarget->hasFSQRT() &&
184 !(TM.Options.UnsafeFPMath &&
185 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Hal Finkeldbc78e12013-08-19 05:01:02 +0000188 if (Subtarget->hasFCPSGN()) {
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Hal Finkelc20a08d2013-03-29 08:57:48 +0000196 if (Subtarget->hasFPRND()) {
197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Hal Finkela4d07482013-03-28 13:29:47 +0000218 if (Subtarget->hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Hal Finkel940ab932014-02-28 00:27:01 +0000230 if (!Subtarget->useCRBits()) {
231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Hal Finkel940ab932014-02-28 00:27:01 +0000243 if (!Subtarget->useCRBits())
244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Hal Finkel940ab932014-02-28 00:27:01 +0000247 if (!Subtarget->useCRBits())
248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Evan Cheng39e90022012-07-02 22:39:56 +0000299 if (Subtarget->isSVR4ABI()) {
300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Roman Divackyc3825df2013-07-25 21:36:47 +0000319 if (Subtarget->isSVR4ABI() && !isPPC64)
320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Evan Cheng39e90022012-07-02 22:39:56 +0000352 if (Subtarget->has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Hal Finkelf6d45f22013-04-01 17:52:07 +0000362 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
370 if (PPCSubTarget.hasFPCVT()) {
371 if (Subtarget->has64BitSupport()) {
372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Evan Cheng39e90022012-07-02 22:39:56 +0000384 if (Subtarget->use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Evan Cheng39e90022012-07-02 22:39:56 +0000400 if (Subtarget->hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
462 setOperationAction(ISD::CTPOP, VT, Expand);
463 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000464 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000465 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000466 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000467 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000468 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
469
470 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
471 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
472 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
473 setTruncStoreAction(VT, InnerVT, Expand);
474 }
475 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
476 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000478 }
479
Chris Lattner95c7adc2006-04-04 17:25:31 +0000480 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
481 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000482 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000483
Owen Anderson9f944592009-08-11 20:47:22 +0000484 setOperationAction(ISD::AND , MVT::v4i32, Legal);
485 setOperationAction(ISD::OR , MVT::v4i32, Legal);
486 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
487 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000488 setOperationAction(ISD::SELECT, MVT::v4i32,
489 Subtarget->useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000490 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000491 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
492 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
494 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000495 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
496 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
497 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
498 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000499
Craig Topperabadc662012-04-20 06:31:50 +0000500 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
501 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000504
Owen Anderson9f944592009-08-11 20:47:22 +0000505 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000506 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000507
Hal Finkel27774d92014-03-13 07:58:58 +0000508 if (TM.Options.UnsafeFPMath || Subtarget->hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000509 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
510 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
511 }
512
Owen Anderson9f944592009-08-11 20:47:22 +0000513 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
514 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
515 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000516
Owen Anderson9f944592009-08-11 20:47:22 +0000517 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000519
Owen Anderson9f944592009-08-11 20:47:22 +0000520 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
521 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000524
525 // Altivec does not contain unordered floating-point compare instructions
526 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
527 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000532
533 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
534 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000535
536 if (Subtarget->hasVSX()) {
537 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000538 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000539
540 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
541 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
542 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
543 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
544 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
545
546 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
547
548 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
549 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
550
551 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
552 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
553
Hal Finkel732f0f72014-03-26 12:49:28 +0000554 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
555 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
559
Hal Finkel27774d92014-03-13 07:58:58 +0000560 // Share the Altivec comparison restrictions.
561 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
562 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
567
568 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
569 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
570
Hal Finkel9281c9a2014-03-26 18:26:30 +0000571 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
572 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
573
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000574 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
575
Hal Finkel27774d92014-03-13 07:58:58 +0000576 addRegisterClass(MVT::f64, &PPC::VSRCRegClass);
577
578 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
579 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000580
581 // VSX v2i64 only supports non-arithmetic operations.
582 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
583 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
584
Hal Finkelad801b72014-03-27 21:26:33 +0000585 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
586 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
588
Hal Finkel9281c9a2014-03-26 18:26:30 +0000589 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
590 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
591 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
592 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
593
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000594 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
595
Hal Finkel7279f4b2014-03-26 19:13:54 +0000596 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
597 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
598 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
599 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
600
Hal Finkela6c8b512014-03-26 16:12:58 +0000601 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000602 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000603 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000604
Hal Finkel70381a72012-08-04 14:10:46 +0000605 if (Subtarget->has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000606 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000607 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
608 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000609
Eli Friedman7dfa7912011-08-29 18:23:02 +0000610 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
611 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000612 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
613 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000614
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000615 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000616 // Altivec instructions set fields to all zeros or all ones.
617 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000618
Evan Cheng39e90022012-07-02 22:39:56 +0000619 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000620 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000621 setExceptionPointerRegister(PPC::X3);
622 setExceptionSelectorRegister(PPC::X4);
623 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000624 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000625 setExceptionPointerRegister(PPC::R3);
626 setExceptionSelectorRegister(PPC::R4);
627 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Chris Lattnerf4184352006-03-01 04:57:39 +0000629 // We have target-specific dag combine patterns for the following nodes:
630 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000631 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000632 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000633 setTargetDAGCombine(ISD::BR_CC);
Hal Finkel940ab932014-02-28 00:27:01 +0000634 if (Subtarget->useCRBits())
635 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000636 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000637 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000638
Hal Finkel46043ed2014-03-01 21:36:57 +0000639 setTargetDAGCombine(ISD::SIGN_EXTEND);
640 setTargetDAGCombine(ISD::ZERO_EXTEND);
641 setTargetDAGCombine(ISD::ANY_EXTEND);
642
Hal Finkel940ab932014-02-28 00:27:01 +0000643 if (Subtarget->useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000644 setTargetDAGCombine(ISD::TRUNCATE);
645 setTargetDAGCombine(ISD::SETCC);
646 setTargetDAGCombine(ISD::SELECT_CC);
647 }
648
Hal Finkel2e103312013-04-03 04:01:11 +0000649 // Use reciprocal estimates.
650 if (TM.Options.UnsafeFPMath) {
651 setTargetDAGCombine(ISD::FDIV);
652 setTargetDAGCombine(ISD::FSQRT);
653 }
654
Dale Johannesen10432e52007-10-19 00:59:18 +0000655 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng39e90022012-07-02 22:39:56 +0000656 if (Subtarget->isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000657 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000658 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
659 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000660 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
661 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000662 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
663 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
664 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
665 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
666 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000667 }
668
Hal Finkel940ab932014-02-28 00:27:01 +0000669 // With 32 condition bits, we don't need to sink (and duplicate) compares
670 // aggressively in CodeGenPrep.
671 if (Subtarget->useCRBits())
672 setHasMultipleConditionRegisters();
673
Hal Finkel65298572011-10-17 18:53:03 +0000674 setMinFunctionAlignment(2);
675 if (PPCSubTarget.isDarwin())
676 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000677
Evan Cheng39e90022012-07-02 22:39:56 +0000678 if (isPPC64 && Subtarget->isJITCodeModel())
679 // Temporary workaround for the inability of PPC64 JIT to handle jump
680 // tables.
681 setSupportJumpTables(false);
682
Eli Friedman30a49e92011-08-03 21:06:02 +0000683 setInsertFencesForAtomic(true);
684
Hal Finkel21442b22013-09-11 23:05:25 +0000685 if (Subtarget->enableMachineScheduler())
686 setSchedulingPreference(Sched::Source);
687 else
688 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000689
Chris Lattnerf22556d2005-08-16 17:14:42 +0000690 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000691
692 // The Freescale cores does better with aggressive inlining of memcpy and
693 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
694 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
695 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000696 MaxStoresPerMemset = 32;
697 MaxStoresPerMemsetOptSize = 16;
698 MaxStoresPerMemcpy = 32;
699 MaxStoresPerMemcpyOptSize = 8;
700 MaxStoresPerMemmove = 32;
701 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000702
703 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000704 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000705}
706
Hal Finkel262a2242013-09-12 23:20:06 +0000707/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
708/// the desired ByVal argument alignment.
709static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
710 unsigned MaxMaxAlign) {
711 if (MaxAlign == MaxMaxAlign)
712 return;
713 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
714 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
715 MaxAlign = 32;
716 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
717 MaxAlign = 16;
718 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
719 unsigned EltAlign = 0;
720 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
721 if (EltAlign > MaxAlign)
722 MaxAlign = EltAlign;
723 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
724 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
725 unsigned EltAlign = 0;
726 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
727 if (EltAlign > MaxAlign)
728 MaxAlign = EltAlign;
729 if (MaxAlign == MaxMaxAlign)
730 break;
731 }
732 }
733}
734
Dale Johannesencbde4c22008-02-28 22:31:51 +0000735/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
736/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000737unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000738 // Darwin passes everything on 4 byte boundary.
Hal Finkel262a2242013-09-12 23:20:06 +0000739 if (PPCSubTarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000740 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000741
742 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000743 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Hal Finkel262a2242013-09-12 23:20:06 +0000744 unsigned Align = PPCSubTarget.isPPC64() ? 8 : 4;
745 if (PPCSubTarget.hasAltivec() || PPCSubTarget.hasQPX())
746 getMaxByValAlign(Ty, Align, PPCSubTarget.hasQPX() ? 32 : 16);
747 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748}
749
Chris Lattner347ed8a2006-01-09 23:52:17 +0000750const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
751 switch (Opcode) {
752 default: return 0;
Evan Cheng32e376f2008-07-12 02:23:19 +0000753 case PPCISD::FSEL: return "PPCISD::FSEL";
754 case PPCISD::FCFID: return "PPCISD::FCFID";
755 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
756 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000757 case PPCISD::FRE: return "PPCISD::FRE";
758 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000759 case PPCISD::STFIWX: return "PPCISD::STFIWX";
760 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
761 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
762 case PPCISD::VPERM: return "PPCISD::VPERM";
763 case PPCISD::Hi: return "PPCISD::Hi";
764 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000765 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000766 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
767 case PPCISD::LOAD: return "PPCISD::LOAD";
768 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000769 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
770 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
771 case PPCISD::SRL: return "PPCISD::SRL";
772 case PPCISD::SRA: return "PPCISD::SRA";
773 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000774 case PPCISD::CALL: return "PPCISD::CALL";
775 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000776 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000777 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000779 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
780 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000781 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000782 case PPCISD::VCMP: return "PPCISD::VCMP";
783 case PPCISD::VCMPo: return "PPCISD::VCMPo";
784 case PPCISD::LBRX: return "PPCISD::LBRX";
785 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000786 case PPCISD::LARX: return "PPCISD::LARX";
787 case PPCISD::STCX: return "PPCISD::STCX";
788 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000789 case PPCISD::BDNZ: return "PPCISD::BDNZ";
790 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000791 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000792 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000793 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000794 case PPCISD::CR6SET: return "PPCISD::CR6SET";
795 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000796 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
797 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
798 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000799 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000800 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
801 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000802 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000803 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
804 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
805 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000806 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
807 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
808 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
809 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
810 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000811 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000812 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000813 }
814}
815
Matt Arsenault758659232013-05-18 00:21:46 +0000816EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000817 if (!VT.isVector())
Hal Finkel940ab932014-02-28 00:27:01 +0000818 return PPCSubTarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000819 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000820}
821
Chris Lattner4211ca92006-04-14 06:01:58 +0000822//===----------------------------------------------------------------------===//
823// Node matching predicates, for use by the tblgen matching code.
824//===----------------------------------------------------------------------===//
825
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000826/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000827static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000828 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000829 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000830 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000831 // Maybe this has already been legalized into the constant pool?
832 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000833 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000834 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000835 }
836 return false;
837}
838
Chris Lattnere8b83b42006-04-06 17:23:16 +0000839/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
840/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000841static bool isConstantOrUndef(int Op, int Val) {
842 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000843}
844
845/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
846/// VPKUHUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000847bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000848 if (!isUnary) {
849 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000850 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000851 return false;
852 } else {
853 for (unsigned i = 0; i != 8; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000854 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
855 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000856 return false;
857 }
Chris Lattner1d338192006-04-06 18:26:28 +0000858 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000859}
860
861/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
862/// VPKUWUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000863bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000864 if (!isUnary) {
865 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000866 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
867 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000868 return false;
869 } else {
870 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000871 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
872 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
873 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
874 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000875 return false;
876 }
Chris Lattner1d338192006-04-06 18:26:28 +0000877 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000878}
879
Chris Lattnerf38e0332006-04-06 22:02:42 +0000880/// isVMerge - Common function, used to match vmrg* shuffles.
881///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000882static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000883 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000884 if (N->getValueType(0) != MVT::v16i8)
885 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000886 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
887 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000888
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000889 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
890 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000891 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000892 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000893 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000894 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000895 return false;
896 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000897 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000898}
899
900/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
901/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000902bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000903 bool isUnary) {
Chris Lattnerf38e0332006-04-06 22:02:42 +0000904 if (!isUnary)
905 return isVMerge(N, UnitSize, 8, 24);
906 return isVMerge(N, UnitSize, 8, 8);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000907}
908
909/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
910/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000911bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000912 bool isUnary) {
Chris Lattnerf38e0332006-04-06 22:02:42 +0000913 if (!isUnary)
914 return isVMerge(N, UnitSize, 0, 16);
915 return isVMerge(N, UnitSize, 0, 0);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000916}
917
918
Chris Lattner1d338192006-04-06 18:26:28 +0000919/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
920/// amount, otherwise return -1.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000921int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000922 if (N->getValueType(0) != MVT::v16i8)
923 return false;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000924
925 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000926
Chris Lattner1d338192006-04-06 18:26:28 +0000927 // Find the first non-undef value in the shuffle mask.
928 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000929 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000930 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000931
Chris Lattner1d338192006-04-06 18:26:28 +0000932 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000933
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000934 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000935 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000936 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000937 if (ShiftAmt < i) return -1;
938 ShiftAmt -= i;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000939
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000940 if (!isUnary) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000941 // Check the rest of the elements to see if they are consecutive.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000942 for (++i; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000943 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000944 return -1;
945 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000946 // Check the rest of the elements to see if they are consecutive.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000947 for (++i; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000948 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000949 return -1;
950 }
Chris Lattner1d338192006-04-06 18:26:28 +0000951 return ShiftAmt;
952}
Chris Lattnerffc47562006-03-20 06:33:01 +0000953
954/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
955/// specifies a splat of a single element that is suitable for input to
956/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000957bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +0000958 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +0000959 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +0000960
Chris Lattnera8fbb6d2006-03-20 06:37:44 +0000961 // This is a splat operation if each element of the permute is the same, and
962 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000963 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000964
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000965 // FIXME: Handle UNDEF elements too!
966 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +0000967 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000968
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000969 // Check that the indices are consecutive, in the case of a multi-byte element
970 // splatted with a v16i8 mask.
971 for (unsigned i = 1; i != EltSize; ++i)
972 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +0000973 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000974
Chris Lattner95c7adc2006-04-04 17:25:31 +0000975 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000976 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +0000977 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000978 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +0000979 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +0000980 }
Chris Lattner95c7adc2006-04-04 17:25:31 +0000981 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +0000982}
983
Evan Cheng581d2792007-07-30 07:51:22 +0000984/// isAllNegativeZeroVector - Returns true if all elements of build_vector
985/// are -0.0.
986bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000987 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
988
989 APInt APVal, APUndef;
990 unsigned BitSize;
991 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +0000992
Dale Johannesen5f4eecf2009-11-13 01:45:18 +0000993 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000994 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000995 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000996
Evan Cheng581d2792007-07-30 07:51:22 +0000997 return false;
998}
999
Chris Lattnerffc47562006-03-20 06:33:01 +00001000/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1001/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner95c7adc2006-04-04 17:25:31 +00001002unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001003 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1004 assert(isSplatShuffleMask(SVOp, EltSize));
1005 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001006}
1007
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001008/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001009/// by using a vspltis[bhw] instruction of the specified element size, return
1010/// the constant being splatted. The ByteSize field indicates the number of
1011/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001012SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
1013 SDValue OpVal(0, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001014
1015 // If ByteSize of the splat is bigger than the element size of the
1016 // build_vector, then we have a case where we are checking for a splat where
1017 // multiple elements of the buildvector are folded together into a single
1018 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1019 unsigned EltSize = 16/N->getNumOperands();
1020 if (EltSize < ByteSize) {
1021 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001022 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001023 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001024
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001025 // See if all of the elements in the buildvector agree across.
1026 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1027 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1028 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001029 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001030
Scott Michelcf0da6c2009-02-17 22:15:04 +00001031
Gabor Greiff304a7a2008-08-28 21:40:38 +00001032 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001033 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1034 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001035 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001036 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001037
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001038 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1039 // either constant or undef values that are identical for each chunk. See
1040 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001041
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001042 // Check to see if all of the leading entries are either 0 or -1. If
1043 // neither, then this won't fit into the immediate field.
1044 bool LeadingZero = true;
1045 bool LeadingOnes = true;
1046 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001047 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001048
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001049 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1050 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1051 }
1052 // Finally, check the least significant entry.
1053 if (LeadingZero) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001054 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson9f944592009-08-11 20:47:22 +00001055 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001056 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001057 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001058 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001059 }
1060 if (LeadingOnes) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001061 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson9f944592009-08-11 20:47:22 +00001062 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001063 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001064 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001065 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001066 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001067
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001068 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001069 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001070
Chris Lattner2771e2c2006-03-25 06:12:06 +00001071 // Check to see if this buildvec has a single non-undef value in its elements.
1072 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1073 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001074 if (OpVal.getNode() == 0)
Chris Lattner2771e2c2006-03-25 06:12:06 +00001075 OpVal = N->getOperand(i);
1076 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001077 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001078 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001079
Gabor Greiff304a7a2008-08-28 21:40:38 +00001080 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001081
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001082 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001083 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001084 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001085 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001086 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001087 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001088 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001089 }
1090
1091 // If the splat value is larger than the element value, then we can never do
1092 // this splat. The only case that we could fit the replicated bits into our
1093 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001094 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001095
Chris Lattner2771e2c2006-03-25 06:12:06 +00001096 // If the element value is larger than the splat value, cut it in half and
1097 // check to see if the two halves are equal. Continue doing this until we
1098 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1099 while (ValSizeInBytes > ByteSize) {
1100 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001101
Chris Lattner2771e2c2006-03-25 06:12:06 +00001102 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001103 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1104 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001105 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001106 }
1107
1108 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001109 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001110
Evan Chengb1ddc982006-03-26 09:52:32 +00001111 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001112 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001113
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001114 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001115 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001116 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001117 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001118}
1119
Chris Lattner4211ca92006-04-14 06:01:58 +00001120//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001121// Addressing Mode Selection
1122//===----------------------------------------------------------------------===//
1123
1124/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1125/// or 64-bit immediate, and if the value can be accurately represented as a
1126/// sign extension from a 16-bit value. If so, this returns true and the
1127/// immediate.
1128static bool isIntS16Immediate(SDNode *N, short &Imm) {
1129 if (N->getOpcode() != ISD::Constant)
1130 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001131
Dan Gohmaneffb8942008-09-12 16:56:44 +00001132 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001133 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001134 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001135 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001136 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001137}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001138static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001139 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001140}
1141
1142
1143/// SelectAddressRegReg - Given the specified addressed, check to see if it
1144/// can be represented as an indexed [r+r] operation. Returns false if it
1145/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001146bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1147 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001148 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001149 short imm = 0;
1150 if (N.getOpcode() == ISD::ADD) {
1151 if (isIntS16Immediate(N.getOperand(1), imm))
1152 return false; // r+i
1153 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1154 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001155
Chris Lattnera801fced2006-11-08 02:15:41 +00001156 Base = N.getOperand(0);
1157 Index = N.getOperand(1);
1158 return true;
1159 } else if (N.getOpcode() == ISD::OR) {
1160 if (isIntS16Immediate(N.getOperand(1), imm))
1161 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001162
Chris Lattnera801fced2006-11-08 02:15:41 +00001163 // If this is an or of disjoint bitfields, we can codegen this as an add
1164 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1165 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001166 APInt LHSKnownZero, LHSKnownOne;
1167 APInt RHSKnownZero, RHSKnownOne;
1168 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanf19609a2008-02-27 01:23:58 +00001169 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001170
Dan Gohmanf19609a2008-02-27 01:23:58 +00001171 if (LHSKnownZero.getBoolValue()) {
1172 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanf19609a2008-02-27 01:23:58 +00001173 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001174 // If all of the bits are known zero on the LHS or RHS, the add won't
1175 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001176 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001177 Base = N.getOperand(0);
1178 Index = N.getOperand(1);
1179 return true;
1180 }
1181 }
1182 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001183
Chris Lattnera801fced2006-11-08 02:15:41 +00001184 return false;
1185}
1186
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001187// If we happen to be doing an i64 load or store into a stack slot that has
1188// less than a 4-byte alignment, then the frame-index elimination may need to
1189// use an indexed load or store instruction (because the offset may not be a
1190// multiple of 4). The extra register needed to hold the offset comes from the
1191// register scavenger, and it is possible that the scavenger will need to use
1192// an emergency spill slot. As a result, we need to make sure that a spill slot
1193// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1194// stack slot.
1195static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1196 // FIXME: This does not handle the LWA case.
1197 if (VT != MVT::i64)
1198 return;
1199
Hal Finkel7ab3db52013-07-10 15:29:01 +00001200 // NOTE: We'll exclude negative FIs here, which come from argument
1201 // lowering, because there are no known test cases triggering this problem
1202 // using packed structures (or similar). We can remove this exclusion if
1203 // we find such a test case. The reason why this is so test-case driven is
1204 // because this entire 'fixup' is only to prevent crashes (from the
1205 // register scavenger) on not-really-valid inputs. For example, if we have:
1206 // %a = alloca i1
1207 // %b = bitcast i1* %a to i64*
1208 // store i64* a, i64 b
1209 // then the store should really be marked as 'align 1', but is not. If it
1210 // were marked as 'align 1' then the indexed form would have been
1211 // instruction-selected initially, and the problem this 'fixup' is preventing
1212 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001213 if (FrameIdx < 0)
1214 return;
1215
1216 MachineFunction &MF = DAG.getMachineFunction();
1217 MachineFrameInfo *MFI = MF.getFrameInfo();
1218
1219 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1220 if (Align >= 4)
1221 return;
1222
1223 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1224 FuncInfo->setHasNonRISpills();
1225}
1226
Chris Lattnera801fced2006-11-08 02:15:41 +00001227/// Returns true if the address N can be represented by a base register plus
1228/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001229/// represented as reg+reg. If Aligned is true, only accept displacements
1230/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001231bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001232 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001233 SelectionDAG &DAG,
1234 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001235 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001236 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001237 // If this can be more profitably realized as r+r, fail.
1238 if (SelectAddressRegReg(N, Disp, Base, DAG))
1239 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001240
Chris Lattnera801fced2006-11-08 02:15:41 +00001241 if (N.getOpcode() == ISD::ADD) {
1242 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001243 if (isIntS16Immediate(N.getOperand(1), imm) &&
1244 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001245 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001246 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1247 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001248 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001249 } else {
1250 Base = N.getOperand(0);
1251 }
1252 return true; // [r+i]
1253 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1254 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001255 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001256 && "Cannot handle constant offsets yet!");
1257 Disp = N.getOperand(1).getOperand(0); // The global address.
1258 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001259 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001260 Disp.getOpcode() == ISD::TargetConstantPool ||
1261 Disp.getOpcode() == ISD::TargetJumpTable);
1262 Base = N.getOperand(0);
1263 return true; // [&g+r]
1264 }
1265 } else if (N.getOpcode() == ISD::OR) {
1266 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001267 if (isIntS16Immediate(N.getOperand(1), imm) &&
1268 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001269 // If this is an or of disjoint bitfields, we can codegen this as an add
1270 // (for better address arithmetic) if the LHS and RHS of the OR are
1271 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001272 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001273 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001274
Dan Gohmanf19609a2008-02-27 01:23:58 +00001275 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001276 // If all of the bits are known zero on the LHS or RHS, the add won't
1277 // carry.
1278 Base = N.getOperand(0);
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001279 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001280 return true;
1281 }
1282 }
1283 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1284 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001285
Chris Lattnera801fced2006-11-08 02:15:41 +00001286 // If this address fits entirely in a 16-bit sext immediate field, codegen
1287 // this as "d, 0"
1288 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001289 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001290 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkelf70c41e2013-03-21 23:45:03 +00001291 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1292 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001293 return true;
1294 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001295
1296 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001297 if ((CN->getValueType(0) == MVT::i32 ||
1298 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1299 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001300 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001301
Chris Lattnera801fced2006-11-08 02:15:41 +00001302 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001303 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001304
Owen Anderson9f944592009-08-11 20:47:22 +00001305 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1306 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001307 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001308 return true;
1309 }
1310 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001311
Chris Lattnera801fced2006-11-08 02:15:41 +00001312 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001313 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001314 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001315 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1316 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001317 Base = N;
1318 return true; // [r+0]
1319}
1320
1321/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1322/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001323bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1324 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001325 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001326 // Check to see if we can easily represent this as an [r+r] address. This
1327 // will fail if it thinks that the address is more profitably represented as
1328 // reg+imm, e.g. where imm = 0.
1329 if (SelectAddressRegReg(N, Base, Index, DAG))
1330 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001331
Chris Lattnera801fced2006-11-08 02:15:41 +00001332 // If the operand is an addition, always emit this as [r+r], since this is
1333 // better (for code size, and execution, as the memop does the add for free)
1334 // than emitting an explicit add.
1335 if (N.getOpcode() == ISD::ADD) {
1336 Base = N.getOperand(0);
1337 Index = N.getOperand(1);
1338 return true;
1339 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001340
Chris Lattnera801fced2006-11-08 02:15:41 +00001341 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkelf70c41e2013-03-21 23:45:03 +00001342 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1343 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001344 Index = N;
1345 return true;
1346}
1347
Chris Lattnera801fced2006-11-08 02:15:41 +00001348/// getPreIndexedAddressParts - returns true by value, base pointer and
1349/// offset pointer and addressing mode by reference if the node's address
1350/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001351bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1352 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001353 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001354 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001355 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001356
Ulrich Weigande90b0222013-03-22 14:58:48 +00001357 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001358 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001359 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001360 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001361 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1362 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001363 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001364 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001365 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001366 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001367 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001368 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001369 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001370 } else
1371 return false;
1372
Chris Lattner68371252006-11-14 01:38:31 +00001373 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001374 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001375 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001376
Ulrich Weigande90b0222013-03-22 14:58:48 +00001377 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1378
1379 // Common code will reject creating a pre-inc form if the base pointer
1380 // is a frame index, or if N is a store and the base pointer is either
1381 // the same as or a predecessor of the value being stored. Check for
1382 // those situations here, and try with swapped Base/Offset instead.
1383 bool Swap = false;
1384
1385 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1386 Swap = true;
1387 else if (!isLoad) {
1388 SDValue Val = cast<StoreSDNode>(N)->getValue();
1389 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1390 Swap = true;
1391 }
1392
1393 if (Swap)
1394 std::swap(Base, Offset);
1395
Hal Finkelca542be2012-06-20 15:43:03 +00001396 AM = ISD::PRE_INC;
1397 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001398 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001399
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001400 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001401 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001402 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001403 return false;
1404 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001405 // LDU/STU need an address with at least 4-byte alignment.
1406 if (Alignment < 4)
1407 return false;
1408
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001409 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001410 return false;
1411 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001412
Chris Lattnerb314b152006-11-11 00:08:42 +00001413 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001414 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1415 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001416 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001417 LD->getExtensionType() == ISD::SEXTLOAD &&
1418 isa<ConstantSDNode>(Offset))
1419 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001420 }
1421
Chris Lattnerce645542006-11-10 02:08:47 +00001422 AM = ISD::PRE_INC;
1423 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001424}
1425
1426//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001427// LowerOperation implementation
1428//===----------------------------------------------------------------------===//
1429
Chris Lattneredb9d842010-11-15 02:46:57 +00001430/// GetLabelAccessInfo - Return true if we should reference labels using a
1431/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1432static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattnerdd6df842010-11-15 03:13:19 +00001433 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001434 HiOpFlags = PPCII::MO_HA;
1435 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001436
Chris Lattneredb9d842010-11-15 02:46:57 +00001437 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1438 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peck527da1b2010-11-23 03:31:01 +00001439 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattneredb9d842010-11-15 02:46:57 +00001440 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattnerdd6df842010-11-15 03:13:19 +00001441 if (isPIC) {
1442 HiOpFlags |= PPCII::MO_PIC_FLAG;
1443 LoOpFlags |= PPCII::MO_PIC_FLAG;
1444 }
1445
1446 // If this is a reference to a global value that requires a non-lazy-ptr, make
1447 // sure that instruction lowering adds it.
1448 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1449 HiOpFlags |= PPCII::MO_NLP_FLAG;
1450 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001451
Chris Lattnerdd6df842010-11-15 03:13:19 +00001452 if (GV->hasHiddenVisibility()) {
1453 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1454 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1455 }
1456 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001457
Chris Lattneredb9d842010-11-15 02:46:57 +00001458 return isPIC;
1459}
1460
1461static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1462 SelectionDAG &DAG) {
1463 EVT PtrVT = HiPart.getValueType();
1464 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001465 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001466
1467 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1468 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001469
Chris Lattneredb9d842010-11-15 02:46:57 +00001470 // With PIC, the first instruction is actually "GR+hi(&G)".
1471 if (isPIC)
1472 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1473 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001474
Chris Lattneredb9d842010-11-15 02:46:57 +00001475 // Generate non-pic code that has direct accesses to the constant pool.
1476 // The address of the global is just (hi(&g)+lo(&g)).
1477 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1478}
1479
Scott Michelcf0da6c2009-02-17 22:15:04 +00001480SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001481 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001482 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001483 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001484 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001485
Roman Divackyace47072012-08-24 16:26:02 +00001486 // 64-bit SVR4 ABI code is always position-independent.
1487 // The actual address of the GlobalValue is stored in the TOC.
1488 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1489 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001490 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001491 DAG.getRegister(PPC::X2, MVT::i64));
1492 }
1493
Chris Lattneredb9d842010-11-15 02:46:57 +00001494 unsigned MOHiFlag, MOLoFlag;
1495 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1496 SDValue CPIHi =
1497 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1498 SDValue CPILo =
1499 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1500 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001501}
1502
Dan Gohman21cea8a2010-04-17 15:26:15 +00001503SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001504 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001505 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001506
Roman Divackyace47072012-08-24 16:26:02 +00001507 // 64-bit SVR4 ABI code is always position-independent.
1508 // The actual address of the GlobalValue is stored in the TOC.
1509 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1510 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001511 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001512 DAG.getRegister(PPC::X2, MVT::i64));
1513 }
1514
Chris Lattneredb9d842010-11-15 02:46:57 +00001515 unsigned MOHiFlag, MOLoFlag;
1516 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1517 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1518 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1519 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001520}
1521
Dan Gohman21cea8a2010-04-17 15:26:15 +00001522SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1523 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001524 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001525
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001526 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001527
Chris Lattneredb9d842010-11-15 02:46:57 +00001528 unsigned MOHiFlag, MOLoFlag;
1529 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001530 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1531 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001532 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1533}
1534
Roman Divackye3f15c982012-06-04 17:36:38 +00001535SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1536 SelectionDAG &DAG) const {
1537
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001538 // FIXME: TLS addresses currently use medium model code sequences,
1539 // which is the most useful form. Eventually support for small and
1540 // large models could be added if users need it, at the cost of
1541 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001542 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001543 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001544 const GlobalValue *GV = GA->getGlobal();
1545 EVT PtrVT = getPointerTy();
1546 bool is64bit = PPCSubTarget.isPPC64();
1547
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001548 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001549
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001550 if (Model == TLSModel::LocalExec) {
1551 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001552 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001553 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001554 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001555 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1556 is64bit ? MVT::i64 : MVT::i32);
1557 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1558 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1559 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001560
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001561 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001562 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001563 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1564 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001565 SDValue GOTPtr;
1566 if (is64bit) {
1567 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1568 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1569 PtrVT, GOTReg, TGA);
1570 } else
1571 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001572 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001573 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001574 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001575 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001576
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001577 if (Model == TLSModel::GeneralDynamic) {
1578 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1579 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1580 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1581 GOTReg, TGA);
1582 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1583 GOTEntryHi, TGA);
1584
1585 // We need a chain node, and don't have one handy. The underlying
1586 // call has no side effects, so using the function entry node
1587 // suffices.
1588 SDValue Chain = DAG.getEntryNode();
1589 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1590 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1591 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1592 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001593 // The return value from GET_TLS_ADDR really is in X3 already, but
1594 // some hacks are needed here to tie everything together. The extra
1595 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001596 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1597 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1598 }
1599
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001600 if (Model == TLSModel::LocalDynamic) {
1601 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1602 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1603 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1604 GOTReg, TGA);
1605 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1606 GOTEntryHi, TGA);
1607
1608 // We need a chain node, and don't have one handy. The underlying
1609 // call has no side effects, so using the function entry node
1610 // suffices.
1611 SDValue Chain = DAG.getEntryNode();
1612 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1613 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1614 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1615 PtrVT, ParmReg, TGA);
1616 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1617 // some hacks are needed here to tie everything together. The extra
1618 // copies dissolve during subsequent transforms.
1619 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1620 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001621 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001622 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1623 }
1624
1625 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001626}
1627
Chris Lattneredb9d842010-11-15 02:46:57 +00001628SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1629 SelectionDAG &DAG) const {
1630 EVT PtrVT = Op.getValueType();
1631 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001632 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001633 const GlobalValue *GV = GSDN->getGlobal();
1634
Chris Lattneredb9d842010-11-15 02:46:57 +00001635 // 64-bit SVR4 ABI code is always position-independent.
1636 // The actual address of the GlobalValue is stored in the TOC.
1637 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1638 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1639 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1640 DAG.getRegister(PPC::X2, MVT::i64));
1641 }
1642
Chris Lattnerdd6df842010-11-15 03:13:19 +00001643 unsigned MOHiFlag, MOLoFlag;
1644 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001645
Chris Lattnerdd6df842010-11-15 03:13:19 +00001646 SDValue GAHi =
1647 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1648 SDValue GALo =
1649 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001650
Chris Lattnerdd6df842010-11-15 03:13:19 +00001651 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001652
Chris Lattnerdd6df842010-11-15 03:13:19 +00001653 // If the global reference is actually to a non-lazy-pointer, we have to do an
1654 // extra load to get the address of the global.
1655 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1656 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001657 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001658 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001659}
1660
Dan Gohman21cea8a2010-04-17 15:26:15 +00001661SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001662 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001663 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001664
Chris Lattner4211ca92006-04-14 06:01:58 +00001665 // If we're comparing for equality to zero, expose the fact that this is
1666 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1667 // fold the new nodes.
1668 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1669 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001670 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001671 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001672 if (VT.bitsLT(MVT::i32)) {
1673 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001674 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001675 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001676 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001677 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1678 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001679 DAG.getConstant(Log2b, MVT::i32));
1680 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001681 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001682 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001683 // optimized. FIXME: revisit this when we can custom lower all setcc
1684 // optimizations.
1685 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001686 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001687 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001688
Chris Lattner4211ca92006-04-14 06:01:58 +00001689 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001690 // by xor'ing the rhs with the lhs, which is faster than setting a
1691 // condition register, reading it back out, and masking the correct bit. The
1692 // normal approach here uses sub to do this instead of xor. Using xor exposes
1693 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001694 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001695 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001696 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001697 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001698 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001699 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001700 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001701 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001702}
1703
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001704SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001705 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001706 SDNode *Node = Op.getNode();
1707 EVT VT = Node->getValueType(0);
1708 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1709 SDValue InChain = Node->getOperand(0);
1710 SDValue VAListPtr = Node->getOperand(1);
1711 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001712 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001713
Roman Divacky4394e682011-06-28 15:30:42 +00001714 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1715
1716 // gpr_index
1717 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1718 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1719 false, false, 0);
1720 InChain = GprIndex.getValue(1);
1721
1722 if (VT == MVT::i64) {
1723 // Check if GprIndex is even
1724 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1725 DAG.getConstant(1, MVT::i32));
1726 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1727 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1728 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1729 DAG.getConstant(1, MVT::i32));
1730 // Align GprIndex to be even if it isn't
1731 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1732 GprIndex);
1733 }
1734
1735 // fpr index is 1 byte after gpr
1736 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1737 DAG.getConstant(1, MVT::i32));
1738
1739 // fpr
1740 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1741 FprPtr, MachinePointerInfo(SV), MVT::i8,
1742 false, false, 0);
1743 InChain = FprIndex.getValue(1);
1744
1745 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1746 DAG.getConstant(8, MVT::i32));
1747
1748 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1749 DAG.getConstant(4, MVT::i32));
1750
1751 // areas
1752 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001753 MachinePointerInfo(), false, false,
1754 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001755 InChain = OverflowArea.getValue(1);
1756
1757 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001758 MachinePointerInfo(), false, false,
1759 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001760 InChain = RegSaveArea.getValue(1);
1761
1762 // select overflow_area if index > 8
1763 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1764 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1765
Roman Divacky4394e682011-06-28 15:30:42 +00001766 // adjustment constant gpr_index * 4/8
1767 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1768 VT.isInteger() ? GprIndex : FprIndex,
1769 DAG.getConstant(VT.isInteger() ? 4 : 8,
1770 MVT::i32));
1771
1772 // OurReg = RegSaveArea + RegConstant
1773 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1774 RegConstant);
1775
1776 // Floating types are 32 bytes into RegSaveArea
1777 if (VT.isFloatingPoint())
1778 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1779 DAG.getConstant(32, MVT::i32));
1780
1781 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1782 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1783 VT.isInteger() ? GprIndex : FprIndex,
1784 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1785 MVT::i32));
1786
1787 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1788 VT.isInteger() ? VAListPtr : FprPtr,
1789 MachinePointerInfo(SV),
1790 MVT::i8, false, false, 0);
1791
1792 // determine if we should load from reg_save_area or overflow_area
1793 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1794
1795 // increase overflow_area by 4/8 if gpr/fpr > 8
1796 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1797 DAG.getConstant(VT.isInteger() ? 4 : 8,
1798 MVT::i32));
1799
1800 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1801 OverflowAreaPlusN);
1802
1803 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1804 OverflowAreaPtr,
1805 MachinePointerInfo(),
1806 MVT::i32, false, false, 0);
1807
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001808 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001809 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001810}
1811
Roman Divackyc3825df2013-07-25 21:36:47 +00001812SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1813 const PPCSubtarget &Subtarget) const {
1814 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1815
1816 // We have to copy the entire va_list struct:
1817 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1818 return DAG.getMemcpy(Op.getOperand(0), Op,
1819 Op.getOperand(1), Op.getOperand(2),
1820 DAG.getConstant(12, MVT::i32), 8, false, true,
1821 MachinePointerInfo(), MachinePointerInfo());
1822}
1823
Duncan Sandsa0984362011-09-06 13:37:06 +00001824SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1825 SelectionDAG &DAG) const {
1826 return Op.getOperand(0);
1827}
1828
1829SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1830 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001831 SDValue Chain = Op.getOperand(0);
1832 SDValue Trmp = Op.getOperand(1); // trampoline
1833 SDValue FPtr = Op.getOperand(2); // nested function
1834 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001835 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001836
Owen Anderson53aa7a92009-08-10 22:56:29 +00001837 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001838 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001839 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001840 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001841 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001842
Scott Michelcf0da6c2009-02-17 22:15:04 +00001843 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001844 TargetLowering::ArgListEntry Entry;
1845
1846 Entry.Ty = IntPtrTy;
1847 Entry.Node = Trmp; Args.push_back(Entry);
1848
1849 // TrampSize == (isPPC64 ? 48 : 40);
1850 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001851 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001852 Args.push_back(Entry);
1853
1854 Entry.Node = FPtr; Args.push_back(Entry);
1855 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001856
Bill Wendling95e1af22008-09-17 00:30:57 +00001857 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskiaa583972012-05-25 16:35:28 +00001858 TargetLowering::CallLoweringInfo CLI(Chain,
1859 Type::getVoidTy(*DAG.getContext()),
1860 false, false, false, false, 0,
1861 CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00001862 /*isTailCall=*/false,
Justin Holewinskiaa583972012-05-25 16:35:28 +00001863 /*doesNotRet=*/false,
1864 /*isReturnValueUsed=*/true,
Bill Wendling95e1af22008-09-17 00:30:57 +00001865 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00001866 Args, DAG, dl);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001867 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling95e1af22008-09-17 00:30:57 +00001868
Duncan Sandsa0984362011-09-06 13:37:06 +00001869 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001870}
1871
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001872SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001873 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001874 MachineFunction &MF = DAG.getMachineFunction();
1875 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1876
Andrew Trickef9de2a2013-05-25 02:42:55 +00001877 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001878
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001879 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001880 // vastart just stores the address of the VarArgsFrameIndex slot into the
1881 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001882 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001883 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001884 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001885 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1886 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001887 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001888 }
1889
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001890 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001891 // We suppose the given va_list is already allocated.
1892 //
1893 // typedef struct {
1894 // char gpr; /* index into the array of 8 GPRs
1895 // * stored in the register save area
1896 // * gpr=0 corresponds to r3,
1897 // * gpr=1 to r4, etc.
1898 // */
1899 // char fpr; /* index into the array of 8 FPRs
1900 // * stored in the register save area
1901 // * fpr=0 corresponds to f1,
1902 // * fpr=1 to f2, etc.
1903 // */
1904 // char *overflow_arg_area;
1905 // /* location on stack that holds
1906 // * the next overflow argument
1907 // */
1908 // char *reg_save_area;
1909 // /* where r3:r10 and f1:f8 (if saved)
1910 // * are stored
1911 // */
1912 // } va_list[1];
1913
1914
Dan Gohman31ae5862010-04-17 14:41:14 +00001915 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1916 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001917
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001918
Owen Anderson53aa7a92009-08-10 22:56:29 +00001919 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001920
Dan Gohman31ae5862010-04-17 14:41:14 +00001921 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1922 PtrVT);
1923 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1924 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001925
Duncan Sands13237ac2008-06-06 12:08:01 +00001926 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001927 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001928
Duncan Sands13237ac2008-06-06 12:08:01 +00001929 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001930 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001931
1932 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001933 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001934
Dan Gohman2d489b52008-02-06 22:27:42 +00001935 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001936
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001937 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00001938 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001939 Op.getOperand(1),
1940 MachinePointerInfo(SV),
1941 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001942 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001943 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001944 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001945
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001946 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001947 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00001948 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1949 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00001950 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001951 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001952 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001953
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001954 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001955 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00001956 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1957 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00001958 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001959 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001960 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001961
1962 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00001963 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1964 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00001965 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001966
Chris Lattner4211ca92006-04-14 06:01:58 +00001967}
1968
Chris Lattner4f2e4e02007-03-06 00:59:59 +00001969#include "PPCGenCallingConv.inc"
1970
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001971// Function whose sole purpose is to kill compiler warnings
1972// stemming from unused functions included from PPCGenCallingConv.inc.
1973CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00001974 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001975}
1976
Bill Schmidt230b4512013-06-12 16:39:22 +00001977bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1978 CCValAssign::LocInfo &LocInfo,
1979 ISD::ArgFlagsTy &ArgFlags,
1980 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00001981 return true;
1982}
1983
Bill Schmidt230b4512013-06-12 16:39:22 +00001984bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1985 MVT &LocVT,
1986 CCValAssign::LocInfo &LocInfo,
1987 ISD::ArgFlagsTy &ArgFlags,
1988 CCState &State) {
Craig Topperbef78fc2012-03-11 07:57:25 +00001989 static const uint16_t ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00001990 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1991 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1992 };
1993 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00001994
Tilmann Schellerb93960d2009-07-03 06:45:56 +00001995 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1996
1997 // Skip one register if the first unallocated register has an even register
1998 // number and there are still argument registers available which have not been
1999 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2000 // need to skip a register if RegNum is odd.
2001 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2002 State.AllocateReg(ArgRegs[RegNum]);
2003 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002004
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002005 // Always return false here, as this function only makes sure that the first
2006 // unallocated register has an odd register number and does not actually
2007 // allocate a register for the current argument.
2008 return false;
2009}
2010
Bill Schmidt230b4512013-06-12 16:39:22 +00002011bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2012 MVT &LocVT,
2013 CCValAssign::LocInfo &LocInfo,
2014 ISD::ArgFlagsTy &ArgFlags,
2015 CCState &State) {
Craig Topperbef78fc2012-03-11 07:57:25 +00002016 static const uint16_t ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002017 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2018 PPC::F8
2019 };
2020
2021 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002022
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002023 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2024
2025 // If there is only one Floating-point register left we need to put both f64
2026 // values of a split ppc_fp128 value on the stack.
2027 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2028 State.AllocateReg(ArgRegs[RegNum]);
2029 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002030
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002031 // Always return false here, as this function only makes sure that the two f64
2032 // values a ppc_fp128 value is split into are both passed in registers or both
2033 // passed on the stack and does not actually allocate a register for the
2034 // current argument.
2035 return false;
2036}
2037
Chris Lattner43df5b32007-02-25 05:34:32 +00002038/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002039/// on Darwin.
Craig Topperca658c22012-03-11 07:16:55 +00002040static const uint16_t *GetFPR() {
2041 static const uint16_t FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002042 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002043 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002044 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002045
Chris Lattner43df5b32007-02-25 05:34:32 +00002046 return FPR;
2047}
2048
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002049/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2050/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002051static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002052 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002053 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002054 if (Flags.isByVal())
2055 ArgSize = Flags.getByValSize();
2056 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2057
2058 return ArgSize;
2059}
2060
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002061SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002062PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002063 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002064 const SmallVectorImpl<ISD::InputArg>
2065 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002066 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002067 SmallVectorImpl<SDValue> &InVals)
2068 const {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002069 if (PPCSubTarget.isSVR4ABI()) {
2070 if (PPCSubTarget.isPPC64())
2071 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2072 dl, DAG, InVals);
2073 else
2074 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2075 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002076 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002077 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2078 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002079 }
2080}
2081
2082SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002083PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002084 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002085 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002086 const SmallVectorImpl<ISD::InputArg>
2087 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002088 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002089 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002090
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002091 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002092 // +-----------------------------------+
2093 // +--> | Back chain |
2094 // | +-----------------------------------+
2095 // | | Floating-point register save area |
2096 // | +-----------------------------------+
2097 // | | General register save area |
2098 // | +-----------------------------------+
2099 // | | CR save word |
2100 // | +-----------------------------------+
2101 // | | VRSAVE save word |
2102 // | +-----------------------------------+
2103 // | | Alignment padding |
2104 // | +-----------------------------------+
2105 // | | Vector register save area |
2106 // | +-----------------------------------+
2107 // | | Local variable space |
2108 // | +-----------------------------------+
2109 // | | Parameter list area |
2110 // | +-----------------------------------+
2111 // | | LR save word |
2112 // | +-----------------------------------+
2113 // SP--> +--- | Back chain |
2114 // +-----------------------------------+
2115 //
2116 // Specifications:
2117 // System V Application Binary Interface PowerPC Processor Supplement
2118 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002119
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002120 MachineFunction &MF = DAG.getMachineFunction();
2121 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002122 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002123
Owen Anderson53aa7a92009-08-10 22:56:29 +00002124 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002125 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002126 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2127 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002128 unsigned PtrByteSize = 4;
2129
2130 // Assign locations to all of the incoming arguments.
2131 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002132 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002133 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002134
2135 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002136 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002137
Bill Schmidtef17c142013-02-06 17:33:58 +00002138 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002139
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002140 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2141 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002142
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002143 // Arguments stored in registers.
2144 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002145 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002146 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002147
Owen Anderson9f944592009-08-11 20:47:22 +00002148 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002149 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002150 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002151 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002152 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002153 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002154 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002155 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002156 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002157 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002158 case MVT::f64:
Craig Topperabadc662012-04-20 06:31:50 +00002159 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002160 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002161 case MVT::v16i8:
2162 case MVT::v8i16:
2163 case MVT::v4i32:
2164 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002165 RC = &PPC::VRRCRegClass;
2166 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002167 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002168 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002169 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002170 break;
2171 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002172
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002173 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002174 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002175 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2176 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2177
2178 if (ValVT == MVT::i1)
2179 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002180
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002181 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002182 } else {
2183 // Argument stored in memory.
2184 assert(VA.isMemLoc());
2185
Hal Finkel940ab932014-02-28 00:27:01 +00002186 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002187 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002188 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002189
2190 // Create load nodes to retrieve arguments from the stack.
2191 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002192 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2193 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002194 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002195 }
2196 }
2197
2198 // Assign locations to all of the incoming aggregate by value arguments.
2199 // Aggregates passed by value are stored in the local variable space of the
2200 // caller's stack frame, right above the parameter list area.
2201 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002202 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002203 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002204
2205 // Reserve stack space for the allocations in CCInfo.
2206 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2207
Bill Schmidtef17c142013-02-06 17:33:58 +00002208 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002209
2210 // Area that is at least reserved in the caller of this function.
2211 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00002212
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002213 // Set the size that is at least reserved in caller of this function. Tail
2214 // call optimized function's reserved stack space needs to be aligned so that
2215 // taking the difference between two stack areas will result in an aligned
2216 // stack.
2217 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2218
2219 MinReservedArea =
2220 std::max(MinReservedArea,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002221 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peck527da1b2010-11-23 03:31:01 +00002222
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002223 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002224 getStackAlignment();
2225 unsigned AlignMask = TargetAlign-1;
2226 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peck527da1b2010-11-23 03:31:01 +00002227
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002228 FI->setMinReservedArea(MinReservedArea);
2229
2230 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002231
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002232 // If the function takes variable number of arguments, make a frame index for
2233 // the start of the first vararg value... for expansion of llvm.va_start.
2234 if (isVarArg) {
Craig Topperbef78fc2012-03-11 07:57:25 +00002235 static const uint16_t GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002236 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2237 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2238 };
2239 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2240
Craig Topperbef78fc2012-03-11 07:57:25 +00002241 static const uint16_t FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002242 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2243 PPC::F8
2244 };
2245 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2246
Dan Gohman31ae5862010-04-17 14:41:14 +00002247 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2248 NumGPArgRegs));
2249 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2250 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002251
2252 // Make room for NumGPArgRegs and NumFPArgRegs.
2253 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002254 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002255
Dan Gohman31ae5862010-04-17 14:41:14 +00002256 FuncInfo->setVarArgsStackOffset(
2257 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002258 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002259
Dan Gohman31ae5862010-04-17 14:41:14 +00002260 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2261 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002262
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002263 // The fixed integer arguments of a variadic function are stored to the
2264 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2265 // the result of va_next.
2266 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2267 // Get an existing live-in vreg, or add a new one.
2268 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2269 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002270 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002271
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002272 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002273 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2274 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002275 MemOps.push_back(Store);
2276 // Increment the address by four for the next argument to store
2277 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2278 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2279 }
2280
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002281 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2282 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002283 // The double arguments are stored to the VarArgsFrameIndex
2284 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002285 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2286 // Get an existing live-in vreg, or add a new one.
2287 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2288 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002289 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002290
Owen Anderson9f944592009-08-11 20:47:22 +00002291 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002292 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2293 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002294 MemOps.push_back(Store);
2295 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002296 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002297 PtrVT);
2298 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2299 }
2300 }
2301
2302 if (!MemOps.empty())
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002303 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002304 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002305
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002306 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002307}
2308
Bill Schmidt57d6de52012-10-23 15:51:16 +00002309// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2310// value to MVT::i64 and then truncate to the correct register size.
2311SDValue
2312PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2313 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002314 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002315 if (Flags.isSExt())
2316 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2317 DAG.getValueType(ObjectVT));
2318 else if (Flags.isZExt())
2319 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2320 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002321
Hal Finkel940ab932014-02-28 00:27:01 +00002322 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002323}
2324
2325// Set the size that is at least reserved in caller of this function. Tail
2326// call optimized functions' reserved stack space needs to be aligned so that
2327// taking the difference between two stack areas will result in an aligned
2328// stack.
2329void
2330PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2331 unsigned nAltivecParamsAtEnd,
2332 unsigned MinReservedArea,
2333 bool isPPC64) const {
2334 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2335 // Add the Altivec parameters at the end, if needed.
2336 if (nAltivecParamsAtEnd) {
2337 MinReservedArea = ((MinReservedArea+15)/16)*16;
2338 MinReservedArea += 16*nAltivecParamsAtEnd;
2339 }
2340 MinReservedArea =
2341 std::max(MinReservedArea,
2342 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2343 unsigned TargetAlign
2344 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2345 getStackAlignment();
2346 unsigned AlignMask = TargetAlign-1;
2347 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2348 FI->setMinReservedArea(MinReservedArea);
2349}
2350
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002351SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002352PPCTargetLowering::LowerFormalArguments_64SVR4(
2353 SDValue Chain,
2354 CallingConv::ID CallConv, bool isVarArg,
2355 const SmallVectorImpl<ISD::InputArg>
2356 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002357 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002358 SmallVectorImpl<SDValue> &InVals) const {
2359 // TODO: add description of PPC stack frame format, or at least some docs.
2360 //
2361 MachineFunction &MF = DAG.getMachineFunction();
2362 MachineFrameInfo *MFI = MF.getFrameInfo();
2363 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2364
2365 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2366 // Potential tail calls could cause overwriting of argument stack slots.
2367 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2368 (CallConv == CallingConv::Fast));
2369 unsigned PtrByteSize = 8;
2370
2371 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2372 // Area that is at least reserved in caller of this function.
2373 unsigned MinReservedArea = ArgOffset;
2374
2375 static const uint16_t GPR[] = {
2376 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2377 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2378 };
2379
2380 static const uint16_t *FPR = GetFPR();
2381
2382 static const uint16_t VR[] = {
2383 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2384 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2385 };
Hal Finkel7811c612014-03-28 19:58:11 +00002386 static const uint16_t VSRH[] = {
2387 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2388 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2389 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002390
2391 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2392 const unsigned Num_FPR_Regs = 13;
2393 const unsigned Num_VR_Regs = array_lengthof(VR);
2394
2395 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2396
2397 // Add DAG nodes to load the arguments or copy them out of registers. On
2398 // entry to a function on PPC, the arguments start after the linkage area,
2399 // although the first ones are often in registers.
2400
2401 SmallVector<SDValue, 8> MemOps;
2402 unsigned nAltivecParamsAtEnd = 0;
2403 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002404 unsigned CurArgIdx = 0;
2405 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002406 SDValue ArgVal;
2407 bool needsLoad = false;
2408 EVT ObjectVT = Ins[ArgNo].VT;
Hal Finkel940ab932014-02-28 00:27:01 +00002409 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002410 unsigned ArgSize = ObjSize;
2411 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002412 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2413 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002414
2415 unsigned CurArgOffset = ArgOffset;
2416
2417 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2418 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00002419 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00002420 ObjectVT==MVT::v2f64 || ObjectVT==MVT::v2i64) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002421 if (isVarArg) {
2422 MinReservedArea = ((MinReservedArea+15)/16)*16;
2423 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2424 Flags,
2425 PtrByteSize);
2426 } else
2427 nAltivecParamsAtEnd++;
2428 } else
2429 // Calculate min reserved area.
2430 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2431 Flags,
2432 PtrByteSize);
2433
2434 // FIXME the codegen can be much improved in some cases.
2435 // We do not have to keep everything in memory.
2436 if (Flags.isByVal()) {
2437 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2438 ObjSize = Flags.getByValSize();
2439 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002440 // Empty aggregate parameters do not take up registers. Examples:
2441 // struct { } a;
2442 // union { } b;
2443 // int c[0];
2444 // etc. However, we have to provide a place-holder in InVals, so
2445 // pretend we have an 8-byte item at the current address for that
2446 // purpose.
2447 if (!ObjSize) {
2448 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2449 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2450 InVals.push_back(FIN);
2451 continue;
2452 }
Hal Finkel262a2242013-09-12 23:20:06 +00002453
2454 unsigned BVAlign = Flags.getByValAlign();
2455 if (BVAlign > 8) {
2456 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
2457 CurArgOffset = ArgOffset;
2458 }
2459
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002460 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt48081ca2012-10-16 13:30:53 +00002461 if (ObjSize < PtrByteSize)
2462 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002463 // The value of the object is its address.
2464 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2465 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2466 InVals.push_back(FIN);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002467
2468 if (ObjSize < 8) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002469 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002470 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002471 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002472 SDValue Store;
2473
2474 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2475 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2476 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2477 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002478 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002479 ObjType, false, false, 0);
2480 } else {
2481 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2482 // store the whole register as-is to the parameter save area
2483 // slot. The address of the parameter was already calculated
2484 // above (InVals.push_back(FIN)) to be the right-justified
2485 // offset within the slot. For this store, we need a new
2486 // frame index that points at the beginning of the slot.
2487 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2488 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2489 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002490 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002491 false, false, 0);
2492 }
2493
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002494 MemOps.push_back(Store);
2495 ++GPR_idx;
2496 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002497 // Whether we copied from a register or not, advance the offset
2498 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002499 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002500 continue;
2501 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002502
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002503 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2504 // Store whatever pieces of the object are in registers
2505 // to memory. ArgOffset will be the address of the beginning
2506 // of the object.
2507 if (GPR_idx != Num_GPR_Regs) {
2508 unsigned VReg;
2509 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2510 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2511 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2512 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002513 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002514 MachinePointerInfo(FuncArg, j),
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002515 false, false, 0);
2516 MemOps.push_back(Store);
2517 ++GPR_idx;
2518 ArgOffset += PtrByteSize;
2519 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00002520 ArgOffset += ArgSize - j;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002521 break;
2522 }
2523 }
2524 continue;
2525 }
2526
2527 switch (ObjectVT.getSimpleVT().SimpleTy) {
2528 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002529 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002530 case MVT::i32:
2531 case MVT::i64:
2532 if (GPR_idx != Num_GPR_Regs) {
2533 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2534 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2535
Hal Finkel940ab932014-02-28 00:27:01 +00002536 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002537 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2538 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002539 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002540
2541 ++GPR_idx;
2542 } else {
2543 needsLoad = true;
2544 ArgSize = PtrByteSize;
2545 }
2546 ArgOffset += 8;
2547 break;
2548
2549 case MVT::f32:
2550 case MVT::f64:
2551 // Every 8 bytes of argument space consumes one of the GPRs available for
2552 // argument passing.
2553 if (GPR_idx != Num_GPR_Regs) {
2554 ++GPR_idx;
2555 }
2556 if (FPR_idx != Num_FPR_Regs) {
2557 unsigned VReg;
2558
2559 if (ObjectVT == MVT::f32)
2560 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2561 else
2562 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2563
2564 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2565 ++FPR_idx;
2566 } else {
2567 needsLoad = true;
Bill Schmidt22162472012-10-11 15:38:20 +00002568 ArgSize = PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002569 }
2570
2571 ArgOffset += 8;
2572 break;
2573 case MVT::v4f32:
2574 case MVT::v4i32:
2575 case MVT::v8i16:
2576 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002577 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002578 case MVT::v2i64:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002579 // Note that vector arguments in registers don't reserve stack space,
2580 // except in varargs functions.
2581 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002582 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2583 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2584 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002585 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2586 if (isVarArg) {
2587 while ((ArgOffset % 16) != 0) {
2588 ArgOffset += PtrByteSize;
2589 if (GPR_idx != Num_GPR_Regs)
2590 GPR_idx++;
2591 }
2592 ArgOffset += 16;
2593 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2594 }
2595 ++VR_idx;
2596 } else {
2597 // Vectors are aligned.
2598 ArgOffset = ((ArgOffset+15)/16)*16;
2599 CurArgOffset = ArgOffset;
2600 ArgOffset += 16;
2601 needsLoad = true;
2602 }
2603 break;
2604 }
2605
2606 // We need to load the argument to a virtual register if we determined
2607 // above that we ran out of physical registers of the appropriate type.
2608 if (needsLoad) {
2609 int FI = MFI->CreateFixedObject(ObjSize,
2610 CurArgOffset + (ArgSize - ObjSize),
2611 isImmutable);
2612 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2613 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2614 false, false, false, 0);
2615 }
2616
2617 InVals.push_back(ArgVal);
2618 }
2619
2620 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002621 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002622 // taking the difference between two stack areas will result in an aligned
2623 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002624 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002625
2626 // If the function takes variable number of arguments, make a frame index for
2627 // the start of the first vararg value... for expansion of llvm.va_start.
2628 if (isVarArg) {
2629 int Depth = ArgOffset;
2630
2631 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002632 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002633 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2634
2635 // If this function is vararg, store any remaining integer argument regs
2636 // to their spots on the stack so that they may be loaded by deferencing the
2637 // result of va_next.
2638 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2639 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2640 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2641 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2642 MachinePointerInfo(), false, false, 0);
2643 MemOps.push_back(Store);
2644 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002645 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002646 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2647 }
2648 }
2649
2650 if (!MemOps.empty())
2651 Chain = DAG.getNode(ISD::TokenFactor, dl,
2652 MVT::Other, &MemOps[0], MemOps.size());
2653
2654 return Chain;
2655}
2656
2657SDValue
2658PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002659 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002660 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002661 const SmallVectorImpl<ISD::InputArg>
2662 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002663 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002664 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002665 // TODO: add description of PPC stack frame format, or at least some docs.
2666 //
2667 MachineFunction &MF = DAG.getMachineFunction();
2668 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002669 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002670
Owen Anderson53aa7a92009-08-10 22:56:29 +00002671 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002672 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002673 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002674 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2675 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002676 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002677
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002678 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002679 // Area that is at least reserved in caller of this function.
2680 unsigned MinReservedArea = ArgOffset;
2681
Craig Topperca658c22012-03-11 07:16:55 +00002682 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002683 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2684 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2685 };
Craig Topperca658c22012-03-11 07:16:55 +00002686 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002687 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2688 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2689 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002690
Craig Topperca658c22012-03-11 07:16:55 +00002691 static const uint16_t *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002692
Craig Topperca658c22012-03-11 07:16:55 +00002693 static const uint16_t VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002694 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2695 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2696 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002697
Owen Andersone2f23a32007-09-07 04:06:50 +00002698 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002699 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002700 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002701
2702 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002703
Craig Topperca658c22012-03-11 07:16:55 +00002704 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002705
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002706 // In 32-bit non-varargs functions, the stack space for vectors is after the
2707 // stack space for non-vectors. We do not use this space unless we have
2708 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002709 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002710 // that out...for the pathological case, compute VecArgOffset as the
2711 // start of the vector parameter area. Computing VecArgOffset is the
2712 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002713 unsigned VecArgOffset = ArgOffset;
2714 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002715 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002716 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002717 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002718 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002719
Duncan Sandsd97eea32008-03-21 09:14:45 +00002720 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002721 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002722 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002723 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002724 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2725 VecArgOffset += ArgSize;
2726 continue;
2727 }
2728
Owen Anderson9f944592009-08-11 20:47:22 +00002729 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002730 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002731 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002732 case MVT::i32:
2733 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002734 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002735 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002736 case MVT::i64: // PPC64
2737 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002738 // FIXME: We are guaranteed to be !isPPC64 at this point.
2739 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002740 VecArgOffset += 8;
2741 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002742 case MVT::v4f32:
2743 case MVT::v4i32:
2744 case MVT::v8i16:
2745 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002746 // Nothing to do, we're only looking at Nonvector args here.
2747 break;
2748 }
2749 }
2750 }
2751 // We've found where the vector parameter area in memory is. Skip the
2752 // first 12 parameters; these don't use that memory.
2753 VecArgOffset = ((VecArgOffset+15)/16)*16;
2754 VecArgOffset += 12*16;
2755
Chris Lattner4302e8f2006-05-16 18:18:50 +00002756 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002757 // entry to a function on PPC, the arguments start after the linkage area,
2758 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002759
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002760 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002761 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002762 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002763 unsigned CurArgIdx = 0;
2764 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002765 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002766 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002767 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002768 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002769 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002770 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002771 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2772 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002773
Chris Lattner318f0d22006-05-16 18:51:52 +00002774 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002775
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002776 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002777 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2778 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002779 if (isVarArg || isPPC64) {
2780 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002781 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002782 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002783 PtrByteSize);
2784 } else nAltivecParamsAtEnd++;
2785 } else
2786 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002787 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002788 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002789 PtrByteSize);
2790
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002791 // FIXME the codegen can be much improved in some cases.
2792 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002793 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002794 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002795 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002796 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002797 // Objects of size 1 and 2 are right justified, everything else is
2798 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00002799 if (ObjSize==1 || ObjSize==2) {
2800 CurArgOffset = CurArgOffset + (4 - ObjSize);
2801 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002802 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00002803 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002804 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002805 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002806 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00002807 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002808 unsigned VReg;
2809 if (isPPC64)
2810 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2811 else
2812 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002813 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002814 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002815 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002816 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002817 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00002818 MemOps.push_back(Store);
2819 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00002820 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002821
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002822 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00002823
Dale Johannesen21a8f142008-03-08 01:41:42 +00002824 continue;
2825 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002826 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2827 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002828 // to memory. ArgOffset will be the address of the beginning
2829 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002830 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002831 unsigned VReg;
2832 if (isPPC64)
2833 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2834 else
2835 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00002836 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002837 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002838 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002839 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002840 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00002841 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002842 MemOps.push_back(Store);
2843 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002844 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002845 } else {
2846 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2847 break;
2848 }
2849 }
2850 continue;
2851 }
2852
Owen Anderson9f944592009-08-11 20:47:22 +00002853 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002854 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002855 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002856 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00002857 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00002858 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002859 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002860 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00002861
2862 if (ObjectVT == MVT::i1)
2863 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
2864
Bill Wendling968f32c2008-03-07 20:49:02 +00002865 ++GPR_idx;
2866 } else {
2867 needsLoad = true;
2868 ArgSize = PtrByteSize;
2869 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002870 // All int arguments reserve stack space in the Darwin ABI.
2871 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00002872 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002873 }
Bill Wendling968f32c2008-03-07 20:49:02 +00002874 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00002875 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00002876 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002877 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002878 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00002879
Hal Finkel940ab932014-02-28 00:27:01 +00002880 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00002881 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00002882 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002883 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00002884
Chris Lattnerec78cad2006-06-26 22:48:35 +00002885 ++GPR_idx;
2886 } else {
2887 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00002888 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002889 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002890 // All int arguments reserve stack space in the Darwin ABI.
2891 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002892 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002893
Owen Anderson9f944592009-08-11 20:47:22 +00002894 case MVT::f32:
2895 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00002896 // Every 4 bytes of argument space consumes one of the GPRs available for
2897 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002898 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002899 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00002900 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002901 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00002902 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002903 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002904 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002905
Owen Anderson9f944592009-08-11 20:47:22 +00002906 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00002907 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002908 else
Devang Patelf3292b22011-02-21 23:21:26 +00002909 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002910
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002911 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002912 ++FPR_idx;
2913 } else {
2914 needsLoad = true;
2915 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002916
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002917 // All FP arguments reserve stack space in the Darwin ABI.
2918 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002919 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002920 case MVT::v4f32:
2921 case MVT::v4i32:
2922 case MVT::v8i16:
2923 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00002924 // Note that vector arguments in registers don't reserve stack space,
2925 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002926 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002927 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002928 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00002929 if (isVarArg) {
2930 while ((ArgOffset % 16) != 0) {
2931 ArgOffset += PtrByteSize;
2932 if (GPR_idx != Num_GPR_Regs)
2933 GPR_idx++;
2934 }
2935 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002936 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00002937 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00002938 ++VR_idx;
2939 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002940 if (!isVarArg && !isPPC64) {
2941 // Vectors go after all the nonvectors.
2942 CurArgOffset = VecArgOffset;
2943 VecArgOffset += 16;
2944 } else {
2945 // Vectors are aligned.
2946 ArgOffset = ((ArgOffset+15)/16)*16;
2947 CurArgOffset = ArgOffset;
2948 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00002949 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00002950 needsLoad = true;
2951 }
2952 break;
2953 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002954
Chris Lattner4302e8f2006-05-16 18:18:50 +00002955 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00002956 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002957 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00002958 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002959 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00002960 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002961 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002962 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002963 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002964 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002965
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002966 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002967 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002968
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002969 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002970 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002971 // taking the difference between two stack areas will result in an aligned
2972 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002973 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002974
Chris Lattner4302e8f2006-05-16 18:18:50 +00002975 // If the function takes variable number of arguments, make a frame index for
2976 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002977 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002978 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002979
Dan Gohman31ae5862010-04-17 14:41:14 +00002980 FuncInfo->setVarArgsFrameIndex(
2981 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002982 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00002983 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002984
Chris Lattner4302e8f2006-05-16 18:18:50 +00002985 // If this function is vararg, store any remaining integer argument regs
2986 // to their spots on the stack so that they may be loaded by deferencing the
2987 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002988 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00002989 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00002990
Chris Lattner2cca3852006-11-18 01:57:19 +00002991 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00002992 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00002993 else
Devang Patelf3292b22011-02-21 23:21:26 +00002994 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00002995
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002996 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002997 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2998 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002999 MemOps.push_back(Store);
3000 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003001 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003002 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003003 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003004 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003005
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003006 if (!MemOps.empty())
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003007 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00003008 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003009
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003010 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003011}
3012
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003013/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
3014/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003015static unsigned
3016CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
3017 bool isPPC64,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003018 bool isVarArg,
3019 unsigned CC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003020 const SmallVectorImpl<ISD::OutputArg>
3021 &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003022 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003023 unsigned &nAltivecParamsAtEnd) {
3024 // Count how many bytes are to be pushed on the stack, including the linkage
3025 // area, and parameter passing area. We start with 24/48 bytes, which is
3026 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003027 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003028 unsigned NumOps = Outs.size();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003029 unsigned PtrByteSize = isPPC64 ? 8 : 4;
3030
3031 // Add up all the space actually used.
3032 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
3033 // they all go in registers, but we must reserve stack space for them for
3034 // possible use by the caller. In varargs or 64-bit calls, parameters are
3035 // assigned stack space in order, with padding so Altivec parameters are
3036 // 16-byte aligned.
3037 nAltivecParamsAtEnd = 0;
3038 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003039 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003040 EVT ArgVT = Outs[i].VT;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003041 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003042 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00003043 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00003044 ArgVT==MVT::v2f64 || ArgVT==MVT::v2i64) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003045 if (!isVarArg && !isPPC64) {
3046 // Non-varargs Altivec parameters go after all the non-Altivec
3047 // parameters; handle those later so we know how much padding we need.
3048 nAltivecParamsAtEnd++;
3049 continue;
3050 }
3051 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
3052 NumBytes = ((NumBytes+15)/16)*16;
3053 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003054 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003055 }
3056
3057 // Allow for Altivec parameters at the end, if needed.
3058 if (nAltivecParamsAtEnd) {
3059 NumBytes = ((NumBytes+15)/16)*16;
3060 NumBytes += 16*nAltivecParamsAtEnd;
3061 }
3062
3063 // The prolog code of the callee may store up to 8 GPR argument registers to
3064 // the stack, allowing va_start to index over them in memory if its varargs.
3065 // Because we cannot tell if this is needed on the caller side, we have to
3066 // conservatively assume that it is needed. As such, make sure we have at
3067 // least enough stack space for the caller to store the 8 GPRs.
3068 NumBytes = std::max(NumBytes,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003069 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003070
3071 // Tail call needs the stack to be aligned.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003072 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
3073 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
3074 getFrameLowering()->getStackAlignment();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003075 unsigned AlignMask = TargetAlign-1;
3076 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
3077 }
3078
3079 return NumBytes;
3080}
3081
3082/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003083/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003084static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003085 unsigned ParamSize) {
3086
Dale Johannesen86dcae12009-11-24 01:09:07 +00003087 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003088
3089 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3090 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3091 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3092 // Remember only if the new adjustement is bigger.
3093 if (SPDiff < FI->getTailCallSPDelta())
3094 FI->setTailCallSPDelta(SPDiff);
3095
3096 return SPDiff;
3097}
3098
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003099/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3100/// for tail call optimization. Targets which want to do tail call
3101/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003102bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003103PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003104 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003105 bool isVarArg,
3106 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003107 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003108 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003109 return false;
3110
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003111 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003112 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003113 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003114
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003115 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003116 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003117 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3118 // Functions containing by val parameters are not supported.
3119 for (unsigned i = 0; i != Ins.size(); i++) {
3120 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3121 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003122 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003123
Alp Tokerf907b892013-12-05 05:44:44 +00003124 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003125 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3126 return true;
3127
3128 // At the moment we can only do local tail calls (in same module, hidden
3129 // or protected) if we are generating PIC.
3130 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3131 return G->getGlobal()->hasHiddenVisibility()
3132 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003133 }
3134
3135 return false;
3136}
3137
Chris Lattnereb755fc2006-05-17 19:00:46 +00003138/// isCallCompatibleAddress - Return the immediate to use if the specified
3139/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003140static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003141 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3142 if (!C) return 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003143
Dan Gohmaneffb8942008-09-12 16:56:44 +00003144 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003145 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003146 SignExtend32<26>(Addr) != Addr)
Chris Lattnereb755fc2006-05-17 19:00:46 +00003147 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003148
Dan Gohmaneffb8942008-09-12 16:56:44 +00003149 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003150 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003151}
3152
Dan Gohmand78c4002008-05-13 00:00:25 +00003153namespace {
3154
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003155struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003156 SDValue Arg;
3157 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003158 int FrameIdx;
3159
3160 TailCallArgumentInfo() : FrameIdx(0) {}
3161};
3162
Dan Gohmand78c4002008-05-13 00:00:25 +00003163}
3164
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003165/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3166static void
3167StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003168 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003169 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3170 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003171 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003172 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003173 SDValue Arg = TailCallArgs[i].Arg;
3174 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003175 int FI = TailCallArgs[i].FrameIdx;
3176 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003177 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003178 MachinePointerInfo::getFixedStack(FI),
3179 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003180 }
3181}
3182
3183/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3184/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003185static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003186 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003187 SDValue Chain,
3188 SDValue OldRetAddr,
3189 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003190 int SPDiff,
3191 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003192 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003193 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003194 if (SPDiff) {
3195 // Calculate the new stack slot for the return address.
3196 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003197 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003198 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003199 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003200 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003201 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003202 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003203 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003204 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003205 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003206
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003207 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3208 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003209 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003210 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003211 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003212 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003213 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003214 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3215 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003216 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003217 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003218 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003219 }
3220 return Chain;
3221}
3222
3223/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3224/// the position of the argument.
3225static void
3226CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003227 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003228 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003229 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003230 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003231 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003232 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003233 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003234 TailCallArgumentInfo Info;
3235 Info.Arg = Arg;
3236 Info.FrameIdxOp = FIN;
3237 Info.FrameIdx = FI;
3238 TailCallArguments.push_back(Info);
3239}
3240
3241/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3242/// stack slot. Returns the chain as result and the loaded frame pointers in
3243/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003244SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003245 int SPDiff,
3246 SDValue Chain,
3247 SDValue &LROpOut,
3248 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003249 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003250 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003251 if (SPDiff) {
3252 // Load the LR and FP stack slot for later adjusting.
Owen Anderson9f944592009-08-11 20:47:22 +00003253 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003254 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003255 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003256 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003257 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003258
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003259 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3260 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003261 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003262 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003263 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003264 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003265 Chain = SDValue(FPOpOut.getNode(), 1);
3266 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003267 }
3268 return Chain;
3269}
3270
Dale Johannesen85d41a12008-03-04 23:17:14 +00003271/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003272/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003273/// specified by the specific parameter attribute. The copy will be passed as
3274/// a byval function parameter.
3275/// Sometimes what we are copying is the end of a larger object, the part that
3276/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003277static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003278CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003279 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003280 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003281 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003282 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattner2510de22010-09-21 05:40:29 +00003283 false, false, MachinePointerInfo(0),
3284 MachinePointerInfo(0));
Dale Johannesen85d41a12008-03-04 23:17:14 +00003285}
Chris Lattner43df5b32007-02-25 05:34:32 +00003286
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003287/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3288/// tail calls.
3289static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003290LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3291 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003292 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003293 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3294 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003295 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003296 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003297 if (!isTailCall) {
3298 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003299 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003300 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003301 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003302 else
Owen Anderson9f944592009-08-11 20:47:22 +00003303 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003304 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003305 DAG.getConstant(ArgOffset, PtrVT));
3306 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003307 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3308 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003309 // Calculate and remember argument location.
3310 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3311 TailCallArguments);
3312}
3313
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003314static
3315void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003316 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003317 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003318 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003319 MachineFunction &MF = DAG.getMachineFunction();
3320
3321 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3322 // might overwrite each other in case of tail call optimization.
3323 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003324 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003325 InFlag = SDValue();
3326 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3327 MemOpChains2, dl);
3328 if (!MemOpChains2.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00003329 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003330 &MemOpChains2[0], MemOpChains2.size());
3331
3332 // Store the return address to the appropriate stack slot.
3333 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3334 isPPC64, isDarwinABI, dl);
3335
3336 // Emit callseq_end just before tailcall node.
3337 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003338 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003339 InFlag = Chain.getValue(1);
3340}
3341
3342static
3343unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003344 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003345 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3346 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003347 const PPCSubtarget &PPCSubTarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003348
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003349 bool isPPC64 = PPCSubTarget.isPPC64();
3350 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3351
Owen Anderson53aa7a92009-08-10 22:56:29 +00003352 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003353 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003354 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003355
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003356 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003357
Torok Edwin31e90d22010-08-04 20:47:44 +00003358 bool needIndirectCall = true;
3359 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003360 // If this is an absolute destination address, use the munged value.
3361 Callee = SDValue(Dest, 0);
Torok Edwin31e90d22010-08-04 20:47:44 +00003362 needIndirectCall = false;
3363 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003364
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003365 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3366 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3367 // Use indirect calls for ALL functions calls in JIT mode, since the
3368 // far-call stubs may be outside relocation limits for a BL instruction.
3369 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3370 unsigned OpFlags = 0;
3371 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyaaba17e2011-07-24 08:22:56 +00003372 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbarcd01ed52011-04-20 00:14:25 +00003373 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003374 (G->getGlobal()->isDeclaration() ||
3375 G->getGlobal()->isWeakForLinker())) {
3376 // PC-relative references to external symbols should go through $stub,
3377 // unless we're building with the leopard linker or later, which
3378 // automatically synthesizes these stubs.
3379 OpFlags = PPCII::MO_DARWIN_STUB;
3380 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003381
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003382 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3383 // every direct call is) turn it into a TargetGlobalAddress /
3384 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003385 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003386 Callee.getValueType(),
3387 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003388 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003389 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003390 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003391
Torok Edwin31e90d22010-08-04 20:47:44 +00003392 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003393 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003394
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003395 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyaaba17e2011-07-24 08:22:56 +00003396 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbarcd01ed52011-04-20 00:14:25 +00003397 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003398 // PC-relative references to external symbols should go through $stub,
3399 // unless we're building with the leopard linker or later, which
3400 // automatically synthesizes these stubs.
3401 OpFlags = PPCII::MO_DARWIN_STUB;
3402 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003403
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003404 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3405 OpFlags);
3406 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003407 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003408
Torok Edwin31e90d22010-08-04 20:47:44 +00003409 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003410 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3411 // to do the call, we can't use PPCISD::CALL.
3412 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003413
3414 if (isSVR4ABI && isPPC64) {
3415 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3416 // entry point, but to the function descriptor (the function entry point
3417 // address is part of the function descriptor though).
3418 // The function descriptor is a three doubleword structure with the
3419 // following fields: function entry point, TOC base address and
3420 // environment pointer.
3421 // Thus for a call through a function pointer, the following actions need
3422 // to be performed:
3423 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003424 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003425 // 2. Load the address of the function entry point from the function
3426 // descriptor.
3427 // 3. Load the TOC of the callee from the function descriptor into r2.
3428 // 4. Load the environment pointer from the function descriptor into
3429 // r11.
3430 // 5. Branch to the function entry point address.
3431 // 6. On return of the callee, the TOC of the caller needs to be
3432 // restored (this is done in FinishCall()).
3433 //
3434 // All those operations are flagged together to ensure that no other
3435 // operations can be scheduled in between. E.g. without flagging the
3436 // operations together, a TOC access in the caller could be scheduled
3437 // between the load of the callee TOC and the branch to the callee, which
3438 // results in the TOC access going through the TOC of the callee instead
3439 // of going through the TOC of the caller, which leads to incorrect code.
3440
3441 // Load the address of the function entry point from the function
3442 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003443 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003444 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3445 InFlag.getNode() ? 3 : 2);
3446 Chain = LoadFuncPtr.getValue(1);
3447 InFlag = LoadFuncPtr.getValue(2);
3448
3449 // Load environment pointer into r11.
3450 // Offset of the environment pointer within the function descriptor.
3451 SDValue PtrOff = DAG.getIntPtrConstant(16);
3452
3453 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3454 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3455 InFlag);
3456 Chain = LoadEnvPtr.getValue(1);
3457 InFlag = LoadEnvPtr.getValue(2);
3458
3459 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3460 InFlag);
3461 Chain = EnvVal.getValue(0);
3462 InFlag = EnvVal.getValue(1);
3463
3464 // Load TOC of the callee into r2. We are using a target-specific load
3465 // with r2 hard coded, because the result of a target-independent load
3466 // would never go directly into r2, since r2 is a reserved register (which
3467 // prevents the register allocator from allocating it), resulting in an
3468 // additional register being allocated and an unnecessary move instruction
3469 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003470 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003471 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3472 Callee, InFlag);
3473 Chain = LoadTOCPtr.getValue(0);
3474 InFlag = LoadTOCPtr.getValue(1);
3475
3476 MTCTROps[0] = Chain;
3477 MTCTROps[1] = LoadFuncPtr;
3478 MTCTROps[2] = InFlag;
3479 }
3480
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003481 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3482 2 + (InFlag.getNode() != 0));
3483 InFlag = Chain.getValue(1);
3484
3485 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003486 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003487 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003488 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003489 CallOpc = PPCISD::BCTRL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003490 Callee.setNode(0);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003491 // Add use of X11 (holding environment pointer)
3492 if (isSVR4ABI && isPPC64)
3493 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003494 // Add CTR register as callee so a bctr can be emitted later.
3495 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003496 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003497 }
3498
3499 // If this is a direct call, pass the chain and the callee.
3500 if (Callee.getNode()) {
3501 Ops.push_back(Chain);
3502 Ops.push_back(Callee);
3503 }
3504 // If this is a tail call add stack pointer delta.
3505 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003506 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003507
3508 // Add argument registers to the end of the list so that they are known live
3509 // into the call.
3510 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3511 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3512 RegsToPass[i].second.getValueType()));
3513
3514 return CallOpc;
3515}
3516
Roman Divacky76293062012-09-18 16:47:58 +00003517static
3518bool isLocalCall(const SDValue &Callee)
3519{
3520 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003521 return !G->getGlobal()->isDeclaration() &&
3522 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003523 return false;
3524}
3525
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003526SDValue
3527PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003528 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003529 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003530 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003531 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003532
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003533 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003534 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003535 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003536 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003537
3538 // Copy all of the result registers out of their specified physreg.
3539 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3540 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003541 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003542
3543 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3544 VA.getLocReg(), VA.getLocVT(), InFlag);
3545 Chain = Val.getValue(1);
3546 InFlag = Val.getValue(2);
3547
3548 switch (VA.getLocInfo()) {
3549 default: llvm_unreachable("Unknown loc info!");
3550 case CCValAssign::Full: break;
3551 case CCValAssign::AExt:
3552 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3553 break;
3554 case CCValAssign::ZExt:
3555 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3556 DAG.getValueType(VA.getValVT()));
3557 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3558 break;
3559 case CCValAssign::SExt:
3560 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3561 DAG.getValueType(VA.getValVT()));
3562 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3563 break;
3564 }
3565
3566 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003567 }
3568
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003569 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003570}
3571
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003572SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003573PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003574 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003575 SelectionDAG &DAG,
3576 SmallVector<std::pair<unsigned, SDValue>, 8>
3577 &RegsToPass,
3578 SDValue InFlag, SDValue Chain,
3579 SDValue &Callee,
3580 int SPDiff, unsigned NumBytes,
3581 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003582 SmallVectorImpl<SDValue> &InVals) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003583 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003584 SmallVector<SDValue, 8> Ops;
3585 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3586 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003587 PPCSubTarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003588
Hal Finkel5ab37802012-08-28 02:10:27 +00003589 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3590 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3591 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3592
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003593 // When performing tail call optimization the callee pops its arguments off
3594 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003595 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003596 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003597 (CallConv == CallingConv::Fast &&
3598 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003599
Roman Divackyef21be22012-03-06 16:41:49 +00003600 // Add a register mask operand representing the call-preserved registers.
3601 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3602 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3603 assert(Mask && "Missing call preserved mask for calling convention");
3604 Ops.push_back(DAG.getRegisterMask(Mask));
3605
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003606 if (InFlag.getNode())
3607 Ops.push_back(InFlag);
3608
3609 // Emit tail call.
3610 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003611 assert(((Callee.getOpcode() == ISD::Register &&
3612 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3613 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3614 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3615 isa<ConstantSDNode>(Callee)) &&
3616 "Expecting an global address, external symbol, absolute value or register");
3617
Owen Anderson9f944592009-08-11 20:47:22 +00003618 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003619 }
3620
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003621 // Add a NOP immediately after the branch instruction when using the 64-bit
3622 // SVR4 ABI. At link time, if caller and callee are in a different module and
3623 // thus have a different TOC, the call will be replaced with a call to a stub
3624 // function which saves the current TOC, loads the TOC of the callee and
3625 // branches to the callee. The NOP will be replaced with a load instruction
3626 // which restores the TOC of the caller from the TOC save slot of the current
3627 // stack frame. If caller and callee belong to the same module (and have the
3628 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003629
3630 bool needsTOCRestore = false;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003631 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003632 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003633 // This is a call through a function pointer.
3634 // Restore the caller TOC from the save area into R2.
3635 // See PrepareCall() for more information about calls through function
3636 // pointers in the 64-bit SVR4 ABI.
3637 // We are using a target-specific load with r2 hard coded, because the
3638 // result of a target-independent load would never go directly into r2,
3639 // since r2 is a reserved register (which prevents the register allocator
3640 // from allocating it), resulting in an additional register being
3641 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003642 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003643 } else if ((CallOpc == PPCISD::CALL) &&
3644 (!isLocalCall(Callee) ||
3645 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003646 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003647 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003648 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003649 }
3650
Hal Finkel51861b42012-03-31 14:45:15 +00003651 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3652 InFlag = Chain.getValue(1);
3653
3654 if (needsTOCRestore) {
3655 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3656 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3657 InFlag = Chain.getValue(1);
3658 }
3659
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003660 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3661 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003662 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003663 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003664 InFlag = Chain.getValue(1);
3665
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003666 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3667 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003668}
3669
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003670SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003671PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003672 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003673 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003674 SDLoc &dl = CLI.DL;
3675 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3676 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3677 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003678 SDValue Chain = CLI.Chain;
3679 SDValue Callee = CLI.Callee;
3680 bool &isTailCall = CLI.IsTailCall;
3681 CallingConv::ID CallConv = CLI.CallConv;
3682 bool isVarArg = CLI.IsVarArg;
3683
Evan Cheng67a69dd2010-01-27 00:07:07 +00003684 if (isTailCall)
3685 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3686 Ins, DAG);
3687
Bill Schmidt57d6de52012-10-23 15:51:16 +00003688 if (PPCSubTarget.isSVR4ABI()) {
3689 if (PPCSubTarget.isPPC64())
3690 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3691 isTailCall, Outs, OutVals, Ins,
3692 dl, DAG, InVals);
3693 else
3694 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3695 isTailCall, Outs, OutVals, Ins,
3696 dl, DAG, InVals);
3697 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003698
Bill Schmidt57d6de52012-10-23 15:51:16 +00003699 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3700 isTailCall, Outs, OutVals, Ins,
3701 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003702}
3703
3704SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003705PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3706 CallingConv::ID CallConv, bool isVarArg,
3707 bool isTailCall,
3708 const SmallVectorImpl<ISD::OutputArg> &Outs,
3709 const SmallVectorImpl<SDValue> &OutVals,
3710 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003711 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003712 SmallVectorImpl<SDValue> &InVals) const {
3713 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003714 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003715
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003716 assert((CallConv == CallingConv::C ||
3717 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003718
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003719 unsigned PtrByteSize = 4;
3720
3721 MachineFunction &MF = DAG.getMachineFunction();
3722
3723 // Mark this function as potentially containing a function that contains a
3724 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3725 // and restoring the callers stack pointer in this functions epilog. This is
3726 // done because by tail calling the called function might overwrite the value
3727 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003728 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3729 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003730 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003731
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003732 // Count how many bytes are to be pushed on the stack, including the linkage
3733 // area, parameter list area and the part of the local variable space which
3734 // contains copies of aggregates which are passed by value.
3735
3736 // Assign locations to all of the outgoing arguments.
3737 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003738 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003739 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003740
3741 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003742 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003743
3744 if (isVarArg) {
3745 // Handle fixed and variable vector arguments differently.
3746 // Fixed vector arguments go into registers as long as registers are
3747 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003748 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003749
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003750 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003751 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003752 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003753 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003754
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003755 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003756 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3757 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003758 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003759 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3760 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003761 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003762
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003763 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003764#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003765 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003766 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003767#endif
Torok Edwinfbcc6632009-07-14 16:55:14 +00003768 llvm_unreachable(0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003769 }
3770 }
3771 } else {
3772 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003773 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003774 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003775
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003776 // Assign locations to all of the outgoing aggregate by value arguments.
3777 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003778 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003779 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003780
3781 // Reserve stack space for the allocations in CCInfo.
3782 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3783
Bill Schmidtef17c142013-02-06 17:33:58 +00003784 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003785
3786 // Size of the linkage area, parameter list area and the part of the local
3787 // space variable where copies of aggregates which are passed by value are
3788 // stored.
3789 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003790
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003791 // Calculate by how many bytes the stack has to be adjusted in case of tail
3792 // call optimization.
3793 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3794
3795 // Adjust the stack pointer for the new arguments...
3796 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003797 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3798 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003799 SDValue CallSeqStart = Chain;
3800
3801 // Load the return address and frame pointer so it can be moved somewhere else
3802 // later.
3803 SDValue LROp, FPOp;
3804 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3805 dl);
3806
3807 // Set up a copy of the stack pointer for use loading and storing any
3808 // arguments that may not fit in the registers available for argument
3809 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003810 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003811
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003812 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3813 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3814 SmallVector<SDValue, 8> MemOpChains;
3815
Roman Divacky71038e72011-08-30 17:04:16 +00003816 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003817 // Walk the register/memloc assignments, inserting copies/loads.
3818 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3819 i != e;
3820 ++i) {
3821 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003822 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003823 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00003824
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003825 if (Flags.isByVal()) {
3826 // Argument is an aggregate which is passed by value, thus we need to
3827 // create a copy of it in the local variable space of the current stack
3828 // frame (which is the stack frame of the caller) and pass the address of
3829 // this copy to the callee.
3830 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3831 CCValAssign &ByValVA = ByValArgLocs[j++];
3832 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00003833
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003834 // Memory reserved in the local variable space of the callers stack frame.
3835 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003836
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003837 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3838 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00003839
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003840 // Create a copy of the argument in the local area of the current
3841 // stack frame.
3842 SDValue MemcpyCall =
3843 CreateCopyOfByValArgument(Arg, PtrOff,
3844 CallSeqStart.getNode()->getOperand(0),
3845 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00003846
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003847 // This must go outside the CALLSEQ_START..END.
3848 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003849 CallSeqStart.getNode()->getOperand(1),
3850 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003851 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3852 NewCallSeqStart.getNode());
3853 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00003854
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003855 // Pass the address of the aggregate copy on the stack either in a
3856 // physical register or in the parameter list area of the current stack
3857 // frame to the callee.
3858 Arg = PtrOff;
3859 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003860
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003861 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00003862 if (Arg.getValueType() == MVT::i1)
3863 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
3864
Roman Divacky71038e72011-08-30 17:04:16 +00003865 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003866 // Put argument in a physical register.
3867 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3868 } else {
3869 // Put argument in the parameter list area of the current stack frame.
3870 assert(VA.isMemLoc());
3871 unsigned LocMemOffset = VA.getLocMemOffset();
3872
3873 if (!isTailCall) {
3874 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3875 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3876
3877 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00003878 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00003879 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003880 } else {
3881 // Calculate and remember argument location.
3882 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3883 TailCallArguments);
3884 }
3885 }
3886 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003887
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003888 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00003889 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003890 &MemOpChains[0], MemOpChains.size());
Wesley Peck527da1b2010-11-23 03:31:01 +00003891
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003892 // Build a sequence of copy-to-reg nodes chained together with token chain
3893 // and flag operands which copy the outgoing args into the appropriate regs.
3894 SDValue InFlag;
3895 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3896 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3897 RegsToPass[i].second, InFlag);
3898 InFlag = Chain.getValue(1);
3899 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003900
Hal Finkel5ab37802012-08-28 02:10:27 +00003901 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3902 // registers.
3903 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003904 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3905 SDValue Ops[] = { Chain, InFlag };
3906
Hal Finkel5ab37802012-08-28 02:10:27 +00003907 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003908 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3909
Hal Finkel5ab37802012-08-28 02:10:27 +00003910 InFlag = Chain.getValue(1);
3911 }
3912
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003913 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003914 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3915 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003916
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003917 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3918 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3919 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003920}
3921
Bill Schmidt57d6de52012-10-23 15:51:16 +00003922// Copy an argument into memory, being careful to do this outside the
3923// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003924SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00003925PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3926 SDValue CallSeqStart,
3927 ISD::ArgFlagsTy Flags,
3928 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003929 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00003930 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3931 CallSeqStart.getNode()->getOperand(0),
3932 Flags, DAG, dl);
3933 // The MEMCPY must go outside the CALLSEQ_START..END.
3934 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003935 CallSeqStart.getNode()->getOperand(1),
3936 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00003937 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3938 NewCallSeqStart.getNode());
3939 return NewCallSeqStart;
3940}
3941
3942SDValue
3943PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003944 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003945 bool isTailCall,
3946 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003947 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003948 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003949 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003950 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003951
Bill Schmidt57d6de52012-10-23 15:51:16 +00003952 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003953
Bill Schmidt57d6de52012-10-23 15:51:16 +00003954 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3955 unsigned PtrByteSize = 8;
3956
3957 MachineFunction &MF = DAG.getMachineFunction();
3958
3959 // Mark this function as potentially containing a function that contains a
3960 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3961 // and restoring the callers stack pointer in this functions epilog. This is
3962 // done because by tail calling the called function might overwrite the value
3963 // in this function's (MF) stack pointer stack slot 0(SP).
3964 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3965 CallConv == CallingConv::Fast)
3966 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3967
3968 unsigned nAltivecParamsAtEnd = 0;
3969
3970 // Count how many bytes are to be pushed on the stack, including the linkage
3971 // area, and parameter passing area. We start with at least 48 bytes, which
3972 // is reserved space for [SP][CR][LR][3 x unused].
3973 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3974 // of this call.
3975 unsigned NumBytes =
3976 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3977 Outs, OutVals, nAltivecParamsAtEnd);
3978
3979 // Calculate by how many bytes the stack has to be adjusted in case of tail
3980 // call optimization.
3981 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3982
3983 // To protect arguments on the stack from being clobbered in a tail call,
3984 // force all the loads to happen before doing any other lowering.
3985 if (isTailCall)
3986 Chain = DAG.getStackArgumentTokenFactor(Chain);
3987
3988 // Adjust the stack pointer for the new arguments...
3989 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003990 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3991 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003992 SDValue CallSeqStart = Chain;
3993
3994 // Load the return address and frame pointer so it can be move somewhere else
3995 // later.
3996 SDValue LROp, FPOp;
3997 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3998 dl);
3999
4000 // Set up a copy of the stack pointer for use loading and storing any
4001 // arguments that may not fit in the registers available for argument
4002 // passing.
4003 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4004
4005 // Figure out which arguments are going to go in registers, and which in
4006 // memory. Also, if this is a vararg function, floating point operations
4007 // must be stored to our stack, and loaded into integer regs as well, if
4008 // any integer regs are available for argument passing.
4009 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
4010 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4011
4012 static const uint16_t GPR[] = {
4013 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4014 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4015 };
4016 static const uint16_t *FPR = GetFPR();
4017
4018 static const uint16_t VR[] = {
4019 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4020 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4021 };
Hal Finkel7811c612014-03-28 19:58:11 +00004022 static const uint16_t VSRH[] = {
4023 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4024 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4025 };
4026
Bill Schmidt57d6de52012-10-23 15:51:16 +00004027 const unsigned NumGPRs = array_lengthof(GPR);
4028 const unsigned NumFPRs = 13;
4029 const unsigned NumVRs = array_lengthof(VR);
4030
4031 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4032 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4033
4034 SmallVector<SDValue, 8> MemOpChains;
4035 for (unsigned i = 0; i != NumOps; ++i) {
4036 SDValue Arg = OutVals[i];
4037 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4038
4039 // PtrOff will be used to store the current argument to the stack if a
4040 // register cannot be found for it.
4041 SDValue PtrOff;
4042
4043 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4044
4045 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4046
4047 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004048 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004049 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4050 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4051 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4052 }
4053
4054 // FIXME memcpy is used way more than necessary. Correctness first.
4055 // Note: "by value" is code for passing a structure by value, not
4056 // basic types.
4057 if (Flags.isByVal()) {
4058 // Note: Size includes alignment padding, so
4059 // struct x { short a; char b; }
4060 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4061 // These are the proper values we need for right-justifying the
4062 // aggregate in a parameter register.
4063 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004064
4065 // An empty aggregate parameter takes up no storage and no
4066 // registers.
4067 if (Size == 0)
4068 continue;
4069
Hal Finkel262a2242013-09-12 23:20:06 +00004070 unsigned BVAlign = Flags.getByValAlign();
4071 if (BVAlign > 8) {
4072 if (BVAlign % PtrByteSize != 0)
4073 llvm_unreachable(
4074 "ByVal alignment is not a multiple of the pointer size");
4075
4076 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
4077 }
4078
Bill Schmidt57d6de52012-10-23 15:51:16 +00004079 // All aggregates smaller than 8 bytes must be passed right-justified.
4080 if (Size==1 || Size==2 || Size==4) {
4081 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4082 if (GPR_idx != NumGPRs) {
4083 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4084 MachinePointerInfo(), VT,
4085 false, false, 0);
4086 MemOpChains.push_back(Load.getValue(1));
4087 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4088
4089 ArgOffset += PtrByteSize;
4090 continue;
4091 }
4092 }
4093
4094 if (GPR_idx == NumGPRs && Size < 8) {
4095 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4096 PtrOff.getValueType());
4097 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4098 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4099 CallSeqStart,
4100 Flags, DAG, dl);
4101 ArgOffset += PtrByteSize;
4102 continue;
4103 }
4104 // Copy entire object into memory. There are cases where gcc-generated
4105 // code assumes it is there, even if it could be put entirely into
4106 // registers. (This is not what the doc says.)
4107
4108 // FIXME: The above statement is likely due to a misunderstanding of the
4109 // documents. All arguments must be copied into the parameter area BY
4110 // THE CALLEE in the event that the callee takes the address of any
4111 // formal argument. That has not yet been implemented. However, it is
4112 // reasonable to use the stack area as a staging area for the register
4113 // load.
4114
4115 // Skip this for small aggregates, as we will use the same slot for a
4116 // right-justified copy, below.
4117 if (Size >= 8)
4118 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4119 CallSeqStart,
4120 Flags, DAG, dl);
4121
4122 // When a register is available, pass a small aggregate right-justified.
4123 if (Size < 8 && GPR_idx != NumGPRs) {
4124 // The easiest way to get this right-justified in a register
4125 // is to copy the structure into the rightmost portion of a
4126 // local variable slot, then load the whole slot into the
4127 // register.
4128 // FIXME: The memcpy seems to produce pretty awful code for
4129 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004130 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004131 // parameter save area instead of a new local variable.
4132 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4133 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4134 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4135 CallSeqStart,
4136 Flags, DAG, dl);
4137
4138 // Load the slot into the register.
4139 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4140 MachinePointerInfo(),
4141 false, false, false, 0);
4142 MemOpChains.push_back(Load.getValue(1));
4143 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4144
4145 // Done with this argument.
4146 ArgOffset += PtrByteSize;
4147 continue;
4148 }
4149
4150 // For aggregates larger than PtrByteSize, copy the pieces of the
4151 // object that fit into registers from the parameter save area.
4152 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4153 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4154 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4155 if (GPR_idx != NumGPRs) {
4156 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4157 MachinePointerInfo(),
4158 false, false, false, 0);
4159 MemOpChains.push_back(Load.getValue(1));
4160 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4161 ArgOffset += PtrByteSize;
4162 } else {
4163 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4164 break;
4165 }
4166 }
4167 continue;
4168 }
4169
Craig Topper56710102013-08-15 02:33:50 +00004170 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004171 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004172 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004173 case MVT::i32:
4174 case MVT::i64:
4175 if (GPR_idx != NumGPRs) {
4176 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
4177 } else {
4178 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4179 true, isTailCall, false, MemOpChains,
4180 TailCallArguments, dl);
4181 }
4182 ArgOffset += PtrByteSize;
4183 break;
4184 case MVT::f32:
4185 case MVT::f64:
4186 if (FPR_idx != NumFPRs) {
4187 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4188
4189 if (isVarArg) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004190 // A single float or an aggregate containing only a single float
4191 // must be passed right-justified in the stack doubleword, and
4192 // in the GPR, if one is available.
4193 SDValue StoreOff;
Craig Topper56710102013-08-15 02:33:50 +00004194 if (Arg.getSimpleValueType().SimpleTy == MVT::f32) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004195 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4196 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4197 } else
4198 StoreOff = PtrOff;
4199
4200 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004201 MachinePointerInfo(), false, false, 0);
4202 MemOpChains.push_back(Store);
4203
4204 // Float varargs are always shadowed in available integer registers
4205 if (GPR_idx != NumGPRs) {
4206 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4207 MachinePointerInfo(), false, false,
4208 false, 0);
4209 MemOpChains.push_back(Load.getValue(1));
4210 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4211 }
4212 } else if (GPR_idx != NumGPRs)
4213 // If we have any FPRs remaining, we may also have GPRs remaining.
4214 ++GPR_idx;
4215 } else {
4216 // Single-precision floating-point values are mapped to the
4217 // second (rightmost) word of the stack doubleword.
4218 if (Arg.getValueType() == MVT::f32) {
4219 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4220 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4221 }
4222
4223 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4224 true, isTailCall, false, MemOpChains,
4225 TailCallArguments, dl);
4226 }
4227 ArgOffset += 8;
4228 break;
4229 case MVT::v4f32:
4230 case MVT::v4i32:
4231 case MVT::v8i16:
4232 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004233 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004234 case MVT::v2i64:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004235 if (isVarArg) {
4236 // These go aligned on the stack, or in the corresponding R registers
4237 // when within range. The Darwin PPC ABI doc claims they also go in
4238 // V registers; in fact gcc does this only for arguments that are
4239 // prototyped, not for those that match the ... We do it for all
4240 // arguments, seems to work.
4241 while (ArgOffset % 16 !=0) {
4242 ArgOffset += PtrByteSize;
4243 if (GPR_idx != NumGPRs)
4244 GPR_idx++;
4245 }
4246 // We could elide this store in the case where the object fits
4247 // entirely in R registers. Maybe later.
4248 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4249 DAG.getConstant(ArgOffset, PtrVT));
4250 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4251 MachinePointerInfo(), false, false, 0);
4252 MemOpChains.push_back(Store);
4253 if (VR_idx != NumVRs) {
4254 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4255 MachinePointerInfo(),
4256 false, false, false, 0);
4257 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004258
4259 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4260 Arg.getSimpleValueType() == MVT::v2i64) ?
4261 VSRH[VR_idx] : VR[VR_idx];
4262 ++VR_idx;
4263
4264 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004265 }
4266 ArgOffset += 16;
4267 for (unsigned i=0; i<16; i+=PtrByteSize) {
4268 if (GPR_idx == NumGPRs)
4269 break;
4270 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4271 DAG.getConstant(i, PtrVT));
4272 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4273 false, false, false, 0);
4274 MemOpChains.push_back(Load.getValue(1));
4275 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4276 }
4277 break;
4278 }
4279
4280 // Non-varargs Altivec params generally go in registers, but have
4281 // stack space allocated at the end.
4282 if (VR_idx != NumVRs) {
4283 // Doesn't have GPR space allocated.
Hal Finkel7811c612014-03-28 19:58:11 +00004284 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4285 Arg.getSimpleValueType() == MVT::v2i64) ?
4286 VSRH[VR_idx] : VR[VR_idx];
4287 ++VR_idx;
4288
4289 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004290 } else {
4291 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4292 true, isTailCall, true, MemOpChains,
4293 TailCallArguments, dl);
4294 ArgOffset += 16;
4295 }
4296 break;
4297 }
4298 }
4299
4300 if (!MemOpChains.empty())
4301 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4302 &MemOpChains[0], MemOpChains.size());
4303
4304 // Check if this is an indirect call (MTCTR/BCTRL).
4305 // See PrepareCall() for more information about calls through function
4306 // pointers in the 64-bit SVR4 ABI.
4307 if (!isTailCall &&
4308 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4309 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4310 !isBLACompatibleAddress(Callee, DAG)) {
4311 // Load r2 into a virtual register and store it to the TOC save area.
4312 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4313 // TOC save area offset.
4314 SDValue PtrOff = DAG.getIntPtrConstant(40);
4315 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4316 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4317 false, false, 0);
4318 // R12 must contain the address of an indirect callee. This does not
4319 // mean the MTCTR instruction must use R12; it's easier to model this
4320 // as an extra parameter, so do that.
4321 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4322 }
4323
4324 // Build a sequence of copy-to-reg nodes chained together with token chain
4325 // and flag operands which copy the outgoing args into the appropriate regs.
4326 SDValue InFlag;
4327 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4328 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4329 RegsToPass[i].second, InFlag);
4330 InFlag = Chain.getValue(1);
4331 }
4332
4333 if (isTailCall)
4334 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4335 FPOp, true, TailCallArguments);
4336
4337 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4338 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4339 Ins, InVals);
4340}
4341
4342SDValue
4343PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4344 CallingConv::ID CallConv, bool isVarArg,
4345 bool isTailCall,
4346 const SmallVectorImpl<ISD::OutputArg> &Outs,
4347 const SmallVectorImpl<SDValue> &OutVals,
4348 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004349 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004350 SmallVectorImpl<SDValue> &InVals) const {
4351
4352 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004353
Owen Anderson53aa7a92009-08-10 22:56:29 +00004354 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004355 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004356 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004357
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004358 MachineFunction &MF = DAG.getMachineFunction();
4359
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004360 // Mark this function as potentially containing a function that contains a
4361 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4362 // and restoring the callers stack pointer in this functions epilog. This is
4363 // done because by tail calling the called function might overwrite the value
4364 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004365 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4366 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004367 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4368
4369 unsigned nAltivecParamsAtEnd = 0;
4370
Chris Lattneraa40ec12006-05-16 22:56:08 +00004371 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004372 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004373 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004374 unsigned NumBytes =
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004375 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004376 Outs, OutVals,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004377 nAltivecParamsAtEnd);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004378
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004379 // Calculate by how many bytes the stack has to be adjusted in case of tail
4380 // call optimization.
4381 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004382
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004383 // To protect arguments on the stack from being clobbered in a tail call,
4384 // force all the loads to happen before doing any other lowering.
4385 if (isTailCall)
4386 Chain = DAG.getStackArgumentTokenFactor(Chain);
4387
Chris Lattnerb7552a82006-05-17 00:15:40 +00004388 // Adjust the stack pointer for the new arguments...
4389 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004390 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4391 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004392 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004393
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004394 // Load the return address and frame pointer so it can be move somewhere else
4395 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004396 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004397 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4398 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004399
Chris Lattnerb7552a82006-05-17 00:15:40 +00004400 // Set up a copy of the stack pointer for use loading and storing any
4401 // arguments that may not fit in the registers available for argument
4402 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004403 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004404 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004405 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004406 else
Owen Anderson9f944592009-08-11 20:47:22 +00004407 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004408
Chris Lattnerb7552a82006-05-17 00:15:40 +00004409 // Figure out which arguments are going to go in registers, and which in
4410 // memory. Also, if this is a vararg function, floating point operations
4411 // must be stored to our stack, and loaded into integer regs as well, if
4412 // any integer regs are available for argument passing.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004413 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004414 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004415
Craig Topperca658c22012-03-11 07:16:55 +00004416 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004417 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4418 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4419 };
Craig Topperca658c22012-03-11 07:16:55 +00004420 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004421 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4422 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4423 };
Craig Topperca658c22012-03-11 07:16:55 +00004424 static const uint16_t *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004425
Craig Topperca658c22012-03-11 07:16:55 +00004426 static const uint16_t VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004427 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4428 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4429 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004430 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004431 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004432 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004433
Craig Topperca658c22012-03-11 07:16:55 +00004434 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004435
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004436 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004437 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4438
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004439 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004440 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004441 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004442 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004443
Chris Lattnerb7552a82006-05-17 00:15:40 +00004444 // PtrOff will be used to store the current argument to the stack if a
4445 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004446 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004447
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004448 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004449
Dale Johannesen679073b2009-02-04 02:34:38 +00004450 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004451
4452 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004453 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004454 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4455 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004456 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004457 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004458
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004459 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004460 // Note: "by value" is code for passing a structure by value, not
4461 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004462 if (Flags.isByVal()) {
4463 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004464 // Very small objects are passed right-justified. Everything else is
4465 // passed left-justified.
4466 if (Size==1 || Size==2) {
4467 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004468 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004469 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004470 MachinePointerInfo(), VT,
4471 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004472 MemOpChains.push_back(Load.getValue(1));
4473 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004474
4475 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004476 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004477 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4478 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004479 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004480 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4481 CallSeqStart,
4482 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004483 ArgOffset += PtrByteSize;
4484 }
4485 continue;
4486 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004487 // Copy entire object into memory. There are cases where gcc-generated
4488 // code assumes it is there, even if it could be put entirely into
4489 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004490 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4491 CallSeqStart,
4492 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004493
4494 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4495 // copy the pieces of the object that fit into registers from the
4496 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004497 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004498 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004499 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004500 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004501 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4502 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004503 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004504 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004505 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004506 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004507 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004508 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004509 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004510 }
4511 }
4512 continue;
4513 }
4514
Craig Topper56710102013-08-15 02:33:50 +00004515 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004516 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004517 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004518 case MVT::i32:
4519 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004520 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004521 if (Arg.getValueType() == MVT::i1)
4522 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4523
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004524 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004525 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004526 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4527 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004528 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004529 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004530 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004531 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004532 case MVT::f32:
4533 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004534 if (FPR_idx != NumFPRs) {
4535 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4536
Chris Lattnerb7552a82006-05-17 00:15:40 +00004537 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004538 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4539 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004540 MemOpChains.push_back(Store);
4541
Chris Lattnerb7552a82006-05-17 00:15:40 +00004542 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004543 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004544 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004545 MachinePointerInfo(), false, false,
4546 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004547 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004548 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004549 }
Owen Anderson9f944592009-08-11 20:47:22 +00004550 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004551 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004552 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004553 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4554 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004555 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004556 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004557 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004558 }
4559 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004560 // If we have any FPRs remaining, we may also have GPRs remaining.
4561 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4562 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004563 if (GPR_idx != NumGPRs)
4564 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004565 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004566 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4567 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004568 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004569 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004570 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4571 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004572 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004573 if (isPPC64)
4574 ArgOffset += 8;
4575 else
Owen Anderson9f944592009-08-11 20:47:22 +00004576 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004577 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004578 case MVT::v4f32:
4579 case MVT::v4i32:
4580 case MVT::v8i16:
4581 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004582 if (isVarArg) {
4583 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004584 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004585 // V registers; in fact gcc does this only for arguments that are
4586 // prototyped, not for those that match the ... We do it for all
4587 // arguments, seems to work.
4588 while (ArgOffset % 16 !=0) {
4589 ArgOffset += PtrByteSize;
4590 if (GPR_idx != NumGPRs)
4591 GPR_idx++;
4592 }
4593 // We could elide this store in the case where the object fits
4594 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004595 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004596 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004597 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4598 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004599 MemOpChains.push_back(Store);
4600 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004601 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004602 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004603 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004604 MemOpChains.push_back(Load.getValue(1));
4605 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4606 }
4607 ArgOffset += 16;
4608 for (unsigned i=0; i<16; i+=PtrByteSize) {
4609 if (GPR_idx == NumGPRs)
4610 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004611 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004612 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004613 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004614 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004615 MemOpChains.push_back(Load.getValue(1));
4616 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4617 }
4618 break;
4619 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004620
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004621 // Non-varargs Altivec params generally go in registers, but have
4622 // stack space allocated at the end.
4623 if (VR_idx != NumVRs) {
4624 // Doesn't have GPR space allocated.
4625 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4626 } else if (nAltivecParamsAtEnd==0) {
4627 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004628 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4629 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004630 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004631 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004632 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004633 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004634 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004635 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004636 // If all Altivec parameters fit in registers, as they usually do,
4637 // they get stack space following the non-Altivec parameters. We
4638 // don't track this here because nobody below needs it.
4639 // If there are more Altivec parameters than fit in registers emit
4640 // the stores here.
4641 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4642 unsigned j = 0;
4643 // Offset is aligned; skip 1st 12 params which go in V registers.
4644 ArgOffset = ((ArgOffset+15)/16)*16;
4645 ArgOffset += 12*16;
4646 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004647 SDValue Arg = OutVals[i];
4648 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004649 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4650 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004651 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004652 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004653 // We are emitting Altivec params in order.
4654 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4655 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004656 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004657 ArgOffset += 16;
4658 }
4659 }
4660 }
4661 }
4662
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004663 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00004664 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnered728e82006-08-11 17:38:39 +00004665 &MemOpChains[0], MemOpChains.size());
Scott Michelcf0da6c2009-02-17 22:15:04 +00004666
Dale Johannesen90eab672010-03-09 20:15:42 +00004667 // On Darwin, R12 must contain the address of an indirect callee. This does
4668 // not mean the MTCTR instruction must use R12; it's easier to model this as
4669 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004670 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004671 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4672 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4673 !isBLACompatibleAddress(Callee, DAG))
4674 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4675 PPC::R12), Callee));
4676
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004677 // Build a sequence of copy-to-reg nodes chained together with token chain
4678 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004679 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004680 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004681 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004682 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004683 InFlag = Chain.getValue(1);
4684 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004685
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004686 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004687 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4688 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004689
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004690 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4691 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4692 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004693}
4694
Hal Finkel450128a2011-10-14 19:51:36 +00004695bool
4696PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4697 MachineFunction &MF, bool isVarArg,
4698 const SmallVectorImpl<ISD::OutputArg> &Outs,
4699 LLVMContext &Context) const {
4700 SmallVector<CCValAssign, 16> RVLocs;
4701 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4702 RVLocs, Context);
4703 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4704}
4705
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004706SDValue
4707PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004708 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004709 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004710 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004711 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004712
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004713 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004714 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004715 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004716 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004717
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004718 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004719 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004720
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004721 // Copy the result values into the output registers.
4722 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4723 CCValAssign &VA = RVLocs[i];
4724 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004725
4726 SDValue Arg = OutVals[i];
4727
4728 switch (VA.getLocInfo()) {
4729 default: llvm_unreachable("Unknown loc info!");
4730 case CCValAssign::Full: break;
4731 case CCValAssign::AExt:
4732 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4733 break;
4734 case CCValAssign::ZExt:
4735 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4736 break;
4737 case CCValAssign::SExt:
4738 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4739 break;
4740 }
4741
4742 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004743 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004744 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004745 }
4746
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004747 RetOps[0] = Chain; // Update chain.
4748
4749 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00004750 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004751 RetOps.push_back(Flag);
4752
4753 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4754 &RetOps[0], RetOps.size());
Chris Lattner4211ca92006-04-14 06:01:58 +00004755}
4756
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004757SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004758 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00004759 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004760 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004761
Jim Laskeye4f4d042006-12-04 22:04:42 +00004762 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004763 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00004764
4765 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00004766 bool isPPC64 = Subtarget.isPPC64();
4767 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004768 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004769
4770 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004771 SDValue Chain = Op.getOperand(0);
4772 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004773
Jim Laskeye4f4d042006-12-04 22:04:42 +00004774 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00004775 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4776 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004777 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004778
Jim Laskeye4f4d042006-12-04 22:04:42 +00004779 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00004780 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004781
Jim Laskeye4f4d042006-12-04 22:04:42 +00004782 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00004783 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004784 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004785}
4786
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004787
4788
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004789SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004790PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004791 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesen86dcae12009-11-24 01:09:07 +00004792 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004793 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004794 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004795
4796 // Get current frame pointer save index. The users of this index will be
4797 // primarily DYNALLOC instructions.
4798 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4799 int RASI = FI->getReturnAddrSaveIndex();
4800
4801 // If the frame pointer save index hasn't been defined yet.
4802 if (!RASI) {
4803 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004804 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004805 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004806 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004807 // Save the result.
4808 FI->setReturnAddrSaveIndex(RASI);
4809 }
4810 return DAG.getFrameIndex(RASI, PtrVT);
4811}
4812
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004813SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004814PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4815 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesen86dcae12009-11-24 01:09:07 +00004816 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004817 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004818 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004819
4820 // Get current frame pointer save index. The users of this index will be
4821 // primarily DYNALLOC instructions.
4822 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4823 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004824
Jim Laskey48850c12006-11-16 22:43:37 +00004825 // If the frame pointer save index hasn't been defined yet.
4826 if (!FPSI) {
4827 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004828 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004829 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004830
Jim Laskey48850c12006-11-16 22:43:37 +00004831 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004832 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00004833 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004834 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00004835 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004836 return DAG.getFrameIndex(FPSI, PtrVT);
4837}
Jim Laskey48850c12006-11-16 22:43:37 +00004838
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004839SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004840 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004841 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004842 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004843 SDValue Chain = Op.getOperand(0);
4844 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004845 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004846
Jim Laskey48850c12006-11-16 22:43:37 +00004847 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004848 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004849 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004850 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00004851 DAG.getConstant(0, PtrVT), Size);
4852 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004853 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00004854 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004855 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00004856 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004857 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey48850c12006-11-16 22:43:37 +00004858}
4859
Hal Finkel756810f2013-03-21 21:37:52 +00004860SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4861 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004862 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004863 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4864 DAG.getVTList(MVT::i32, MVT::Other),
4865 Op.getOperand(0), Op.getOperand(1));
4866}
4867
4868SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4869 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004870 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004871 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4872 Op.getOperand(0), Op.getOperand(1));
4873}
4874
Hal Finkel940ab932014-02-28 00:27:01 +00004875SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4876 assert(Op.getValueType() == MVT::i1 &&
4877 "Custom lowering only for i1 loads");
4878
4879 // First, load 8 bits into 32 bits, then truncate to 1 bit.
4880
4881 SDLoc dl(Op);
4882 LoadSDNode *LD = cast<LoadSDNode>(Op);
4883
4884 SDValue Chain = LD->getChain();
4885 SDValue BasePtr = LD->getBasePtr();
4886 MachineMemOperand *MMO = LD->getMemOperand();
4887
4888 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
4889 BasePtr, MVT::i8, MMO);
4890 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
4891
4892 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
4893 return DAG.getMergeValues(Ops, 2, dl);
4894}
4895
4896SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
4897 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
4898 "Custom lowering only for i1 stores");
4899
4900 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
4901
4902 SDLoc dl(Op);
4903 StoreSDNode *ST = cast<StoreSDNode>(Op);
4904
4905 SDValue Chain = ST->getChain();
4906 SDValue BasePtr = ST->getBasePtr();
4907 SDValue Value = ST->getValue();
4908 MachineMemOperand *MMO = ST->getMemOperand();
4909
4910 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
4911 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
4912}
4913
4914// FIXME: Remove this once the ANDI glue bug is fixed:
4915SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
4916 assert(Op.getValueType() == MVT::i1 &&
4917 "Custom lowering only for i1 results");
4918
4919 SDLoc DL(Op);
4920 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
4921 Op.getOperand(0));
4922}
4923
Chris Lattner4211ca92006-04-14 06:01:58 +00004924/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4925/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004926SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00004927 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00004928 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4929 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00004930 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004931
Hal Finkel81f87992013-04-07 22:11:09 +00004932 // We might be able to do better than this under some circumstances, but in
4933 // general, fsel-based lowering of select is a finite-math-only optimization.
4934 // For more information, see section F.3 of the 2.06 ISA specification.
4935 if (!DAG.getTarget().Options.NoInfsFPMath ||
4936 !DAG.getTarget().Options.NoNaNsFPMath)
4937 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004938
Hal Finkel81f87992013-04-07 22:11:09 +00004939 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004940
Owen Anderson53aa7a92009-08-10 22:56:29 +00004941 EVT ResVT = Op.getValueType();
4942 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004943 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4944 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004945 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004946
Chris Lattner4211ca92006-04-14 06:01:58 +00004947 // If the RHS of the comparison is a 0.0, we don't need to do the
4948 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00004949 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00004950 if (isFloatingPointZero(RHS))
4951 switch (CC) {
4952 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00004953 case ISD::SETNE:
4954 std::swap(TV, FV);
4955 case ISD::SETEQ:
4956 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4957 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4958 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4959 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4960 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4961 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4962 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00004963 case ISD::SETULT:
4964 case ISD::SETLT:
4965 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00004966 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00004967 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00004968 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4969 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004970 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00004971 case ISD::SETUGT:
4972 case ISD::SETGT:
4973 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00004974 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00004975 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00004976 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4977 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004978 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00004979 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00004980 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004981
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004982 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00004983 switch (CC) {
4984 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00004985 case ISD::SETNE:
4986 std::swap(TV, FV);
4987 case ISD::SETEQ:
4988 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4989 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4990 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4991 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4992 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4993 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4994 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4995 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00004996 case ISD::SETULT:
4997 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004998 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00004999 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5000 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005001 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005002 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005003 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005004 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005005 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5006 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005007 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005008 case ISD::SETUGT:
5009 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005010 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005011 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5012 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005013 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005014 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005015 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005016 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005017 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5018 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005019 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005020 }
Eli Friedman5806e182009-05-28 04:31:08 +00005021 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005022}
5023
Chris Lattner57ee7c62007-11-28 18:44:47 +00005024// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005025SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005026 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005027 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005028 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005029 if (Src.getValueType() == MVT::f32)
5030 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005031
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005032 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005033 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005034 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005035 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005036 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005037 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
5038 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005039 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005040 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005041 case MVT::i64:
Hal Finkel3f88d082013-04-01 18:42:58 +00005042 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
5043 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005044 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5045 PPCISD::FCTIDUZ,
5046 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005047 break;
5048 }
Duncan Sands2a287912008-07-19 16:26:02 +00005049
Chris Lattner4211ca92006-04-14 06:01:58 +00005050 // Convert the FP value to an int value through memory.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005051 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
5052 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
5053 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5054 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5055 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005056
Chris Lattner06a49542007-10-15 20:14:52 +00005057 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005058 SDValue Chain;
5059 if (i32Stack) {
5060 MachineFunction &MF = DAG.getMachineFunction();
5061 MachineMemOperand *MMO =
5062 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5063 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5064 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
5065 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
5066 MVT::i32, MMO);
5067 } else
5068 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5069 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005070
5071 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5072 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005073 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005074 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005075 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005076 MPI = MachinePointerInfo();
5077 }
5078
5079 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005080 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005081}
5082
Hal Finkelf6d45f22013-04-01 17:52:07 +00005083SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005084 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005085 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005086 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005087 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005088 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005089
Hal Finkel6a56b212014-03-05 22:14:00 +00005090 if (Op.getOperand(0).getValueType() == MVT::i1)
5091 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5092 DAG.getConstantFP(1.0, Op.getValueType()),
5093 DAG.getConstantFP(0.0, Op.getValueType()));
5094
Hal Finkelf6d45f22013-04-01 17:52:07 +00005095 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
5096 "UINT_TO_FP is supported only with FPCVT");
5097
5098 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005099 // Otherwise, convert to double-precision and then round.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005100 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
5101 (Op.getOpcode() == ISD::UINT_TO_FP ?
5102 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5103 (Op.getOpcode() == ISD::UINT_TO_FP ?
5104 PPCISD::FCFIDU : PPCISD::FCFID);
5105 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
5106 MVT::f32 : MVT::f64;
5107
Owen Anderson9f944592009-08-11 20:47:22 +00005108 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005109 SDValue SINT = Op.getOperand(0);
5110 // When converting to single-precision, we actually need to convert
5111 // to double-precision first and then round to single-precision.
5112 // To avoid double-rounding effects during that operation, we have
5113 // to prepare the input operand. Bits that might be truncated when
5114 // converting to double-precision are replaced by a bit that won't
5115 // be lost at this stage, but is below the single-precision rounding
5116 // position.
5117 //
5118 // However, if -enable-unsafe-fp-math is in effect, accept double
5119 // rounding to avoid the extra overhead.
5120 if (Op.getValueType() == MVT::f32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005121 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005122 !DAG.getTarget().Options.UnsafeFPMath) {
5123
5124 // Twiddle input to make sure the low 11 bits are zero. (If this
5125 // is the case, we are guaranteed the value will fit into the 53 bit
5126 // mantissa of an IEEE double-precision value without rounding.)
5127 // If any of those low 11 bits were not zero originally, make sure
5128 // bit 12 (value 2048) is set instead, so that the final rounding
5129 // to single-precision gets the correct result.
5130 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5131 SINT, DAG.getConstant(2047, MVT::i64));
5132 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5133 Round, DAG.getConstant(2047, MVT::i64));
5134 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5135 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5136 Round, DAG.getConstant(-2048, MVT::i64));
5137
5138 // However, we cannot use that value unconditionally: if the magnitude
5139 // of the input value is small, the bit-twiddling we did above might
5140 // end up visibly changing the output. Fortunately, in that case, we
5141 // don't need to twiddle bits since the original input will convert
5142 // exactly to double-precision floating-point already. Therefore,
5143 // construct a conditional to use the original value if the top 11
5144 // bits are all sign-bit copies, and use the rounded value computed
5145 // above otherwise.
5146 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5147 SINT, DAG.getConstant(53, MVT::i32));
5148 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5149 Cond, DAG.getConstant(1, MVT::i64));
5150 Cond = DAG.getSetCC(dl, MVT::i32,
5151 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5152
5153 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5154 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005155
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005156 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005157 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5158
5159 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005160 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005161 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005162 return FP;
5163 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005164
Owen Anderson9f944592009-08-11 20:47:22 +00005165 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005166 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005167 // Since we only generate this in 64-bit mode, we can take advantage of
5168 // 64-bit registers. In particular, sign extend the input value into the
5169 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5170 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005171 MachineFunction &MF = DAG.getMachineFunction();
5172 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005173 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005174
Hal Finkelbeb296b2013-03-31 10:12:51 +00005175 SDValue Ld;
Hal Finkelf6d45f22013-04-01 17:52:07 +00005176 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005177 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5178 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005179
Hal Finkelbeb296b2013-03-31 10:12:51 +00005180 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5181 MachinePointerInfo::getFixedStack(FrameIdx),
5182 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005183
Hal Finkelbeb296b2013-03-31 10:12:51 +00005184 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5185 "Expected an i32 store");
5186 MachineMemOperand *MMO =
5187 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5188 MachineMemOperand::MOLoad, 4, 4);
5189 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005190 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5191 PPCISD::LFIWZX : PPCISD::LFIWAX,
5192 dl, DAG.getVTList(MVT::f64, MVT::Other),
5193 Ops, 2, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005194 } else {
Hal Finkelf6d45f22013-04-01 17:52:07 +00005195 assert(PPCSubTarget.isPPC64() &&
5196 "i32->FP without LFIWAX supported only on PPC64");
5197
Hal Finkelbeb296b2013-03-31 10:12:51 +00005198 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5199 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5200
5201 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5202 Op.getOperand(0));
5203
5204 // STD the extended value into the stack slot.
5205 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5206 MachinePointerInfo::getFixedStack(FrameIdx),
5207 false, false, 0);
5208
5209 // Load the value as a double.
5210 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5211 MachinePointerInfo::getFixedStack(FrameIdx),
5212 false, false, false, 0);
5213 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005214
Chris Lattner4211ca92006-04-14 06:01:58 +00005215 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005216 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
5217 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005218 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005219 return FP;
5220}
5221
Dan Gohman21cea8a2010-04-17 15:26:15 +00005222SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5223 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005224 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005225 /*
5226 The rounding mode is in bits 30:31 of FPSR, and has the following
5227 settings:
5228 00 Round to nearest
5229 01 Round to 0
5230 10 Round to +inf
5231 11 Round to -inf
5232
5233 FLT_ROUNDS, on the other hand, expects the following:
5234 -1 Undefined
5235 0 Round to 0
5236 1 Round to nearest
5237 2 Round to +inf
5238 3 Round to -inf
5239
5240 To perform the conversion, we do:
5241 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5242 */
5243
5244 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005245 EVT VT = Op.getValueType();
5246 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005247 SDValue MFFSreg, InFlag;
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005248
5249 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005250 EVT NodeTys[] = {
5251 MVT::f64, // return register
5252 MVT::Glue // unused in this context
5253 };
Dale Johannesen021052a2009-02-04 20:06:27 +00005254 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005255
5256 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005257 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005258 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005259 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005260 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005261
5262 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005263 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005264 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005265 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005266 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005267
5268 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005269 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005270 DAG.getNode(ISD::AND, dl, MVT::i32,
5271 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005272 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005273 DAG.getNode(ISD::SRL, dl, MVT::i32,
5274 DAG.getNode(ISD::AND, dl, MVT::i32,
5275 DAG.getNode(ISD::XOR, dl, MVT::i32,
5276 CWD, DAG.getConstant(3, MVT::i32)),
5277 DAG.getConstant(3, MVT::i32)),
5278 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005279
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005280 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005281 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005282
Duncan Sands13237ac2008-06-06 12:08:01 +00005283 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005284 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005285}
5286
Dan Gohman21cea8a2010-04-17 15:26:15 +00005287SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005288 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005289 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005290 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005291 assert(Op.getNumOperands() == 3 &&
5292 VT == Op.getOperand(1).getValueType() &&
5293 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005294
Chris Lattner601b8652006-09-20 03:47:40 +00005295 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005296 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005297 SDValue Lo = Op.getOperand(0);
5298 SDValue Hi = Op.getOperand(1);
5299 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005300 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005301
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005302 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005303 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005304 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5305 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5306 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5307 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005308 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005309 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5310 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5311 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005312 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005313 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005314}
5315
Dan Gohman21cea8a2010-04-17 15:26:15 +00005316SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005317 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005318 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005319 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005320 assert(Op.getNumOperands() == 3 &&
5321 VT == Op.getOperand(1).getValueType() &&
5322 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005323
Dan Gohman8d2ead22008-03-07 20:36:53 +00005324 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005325 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005326 SDValue Lo = Op.getOperand(0);
5327 SDValue Hi = Op.getOperand(1);
5328 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005329 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005330
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005331 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005332 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005333 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5334 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5335 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5336 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005337 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005338 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5339 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5340 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005341 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005342 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005343}
5344
Dan Gohman21cea8a2010-04-17 15:26:15 +00005345SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005346 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005347 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005348 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005349 assert(Op.getNumOperands() == 3 &&
5350 VT == Op.getOperand(1).getValueType() &&
5351 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005352
Dan Gohman8d2ead22008-03-07 20:36:53 +00005353 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005354 SDValue Lo = Op.getOperand(0);
5355 SDValue Hi = Op.getOperand(1);
5356 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005357 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005358
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005359 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005360 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005361 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5362 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5363 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5364 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005365 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005366 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5367 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5368 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005369 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005370 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005371 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005372}
5373
5374//===----------------------------------------------------------------------===//
5375// Vector related lowering.
5376//
5377
Chris Lattner2a099c02006-04-17 06:00:21 +00005378/// BuildSplatI - Build a canonical splati of Val with an element size of
5379/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005380static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005381 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005382 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005383
Owen Anderson53aa7a92009-08-10 22:56:29 +00005384 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005385 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005386 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005387
Owen Anderson9f944592009-08-11 20:47:22 +00005388 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005389
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005390 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5391 if (Val == -1)
5392 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005393
Owen Anderson53aa7a92009-08-10 22:56:29 +00005394 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005395
Chris Lattner2a099c02006-04-17 06:00:21 +00005396 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005397 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005398 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005399 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga49de9d2009-02-25 22:49:59 +00005400 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5401 &Ops[0], Ops.size());
Wesley Peck527da1b2010-11-23 03:31:01 +00005402 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005403}
5404
Hal Finkelcf2e9082013-05-24 23:00:14 +00005405/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5406/// specified intrinsic ID.
5407static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005408 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005409 EVT DestVT = MVT::Other) {
5410 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5411 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5412 DAG.getConstant(IID, MVT::i32), Op);
5413}
5414
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005415/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005416/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005417static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005418 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005419 EVT DestVT = MVT::Other) {
5420 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005421 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005422 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005423}
5424
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005425/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5426/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005427static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005428 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005429 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005430 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005432 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005433}
5434
5435
Chris Lattner264c9082006-04-17 17:55:10 +00005436/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5437/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005438static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005439 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005440 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005441 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5442 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005443
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005444 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005445 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005446 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005447 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005448 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005449}
5450
Chris Lattner19e90552006-04-14 05:19:18 +00005451// If this is a case we can't handle, return null and let the default
5452// expansion code take care of it. If we CAN select this case, and if it
5453// selects to a single instruction, return Op. Otherwise, if we can codegen
5454// this case more efficiently than a constant pool load, lower it to the
5455// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005456SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5457 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005458 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005459 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5460 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005461
Bob Wilson85cefe82009-03-02 23:24:16 +00005462 // Check if this is a splat of a constant value.
5463 APInt APSplatBits, APSplatUndef;
5464 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005465 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005466 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005467 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005468 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005469
Bob Wilson530e0382009-03-03 19:26:27 +00005470 unsigned SplatBits = APSplatBits.getZExtValue();
5471 unsigned SplatUndef = APSplatUndef.getZExtValue();
5472 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005473
Bob Wilson530e0382009-03-03 19:26:27 +00005474 // First, handle single instruction cases.
5475
5476 // All zeros?
5477 if (SplatBits == 0) {
5478 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005479 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5480 SDValue Z = DAG.getConstant(0, MVT::i32);
5481 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005482 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005483 }
Bob Wilson530e0382009-03-03 19:26:27 +00005484 return Op;
5485 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005486
Bob Wilson530e0382009-03-03 19:26:27 +00005487 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5488 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5489 (32-SplatBitSize));
5490 if (SextVal >= -16 && SextVal <= 15)
5491 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005492
5493
Bob Wilson530e0382009-03-03 19:26:27 +00005494 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005495
Bob Wilson530e0382009-03-03 19:26:27 +00005496 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005497 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5498 // If this value is in the range [17,31] and is odd, use:
5499 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5500 // If this value is in the range [-31,-17] and is odd, use:
5501 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5502 // Note the last two are three-instruction sequences.
5503 if (SextVal >= -32 && SextVal <= 31) {
5504 // To avoid having these optimizations undone by constant folding,
5505 // we convert to a pseudo that will be expanded later into one of
5506 // the above forms.
5507 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt51e79512013-02-20 15:50:31 +00005508 EVT VT = Op.getValueType();
5509 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5510 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5511 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilson530e0382009-03-03 19:26:27 +00005512 }
5513
5514 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5515 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5516 // for fneg/fabs.
5517 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5518 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005519 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005520
5521 // Make the VSLW intrinsic, computing 0x8000_0000.
5522 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5523 OnesV, DAG, dl);
5524
5525 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005526 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005527 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005528 }
5529
5530 // Check to see if this is a wide variety of vsplti*, binop self cases.
5531 static const signed char SplatCsts[] = {
5532 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5533 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5534 };
5535
5536 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5537 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5538 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5539 int i = SplatCsts[idx];
5540
5541 // Figure out what shift amount will be used by altivec if shifted by i in
5542 // this splat size.
5543 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5544
5545 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005546 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005547 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005548 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5549 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5550 Intrinsic::ppc_altivec_vslw
5551 };
5552 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005553 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005554 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005555
Bob Wilson530e0382009-03-03 19:26:27 +00005556 // vsplti + srl self.
5557 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005558 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005559 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5560 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5561 Intrinsic::ppc_altivec_vsrw
5562 };
5563 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005564 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005565 }
5566
Bob Wilson530e0382009-03-03 19:26:27 +00005567 // vsplti + sra self.
5568 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005569 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005570 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5571 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5572 Intrinsic::ppc_altivec_vsraw
5573 };
5574 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005575 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005576 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005577
Bob Wilson530e0382009-03-03 19:26:27 +00005578 // vsplti + rol self.
5579 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5580 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005581 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005582 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5583 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5584 Intrinsic::ppc_altivec_vrlw
5585 };
5586 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005587 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005588 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005589
Bob Wilson530e0382009-03-03 19:26:27 +00005590 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005591 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005592 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005593 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005594 }
Bob Wilson530e0382009-03-03 19:26:27 +00005595 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005596 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005597 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005598 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005599 }
Bob Wilson530e0382009-03-03 19:26:27 +00005600 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005601 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005602 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005603 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5604 }
5605 }
5606
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005607 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005608}
5609
Chris Lattner071ad012006-04-17 05:28:54 +00005610/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5611/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005612static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005613 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005614 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005615 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005616 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005617 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005618
Chris Lattner071ad012006-04-17 05:28:54 +00005619 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005620 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005621 OP_VMRGHW,
5622 OP_VMRGLW,
5623 OP_VSPLTISW0,
5624 OP_VSPLTISW1,
5625 OP_VSPLTISW2,
5626 OP_VSPLTISW3,
5627 OP_VSLDOI4,
5628 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005629 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005630 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005631
Chris Lattner071ad012006-04-17 05:28:54 +00005632 if (OpNum == OP_COPY) {
5633 if (LHSID == (1*9+2)*9+3) return LHS;
5634 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5635 return RHS;
5636 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005637
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005638 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005639 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5640 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005641
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005642 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005643 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005644 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005645 case OP_VMRGHW:
5646 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5647 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5648 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5649 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5650 break;
5651 case OP_VMRGLW:
5652 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5653 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5654 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5655 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5656 break;
5657 case OP_VSPLTISW0:
5658 for (unsigned i = 0; i != 16; ++i)
5659 ShufIdxs[i] = (i&3)+0;
5660 break;
5661 case OP_VSPLTISW1:
5662 for (unsigned i = 0; i != 16; ++i)
5663 ShufIdxs[i] = (i&3)+4;
5664 break;
5665 case OP_VSPLTISW2:
5666 for (unsigned i = 0; i != 16; ++i)
5667 ShufIdxs[i] = (i&3)+8;
5668 break;
5669 case OP_VSPLTISW3:
5670 for (unsigned i = 0; i != 16; ++i)
5671 ShufIdxs[i] = (i&3)+12;
5672 break;
5673 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005674 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005675 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005676 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005677 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005678 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005679 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005680 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005681 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5682 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005683 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005684 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005685}
5686
Chris Lattner19e90552006-04-14 05:19:18 +00005687/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5688/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5689/// return the code it can be lowered into. Worst case, it can always be
5690/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005691SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005692 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005693 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005694 SDValue V1 = Op.getOperand(0);
5695 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005696 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005697 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005698
Chris Lattner19e90552006-04-14 05:19:18 +00005699 // Cases that are handled by instructions that take permute immediates
5700 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5701 // selected by the instruction selector.
5702 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005703 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5704 PPC::isSplatShuffleMask(SVOp, 2) ||
5705 PPC::isSplatShuffleMask(SVOp, 4) ||
5706 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5707 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5708 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5709 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5710 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5711 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5712 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5713 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5714 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattner19e90552006-04-14 05:19:18 +00005715 return Op;
5716 }
5717 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005718
Chris Lattner19e90552006-04-14 05:19:18 +00005719 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5720 // and produce a fixed permutation. If any of these match, do not lower to
5721 // VPERM.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005722 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5723 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5724 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5725 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5726 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5727 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5728 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5729 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5730 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattner19e90552006-04-14 05:19:18 +00005731 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005732
Chris Lattner071ad012006-04-17 05:28:54 +00005733 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5734 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005735 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00005736
Chris Lattner071ad012006-04-17 05:28:54 +00005737 unsigned PFIndexes[4];
5738 bool isFourElementShuffle = true;
5739 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5740 unsigned EltNo = 8; // Start out undef.
5741 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005742 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00005743 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005744
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005745 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00005746 if ((ByteSource & 3) != j) {
5747 isFourElementShuffle = false;
5748 break;
5749 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005750
Chris Lattner071ad012006-04-17 05:28:54 +00005751 if (EltNo == 8) {
5752 EltNo = ByteSource/4;
5753 } else if (EltNo != ByteSource/4) {
5754 isFourElementShuffle = false;
5755 break;
5756 }
5757 }
5758 PFIndexes[i] = EltNo;
5759 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005760
5761 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00005762 // perfect shuffle vector to determine if it is cost effective to do this as
5763 // discrete instructions, or whether we should use a vperm.
5764 if (isFourElementShuffle) {
5765 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005766 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00005767 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005768
Chris Lattner071ad012006-04-17 05:28:54 +00005769 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5770 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005771
Chris Lattner071ad012006-04-17 05:28:54 +00005772 // Determining when to avoid vperm is tricky. Many things affect the cost
5773 // of vperm, particularly how many times the perm mask needs to be computed.
5774 // For example, if the perm mask can be hoisted out of a loop or is already
5775 // used (perhaps because there are multiple permutes with the same shuffle
5776 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5777 // the loop requires an extra register.
5778 //
5779 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00005780 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00005781 // available, if this block is within a loop, we should avoid using vperm
5782 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005783 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005784 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005785 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005786
Chris Lattner19e90552006-04-14 05:19:18 +00005787 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5788 // vector that will get spilled to the constant pool.
5789 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005790
Chris Lattner19e90552006-04-14 05:19:18 +00005791 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5792 // that it is in input element units, not in bytes. Convert now.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005793 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005794 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005795
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005796 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005797 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5798 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005799
Chris Lattner19e90552006-04-14 05:19:18 +00005800 for (unsigned j = 0; j != BytesPerElement; ++j)
5801 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson9f944592009-08-11 20:47:22 +00005802 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00005803 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005804
Owen Anderson9f944592009-08-11 20:47:22 +00005805 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga49de9d2009-02-25 22:49:59 +00005806 &ResultMask[0], ResultMask.size());
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005807 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00005808}
5809
Chris Lattner9754d142006-04-18 17:59:36 +00005810/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5811/// altivec comparison. If it is, return true and fill in Opc/isDot with
5812/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005813static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00005814 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00005815 unsigned IntrinsicID =
5816 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00005817 CompareOpc = -1;
5818 isDot = false;
5819 switch (IntrinsicID) {
5820 default: return false;
5821 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00005822 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5823 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5824 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5825 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5826 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5827 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5828 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5829 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5830 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5831 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5832 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5833 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5834 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005835
Chris Lattner4211ca92006-04-14 06:01:58 +00005836 // Normal Comparisons.
5837 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5838 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5839 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5840 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5841 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5842 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5843 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5844 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5845 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5846 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5847 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5848 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5849 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5850 }
Chris Lattner9754d142006-04-18 17:59:36 +00005851 return true;
5852}
5853
5854/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5855/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005856SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005857 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00005858 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5859 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005860 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00005861 int CompareOpc;
5862 bool isDot;
5863 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005864 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005865
Chris Lattner9754d142006-04-18 17:59:36 +00005866 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00005867 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00005868 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00005869 Op.getOperand(1), Op.getOperand(2),
5870 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00005871 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00005872 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005873
Chris Lattner4211ca92006-04-14 06:01:58 +00005874 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005875 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005876 Op.getOperand(2), // LHS
5877 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00005878 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005879 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005880 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesenf80493b2009-02-05 22:07:54 +00005881 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005882
Chris Lattner4211ca92006-04-14 06:01:58 +00005883 // Now that we have the comparison, emit a copy from the CR to a GPR.
5884 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00005885 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00005886 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00005887 CompNode.getValue(1));
5888
Chris Lattner4211ca92006-04-14 06:01:58 +00005889 // Unpack the result based on how the target uses it.
5890 unsigned BitNo; // Bit # of CR6.
5891 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00005892 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00005893 default: // Can't happen, don't crash on invalid number though.
5894 case 0: // Return the value of the EQ bit of CR6.
5895 BitNo = 0; InvertBit = false;
5896 break;
5897 case 1: // Return the inverted value of the EQ bit of CR6.
5898 BitNo = 0; InvertBit = true;
5899 break;
5900 case 2: // Return the value of the LT bit of CR6.
5901 BitNo = 2; InvertBit = false;
5902 break;
5903 case 3: // Return the inverted value of the LT bit of CR6.
5904 BitNo = 2; InvertBit = true;
5905 break;
5906 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005907
Chris Lattner4211ca92006-04-14 06:01:58 +00005908 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00005909 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5910 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00005911 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00005912 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5913 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00005914
Chris Lattner4211ca92006-04-14 06:01:58 +00005915 // If we are supposed to, toggle the bit.
5916 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00005917 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5918 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00005919 return Flags;
5920}
5921
Scott Michelcf0da6c2009-02-17 22:15:04 +00005922SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005923 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005924 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00005925 // Create a stack slot that is 16-byte aligned.
5926 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00005927 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00005928 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005929 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005930
Chris Lattner4211ca92006-04-14 06:01:58 +00005931 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00005932 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00005933 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005934 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005935 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00005936 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005937 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005938}
5939
Dan Gohman21cea8a2010-04-17 15:26:15 +00005940SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005941 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005942 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005943 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005944
Owen Anderson9f944592009-08-11 20:47:22 +00005945 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5946 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005947
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005948 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005949 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005950
Chris Lattner7e4398742006-04-18 03:43:48 +00005951 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00005952 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5953 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5954 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005955
Chris Lattner7e4398742006-04-18 03:43:48 +00005956 // Low parts multiplied together, generating 32-bit results (we ignore the
5957 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005958 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00005959 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005960
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005961 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00005962 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00005963 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005964 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005965 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00005966 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5967 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005968 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005969
Owen Anderson9f944592009-08-11 20:47:22 +00005970 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00005971
Chris Lattner96d50482006-04-18 04:28:57 +00005972 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005973 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00005974 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005975 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005976
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00005977 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005978 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00005979 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00005980 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005981
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00005982 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005983 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00005984 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00005985 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005986
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00005987 // Merge the results together.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005988 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00005989 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005990 Ops[i*2 ] = 2*i+1;
5991 Ops[i*2+1] = 2*i+1+16;
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00005992 }
Owen Anderson9f944592009-08-11 20:47:22 +00005993 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00005994 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005995 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00005996 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005997}
5998
Chris Lattnerf3d06c62005-08-26 00:52:45 +00005999/// LowerOperation - Provide custom lowering hooks for some operations.
6000///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006001SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006002 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006003 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006004 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006005 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006006 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006007 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006008 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006009 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006010 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6011 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006012 case ISD::VASTART:
Dan Gohman31ae5862010-04-17 14:41:14 +00006013 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006014
6015 case ISD::VAARG:
Dan Gohman31ae5862010-04-17 14:41:14 +00006016 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006017
Roman Divackyc3825df2013-07-25 21:36:47 +00006018 case ISD::VACOPY:
6019 return LowerVACOPY(Op, DAG, PPCSubTarget);
6020
Jim Laskeye4f4d042006-12-04 22:04:42 +00006021 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006022 case ISD::DYNAMIC_STACKALLOC:
6023 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006024
Hal Finkel756810f2013-03-21 21:37:52 +00006025 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6026 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6027
Hal Finkel940ab932014-02-28 00:27:01 +00006028 case ISD::LOAD: return LowerLOAD(Op, DAG);
6029 case ISD::STORE: return LowerSTORE(Op, DAG);
6030 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006031 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006032 case ISD::FP_TO_UINT:
6033 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006034 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006035 case ISD::UINT_TO_FP:
6036 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006037 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006038
Chris Lattner4211ca92006-04-14 06:01:58 +00006039 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006040 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6041 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6042 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006043
Chris Lattner4211ca92006-04-14 06:01:58 +00006044 // Vector-related lowering.
6045 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6046 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6047 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6048 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006049 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006050
Hal Finkel25c19922013-05-15 21:37:41 +00006051 // For counter-based loop handling.
6052 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6053
Chris Lattnerf6a81562007-12-08 06:59:59 +00006054 // Frame & Return address.
6055 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006056 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006057 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006058}
6059
Duncan Sands6ed40142008-12-01 11:39:25 +00006060void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6061 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006062 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006063 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006064 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006065 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006066 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006067 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006068 case ISD::INTRINSIC_W_CHAIN: {
6069 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6070 Intrinsic::ppc_is_decremented_ctr_nonzero)
6071 break;
6072
6073 assert(N->getValueType(0) == MVT::i1 &&
6074 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006075 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006076 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6077 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6078 N->getOperand(1));
6079
6080 Results.push_back(NewInt);
6081 Results.push_back(NewInt.getValue(1));
6082 break;
6083 }
Roman Divacky4394e682011-06-28 15:30:42 +00006084 case ISD::VAARG: {
6085 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6086 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6087 return;
6088
6089 EVT VT = N->getValueType(0);
6090
6091 if (VT == MVT::i64) {
6092 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
6093
6094 Results.push_back(NewNode);
6095 Results.push_back(NewNode.getValue(1));
6096 }
6097 return;
6098 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006099 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006100 assert(N->getValueType(0) == MVT::ppcf128);
6101 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006102 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006103 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006104 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006105 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006106 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006107 DAG.getIntPtrConstant(1));
6108
Ulrich Weigand874fc622013-03-26 10:56:22 +00006109 // Add the two halves of the long double in round-to-zero mode.
6110 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006111
6112 // We know the low half is about to be thrown away, so just use something
6113 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006114 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006115 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006116 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006117 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006118 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006119 // LowerFP_TO_INT() can only handle f32 and f64.
6120 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6121 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006122 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006123 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006124 }
6125}
6126
6127
Chris Lattner4211ca92006-04-14 06:01:58 +00006128//===----------------------------------------------------------------------===//
6129// Other Lowering Code
6130//===----------------------------------------------------------------------===//
6131
Chris Lattner9b577f12005-08-26 21:23:58 +00006132MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006133PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006134 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006135 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006136 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6137
6138 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6139 MachineFunction *F = BB->getParent();
6140 MachineFunction::iterator It = BB;
6141 ++It;
6142
6143 unsigned dest = MI->getOperand(0).getReg();
6144 unsigned ptrA = MI->getOperand(1).getReg();
6145 unsigned ptrB = MI->getOperand(2).getReg();
6146 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006147 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006148
6149 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6150 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6151 F->insert(It, loopMBB);
6152 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006153 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006154 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006155 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006156
6157 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006158 unsigned TmpReg = (!BinOpcode) ? incr :
6159 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006160 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6161 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006162
6163 // thisMBB:
6164 // ...
6165 // fallthrough --> loopMBB
6166 BB->addSuccessor(loopMBB);
6167
6168 // loopMBB:
6169 // l[wd]arx dest, ptr
6170 // add r0, dest, incr
6171 // st[wd]cx. r0, ptr
6172 // bne- loopMBB
6173 // fallthrough --> exitMBB
6174 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006175 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006176 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006177 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006178 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6179 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006180 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006181 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006182 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006183 BB->addSuccessor(loopMBB);
6184 BB->addSuccessor(exitMBB);
6185
6186 // exitMBB:
6187 // ...
6188 BB = exitMBB;
6189 return BB;
6190}
6191
6192MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006193PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006194 MachineBasicBlock *BB,
6195 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006196 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006197 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006198 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6199 // In 64 bit mode we have to use 64 bits for addresses, even though the
6200 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6201 // registers without caring whether they're 32 or 64, but here we're
6202 // doing actual arithmetic on the addresses.
6203 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006204 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006205
6206 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6207 MachineFunction *F = BB->getParent();
6208 MachineFunction::iterator It = BB;
6209 ++It;
6210
6211 unsigned dest = MI->getOperand(0).getReg();
6212 unsigned ptrA = MI->getOperand(1).getReg();
6213 unsigned ptrB = MI->getOperand(2).getReg();
6214 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006215 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006216
6217 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6218 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6219 F->insert(It, loopMBB);
6220 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006221 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006222 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006223 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006224
6225 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006226 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006227 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6228 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006229 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6230 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6231 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6232 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6233 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6234 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6235 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6236 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6237 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6238 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006239 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006240 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006241 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006242
6243 // thisMBB:
6244 // ...
6245 // fallthrough --> loopMBB
6246 BB->addSuccessor(loopMBB);
6247
6248 // The 4-byte load must be aligned, while a char or short may be
6249 // anywhere in the word. Hence all this nasty bookkeeping code.
6250 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6251 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006252 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006253 // rlwinm ptr, ptr1, 0, 0, 29
6254 // slw incr2, incr, shift
6255 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6256 // slw mask, mask2, shift
6257 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006258 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006259 // add tmp, tmpDest, incr2
6260 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006261 // and tmp3, tmp, mask
6262 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006263 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006264 // bne- loopMBB
6265 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006266 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006267 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006268 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006269 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006270 .addReg(ptrA).addReg(ptrB);
6271 } else {
6272 Ptr1Reg = ptrB;
6273 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006274 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006275 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006276 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006277 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6278 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006279 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006280 .addReg(Ptr1Reg).addImm(0).addImm(61);
6281 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006282 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006283 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006284 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006285 .addReg(incr).addReg(ShiftReg);
6286 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006287 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006288 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006289 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6290 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006291 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006292 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006293 .addReg(Mask2Reg).addReg(ShiftReg);
6294
6295 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006296 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006297 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006298 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006299 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006300 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006301 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006302 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006303 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006304 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006305 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006306 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006307 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006308 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006309 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006310 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006311 BB->addSuccessor(loopMBB);
6312 BB->addSuccessor(exitMBB);
6313
6314 // exitMBB:
6315 // ...
6316 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006317 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6318 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006319 return BB;
6320}
6321
Hal Finkel756810f2013-03-21 21:37:52 +00006322llvm::MachineBasicBlock*
6323PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6324 MachineBasicBlock *MBB) const {
6325 DebugLoc DL = MI->getDebugLoc();
6326 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6327
6328 MachineFunction *MF = MBB->getParent();
6329 MachineRegisterInfo &MRI = MF->getRegInfo();
6330
6331 const BasicBlock *BB = MBB->getBasicBlock();
6332 MachineFunction::iterator I = MBB;
6333 ++I;
6334
6335 // Memory Reference
6336 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6337 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6338
6339 unsigned DstReg = MI->getOperand(0).getReg();
6340 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6341 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6342 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6343 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6344
6345 MVT PVT = getPointerTy();
6346 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6347 "Invalid Pointer Size!");
6348 // For v = setjmp(buf), we generate
6349 //
6350 // thisMBB:
6351 // SjLjSetup mainMBB
6352 // bl mainMBB
6353 // v_restore = 1
6354 // b sinkMBB
6355 //
6356 // mainMBB:
6357 // buf[LabelOffset] = LR
6358 // v_main = 0
6359 //
6360 // sinkMBB:
6361 // v = phi(main, restore)
6362 //
6363
6364 MachineBasicBlock *thisMBB = MBB;
6365 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6366 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6367 MF->insert(I, mainMBB);
6368 MF->insert(I, sinkMBB);
6369
6370 MachineInstrBuilder MIB;
6371
6372 // Transfer the remainder of BB and its successor edges to sinkMBB.
6373 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006374 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006375 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6376
6377 // Note that the structure of the jmp_buf used here is not compatible
6378 // with that used by libc, and is not designed to be. Specifically, it
6379 // stores only those 'reserved' registers that LLVM does not otherwise
6380 // understand how to spill. Also, by convention, by the time this
6381 // intrinsic is called, Clang has already stored the frame address in the
6382 // first slot of the buffer and stack address in the third. Following the
6383 // X86 target code, we'll store the jump address in the second slot. We also
6384 // need to save the TOC pointer (R2) to handle jumps between shared
6385 // libraries, and that will be stored in the fourth slot. The thread
6386 // identifier (R13) is not affected.
6387
6388 // thisMBB:
6389 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6390 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006391 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006392
6393 // Prepare IP either in reg.
6394 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6395 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6396 unsigned BufReg = MI->getOperand(1).getReg();
6397
6398 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6399 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6400 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006401 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006402 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006403 MIB.setMemRefs(MMOBegin, MMOEnd);
6404 }
6405
Hal Finkelf05d6c72013-07-17 23:50:51 +00006406 // Naked functions never have a base pointer, and so we use r1. For all
6407 // other functions, this decision must be delayed until during PEI.
6408 unsigned BaseReg;
6409 if (MF->getFunction()->getAttributes().hasAttribute(
6410 AttributeSet::FunctionIndex, Attribute::Naked))
6411 BaseReg = PPCSubTarget.isPPC64() ? PPC::X1 : PPC::R1;
6412 else
6413 BaseReg = PPCSubTarget.isPPC64() ? PPC::BP8 : PPC::BP;
6414
6415 MIB = BuildMI(*thisMBB, MI, DL,
6416 TII->get(PPCSubTarget.isPPC64() ? PPC::STD : PPC::STW))
6417 .addReg(BaseReg)
6418 .addImm(BPOffset)
6419 .addReg(BufReg);
6420 MIB.setMemRefs(MMOBegin, MMOEnd);
6421
Hal Finkel756810f2013-03-21 21:37:52 +00006422 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006423 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006424 const PPCRegisterInfo *TRI =
6425 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6426 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006427
6428 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6429
6430 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6431 .addMBB(mainMBB);
6432 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6433
6434 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6435 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6436
6437 // mainMBB:
6438 // mainDstReg = 0
6439 MIB = BuildMI(mainMBB, DL,
6440 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6441
6442 // Store IP
6443 if (PPCSubTarget.isPPC64()) {
6444 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6445 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006446 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006447 .addReg(BufReg);
6448 } else {
6449 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6450 .addReg(LabelReg)
6451 .addImm(LabelOffset)
6452 .addReg(BufReg);
6453 }
6454
6455 MIB.setMemRefs(MMOBegin, MMOEnd);
6456
6457 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6458 mainMBB->addSuccessor(sinkMBB);
6459
6460 // sinkMBB:
6461 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6462 TII->get(PPC::PHI), DstReg)
6463 .addReg(mainDstReg).addMBB(mainMBB)
6464 .addReg(restoreDstReg).addMBB(thisMBB);
6465
6466 MI->eraseFromParent();
6467 return sinkMBB;
6468}
6469
6470MachineBasicBlock *
6471PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6472 MachineBasicBlock *MBB) const {
6473 DebugLoc DL = MI->getDebugLoc();
6474 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6475
6476 MachineFunction *MF = MBB->getParent();
6477 MachineRegisterInfo &MRI = MF->getRegInfo();
6478
6479 // Memory Reference
6480 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6481 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6482
6483 MVT PVT = getPointerTy();
6484 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6485 "Invalid Pointer Size!");
6486
6487 const TargetRegisterClass *RC =
6488 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6489 unsigned Tmp = MRI.createVirtualRegister(RC);
6490 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6491 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6492 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006493 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel756810f2013-03-21 21:37:52 +00006494
6495 MachineInstrBuilder MIB;
6496
6497 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6498 const int64_t SPOffset = 2 * PVT.getStoreSize();
6499 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006500 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006501
6502 unsigned BufReg = MI->getOperand(0).getReg();
6503
6504 // Reload FP (the jumped-to function may not have had a
6505 // frame pointer, and if so, then its r31 will be restored
6506 // as necessary).
6507 if (PVT == MVT::i64) {
6508 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6509 .addImm(0)
6510 .addReg(BufReg);
6511 } else {
6512 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6513 .addImm(0)
6514 .addReg(BufReg);
6515 }
6516 MIB.setMemRefs(MMOBegin, MMOEnd);
6517
6518 // Reload IP
6519 if (PVT == MVT::i64) {
6520 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006521 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006522 .addReg(BufReg);
6523 } else {
6524 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6525 .addImm(LabelOffset)
6526 .addReg(BufReg);
6527 }
6528 MIB.setMemRefs(MMOBegin, MMOEnd);
6529
6530 // Reload SP
6531 if (PVT == MVT::i64) {
6532 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006533 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006534 .addReg(BufReg);
6535 } else {
6536 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6537 .addImm(SPOffset)
6538 .addReg(BufReg);
6539 }
6540 MIB.setMemRefs(MMOBegin, MMOEnd);
6541
Hal Finkelf05d6c72013-07-17 23:50:51 +00006542 // Reload BP
6543 if (PVT == MVT::i64) {
6544 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6545 .addImm(BPOffset)
6546 .addReg(BufReg);
6547 } else {
6548 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6549 .addImm(BPOffset)
6550 .addReg(BufReg);
6551 }
6552 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006553
6554 // Reload TOC
6555 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6556 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006557 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006558 .addReg(BufReg);
6559
6560 MIB.setMemRefs(MMOBegin, MMOEnd);
6561 }
6562
6563 // Jump
6564 BuildMI(*MBB, MI, DL,
6565 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6566 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6567
6568 MI->eraseFromParent();
6569 return MBB;
6570}
6571
Dale Johannesena32affb2008-08-28 17:53:09 +00006572MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006573PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006574 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006575 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6576 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6577 return emitEHSjLjSetJmp(MI, BB);
6578 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6579 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6580 return emitEHSjLjLongJmp(MI, BB);
6581 }
6582
Evan Cheng20350c42006-11-27 23:37:22 +00006583 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006584
6585 // To "insert" these instructions we actually have to insert their
6586 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006587 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006588 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006589 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006590
Dan Gohman3b460302008-07-07 23:14:23 +00006591 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006592
Hal Finkel460e94d2012-06-22 23:10:08 +00006593 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006594 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6595 MI->getOpcode() == PPC::SELECT_I4 ||
6596 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006597 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006598 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6599 MI->getOpcode() == PPC::SELECT_CC_I8)
6600 Cond.push_back(MI->getOperand(4));
6601 else
6602 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006603 Cond.push_back(MI->getOperand(1));
6604
Hal Finkel460e94d2012-06-22 23:10:08 +00006605 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006606 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6607 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6608 Cond, MI->getOperand(2).getReg(),
6609 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006610 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6611 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6612 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6613 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006614 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6615 MI->getOpcode() == PPC::SELECT_I4 ||
6616 MI->getOpcode() == PPC::SELECT_I8 ||
6617 MI->getOpcode() == PPC::SELECT_F4 ||
6618 MI->getOpcode() == PPC::SELECT_F8 ||
6619 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006620 // The incoming instruction knows the destination vreg to set, the
6621 // condition code register to branch on, the true/false values to
6622 // select between, and a branch opcode to use.
6623
6624 // thisMBB:
6625 // ...
6626 // TrueVal = ...
6627 // cmpTY ccX, r1, r2
6628 // bCC copy1MBB
6629 // fallthrough --> copy0MBB
6630 MachineBasicBlock *thisMBB = BB;
6631 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6632 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006633 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006634 F->insert(It, copy0MBB);
6635 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006636
6637 // Transfer the remainder of BB and its successor edges to sinkMBB.
6638 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006639 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006640 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6641
Evan Cheng32e376f2008-07-12 02:23:19 +00006642 // Next, add the true and fallthrough blocks as its successors.
6643 BB->addSuccessor(copy0MBB);
6644 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006645
Hal Finkel940ab932014-02-28 00:27:01 +00006646 if (MI->getOpcode() == PPC::SELECT_I4 ||
6647 MI->getOpcode() == PPC::SELECT_I8 ||
6648 MI->getOpcode() == PPC::SELECT_F4 ||
6649 MI->getOpcode() == PPC::SELECT_F8 ||
6650 MI->getOpcode() == PPC::SELECT_VRRC) {
6651 BuildMI(BB, dl, TII->get(PPC::BC))
6652 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6653 } else {
6654 unsigned SelectPred = MI->getOperand(4).getImm();
6655 BuildMI(BB, dl, TII->get(PPC::BCC))
6656 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6657 }
Dan Gohman34396292010-07-06 20:24:04 +00006658
Evan Cheng32e376f2008-07-12 02:23:19 +00006659 // copy0MBB:
6660 // %FalseValue = ...
6661 // # fallthrough to sinkMBB
6662 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006663
Evan Cheng32e376f2008-07-12 02:23:19 +00006664 // Update machine-CFG edges
6665 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006666
Evan Cheng32e376f2008-07-12 02:23:19 +00006667 // sinkMBB:
6668 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6669 // ...
6670 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00006671 BuildMI(*BB, BB->begin(), dl,
6672 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00006673 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6674 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6675 }
Dale Johannesena32affb2008-08-28 17:53:09 +00006676 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6677 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6678 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6679 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006680 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6681 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6682 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6683 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006684
6685 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6686 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6687 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6688 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006689 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6690 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6691 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6692 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006693
6694 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6695 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6696 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6697 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006698 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6699 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6700 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6701 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006702
6703 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6704 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6705 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6706 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006707 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6708 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6709 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6710 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006711
6712 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006713 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006714 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006715 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006716 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006717 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006718 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006719 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006720
6721 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6722 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6723 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6724 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006725 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6726 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6727 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6728 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006729
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006730 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6731 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6732 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6733 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6734 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6735 BB = EmitAtomicBinary(MI, BB, false, 0);
6736 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6737 BB = EmitAtomicBinary(MI, BB, true, 0);
6738
Evan Cheng32e376f2008-07-12 02:23:19 +00006739 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6740 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6741 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6742
6743 unsigned dest = MI->getOperand(0).getReg();
6744 unsigned ptrA = MI->getOperand(1).getReg();
6745 unsigned ptrB = MI->getOperand(2).getReg();
6746 unsigned oldval = MI->getOperand(3).getReg();
6747 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006748 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006749
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006750 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6751 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6752 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006753 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006754 F->insert(It, loop1MBB);
6755 F->insert(It, loop2MBB);
6756 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006757 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006758 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006759 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006760 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006761
6762 // thisMBB:
6763 // ...
6764 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006765 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006766
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006767 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006768 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006769 // cmp[wd] dest, oldval
6770 // bne- midMBB
6771 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006772 // st[wd]cx. newval, ptr
6773 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006774 // b exitBB
6775 // midMBB:
6776 // st[wd]cx. dest, ptr
6777 // exitBB:
6778 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006779 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00006780 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006781 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00006782 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006783 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006784 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6785 BB->addSuccessor(loop2MBB);
6786 BB->addSuccessor(midMBB);
6787
6788 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006789 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00006790 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006791 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006792 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006793 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006794 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006795 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006796
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006797 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006798 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006799 .addReg(dest).addReg(ptrA).addReg(ptrB);
6800 BB->addSuccessor(exitMBB);
6801
Evan Cheng32e376f2008-07-12 02:23:19 +00006802 // exitMBB:
6803 // ...
6804 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00006805 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6806 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6807 // We must use 64-bit registers for addresses when targeting 64-bit,
6808 // since we're actually doing arithmetic on them. Other registers
6809 // can be 32-bit.
6810 bool is64bit = PPCSubTarget.isPPC64();
6811 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6812
6813 unsigned dest = MI->getOperand(0).getReg();
6814 unsigned ptrA = MI->getOperand(1).getReg();
6815 unsigned ptrB = MI->getOperand(2).getReg();
6816 unsigned oldval = MI->getOperand(3).getReg();
6817 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006818 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00006819
6820 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6821 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6822 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6823 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6824 F->insert(It, loop1MBB);
6825 F->insert(It, loop2MBB);
6826 F->insert(It, midMBB);
6827 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006828 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006829 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006830 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006831
6832 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006833 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006834 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6835 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00006836 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6837 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6838 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6839 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6840 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6841 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6842 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6843 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6844 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6845 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6846 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6847 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6848 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6849 unsigned Ptr1Reg;
6850 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00006851 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00006852 // thisMBB:
6853 // ...
6854 // fallthrough --> loopMBB
6855 BB->addSuccessor(loop1MBB);
6856
6857 // The 4-byte load must be aligned, while a char or short may be
6858 // anywhere in the word. Hence all this nasty bookkeeping code.
6859 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6860 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006861 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00006862 // rlwinm ptr, ptr1, 0, 0, 29
6863 // slw newval2, newval, shift
6864 // slw oldval2, oldval,shift
6865 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6866 // slw mask, mask2, shift
6867 // and newval3, newval2, mask
6868 // and oldval3, oldval2, mask
6869 // loop1MBB:
6870 // lwarx tmpDest, ptr
6871 // and tmp, tmpDest, mask
6872 // cmpw tmp, oldval3
6873 // bne- midMBB
6874 // loop2MBB:
6875 // andc tmp2, tmpDest, mask
6876 // or tmp4, tmp2, newval3
6877 // stwcx. tmp4, ptr
6878 // bne- loop1MBB
6879 // b exitBB
6880 // midMBB:
6881 // stwcx. tmpDest, ptr
6882 // exitBB:
6883 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006884 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00006885 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006886 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006887 .addReg(ptrA).addReg(ptrB);
6888 } else {
6889 Ptr1Reg = ptrB;
6890 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006891 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006892 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006893 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006894 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6895 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006896 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006897 .addReg(Ptr1Reg).addImm(0).addImm(61);
6898 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006899 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006900 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006901 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006902 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006903 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006904 .addReg(oldval).addReg(ShiftReg);
6905 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006906 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00006907 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006908 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6909 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6910 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00006911 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006912 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006913 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006914 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006915 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006916 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006917 .addReg(OldVal2Reg).addReg(MaskReg);
6918
6919 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006920 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006921 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006922 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6923 .addReg(TmpDestReg).addReg(MaskReg);
6924 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00006925 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006926 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00006927 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6928 BB->addSuccessor(loop2MBB);
6929 BB->addSuccessor(midMBB);
6930
6931 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006932 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6933 .addReg(TmpDestReg).addReg(MaskReg);
6934 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6935 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6936 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006937 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006938 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00006939 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006940 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006941 BB->addSuccessor(loop1MBB);
6942 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006943
Dale Johannesen340d2642008-08-30 00:08:53 +00006944 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006945 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006946 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00006947 BB->addSuccessor(exitMBB);
6948
6949 // exitMBB:
6950 // ...
6951 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006952 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6953 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00006954 } else if (MI->getOpcode() == PPC::FADDrtz) {
6955 // This pseudo performs an FADD with rounding mode temporarily forced
6956 // to round-to-zero. We emit this via custom inserter since the FPSCR
6957 // is not modeled at the SelectionDAG level.
6958 unsigned Dest = MI->getOperand(0).getReg();
6959 unsigned Src1 = MI->getOperand(1).getReg();
6960 unsigned Src2 = MI->getOperand(2).getReg();
6961 DebugLoc dl = MI->getDebugLoc();
6962
6963 MachineRegisterInfo &RegInfo = F->getRegInfo();
6964 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6965
6966 // Save FPSCR value.
6967 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6968
6969 // Set rounding mode to round-to-zero.
6970 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6971 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6972
6973 // Perform addition.
6974 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6975
6976 // Restore FPSCR value.
6977 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00006978 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
6979 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
6980 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
6981 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
6982 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
6983 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
6984 PPC::ANDIo8 : PPC::ANDIo;
6985 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
6986 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
6987
6988 MachineRegisterInfo &RegInfo = F->getRegInfo();
6989 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
6990 &PPC::GPRCRegClass :
6991 &PPC::G8RCRegClass);
6992
6993 DebugLoc dl = MI->getDebugLoc();
6994 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
6995 .addReg(MI->getOperand(1).getReg()).addImm(1);
6996 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
6997 MI->getOperand(0).getReg())
6998 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00006999 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007000 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007001 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007002
Dan Gohman34396292010-07-06 20:24:04 +00007003 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007004 return BB;
7005}
7006
Chris Lattner4211ca92006-04-14 06:01:58 +00007007//===----------------------------------------------------------------------===//
7008// Target Optimization Hooks
7009//===----------------------------------------------------------------------===//
7010
Hal Finkelb0c810f2013-04-03 17:44:56 +00007011SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7012 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007013 if (DCI.isAfterLegalizeVectorOps())
7014 return SDValue();
7015
Hal Finkelb0c810f2013-04-03 17:44:56 +00007016 EVT VT = Op.getValueType();
7017
7018 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
7019 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
Hal Finkel27774d92014-03-13 07:58:58 +00007020 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec()) ||
7021 (VT == MVT::v2f64 && PPCSubTarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007022
7023 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7024 // For the reciprocal, we need to find the zero of the function:
7025 // F(X) = A X - 1 [which has a zero at X = 1/A]
7026 // =>
7027 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7028 // does not require additional intermediate precision]
7029
7030 // Convergence is quadratic, so we essentially double the number of digits
7031 // correct after every iteration. The minimum architected relative
7032 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7033 // 23 digits and double has 52 digits.
7034 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007035 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007036 ++Iterations;
7037
7038 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007039 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007040
7041 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007042 DAG.getConstantFP(1.0, VT.getScalarType());
7043 if (VT.isVector()) {
7044 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007045 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007046 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007047 FPOne, FPOne, FPOne, FPOne);
7048 }
7049
Hal Finkelb0c810f2013-04-03 17:44:56 +00007050 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007051 DCI.AddToWorklist(Est.getNode());
7052
7053 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7054 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007055 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007056 DCI.AddToWorklist(NewEst.getNode());
7057
Hal Finkelb0c810f2013-04-03 17:44:56 +00007058 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007059 DCI.AddToWorklist(NewEst.getNode());
7060
Hal Finkelb0c810f2013-04-03 17:44:56 +00007061 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007062 DCI.AddToWorklist(NewEst.getNode());
7063
Hal Finkelb0c810f2013-04-03 17:44:56 +00007064 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007065 DCI.AddToWorklist(Est.getNode());
7066 }
7067
7068 return Est;
7069 }
7070
7071 return SDValue();
7072}
7073
Hal Finkelb0c810f2013-04-03 17:44:56 +00007074SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007075 DAGCombinerInfo &DCI) const {
7076 if (DCI.isAfterLegalizeVectorOps())
7077 return SDValue();
7078
Hal Finkelb0c810f2013-04-03 17:44:56 +00007079 EVT VT = Op.getValueType();
7080
7081 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
7082 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
Hal Finkel27774d92014-03-13 07:58:58 +00007083 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec()) ||
7084 (VT == MVT::v2f64 && PPCSubTarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007085
7086 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7087 // For the reciprocal sqrt, we need to find the zero of the function:
7088 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7089 // =>
7090 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7091 // As a result, we precompute A/2 prior to the iteration loop.
7092
7093 // Convergence is quadratic, so we essentially double the number of digits
7094 // correct after every iteration. The minimum architected relative
7095 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7096 // 23 digits and double has 52 digits.
7097 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007098 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007099 ++Iterations;
7100
7101 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007102 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007103
Hal Finkelb0c810f2013-04-03 17:44:56 +00007104 SDValue FPThreeHalves =
7105 DAG.getConstantFP(1.5, VT.getScalarType());
7106 if (VT.isVector()) {
7107 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007108 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007109 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7110 FPThreeHalves, FPThreeHalves,
7111 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007112 }
7113
Hal Finkelb0c810f2013-04-03 17:44:56 +00007114 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007115 DCI.AddToWorklist(Est.getNode());
7116
7117 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7118 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007119 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007120 DCI.AddToWorklist(HalfArg.getNode());
7121
Hal Finkelb0c810f2013-04-03 17:44:56 +00007122 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007123 DCI.AddToWorklist(HalfArg.getNode());
7124
7125 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7126 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007127 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007128 DCI.AddToWorklist(NewEst.getNode());
7129
Hal Finkelb0c810f2013-04-03 17:44:56 +00007130 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007131 DCI.AddToWorklist(NewEst.getNode());
7132
Hal Finkelb0c810f2013-04-03 17:44:56 +00007133 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007134 DCI.AddToWorklist(NewEst.getNode());
7135
Hal Finkelb0c810f2013-04-03 17:44:56 +00007136 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007137 DCI.AddToWorklist(Est.getNode());
7138 }
7139
7140 return Est;
7141 }
7142
7143 return SDValue();
7144}
7145
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007146// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7147// not enforce equality of the chain operands.
7148static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7149 unsigned Bytes, int Dist,
7150 SelectionDAG &DAG) {
7151 EVT VT = LS->getMemoryVT();
7152 if (VT.getSizeInBits() / 8 != Bytes)
7153 return false;
7154
7155 SDValue Loc = LS->getBasePtr();
7156 SDValue BaseLoc = Base->getBasePtr();
7157 if (Loc.getOpcode() == ISD::FrameIndex) {
7158 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7159 return false;
7160 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7161 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7162 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7163 int FS = MFI->getObjectSize(FI);
7164 int BFS = MFI->getObjectSize(BFI);
7165 if (FS != BFS || FS != (int)Bytes) return false;
7166 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7167 }
7168
7169 // Handle X+C
7170 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7171 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7172 return true;
7173
7174 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7175 const GlobalValue *GV1 = NULL;
7176 const GlobalValue *GV2 = NULL;
7177 int64_t Offset1 = 0;
7178 int64_t Offset2 = 0;
7179 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7180 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7181 if (isGA1 && isGA2 && GV1 == GV2)
7182 return Offset1 == (Offset2 + Dist*Bytes);
7183 return false;
7184}
7185
Hal Finkel7d8a6912013-05-26 18:08:30 +00007186// Return true is there is a nearyby consecutive load to the one provided
7187// (regardless of alignment). We search up and down the chain, looking though
7188// token factors and other loads (but nothing else). As a result, a true
7189// results indicates that it is safe to create a new consecutive load adjacent
7190// to the load provided.
7191static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7192 SDValue Chain = LD->getChain();
7193 EVT VT = LD->getMemoryVT();
7194
7195 SmallSet<SDNode *, 16> LoadRoots;
7196 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7197 SmallSet<SDNode *, 16> Visited;
7198
7199 // First, search up the chain, branching to follow all token-factor operands.
7200 // If we find a consecutive load, then we're done, otherwise, record all
7201 // nodes just above the top-level loads and token factors.
7202 while (!Queue.empty()) {
7203 SDNode *ChainNext = Queue.pop_back_val();
7204 if (!Visited.insert(ChainNext))
7205 continue;
7206
7207 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007208 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007209 return true;
7210
7211 if (!Visited.count(ChainLD->getChain().getNode()))
7212 Queue.push_back(ChainLD->getChain().getNode());
7213 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
7214 for (SDNode::op_iterator O = ChainNext->op_begin(),
7215 OE = ChainNext->op_end(); O != OE; ++O)
7216 if (!Visited.count(O->getNode()))
7217 Queue.push_back(O->getNode());
7218 } else
7219 LoadRoots.insert(ChainNext);
7220 }
7221
7222 // Second, search down the chain, starting from the top-level nodes recorded
7223 // in the first phase. These top-level nodes are the nodes just above all
7224 // loads and token factors. Starting with their uses, recursively look though
7225 // all loads (just the chain uses) and token factors to find a consecutive
7226 // load.
7227 Visited.clear();
7228 Queue.clear();
7229
7230 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7231 IE = LoadRoots.end(); I != IE; ++I) {
7232 Queue.push_back(*I);
7233
7234 while (!Queue.empty()) {
7235 SDNode *LoadRoot = Queue.pop_back_val();
7236 if (!Visited.insert(LoadRoot))
7237 continue;
7238
7239 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007240 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007241 return true;
7242
7243 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7244 UE = LoadRoot->use_end(); UI != UE; ++UI)
7245 if (((isa<LoadSDNode>(*UI) &&
7246 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7247 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7248 Queue.push_back(*UI);
7249 }
7250 }
7251
7252 return false;
7253}
7254
Hal Finkel940ab932014-02-28 00:27:01 +00007255SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7256 DAGCombinerInfo &DCI) const {
7257 SelectionDAG &DAG = DCI.DAG;
7258 SDLoc dl(N);
7259
7260 assert(PPCSubTarget.useCRBits() &&
7261 "Expecting to be tracking CR bits");
7262 // If we're tracking CR bits, we need to be careful that we don't have:
7263 // trunc(binary-ops(zext(x), zext(y)))
7264 // or
7265 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7266 // such that we're unnecessarily moving things into GPRs when it would be
7267 // better to keep them in CR bits.
7268
7269 // Note that trunc here can be an actual i1 trunc, or can be the effective
7270 // truncation that comes from a setcc or select_cc.
7271 if (N->getOpcode() == ISD::TRUNCATE &&
7272 N->getValueType(0) != MVT::i1)
7273 return SDValue();
7274
7275 if (N->getOperand(0).getValueType() != MVT::i32 &&
7276 N->getOperand(0).getValueType() != MVT::i64)
7277 return SDValue();
7278
7279 if (N->getOpcode() == ISD::SETCC ||
7280 N->getOpcode() == ISD::SELECT_CC) {
7281 // If we're looking at a comparison, then we need to make sure that the
7282 // high bits (all except for the first) don't matter the result.
7283 ISD::CondCode CC =
7284 cast<CondCodeSDNode>(N->getOperand(
7285 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7286 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7287
7288 if (ISD::isSignedIntSetCC(CC)) {
7289 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7290 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7291 return SDValue();
7292 } else if (ISD::isUnsignedIntSetCC(CC)) {
7293 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7294 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7295 !DAG.MaskedValueIsZero(N->getOperand(1),
7296 APInt::getHighBitsSet(OpBits, OpBits-1)))
7297 return SDValue();
7298 } else {
7299 // This is neither a signed nor an unsigned comparison, just make sure
7300 // that the high bits are equal.
7301 APInt Op1Zero, Op1One;
7302 APInt Op2Zero, Op2One;
7303 DAG.ComputeMaskedBits(N->getOperand(0), Op1Zero, Op1One);
7304 DAG.ComputeMaskedBits(N->getOperand(1), Op2Zero, Op2One);
7305
7306 // We don't really care about what is known about the first bit (if
7307 // anything), so clear it in all masks prior to comparing them.
7308 Op1Zero.clearBit(0); Op1One.clearBit(0);
7309 Op2Zero.clearBit(0); Op2One.clearBit(0);
7310
7311 if (Op1Zero != Op2Zero || Op1One != Op2One)
7312 return SDValue();
7313 }
7314 }
7315
7316 // We now know that the higher-order bits are irrelevant, we just need to
7317 // make sure that all of the intermediate operations are bit operations, and
7318 // all inputs are extensions.
7319 if (N->getOperand(0).getOpcode() != ISD::AND &&
7320 N->getOperand(0).getOpcode() != ISD::OR &&
7321 N->getOperand(0).getOpcode() != ISD::XOR &&
7322 N->getOperand(0).getOpcode() != ISD::SELECT &&
7323 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7324 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7325 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7326 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7327 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7328 return SDValue();
7329
7330 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7331 N->getOperand(1).getOpcode() != ISD::AND &&
7332 N->getOperand(1).getOpcode() != ISD::OR &&
7333 N->getOperand(1).getOpcode() != ISD::XOR &&
7334 N->getOperand(1).getOpcode() != ISD::SELECT &&
7335 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7336 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7337 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7338 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7339 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7340 return SDValue();
7341
7342 SmallVector<SDValue, 4> Inputs;
7343 SmallVector<SDValue, 8> BinOps, PromOps;
7344 SmallPtrSet<SDNode *, 16> Visited;
7345
7346 for (unsigned i = 0; i < 2; ++i) {
7347 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7348 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7349 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7350 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7351 isa<ConstantSDNode>(N->getOperand(i)))
7352 Inputs.push_back(N->getOperand(i));
7353 else
7354 BinOps.push_back(N->getOperand(i));
7355
7356 if (N->getOpcode() == ISD::TRUNCATE)
7357 break;
7358 }
7359
7360 // Visit all inputs, collect all binary operations (and, or, xor and
7361 // select) that are all fed by extensions.
7362 while (!BinOps.empty()) {
7363 SDValue BinOp = BinOps.back();
7364 BinOps.pop_back();
7365
7366 if (!Visited.insert(BinOp.getNode()))
7367 continue;
7368
7369 PromOps.push_back(BinOp);
7370
7371 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7372 // The condition of the select is not promoted.
7373 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7374 continue;
7375 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7376 continue;
7377
7378 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7379 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7380 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7381 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7382 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7383 Inputs.push_back(BinOp.getOperand(i));
7384 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7385 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7386 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7387 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7388 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7389 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7390 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7391 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7392 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7393 BinOps.push_back(BinOp.getOperand(i));
7394 } else {
7395 // We have an input that is not an extension or another binary
7396 // operation; we'll abort this transformation.
7397 return SDValue();
7398 }
7399 }
7400 }
7401
7402 // Make sure that this is a self-contained cluster of operations (which
7403 // is not quite the same thing as saying that everything has only one
7404 // use).
7405 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7406 if (isa<ConstantSDNode>(Inputs[i]))
7407 continue;
7408
7409 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7410 UE = Inputs[i].getNode()->use_end();
7411 UI != UE; ++UI) {
7412 SDNode *User = *UI;
7413 if (User != N && !Visited.count(User))
7414 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007415
7416 // Make sure that we're not going to promote the non-output-value
7417 // operand(s) or SELECT or SELECT_CC.
7418 // FIXME: Although we could sometimes handle this, and it does occur in
7419 // practice that one of the condition inputs to the select is also one of
7420 // the outputs, we currently can't deal with this.
7421 if (User->getOpcode() == ISD::SELECT) {
7422 if (User->getOperand(0) == Inputs[i])
7423 return SDValue();
7424 } else if (User->getOpcode() == ISD::SELECT_CC) {
7425 if (User->getOperand(0) == Inputs[i] ||
7426 User->getOperand(1) == Inputs[i])
7427 return SDValue();
7428 }
Hal Finkel940ab932014-02-28 00:27:01 +00007429 }
7430 }
7431
7432 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7433 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7434 UE = PromOps[i].getNode()->use_end();
7435 UI != UE; ++UI) {
7436 SDNode *User = *UI;
7437 if (User != N && !Visited.count(User))
7438 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007439
7440 // Make sure that we're not going to promote the non-output-value
7441 // operand(s) or SELECT or SELECT_CC.
7442 // FIXME: Although we could sometimes handle this, and it does occur in
7443 // practice that one of the condition inputs to the select is also one of
7444 // the outputs, we currently can't deal with this.
7445 if (User->getOpcode() == ISD::SELECT) {
7446 if (User->getOperand(0) == PromOps[i])
7447 return SDValue();
7448 } else if (User->getOpcode() == ISD::SELECT_CC) {
7449 if (User->getOperand(0) == PromOps[i] ||
7450 User->getOperand(1) == PromOps[i])
7451 return SDValue();
7452 }
Hal Finkel940ab932014-02-28 00:27:01 +00007453 }
7454 }
7455
7456 // Replace all inputs with the extension operand.
7457 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7458 // Constants may have users outside the cluster of to-be-promoted nodes,
7459 // and so we need to replace those as we do the promotions.
7460 if (isa<ConstantSDNode>(Inputs[i]))
7461 continue;
7462 else
7463 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7464 }
7465
7466 // Replace all operations (these are all the same, but have a different
7467 // (i1) return type). DAG.getNode will validate that the types of
7468 // a binary operator match, so go through the list in reverse so that
7469 // we've likely promoted both operands first. Any intermediate truncations or
7470 // extensions disappear.
7471 while (!PromOps.empty()) {
7472 SDValue PromOp = PromOps.back();
7473 PromOps.pop_back();
7474
7475 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7476 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7477 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7478 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7479 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7480 PromOp.getOperand(0).getValueType() != MVT::i1) {
7481 // The operand is not yet ready (see comment below).
7482 PromOps.insert(PromOps.begin(), PromOp);
7483 continue;
7484 }
7485
7486 SDValue RepValue = PromOp.getOperand(0);
7487 if (isa<ConstantSDNode>(RepValue))
7488 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7489
7490 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7491 continue;
7492 }
7493
7494 unsigned C;
7495 switch (PromOp.getOpcode()) {
7496 default: C = 0; break;
7497 case ISD::SELECT: C = 1; break;
7498 case ISD::SELECT_CC: C = 2; break;
7499 }
7500
7501 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7502 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7503 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7504 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7505 // The to-be-promoted operands of this node have not yet been
7506 // promoted (this should be rare because we're going through the
7507 // list backward, but if one of the operands has several users in
7508 // this cluster of to-be-promoted nodes, it is possible).
7509 PromOps.insert(PromOps.begin(), PromOp);
7510 continue;
7511 }
7512
7513 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7514 PromOp.getNode()->op_end());
7515
7516 // If there are any constant inputs, make sure they're replaced now.
7517 for (unsigned i = 0; i < 2; ++i)
7518 if (isa<ConstantSDNode>(Ops[C+i]))
7519 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7520
7521 DAG.ReplaceAllUsesOfValueWith(PromOp,
7522 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1,
7523 Ops.data(), Ops.size()));
7524 }
7525
7526 // Now we're left with the initial truncation itself.
7527 if (N->getOpcode() == ISD::TRUNCATE)
7528 return N->getOperand(0);
7529
7530 // Otherwise, this is a comparison. The operands to be compared have just
7531 // changed type (to i1), but everything else is the same.
7532 return SDValue(N, 0);
7533}
7534
7535SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7536 DAGCombinerInfo &DCI) const {
7537 SelectionDAG &DAG = DCI.DAG;
7538 SDLoc dl(N);
7539
Hal Finkel940ab932014-02-28 00:27:01 +00007540 // If we're tracking CR bits, we need to be careful that we don't have:
7541 // zext(binary-ops(trunc(x), trunc(y)))
7542 // or
7543 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7544 // such that we're unnecessarily moving things into CR bits that can more
7545 // efficiently stay in GPRs. Note that if we're not certain that the high
7546 // bits are set as required by the final extension, we still may need to do
7547 // some masking to get the proper behavior.
7548
Hal Finkel46043ed2014-03-01 21:36:57 +00007549 // This same functionality is important on PPC64 when dealing with
7550 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7551 // the return values of functions. Because it is so similar, it is handled
7552 // here as well.
7553
Hal Finkel940ab932014-02-28 00:27:01 +00007554 if (N->getValueType(0) != MVT::i32 &&
7555 N->getValueType(0) != MVT::i64)
7556 return SDValue();
7557
Hal Finkel46043ed2014-03-01 21:36:57 +00007558 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
7559 PPCSubTarget.useCRBits()) ||
7560 (N->getOperand(0).getValueType() == MVT::i32 &&
7561 PPCSubTarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007562 return SDValue();
7563
7564 if (N->getOperand(0).getOpcode() != ISD::AND &&
7565 N->getOperand(0).getOpcode() != ISD::OR &&
7566 N->getOperand(0).getOpcode() != ISD::XOR &&
7567 N->getOperand(0).getOpcode() != ISD::SELECT &&
7568 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7569 return SDValue();
7570
7571 SmallVector<SDValue, 4> Inputs;
7572 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7573 SmallPtrSet<SDNode *, 16> Visited;
7574
7575 // Visit all inputs, collect all binary operations (and, or, xor and
7576 // select) that are all fed by truncations.
7577 while (!BinOps.empty()) {
7578 SDValue BinOp = BinOps.back();
7579 BinOps.pop_back();
7580
7581 if (!Visited.insert(BinOp.getNode()))
7582 continue;
7583
7584 PromOps.push_back(BinOp);
7585
7586 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7587 // The condition of the select is not promoted.
7588 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7589 continue;
7590 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7591 continue;
7592
7593 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7594 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7595 Inputs.push_back(BinOp.getOperand(i));
7596 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7597 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7598 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7599 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7600 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7601 BinOps.push_back(BinOp.getOperand(i));
7602 } else {
7603 // We have an input that is not a truncation or another binary
7604 // operation; we'll abort this transformation.
7605 return SDValue();
7606 }
7607 }
7608 }
7609
7610 // Make sure that this is a self-contained cluster of operations (which
7611 // is not quite the same thing as saying that everything has only one
7612 // use).
7613 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7614 if (isa<ConstantSDNode>(Inputs[i]))
7615 continue;
7616
7617 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7618 UE = Inputs[i].getNode()->use_end();
7619 UI != UE; ++UI) {
7620 SDNode *User = *UI;
7621 if (User != N && !Visited.count(User))
7622 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007623
7624 // Make sure that we're not going to promote the non-output-value
7625 // operand(s) or SELECT or SELECT_CC.
7626 // FIXME: Although we could sometimes handle this, and it does occur in
7627 // practice that one of the condition inputs to the select is also one of
7628 // the outputs, we currently can't deal with this.
7629 if (User->getOpcode() == ISD::SELECT) {
7630 if (User->getOperand(0) == Inputs[i])
7631 return SDValue();
7632 } else if (User->getOpcode() == ISD::SELECT_CC) {
7633 if (User->getOperand(0) == Inputs[i] ||
7634 User->getOperand(1) == Inputs[i])
7635 return SDValue();
7636 }
Hal Finkel940ab932014-02-28 00:27:01 +00007637 }
7638 }
7639
7640 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7641 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7642 UE = PromOps[i].getNode()->use_end();
7643 UI != UE; ++UI) {
7644 SDNode *User = *UI;
7645 if (User != N && !Visited.count(User))
7646 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007647
7648 // Make sure that we're not going to promote the non-output-value
7649 // operand(s) or SELECT or SELECT_CC.
7650 // FIXME: Although we could sometimes handle this, and it does occur in
7651 // practice that one of the condition inputs to the select is also one of
7652 // the outputs, we currently can't deal with this.
7653 if (User->getOpcode() == ISD::SELECT) {
7654 if (User->getOperand(0) == PromOps[i])
7655 return SDValue();
7656 } else if (User->getOpcode() == ISD::SELECT_CC) {
7657 if (User->getOperand(0) == PromOps[i] ||
7658 User->getOperand(1) == PromOps[i])
7659 return SDValue();
7660 }
Hal Finkel940ab932014-02-28 00:27:01 +00007661 }
7662 }
7663
Hal Finkel46043ed2014-03-01 21:36:57 +00007664 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00007665 bool ReallyNeedsExt = false;
7666 if (N->getOpcode() != ISD::ANY_EXTEND) {
7667 // If all of the inputs are not already sign/zero extended, then
7668 // we'll still need to do that at the end.
7669 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7670 if (isa<ConstantSDNode>(Inputs[i]))
7671 continue;
7672
7673 unsigned OpBits =
7674 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00007675 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
7676
Hal Finkel940ab932014-02-28 00:27:01 +00007677 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
7678 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007679 APInt::getHighBitsSet(OpBits,
7680 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00007681 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00007682 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
7683 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00007684 ReallyNeedsExt = true;
7685 break;
7686 }
7687 }
7688 }
7689
7690 // Replace all inputs, either with the truncation operand, or a
7691 // truncation or extension to the final output type.
7692 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7693 // Constant inputs need to be replaced with the to-be-promoted nodes that
7694 // use them because they might have users outside of the cluster of
7695 // promoted nodes.
7696 if (isa<ConstantSDNode>(Inputs[i]))
7697 continue;
7698
7699 SDValue InSrc = Inputs[i].getOperand(0);
7700 if (Inputs[i].getValueType() == N->getValueType(0))
7701 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
7702 else if (N->getOpcode() == ISD::SIGN_EXTEND)
7703 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7704 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
7705 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7706 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7707 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
7708 else
7709 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7710 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
7711 }
7712
7713 // Replace all operations (these are all the same, but have a different
7714 // (promoted) return type). DAG.getNode will validate that the types of
7715 // a binary operator match, so go through the list in reverse so that
7716 // we've likely promoted both operands first.
7717 while (!PromOps.empty()) {
7718 SDValue PromOp = PromOps.back();
7719 PromOps.pop_back();
7720
7721 unsigned C;
7722 switch (PromOp.getOpcode()) {
7723 default: C = 0; break;
7724 case ISD::SELECT: C = 1; break;
7725 case ISD::SELECT_CC: C = 2; break;
7726 }
7727
7728 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7729 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
7730 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7731 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
7732 // The to-be-promoted operands of this node have not yet been
7733 // promoted (this should be rare because we're going through the
7734 // list backward, but if one of the operands has several users in
7735 // this cluster of to-be-promoted nodes, it is possible).
7736 PromOps.insert(PromOps.begin(), PromOp);
7737 continue;
7738 }
7739
7740 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7741 PromOp.getNode()->op_end());
7742
7743 // If this node has constant inputs, then they'll need to be promoted here.
7744 for (unsigned i = 0; i < 2; ++i) {
7745 if (!isa<ConstantSDNode>(Ops[C+i]))
7746 continue;
7747 if (Ops[C+i].getValueType() == N->getValueType(0))
7748 continue;
7749
7750 if (N->getOpcode() == ISD::SIGN_EXTEND)
7751 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7752 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7753 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7754 else
7755 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7756 }
7757
7758 DAG.ReplaceAllUsesOfValueWith(PromOp,
7759 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0),
7760 Ops.data(), Ops.size()));
7761 }
7762
7763 // Now we're left with the initial extension itself.
7764 if (!ReallyNeedsExt)
7765 return N->getOperand(0);
7766
Hal Finkel46043ed2014-03-01 21:36:57 +00007767 // To zero extend, just mask off everything except for the first bit (in the
7768 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00007769 if (N->getOpcode() == ISD::ZERO_EXTEND)
7770 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007771 DAG.getConstant(APInt::getLowBitsSet(
7772 N->getValueSizeInBits(0), PromBits),
7773 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00007774
7775 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
7776 "Invalid extension type");
7777 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
7778 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00007779 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00007780 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
7781 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
7782 N->getOperand(0), ShiftCst), ShiftCst);
7783}
7784
Duncan Sandsdc2dac12008-11-24 14:53:14 +00007785SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
7786 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00007787 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00007788 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007789 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00007790 switch (N->getOpcode()) {
7791 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00007792 case PPCISD::SHL:
7793 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007794 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007795 return N->getOperand(0);
7796 }
7797 break;
7798 case PPCISD::SRL:
7799 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007800 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007801 return N->getOperand(0);
7802 }
7803 break;
7804 case PPCISD::SRA:
7805 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007806 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007807 C->isAllOnesValue()) // -1 >>s V -> -1.
7808 return N->getOperand(0);
7809 }
7810 break;
Hal Finkel940ab932014-02-28 00:27:01 +00007811 case ISD::SIGN_EXTEND:
7812 case ISD::ZERO_EXTEND:
7813 case ISD::ANY_EXTEND:
7814 return DAGCombineExtBoolTrunc(N, DCI);
7815 case ISD::TRUNCATE:
7816 case ISD::SETCC:
7817 case ISD::SELECT_CC:
7818 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007819 case ISD::FDIV: {
7820 assert(TM.Options.UnsafeFPMath &&
7821 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00007822
Hal Finkel2e103312013-04-03 04:01:11 +00007823 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007824 SDValue RV =
7825 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007826 if (RV.getNode() != 0) {
7827 DCI.AddToWorklist(RV.getNode());
7828 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7829 N->getOperand(0), RV);
7830 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00007831 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
7832 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7833 SDValue RV =
7834 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7835 DCI);
7836 if (RV.getNode() != 0) {
7837 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007838 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007839 N->getValueType(0), RV);
7840 DCI.AddToWorklist(RV.getNode());
7841 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7842 N->getOperand(0), RV);
7843 }
7844 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7845 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7846 SDValue RV =
7847 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7848 DCI);
7849 if (RV.getNode() != 0) {
7850 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007851 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007852 N->getValueType(0), RV,
7853 N->getOperand(1).getOperand(1));
7854 DCI.AddToWorklist(RV.getNode());
7855 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7856 N->getOperand(0), RV);
7857 }
Hal Finkel2e103312013-04-03 04:01:11 +00007858 }
7859
Hal Finkelb0c810f2013-04-03 17:44:56 +00007860 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007861 if (RV.getNode() != 0) {
7862 DCI.AddToWorklist(RV.getNode());
7863 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7864 N->getOperand(0), RV);
7865 }
7866
7867 }
7868 break;
7869 case ISD::FSQRT: {
7870 assert(TM.Options.UnsafeFPMath &&
7871 "Reciprocal estimates require UnsafeFPMath");
7872
7873 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
7874 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007875 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007876 if (RV.getNode() != 0) {
7877 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00007878 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00007879 if (RV.getNode() != 0) {
7880 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
7881 // this case and force the answer to 0.
7882
7883 EVT VT = RV.getValueType();
7884
7885 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
7886 if (VT.isVector()) {
7887 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
7888 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
7889 }
7890
7891 SDValue ZeroCmp =
7892 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
7893 N->getOperand(0), Zero, ISD::SETEQ);
7894 DCI.AddToWorklist(ZeroCmp.getNode());
7895 DCI.AddToWorklist(RV.getNode());
7896
7897 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
7898 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00007899 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00007900 }
Hal Finkel2e103312013-04-03 04:01:11 +00007901 }
7902
7903 }
7904 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00007905 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00007906 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00007907 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
7908 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
7909 // We allow the src/dst to be either f32/f64, but the intermediate
7910 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00007911 if (N->getOperand(0).getValueType() == MVT::i64 &&
7912 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007913 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00007914 if (Val.getValueType() == MVT::f32) {
7915 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007916 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00007917 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007918
Owen Anderson9f944592009-08-11 20:47:22 +00007919 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007920 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00007921 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007922 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00007923 if (N->getValueType(0) == MVT::f32) {
7924 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00007925 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00007926 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00007927 }
7928 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00007929 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00007930 // If the intermediate type is i32, we can avoid the load/store here
7931 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00007932 }
Chris Lattnerf4184352006-03-01 04:57:39 +00007933 }
7934 }
7935 break;
Chris Lattner27f53452006-03-01 05:50:56 +00007936 case ISD::STORE:
7937 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7938 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00007939 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00007940 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00007941 N->getOperand(1).getValueType() == MVT::i32 &&
7942 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007943 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00007944 if (Val.getValueType() == MVT::f32) {
7945 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007946 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00007947 }
Owen Anderson9f944592009-08-11 20:47:22 +00007948 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007949 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00007950
Hal Finkel60c75102013-04-01 15:37:53 +00007951 SDValue Ops[] = {
7952 N->getOperand(0), Val, N->getOperand(2),
7953 DAG.getValueType(N->getOperand(1).getValueType())
7954 };
7955
7956 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7957 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7958 cast<StoreSDNode>(N)->getMemoryVT(),
7959 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00007960 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00007961 return Val;
7962 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007963
Chris Lattnera7976d32006-07-10 20:56:58 +00007964 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00007965 if (cast<StoreSDNode>(N)->isUnindexed() &&
7966 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00007967 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00007968 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00007969 N->getOperand(1).getValueType() == MVT::i16 ||
7970 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00007971 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00007972 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007973 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00007974 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00007975 if (BSwapOp.getValueType() == MVT::i16)
7976 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00007977
Dan Gohman48b185d2009-09-25 20:36:54 +00007978 SDValue Ops[] = {
7979 N->getOperand(0), BSwapOp, N->getOperand(2),
7980 DAG.getValueType(N->getOperand(1).getValueType())
7981 };
7982 return
7983 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7984 Ops, array_lengthof(Ops),
7985 cast<StoreSDNode>(N)->getMemoryVT(),
7986 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00007987 }
7988 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00007989 case ISD::LOAD: {
7990 LoadSDNode *LD = cast<LoadSDNode>(N);
7991 EVT VT = LD->getValueType(0);
7992 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
7993 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
7994 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
7995 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00007996 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
7997 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00007998 LD->getAlignment() < ABIAlignment) {
7999 // This is a type-legal unaligned Altivec load.
8000 SDValue Chain = LD->getChain();
8001 SDValue Ptr = LD->getBasePtr();
8002
8003 // This implements the loading of unaligned vectors as described in
8004 // the venerable Apple Velocity Engine overview. Specifically:
8005 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8006 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8007 //
8008 // The general idea is to expand a sequence of one or more unaligned
8009 // loads into a alignment-based permutation-control instruction (lvsl),
8010 // a series of regular vector loads (which always truncate their
8011 // input address to an aligned address), and a series of permutations.
8012 // The results of these permutations are the requested loaded values.
8013 // The trick is that the last "extra" load is not taken from the address
8014 // you might suspect (sizeof(vector) bytes after the last requested
8015 // load), but rather sizeof(vector) - 1 bytes after the last
8016 // requested vector. The point of this is to avoid a page fault if the
Alp Tokercb402912014-01-24 17:20:08 +00008017 // base address happened to be aligned. This works because if the base
Hal Finkelcf2e9082013-05-24 23:00:14 +00008018 // address is aligned, then adding less than a full vector length will
8019 // cause the last vector in the sequence to be (re)loaded. Otherwise,
8020 // the next vector will be fetched as you might suspect was necessary.
8021
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008022 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008023 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008024 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8025 // optimization later.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008026 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
8027 DAG, dl, MVT::v16i8);
8028
8029 // Refine the alignment of the original load (a "new" load created here
8030 // which was identical to the first except for the alignment would be
8031 // merged with the existing node regardless).
8032 MachineFunction &MF = DAG.getMachineFunction();
8033 MachineMemOperand *MMO =
8034 MF.getMachineMemOperand(LD->getPointerInfo(),
8035 LD->getMemOperand()->getFlags(),
8036 LD->getMemoryVT().getStoreSize(),
8037 ABIAlignment);
8038 LD->refineAlignment(MMO);
8039 SDValue BaseLoad = SDValue(LD, 0);
8040
8041 // Note that the value of IncOffset (which is provided to the next
8042 // load's pointer info offset value, and thus used to calculate the
8043 // alignment), and the value of IncValue (which is actually used to
8044 // increment the pointer value) are different! This is because we
8045 // require the next load to appear to be aligned, even though it
8046 // is actually offset from the base pointer by a lesser amount.
8047 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008048 int IncValue = IncOffset;
8049
8050 // Walk (both up and down) the chain looking for another load at the real
8051 // (aligned) offset (the alignment of the other load does not matter in
8052 // this case). If found, then do not use the offset reduction trick, as
8053 // that will prevent the loads from being later combined (as they would
8054 // otherwise be duplicates).
8055 if (!findConsecutiveLoad(LD, DAG))
8056 --IncValue;
8057
Hal Finkelcf2e9082013-05-24 23:00:14 +00008058 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8059 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8060
Hal Finkelcf2e9082013-05-24 23:00:14 +00008061 SDValue ExtraLoad =
8062 DAG.getLoad(VT, dl, Chain, Ptr,
8063 LD->getPointerInfo().getWithOffset(IncOffset),
8064 LD->isVolatile(), LD->isNonTemporal(),
8065 LD->isInvariant(), ABIAlignment);
8066
8067 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8068 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8069
8070 if (BaseLoad.getValueType() != MVT::v4i32)
8071 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8072
8073 if (ExtraLoad.getValueType() != MVT::v4i32)
8074 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8075
8076 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8077 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
8078
8079 if (VT != MVT::v4i32)
8080 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8081
8082 // Now we need to be really careful about how we update the users of the
8083 // original load. We cannot just call DCI.CombineTo (or
8084 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8085 // uses created here (the permutation for example) that need to stay.
8086 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8087 while (UI != UE) {
8088 SDUse &Use = UI.getUse();
8089 SDNode *User = *UI;
8090 // Note: BaseLoad is checked here because it might not be N, but a
8091 // bitcast of N.
8092 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8093 User == TF.getNode() || Use.getResNo() > 1) {
8094 ++UI;
8095 continue;
8096 }
8097
8098 SDValue To = Use.getResNo() ? TF : Perm;
8099 ++UI;
8100
8101 SmallVector<SDValue, 8> Ops;
8102 for (SDNode::op_iterator O = User->op_begin(),
8103 OE = User->op_end(); O != OE; ++O) {
8104 if (*O == Use)
8105 Ops.push_back(To);
8106 else
8107 Ops.push_back(*O);
8108 }
8109
8110 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
8111 }
8112
8113 return SDValue(N, 0);
8114 }
8115 }
8116 break;
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008117 case ISD::INTRINSIC_WO_CHAIN:
8118 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
8119 Intrinsic::ppc_altivec_lvsl &&
8120 N->getOperand(1)->getOpcode() == ISD::ADD) {
8121 SDValue Add = N->getOperand(1);
8122
8123 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8124 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8125 Add.getValueType().getScalarType().getSizeInBits()))) {
8126 SDNode *BasePtr = Add->getOperand(0).getNode();
8127 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8128 UE = BasePtr->use_end(); UI != UE; ++UI) {
8129 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8130 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
8131 Intrinsic::ppc_altivec_lvsl) {
8132 // We've found another LVSL, and this address if an aligned
8133 // multiple of that one. The results will be the same, so use the
8134 // one we've just found instead.
8135
8136 return SDValue(*UI, 0);
8137 }
8138 }
8139 }
8140 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008141
8142 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008143 case ISD::BSWAP:
8144 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008145 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008146 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008147 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8148 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008149 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008150 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008151 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008152 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008153 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008154 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008155 LD->getChain(), // Chain
8156 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008157 DAG.getValueType(N->getValueType(0)) // VT
8158 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008159 SDValue BSLoad =
8160 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008161 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8162 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkel93492fa2013-03-28 19:43:12 +00008163 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008164
Scott Michelcf0da6c2009-02-17 22:15:04 +00008165 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008166 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008167 if (N->getValueType(0) == MVT::i16)
8168 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008169
Chris Lattnera7976d32006-07-10 20:56:58 +00008170 // First, combine the bswap away. This makes the value produced by the
8171 // load dead.
8172 DCI.CombineTo(N, ResVal);
8173
8174 // Next, combine the load away, we give it a bogus result value but a real
8175 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008176 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008177
Chris Lattnera7976d32006-07-10 20:56:58 +00008178 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008179 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008180 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008181
Chris Lattner27f53452006-03-01 05:50:56 +00008182 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008183 case PPCISD::VCMP: {
8184 // If a VCMPo node already exists with exactly the same operands as this
8185 // node, use its result instead of this node (VCMPo computes both a CR6 and
8186 // a normal output).
8187 //
8188 if (!N->getOperand(0).hasOneUse() &&
8189 !N->getOperand(1).hasOneUse() &&
8190 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008191
Chris Lattnerd4058a52006-03-31 06:02:07 +00008192 // Scan all of the users of the LHS, looking for VCMPo's that match.
8193 SDNode *VCMPoNode = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008194
Gabor Greiff304a7a2008-08-28 21:40:38 +00008195 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008196 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8197 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008198 if (UI->getOpcode() == PPCISD::VCMPo &&
8199 UI->getOperand(1) == N->getOperand(1) &&
8200 UI->getOperand(2) == N->getOperand(2) &&
8201 UI->getOperand(0) == N->getOperand(0)) {
8202 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008203 break;
8204 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008205
Chris Lattner518834c2006-04-18 18:28:22 +00008206 // If there is no VCMPo node, or if the flag value has a single use, don't
8207 // transform this.
8208 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8209 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008210
8211 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008212 // chain, this transformation is more complex. Note that multiple things
8213 // could use the value result, which we should ignore.
8214 SDNode *FlagUser = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008215 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner518834c2006-04-18 18:28:22 +00008216 FlagUser == 0; ++UI) {
8217 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008218 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008219 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008220 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008221 FlagUser = User;
8222 break;
8223 }
8224 }
8225 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008226
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008227 // If the user is a MFOCRF instruction, we know this is safe.
8228 // Otherwise we give up for right now.
8229 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008230 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008231 }
8232 break;
8233 }
Hal Finkel940ab932014-02-28 00:27:01 +00008234 case ISD::BRCOND: {
8235 SDValue Cond = N->getOperand(1);
8236 SDValue Target = N->getOperand(2);
8237
8238 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8239 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8240 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8241
8242 // We now need to make the intrinsic dead (it cannot be instruction
8243 // selected).
8244 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8245 assert(Cond.getNode()->hasOneUse() &&
8246 "Counter decrement has more than one use");
8247
8248 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8249 N->getOperand(0), Target);
8250 }
8251 }
8252 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008253 case ISD::BR_CC: {
8254 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008255 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008256 // lowering is done pre-legalize, because the legalizer lowers the predicate
8257 // compare down to code that is difficult to reassemble.
8258 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008259 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008260
8261 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8262 // value. If so, pass-through the AND to get to the intrinsic.
8263 if (LHS.getOpcode() == ISD::AND &&
8264 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8265 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8266 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8267 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8268 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8269 isZero())
8270 LHS = LHS.getOperand(0);
8271
8272 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8273 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8274 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8275 isa<ConstantSDNode>(RHS)) {
8276 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8277 "Counter decrement comparison is not EQ or NE");
8278
8279 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8280 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8281 (CC == ISD::SETNE && !Val);
8282
8283 // We now need to make the intrinsic dead (it cannot be instruction
8284 // selected).
8285 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8286 assert(LHS.getNode()->hasOneUse() &&
8287 "Counter decrement has more than one use");
8288
8289 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8290 N->getOperand(0), N->getOperand(4));
8291 }
8292
Chris Lattner9754d142006-04-18 17:59:36 +00008293 int CompareOpc;
8294 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008295
Chris Lattner9754d142006-04-18 17:59:36 +00008296 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8297 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8298 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8299 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008300
Chris Lattner9754d142006-04-18 17:59:36 +00008301 // If this is a comparison against something other than 0/1, then we know
8302 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008303 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008304 if (Val != 0 && Val != 1) {
8305 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8306 return N->getOperand(0);
8307 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008308 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008309 N->getOperand(0), N->getOperand(4));
8310 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008311
Chris Lattner9754d142006-04-18 17:59:36 +00008312 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008313
Chris Lattner9754d142006-04-18 17:59:36 +00008314 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008315 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008316 LHS.getOperand(2), // LHS of compare
8317 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008318 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008319 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008320 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesenf80493b2009-02-05 22:07:54 +00008321 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008322
Chris Lattner9754d142006-04-18 17:59:36 +00008323 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008324 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008325 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008326 default: // Can't happen, don't crash on invalid number though.
8327 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008328 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008329 break;
8330 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008331 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008332 break;
8333 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008334 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008335 break;
8336 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008337 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008338 break;
8339 }
8340
Owen Anderson9f944592009-08-11 20:47:22 +00008341 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8342 DAG.getConstant(CompOpc, MVT::i32),
8343 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008344 N->getOperand(4), CompNode.getValue(1));
8345 }
8346 break;
8347 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008348 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008349
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008350 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008351}
8352
Chris Lattner4211ca92006-04-14 06:01:58 +00008353//===----------------------------------------------------------------------===//
8354// Inline Assembly Support
8355//===----------------------------------------------------------------------===//
8356
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008357void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelcf0da6c2009-02-17 22:15:04 +00008358 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +00008359 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00008360 const SelectionDAG &DAG,
Chris Lattnerc5287c02006-04-02 06:26:07 +00008361 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008362 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008363 switch (Op.getOpcode()) {
8364 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008365 case PPCISD::LBRX: {
8366 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008367 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008368 KnownZero = 0xFFFF0000;
8369 break;
8370 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008371 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008372 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008373 default: break;
8374 case Intrinsic::ppc_altivec_vcmpbfp_p:
8375 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8376 case Intrinsic::ppc_altivec_vcmpequb_p:
8377 case Intrinsic::ppc_altivec_vcmpequh_p:
8378 case Intrinsic::ppc_altivec_vcmpequw_p:
8379 case Intrinsic::ppc_altivec_vcmpgefp_p:
8380 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8381 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8382 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8383 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8384 case Intrinsic::ppc_altivec_vcmpgtub_p:
8385 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8386 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8387 KnownZero = ~1U; // All bits but the low one are known to be zero.
8388 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008389 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008390 }
8391 }
8392}
8393
8394
Chris Lattnerd6855142007-03-25 02:14:49 +00008395/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008396/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008397PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008398PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8399 if (Constraint.size() == 1) {
8400 switch (Constraint[0]) {
8401 default: break;
8402 case 'b':
8403 case 'r':
8404 case 'f':
8405 case 'v':
8406 case 'y':
8407 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008408 case 'Z':
8409 // FIXME: While Z does indicate a memory constraint, it specifically
8410 // indicates an r+r address (used in conjunction with the 'y' modifier
8411 // in the replacement string). Currently, we're forcing the base
8412 // register to be r0 in the asm printer (which is interpreted as zero)
8413 // and forming the complete address in the second register. This is
8414 // suboptimal.
8415 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008416 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008417 } else if (Constraint == "wc") { // individual CR bits.
8418 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008419 } else if (Constraint == "wa" || Constraint == "wd" ||
8420 Constraint == "wf" || Constraint == "ws") {
8421 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008422 }
8423 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008424}
8425
John Thompsone8360b72010-10-29 17:29:13 +00008426/// Examine constraint type and operand type and determine a weight value.
8427/// This object must already have been set up with the operand type
8428/// and the current alternative constraint selected.
8429TargetLowering::ConstraintWeight
8430PPCTargetLowering::getSingleConstraintMatchWeight(
8431 AsmOperandInfo &info, const char *constraint) const {
8432 ConstraintWeight weight = CW_Invalid;
8433 Value *CallOperandVal = info.CallOperandVal;
8434 // If we don't have a value, we can't do a match,
8435 // but allow it at the lowest weight.
8436 if (CallOperandVal == NULL)
8437 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008438 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008439
John Thompsone8360b72010-10-29 17:29:13 +00008440 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008441 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8442 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008443 else if ((StringRef(constraint) == "wa" ||
8444 StringRef(constraint) == "wd" ||
8445 StringRef(constraint) == "wf") &&
8446 type->isVectorTy())
8447 return CW_Register;
8448 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8449 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008450
John Thompsone8360b72010-10-29 17:29:13 +00008451 switch (*constraint) {
8452 default:
8453 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8454 break;
8455 case 'b':
8456 if (type->isIntegerTy())
8457 weight = CW_Register;
8458 break;
8459 case 'f':
8460 if (type->isFloatTy())
8461 weight = CW_Register;
8462 break;
8463 case 'd':
8464 if (type->isDoubleTy())
8465 weight = CW_Register;
8466 break;
8467 case 'v':
8468 if (type->isVectorTy())
8469 weight = CW_Register;
8470 break;
8471 case 'y':
8472 weight = CW_Register;
8473 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008474 case 'Z':
8475 weight = CW_Memory;
8476 break;
John Thompsone8360b72010-10-29 17:29:13 +00008477 }
8478 return weight;
8479}
8480
Scott Michelcf0da6c2009-02-17 22:15:04 +00008481std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008482PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008483 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008484 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008485 // GCC RS6000 Constraint Letters
8486 switch (Constraint[0]) {
8487 case 'b': // R1-R31
Hal Finkel638a9fa2013-03-19 18:51:05 +00008488 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
8489 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8490 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008491 case 'r': // R0-R31
Owen Anderson9f944592009-08-11 20:47:22 +00008492 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008493 return std::make_pair(0U, &PPC::G8RCRegClass);
8494 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008495 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008496 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008497 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008498 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008499 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008500 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008501 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008502 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008503 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008504 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008505 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008506 } else if (Constraint == "wc") { // an individual CR bit.
8507 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008508 } else if (Constraint == "wa" || Constraint == "wd" ||
8509 Constraint == "wf" || Constraint == "ws") {
8510 return std::make_pair(0U, &PPC::VSRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008511 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008512
Hal Finkelb176acb2013-08-03 12:25:10 +00008513 std::pair<unsigned, const TargetRegisterClass*> R =
8514 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8515
8516 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8517 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8518 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8519 // register.
8520 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8521 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
8522 if (R.first && VT == MVT::i64 && PPCSubTarget.isPPC64() &&
8523 PPC::GPRCRegClass.contains(R.first)) {
8524 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8525 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008526 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008527 &PPC::G8RCRegClass);
8528 }
8529
8530 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008531}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008532
Chris Lattner584a11a2006-11-02 01:44:04 +00008533
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008534/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008535/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008536void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008537 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008538 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008539 SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008540 SDValue Result(0,0);
Eric Christopher0713a9d2011-06-08 23:55:35 +00008541
Eric Christopherde9399b2011-06-02 23:16:42 +00008542 // Only support length 1 constraints.
8543 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008544
Eric Christopherde9399b2011-06-02 23:16:42 +00008545 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008546 switch (Letter) {
8547 default: break;
8548 case 'I':
8549 case 'J':
8550 case 'K':
8551 case 'L':
8552 case 'M':
8553 case 'N':
8554 case 'O':
8555 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008556 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008557 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008558 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008559 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008560 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008561 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008562 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008563 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008564 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008565 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8566 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008567 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008568 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008569 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008570 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008571 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008572 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008573 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008574 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008575 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008576 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008577 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008578 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008579 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008580 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008581 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008582 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008583 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008584 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008585 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008586 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008587 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008588 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008589 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008590 }
8591 break;
8592 }
8593 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008594
Gabor Greiff304a7a2008-08-28 21:40:38 +00008595 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008596 Ops.push_back(Result);
8597 return;
8598 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008599
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008600 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008601 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008602}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008603
Chris Lattner1eb94d92007-03-30 23:15:24 +00008604// isLegalAddressingMode - Return true if the addressing mode represented
8605// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008606bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008607 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008608 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008609
Chris Lattner1eb94d92007-03-30 23:15:24 +00008610 // PPC allows a sign-extended 16-bit immediate field.
8611 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8612 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008613
Chris Lattner1eb94d92007-03-30 23:15:24 +00008614 // No global is ever allowed as a base.
8615 if (AM.BaseGV)
8616 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008617
8618 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008619 switch (AM.Scale) {
8620 case 0: // "r+i" or just "i", depending on HasBaseReg.
8621 break;
8622 case 1:
8623 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8624 return false;
8625 // Otherwise we have r+r or r+i.
8626 break;
8627 case 2:
8628 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8629 return false;
8630 // Allow 2*r as r+r.
8631 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008632 default:
8633 // No other scales are supported.
8634 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008635 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008636
Chris Lattner1eb94d92007-03-30 23:15:24 +00008637 return true;
8638}
8639
Dan Gohman21cea8a2010-04-17 15:26:15 +00008640SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8641 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008642 MachineFunction &MF = DAG.getMachineFunction();
8643 MachineFrameInfo *MFI = MF.getFrameInfo();
8644 MFI->setReturnAddressIsTaken(true);
8645
Bill Wendling908bf812014-01-06 00:43:20 +00008646 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008647 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008648
Andrew Trickef9de2a2013-05-25 02:42:55 +00008649 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008650 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008651
Dale Johannesen81bfca72010-05-03 22:59:34 +00008652 // Make sure the function does not optimize away the store of the RA to
8653 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008654 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008655 FuncInfo->setLRStoreRequired();
8656 bool isPPC64 = PPCSubTarget.isPPC64();
8657 bool isDarwinABI = PPCSubTarget.isDarwinABI();
8658
8659 if (Depth > 0) {
8660 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8661 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008662
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008663 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008664 isPPC64? MVT::i64 : MVT::i32);
8665 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8666 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8667 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008668 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008669 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008670
Chris Lattnerf6a81562007-12-08 06:59:59 +00008671 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008672 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008673 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008674 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008675}
8676
Dan Gohman21cea8a2010-04-17 15:26:15 +00008677SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8678 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008679 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008680 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008681
Owen Anderson53aa7a92009-08-10 22:56:29 +00008682 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00008683 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008684
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008685 MachineFunction &MF = DAG.getMachineFunction();
8686 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008687 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00008688
8689 // Naked functions never have a frame pointer, and so we use r1. For all
8690 // other functions, this decision must be delayed until during PEI.
8691 unsigned FrameReg;
8692 if (MF.getFunction()->getAttributes().hasAttribute(
8693 AttributeSet::FunctionIndex, Attribute::Naked))
8694 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
8695 else
8696 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
8697
Dale Johannesen81bfca72010-05-03 22:59:34 +00008698 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
8699 PtrVT);
8700 while (Depth--)
8701 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008702 FrameAddr, MachinePointerInfo(), false, false,
8703 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008704 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008705}
Dan Gohmanc14e5222008-10-21 03:41:46 +00008706
8707bool
8708PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8709 // The PowerPC target isn't yet aware of offsets.
8710 return false;
8711}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008712
Evan Chengd9929f02010-04-01 20:10:42 +00008713/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00008714/// and store operations as a result of memset, memcpy, and memmove
8715/// lowering. If DstAlign is zero that means it's safe to destination
8716/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
8717/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00008718/// probably because the source does not need to be loaded. If 'IsMemset' is
8719/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
8720/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
8721/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00008722/// It returns EVT::Other if the type should be determined using generic
8723/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00008724EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
8725 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00008726 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00008727 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00008728 MachineFunction &MF) const {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008729 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00008730 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008731 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00008732 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008733 }
8734}
Hal Finkel88ed4e32012-04-01 19:23:08 +00008735
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008736bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00008737 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008738 bool *Fast) const {
8739 if (DisablePPCUnaligned)
8740 return false;
8741
8742 // PowerPC supports unaligned memory access for simple non-vector types.
8743 // Although accessing unaligned addresses is not as efficient as accessing
8744 // aligned addresses, it is generally more efficient than manual expansion,
8745 // and generally only traps for software emulation when crossing page
8746 // boundaries.
8747
8748 if (!VT.isSimple())
8749 return false;
8750
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008751 if (VT.getSimpleVT().isVector()) {
8752 if (PPCSubTarget.hasVSX()) {
8753 if (VT != MVT::v2f64 && VT != MVT::v2i64)
8754 return false;
8755 } else {
8756 return false;
8757 }
8758 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008759
8760 if (VT == MVT::ppcf128)
8761 return false;
8762
8763 if (Fast)
8764 *Fast = true;
8765
8766 return true;
8767}
8768
Stephen Lin73de7bf2013-07-09 18:16:56 +00008769bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
8770 VT = VT.getScalarType();
8771
Hal Finkel0a479ae2012-06-22 00:49:52 +00008772 if (!VT.isSimple())
8773 return false;
8774
8775 switch (VT.getSimpleVT().SimpleTy) {
8776 case MVT::f32:
8777 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00008778 return true;
8779 default:
8780 break;
8781 }
8782
8783 return false;
8784}
8785
Hal Finkel88ed4e32012-04-01 19:23:08 +00008786Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel21442b22013-09-11 23:05:25 +00008787 if (DisableILPPref || PPCSubTarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00008788 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00008789
Hal Finkel4e9f1a82012-06-10 19:32:29 +00008790 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00008791}
8792
Bill Schmidt0cf702f2013-07-30 00:50:39 +00008793// Create a fast isel object.
8794FastISel *
8795PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
8796 const TargetLibraryInfo *LibInfo) const {
8797 return PPC::createFastISel(FuncInfo, LibInfo);
8798}