blob: 9aada50bebed838f1249a556059a46b79a2b567a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Matt Arsenault16353872014-04-22 16:42:00 +000030#include "llvm/IR/DiagnosticInfo.h"
31#include "llvm/IR/DiagnosticPrinter.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032
33using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000034
35namespace {
36
37/// Diagnostic information for unimplemented or unsupported feature reporting.
38class DiagnosticInfoUnsupported : public DiagnosticInfo {
39private:
40 const Twine &Description;
41 const Function &Fn;
42
43 static int KindID;
44
45 static int getKindID() {
46 if (KindID == 0)
47 KindID = llvm::getNextAvailablePluginDiagnosticKind();
48 return KindID;
49 }
50
51public:
52 DiagnosticInfoUnsupported(const Function &Fn, const Twine &Desc,
53 DiagnosticSeverity Severity = DS_Error)
54 : DiagnosticInfo(getKindID(), Severity),
55 Description(Desc),
56 Fn(Fn) { }
57
58 const Function &getFunction() const { return Fn; }
59 const Twine &getDescription() const { return Description; }
60
61 void print(DiagnosticPrinter &DP) const override {
62 DP << "unsupported " << getDescription() << " in " << Fn.getName();
63 }
64
65 static bool classof(const DiagnosticInfo *DI) {
66 return DI->getKind() == getKindID();
67 }
68};
69
70int DiagnosticInfoUnsupported::KindID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000071}
Matt Arsenault16353872014-04-22 16:42:00 +000072
73
Tom Stellardaf775432013-10-23 00:44:32 +000074static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
75 CCValAssign::LocInfo LocInfo,
76 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000077 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
78 ArgFlags.getOrigAlign());
79 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000080
81 return true;
82}
Tom Stellard75aadc22012-12-11 21:25:42 +000083
Christian Konig2c8f6d52013-03-07 09:03:52 +000084#include "AMDGPUGenCallingConv.inc"
85
Matt Arsenaultc9df7942014-06-11 03:29:54 +000086// Find a larger type to do a load / store of a vector with.
87EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
88 unsigned StoreSize = VT.getStoreSizeInBits();
89 if (StoreSize <= 32)
90 return EVT::getIntegerVT(Ctx, StoreSize);
91
92 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
93 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
94}
95
96// Type for a vector that will be loaded to.
97EVT AMDGPUTargetLowering::getEquivalentLoadRegType(LLVMContext &Ctx, EVT VT) {
98 unsigned StoreSize = VT.getStoreSizeInBits();
99 if (StoreSize <= 32)
100 return EVT::getIntegerVT(Ctx, 32);
101
102 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
103}
104
Eric Christopher7792e322015-01-30 23:24:40 +0000105AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM,
106 const AMDGPUSubtarget &STI)
107 : TargetLowering(TM), Subtarget(&STI) {
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000108 setOperationAction(ISD::Constant, MVT::i32, Legal);
109 setOperationAction(ISD::Constant, MVT::i64, Legal);
110 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
111 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
112
113 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
114 setOperationAction(ISD::BRIND, MVT::Other, Expand);
115
Tom Stellard75aadc22012-12-11 21:25:42 +0000116 // We need to custom lower some of the intrinsics
117 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
118
119 // Library functions. These default to Expand, but we have instructions
120 // for them.
121 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
122 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
123 setOperationAction(ISD::FPOW, MVT::f32, Legal);
124 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
125 setOperationAction(ISD::FABS, MVT::f32, Legal);
126 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
127 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +0000128 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Jan Vesely452b0362015-04-12 23:45:05 +0000129 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
130 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +0000131
Matt Arsenaultb0055482015-01-21 18:18:25 +0000132 setOperationAction(ISD::FROUND, MVT::f32, Custom);
133 setOperationAction(ISD::FROUND, MVT::f64, Custom);
134
Matt Arsenault16e31332014-09-10 21:44:27 +0000135 setOperationAction(ISD::FREM, MVT::f32, Custom);
136 setOperationAction(ISD::FREM, MVT::f64, Custom);
137
Matt Arsenault8d630032015-02-20 22:10:41 +0000138 // v_mad_f32 does not support denormals according to some sources.
139 if (!Subtarget->hasFP32Denormals())
140 setOperationAction(ISD::FMAD, MVT::f32, Legal);
141
Matt Arsenault20711b72015-02-20 22:10:45 +0000142 // Expand to fneg + fadd.
143 setOperationAction(ISD::FSUB, MVT::f64, Expand);
144
Tom Stellard75aadc22012-12-11 21:25:42 +0000145 // Lower floating point store/load to integer store/load to reduce the number
146 // of patterns in tablegen.
147 setOperationAction(ISD::STORE, MVT::f32, Promote);
148 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
149
Tom Stellarded2f6142013-07-18 21:43:42 +0000150 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
151 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
152
Tom Stellard75aadc22012-12-11 21:25:42 +0000153 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
154 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
155
Tom Stellardaf775432013-10-23 00:44:32 +0000156 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
157 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
158
159 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
160 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
161
Tom Stellard7512c082013-07-12 18:14:56 +0000162 setOperationAction(ISD::STORE, MVT::f64, Promote);
163 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
164
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000165 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
166 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v2i64);
167
Tom Stellard2ffc3302013-08-26 15:05:44 +0000168 // Custom lowering of vector stores is required for local address space
169 // stores.
170 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
Tom Stellard2ffc3302013-08-26 15:05:44 +0000171
Tom Stellardfbab8272013-08-16 01:12:11 +0000172 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
173 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
174 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000175
Tom Stellardfbab8272013-08-16 01:12:11 +0000176 // XXX: This can be change to Custom, once ExpandVectorStores can
177 // handle 64-bit stores.
178 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
179
Tom Stellard605e1162014-05-02 15:41:46 +0000180 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
181 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000182 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
183 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
184 setTruncStoreAction(MVT::v4i64, MVT::v4i1, Expand);
185
186
Tom Stellard75aadc22012-12-11 21:25:42 +0000187 setOperationAction(ISD::LOAD, MVT::f32, Promote);
188 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
189
Tom Stellardadf732c2013-07-18 21:43:48 +0000190 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
191 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
192
Tom Stellard75aadc22012-12-11 21:25:42 +0000193 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
194 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
195
Tom Stellardaf775432013-10-23 00:44:32 +0000196 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
197 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
198
199 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
200 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
201
Tom Stellard7512c082013-07-12 18:14:56 +0000202 setOperationAction(ISD::LOAD, MVT::f64, Promote);
203 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
204
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000205 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
206 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v2i64);
207
Tom Stellardd86003e2013-08-14 23:25:00 +0000208 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
209 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000210 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
211 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000212 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000213 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
214 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
215 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
216 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
217 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000218
Matt Arsenaultbd223422015-01-14 01:35:17 +0000219 // There are no 64-bit extloads. These should be done as a 32-bit extload and
220 // an extension to 64-bit.
221 for (MVT VT : MVT::integer_valuetypes()) {
222 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
223 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
224 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
225 }
226
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000227 for (MVT VT : MVT::integer_vector_valuetypes()) {
228 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
229 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
230 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
231 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
232 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
233 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
234 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
235 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
236 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
237 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
238 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
239 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
240 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000241
Tom Stellardaeb45642014-02-04 17:18:43 +0000242 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
243
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000244 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000245 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
246 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000247 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000248 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000249 }
250
Matt Arsenault6e439652014-06-10 19:00:20 +0000251 if (!Subtarget->hasBFI()) {
252 // fcopysign can be done in a single instruction with BFI.
253 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
254 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
255 }
256
Tim Northoverf861de32014-07-18 08:43:24 +0000257 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
258
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000259 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000260 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
261 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
262 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
263
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000264 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000265 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
266 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
267 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
268
Tim Northover00fdbbb2014-07-18 13:01:37 +0000269 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000270 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
271 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
272 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
273
Tim Northover00fdbbb2014-07-18 13:01:37 +0000274 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000275 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Tim Northover00fdbbb2014-07-18 13:01:37 +0000276
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000277 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
278 for (MVT VT : ScalarIntVTs) {
Matt Arsenault717c1d02014-06-15 21:08:58 +0000279 setOperationAction(ISD::SREM, VT, Expand);
Jan Vesely4a33bc62014-08-12 17:31:17 +0000280 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000281
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000282 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000283 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000284 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000285
286 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
287 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
288 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
289
290 setOperationAction(ISD::BSWAP, VT, Expand);
291 setOperationAction(ISD::CTTZ, VT, Expand);
292 setOperationAction(ISD::CTLZ, VT, Expand);
293 }
294
Matt Arsenault60425062014-06-10 19:18:28 +0000295 if (!Subtarget->hasBCNT(32))
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
297
298 if (!Subtarget->hasBCNT(64))
299 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
300
Matt Arsenault717c1d02014-06-15 21:08:58 +0000301 // The hardware supports 32-bit ROTR, but not ROTL.
302 setOperationAction(ISD::ROTL, MVT::i32, Expand);
303 setOperationAction(ISD::ROTL, MVT::i64, Expand);
304 setOperationAction(ISD::ROTR, MVT::i64, Expand);
305
306 setOperationAction(ISD::MUL, MVT::i64, Expand);
307 setOperationAction(ISD::MULHU, MVT::i64, Expand);
308 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000309 setOperationAction(ISD::UDIV, MVT::i32, Expand);
310 setOperationAction(ISD::UREM, MVT::i32, Expand);
311 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000312 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000313 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
314 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000315 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000316
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000317 setOperationAction(ISD::SMIN, MVT::i32, Legal);
318 setOperationAction(ISD::UMIN, MVT::i32, Legal);
319 setOperationAction(ISD::SMAX, MVT::i32, Legal);
320 setOperationAction(ISD::UMAX, MVT::i32, Legal);
321
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000322 if (!Subtarget->hasFFBH())
323 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
324
325 if (!Subtarget->hasFFBL())
326 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
327
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000328 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000329 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000330 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000331
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000332 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000333 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000334 setOperationAction(ISD::ADD, VT, Expand);
335 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000336 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
337 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000338 setOperationAction(ISD::MUL, VT, Expand);
339 setOperationAction(ISD::OR, VT, Expand);
340 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000341 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000342 setOperationAction(ISD::SRL, VT, Expand);
343 setOperationAction(ISD::ROTL, VT, Expand);
344 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000345 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000346 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000347 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000348 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000349 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000350 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000351 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000352 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000354 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000355 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000356 setOperationAction(ISD::ADDC, VT, Expand);
357 setOperationAction(ISD::SUBC, VT, Expand);
358 setOperationAction(ISD::ADDE, VT, Expand);
359 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000360 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000361 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000362 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000363 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000364 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000365 setOperationAction(ISD::CTPOP, VT, Expand);
366 setOperationAction(ISD::CTTZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000367 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000368 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000369 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000370 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000371 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000372
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000373 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000374 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000375 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000376
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000377 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000378 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000379 setOperationAction(ISD::FMINNUM, VT, Expand);
380 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000381 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000382 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000383 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000384 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000385 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000386 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000387 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000388 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000389 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000390 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000391 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000392 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000393 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000394 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000395 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000396 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000397 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000398 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000399 setOperationAction(ISD::SELECT, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000400 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000401 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000402 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000403 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000404 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000405
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000406 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
407 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
408
Matt Arsenault24692112015-07-14 18:20:33 +0000409 setTargetDAGCombine(ISD::SHL);
Tom Stellard50122a52014-04-07 19:45:41 +0000410 setTargetDAGCombine(ISD::MUL);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000411 setTargetDAGCombine(ISD::SELECT);
Tom Stellardafa8b532014-05-09 16:42:16 +0000412 setTargetDAGCombine(ISD::SELECT_CC);
Matt Arsenaultca3976f2014-07-15 02:06:31 +0000413 setTargetDAGCombine(ISD::STORE);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000414
Matt Arsenault8d630032015-02-20 22:10:41 +0000415 setTargetDAGCombine(ISD::FADD);
416 setTargetDAGCombine(ISD::FSUB);
417
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000418 setBooleanContents(ZeroOrNegativeOneBooleanContent);
419 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
420
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000421 setSchedulingPreference(Sched::RegPressure);
422 setJumpIsExpensive(true);
423
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000424 // SI at least has hardware support for floating point exceptions, but no way
425 // of using or handling them is implemented. They are also optional in OpenCL
426 // (Section 7.3)
427 setHasFloatingPointExceptions(false);
428
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000429 setSelectIsExpensive(false);
430 PredictableSelectIsExpensive = false;
431
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000432 setFsqrtIsCheap(true);
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000433
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000434 // FIXME: Need to really handle these.
435 MaxStoresPerMemcpy = 4096;
436 MaxStoresPerMemmove = 4096;
437 MaxStoresPerMemset = 4096;
Tom Stellard75aadc22012-12-11 21:25:42 +0000438}
439
Tom Stellard28d06de2013-08-05 22:22:07 +0000440//===----------------------------------------------------------------------===//
441// Target Information
442//===----------------------------------------------------------------------===//
443
Mehdi Amini44ede332015-07-09 02:09:04 +0000444MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
Tom Stellard28d06de2013-08-05 22:22:07 +0000445 return MVT::i32;
446}
447
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000448bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
449 return true;
450}
451
Matt Arsenault14d46452014-06-15 20:23:38 +0000452// The backend supports 32 and 64 bit floating point immediates.
453// FIXME: Why are we reporting vectors of FP immediates as legal?
454bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
455 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000456 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000457}
458
459// We don't want to shrink f64 / f32 constants.
460bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
461 EVT ScalarVT = VT.getScalarType();
462 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
463}
464
Matt Arsenault810cb622014-12-12 00:00:24 +0000465bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
466 ISD::LoadExtType,
467 EVT NewVT) const {
468
469 unsigned NewSize = NewVT.getStoreSizeInBits();
470
471 // If we are reducing to a 32-bit load, this is always better.
472 if (NewSize == 32)
473 return true;
474
475 EVT OldVT = N->getValueType(0);
476 unsigned OldSize = OldVT.getStoreSizeInBits();
477
478 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
479 // extloads, so doing one requires using a buffer_load. In cases where we
480 // still couldn't use a scalar load, using the wider load shouldn't really
481 // hurt anything.
482
483 // If the old size already had to be an extload, there's no harm in continuing
484 // to reduce the width.
485 return (OldSize < 32);
486}
487
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000488bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
489 EVT CastTy) const {
490 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
491 return true;
492
493 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
494 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
495
496 return ((LScalarSize <= CastScalarSize) ||
497 (CastScalarSize >= 32) ||
498 (LScalarSize < 32));
499}
Tom Stellard28d06de2013-08-05 22:22:07 +0000500
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000501// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
502// profitable with the expansion for 64-bit since it's generally good to
503// speculate things.
504// FIXME: These should really have the size as a parameter.
505bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
506 return true;
507}
508
509bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
510 return true;
511}
512
Tom Stellard75aadc22012-12-11 21:25:42 +0000513//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000514// Target Properties
515//===---------------------------------------------------------------------===//
516
517bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
518 assert(VT.isFloatingPoint());
Matt Arsenaulta1474382014-08-15 18:42:15 +0000519 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000520}
521
522bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
523 assert(VT.isFloatingPoint());
Matt Arsenault13623d02014-08-15 18:42:18 +0000524 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000525}
526
Matt Arsenault65ad1602015-05-24 00:51:27 +0000527bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(EVT MemVT,
528 unsigned NumElem,
529 unsigned AS) const {
530 return true;
531}
532
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000533bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000534 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000535 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
536}
537
538bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
539 // Truncate is just accessing a subregister.
540 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
541 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000542}
543
Matt Arsenaultb517c812014-03-27 17:23:31 +0000544bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000545 unsigned SrcSize = Src->getScalarSizeInBits();
546 unsigned DestSize = Dest->getScalarSizeInBits();
Matt Arsenaultb517c812014-03-27 17:23:31 +0000547
548 return SrcSize == 32 && DestSize == 64;
549}
550
551bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
552 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
553 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
554 // this will enable reducing 64-bit operations the 32-bit, which is always
555 // good.
556 return Src == MVT::i32 && Dest == MVT::i64;
557}
558
Aaron Ballman3c81e462014-06-26 13:45:47 +0000559bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
560 return isZExtFree(Val.getValueType(), VT2);
561}
562
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000563bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
564 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
565 // limited number of native 64-bit operations. Shrinking an operation to fit
566 // in a single 32-bit register should always be helpful. As currently used,
567 // this is much less general than the name suggests, and is only used in
568 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
569 // not profitable, and may actually be harmful.
570 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
571}
572
Tom Stellardc54731a2013-07-23 23:55:03 +0000573//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000574// TargetLowering Callbacks
575//===---------------------------------------------------------------------===//
576
Christian Konig2c8f6d52013-03-07 09:03:52 +0000577void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
578 const SmallVectorImpl<ISD::InputArg> &Ins) const {
579
580 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000581}
582
583SDValue AMDGPUTargetLowering::LowerReturn(
584 SDValue Chain,
585 CallingConv::ID CallConv,
586 bool isVarArg,
587 const SmallVectorImpl<ISD::OutputArg> &Outs,
588 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000589 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000590 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
591}
592
593//===---------------------------------------------------------------------===//
594// Target specific lowering
595//===---------------------------------------------------------------------===//
596
Matt Arsenault16353872014-04-22 16:42:00 +0000597SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
598 SmallVectorImpl<SDValue> &InVals) const {
599 SDValue Callee = CLI.Callee;
600 SelectionDAG &DAG = CLI.DAG;
601
602 const Function &Fn = *DAG.getMachineFunction().getFunction();
603
604 StringRef FuncName("<unknown>");
605
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000606 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
607 FuncName = G->getSymbol();
608 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000609 FuncName = G->getGlobal()->getName();
610
611 DiagnosticInfoUnsupported NoCalls(Fn, "call to function " + FuncName);
612 DAG.getContext()->diagnose(NoCalls);
613 return SDValue();
614}
615
Matt Arsenault14d46452014-06-15 20:23:38 +0000616SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
617 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000618 switch (Op.getOpcode()) {
619 default:
620 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000621 llvm_unreachable("Custom lowering code for this"
622 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000623 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000624 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000625 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
626 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000627 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000628 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
629 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000630 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000631 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000632 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
633 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000634 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000635 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000636 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000637 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000638 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000639 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000640 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
641 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000642 }
643 return Op;
644}
645
Matt Arsenaultd125d742014-03-27 17:23:24 +0000646void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
647 SmallVectorImpl<SDValue> &Results,
648 SelectionDAG &DAG) const {
649 switch (N->getOpcode()) {
650 case ISD::SIGN_EXTEND_INREG:
651 // Different parts of legalization seem to interpret which type of
652 // sign_extend_inreg is the one to check for custom lowering. The extended
653 // from type is what really matters, but some places check for custom
654 // lowering of the result type. This results in trying to use
655 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
656 // nothing here and let the illegal result integer be handled normally.
657 return;
Matt Arsenault961ca432014-06-27 02:33:47 +0000658 case ISD::LOAD: {
659 SDNode *Node = LowerLOAD(SDValue(N, 0), DAG).getNode();
Matt Arsenaultc324b952014-07-02 17:44:53 +0000660 if (!Node)
661 return;
662
Matt Arsenault961ca432014-06-27 02:33:47 +0000663 Results.push_back(SDValue(Node, 0));
664 Results.push_back(SDValue(Node, 1));
665 // XXX: LLVM seems not to replace Chain Value inside CustomWidenLowerNode
666 // function
667 DAG.ReplaceAllUsesOfValueWith(SDValue(N,1), SDValue(Node, 1));
668 return;
669 }
670 case ISD::STORE: {
Matt Arsenaultc324b952014-07-02 17:44:53 +0000671 SDValue Lowered = LowerSTORE(SDValue(N, 0), DAG);
672 if (Lowered.getNode())
673 Results.push_back(Lowered);
Matt Arsenault961ca432014-06-27 02:33:47 +0000674 return;
675 }
Matt Arsenaultd125d742014-03-27 17:23:24 +0000676 default:
677 return;
678 }
679}
680
Matt Arsenault40100882014-05-21 22:59:17 +0000681// FIXME: This implements accesses to initialized globals in the constant
682// address space by copying them to private and accessing that. It does not
683// properly handle illegal types or vectors. The private vector loads are not
684// scalarized, and the illegal scalars hit an assertion. This technique will not
685// work well with large initializers, and this should eventually be
686// removed. Initialized globals should be placed into a data section that the
687// runtime will load into a buffer before the kernel is executed. Uses of the
688// global need to be replaced with a pointer loaded from an implicit kernel
689// argument into this buffer holding the copy of the data, which will remove the
690// need for any of this.
Tom Stellard04c0e982014-01-22 19:24:21 +0000691SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
692 const GlobalValue *GV,
693 const SDValue &InitPtr,
694 SDValue Chain,
695 SelectionDAG &DAG) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000696 const DataLayout &TD = DAG.getDataLayout();
Tom Stellard04c0e982014-01-22 19:24:21 +0000697 SDLoc DL(InitPtr);
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000698 Type *InitTy = Init->getType();
699
Tom Stellard04c0e982014-01-22 19:24:21 +0000700 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000701 EVT VT = EVT::getEVT(InitTy);
702 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000703 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000704 MachinePointerInfo(UndefValue::get(PtrTy)), false,
705 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenault46013d92014-05-11 21:24:41 +0000706 }
707
708 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000709 EVT VT = EVT::getEVT(CFP->getType());
710 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000711 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000712 MachinePointerInfo(UndefValue::get(PtrTy)), false,
713 false, TD.getPrefTypeAlignment(CFP->getType()));
Matt Arsenault46013d92014-05-11 21:24:41 +0000714 }
715
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000716 if (StructType *ST = dyn_cast<StructType>(InitTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000717 const StructLayout *SL = TD.getStructLayout(ST);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000718
Tom Stellard04c0e982014-01-22 19:24:21 +0000719 EVT PtrVT = InitPtr.getValueType();
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000720 SmallVector<SDValue, 8> Chains;
721
722 for (unsigned I = 0, N = ST->getNumElements(); I != N; ++I) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000723 SDValue Offset = DAG.getConstant(SL->getElementOffset(I), DL, PtrVT);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000724 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
725
726 Constant *Elt = Init->getAggregateElement(I);
727 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
728 }
729
730 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
731 }
732
733 if (SequentialType *SeqTy = dyn_cast<SequentialType>(InitTy)) {
734 EVT PtrVT = InitPtr.getValueType();
735
736 unsigned NumElements;
737 if (ArrayType *AT = dyn_cast<ArrayType>(SeqTy))
738 NumElements = AT->getNumElements();
739 else if (VectorType *VT = dyn_cast<VectorType>(SeqTy))
740 NumElements = VT->getNumElements();
741 else
742 llvm_unreachable("Unexpected type");
743
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000744 unsigned EltSize = TD.getTypeAllocSize(SeqTy->getElementType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000745 SmallVector<SDValue, 8> Chains;
746 for (unsigned i = 0; i < NumElements; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000747 SDValue Offset = DAG.getConstant(i * EltSize, DL, PtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000748 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000749
750 Constant *Elt = Init->getAggregateElement(i);
751 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
Tom Stellard04c0e982014-01-22 19:24:21 +0000752 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000753
Craig Topper48d114b2014-04-26 18:35:24 +0000754 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Tom Stellard04c0e982014-01-22 19:24:21 +0000755 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000756
Matt Arsenaulte682a192014-06-14 04:26:05 +0000757 if (isa<UndefValue>(Init)) {
758 EVT VT = EVT::getEVT(InitTy);
759 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
760 return DAG.getStore(Chain, DL, DAG.getUNDEF(VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000761 MachinePointerInfo(UndefValue::get(PtrTy)), false,
762 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenaulte682a192014-06-14 04:26:05 +0000763 }
764
Matt Arsenault46013d92014-05-11 21:24:41 +0000765 Init->dump();
766 llvm_unreachable("Unhandled constant initializer");
Tom Stellard04c0e982014-01-22 19:24:21 +0000767}
768
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000769static bool hasDefinedInitializer(const GlobalValue *GV) {
770 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
771 if (!GVar || !GVar->hasInitializer())
772 return false;
773
774 if (isa<UndefValue>(GVar->getInitializer()))
775 return false;
776
777 return true;
778}
779
Tom Stellardc026e8b2013-06-28 15:47:08 +0000780SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
781 SDValue Op,
782 SelectionDAG &DAG) const {
783
Mehdi Amini44ede332015-07-09 02:09:04 +0000784 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000785 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000786 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000787
Tom Stellard04c0e982014-01-22 19:24:21 +0000788 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000789 case AMDGPUAS::LOCAL_ADDRESS: {
790 // XXX: What does the value of G->getOffset() mean?
791 assert(G->getOffset() == 0 &&
792 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000793
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000794 // TODO: We could emit code to handle the initialization somewhere.
795 if (hasDefinedInitializer(GV))
796 break;
797
Tom Stellard04c0e982014-01-22 19:24:21 +0000798 unsigned Offset;
799 if (MFI->LocalMemoryObjects.count(GV) == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000800 uint64_t Size = DL.getTypeAllocSize(GV->getType()->getElementType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000801 Offset = MFI->LDSSize;
802 MFI->LocalMemoryObjects[GV] = Offset;
803 // XXX: Account for alignment?
804 MFI->LDSSize += Size;
805 } else {
806 Offset = MFI->LocalMemoryObjects[GV];
807 }
808
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000809 return DAG.getConstant(Offset, SDLoc(Op),
Mehdi Amini44ede332015-07-09 02:09:04 +0000810 getPointerTy(DL, AMDGPUAS::LOCAL_ADDRESS));
Tom Stellard04c0e982014-01-22 19:24:21 +0000811 }
812 case AMDGPUAS::CONSTANT_ADDRESS: {
813 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
814 Type *EltType = GV->getType()->getElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +0000815 unsigned Size = DL.getTypeAllocSize(EltType);
816 unsigned Alignment = DL.getPrefTypeAlignment(EltType);
Tom Stellard04c0e982014-01-22 19:24:21 +0000817
Mehdi Amini44ede332015-07-09 02:09:04 +0000818 MVT PrivPtrVT = getPointerTy(DL, AMDGPUAS::PRIVATE_ADDRESS);
819 MVT ConstPtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000820
Tom Stellard04c0e982014-01-22 19:24:21 +0000821 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000822 SDValue InitPtr = DAG.getFrameIndex(FI, PrivPtrVT);
823
824 const GlobalVariable *Var = cast<GlobalVariable>(GV);
825 if (!Var->hasInitializer()) {
826 // This has no use, but bugpoint will hit it.
827 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
828 }
829
830 const Constant *Init = Var->getInitializer();
Tom Stellard04c0e982014-01-22 19:24:21 +0000831 SmallVector<SDNode*, 8> WorkList;
832
833 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
834 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
835 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
836 continue;
837 WorkList.push_back(*I);
838 }
839 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
840 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
841 E = WorkList.end(); I != E; ++I) {
842 SmallVector<SDValue, 8> Ops;
843 Ops.push_back(Chain);
844 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
845 Ops.push_back((*I)->getOperand(i));
846 }
Craig Topper8c0b4d02014-04-28 05:57:50 +0000847 DAG.UpdateNodeOperands(*I, Ops);
Tom Stellard04c0e982014-01-22 19:24:21 +0000848 }
Matt Arsenaulte682a192014-06-14 04:26:05 +0000849 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000850 }
851 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000852
853 const Function &Fn = *DAG.getMachineFunction().getFunction();
854 DiagnosticInfoUnsupported BadInit(Fn,
855 "initializer for address space");
856 DAG.getContext()->diagnose(BadInit);
857 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000858}
859
Tom Stellardd86003e2013-08-14 23:25:00 +0000860SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
861 SelectionDAG &DAG) const {
862 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000863
Tom Stellardff5cf0e2015-04-23 22:59:24 +0000864 for (const SDUse &U : Op->ops())
865 DAG.ExtractVectorElements(U.get(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000866
Craig Topper48d114b2014-04-26 18:35:24 +0000867 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000868}
869
870SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
871 SelectionDAG &DAG) const {
872
873 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000874 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000875 EVT VT = Op.getValueType();
876 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
877 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000878
Craig Topper48d114b2014-04-26 18:35:24 +0000879 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000880}
881
Tom Stellard81d871d2013-11-13 23:36:50 +0000882SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
883 SelectionDAG &DAG) const {
884
885 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopher7792e322015-01-30 23:24:40 +0000886 const AMDGPUFrameLowering *TFL = Subtarget->getFrameLowering();
Tom Stellard81d871d2013-11-13 23:36:50 +0000887
Matt Arsenault10da3b22014-06-11 03:30:06 +0000888 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(Op);
Tom Stellard81d871d2013-11-13 23:36:50 +0000889
890 unsigned FrameIndex = FIN->getIndex();
James Y Knight5567baf2015-08-15 02:32:35 +0000891 unsigned IgnoredFrameReg;
892 unsigned Offset =
893 TFL->getFrameIndexReference(MF, FrameIndex, IgnoredFrameReg);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000894 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF), SDLoc(Op),
Tom Stellard81d871d2013-11-13 23:36:50 +0000895 Op.getValueType());
896}
Tom Stellardd86003e2013-08-14 23:25:00 +0000897
Tom Stellard75aadc22012-12-11 21:25:42 +0000898SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
899 SelectionDAG &DAG) const {
900 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000901 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000902 EVT VT = Op.getValueType();
903
904 switch (IntrinsicID) {
905 default: return Op;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000906 case AMDGPUIntrinsic::AMDGPU_abs:
907 case AMDGPUIntrinsic::AMDIL_abs: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +0000908 return LowerIntrinsicIABS(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000909 case AMDGPUIntrinsic::AMDGPU_lrp:
910 return LowerIntrinsicLRP(Op, DAG);
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000911
912 case AMDGPUIntrinsic::AMDGPU_clamp:
913 case AMDGPUIntrinsic::AMDIL_clamp: // Legacy name.
914 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
915 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
916
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000917 case Intrinsic::AMDGPU_div_scale: {
918 // 3rd parameter required to be a constant.
919 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
920 if (!Param)
921 return DAG.getUNDEF(VT);
922
923 // Translate to the operands expected by the machine instruction. The
924 // first parameter must be the same as the first instruction.
925 SDValue Numerator = Op.getOperand(1);
926 SDValue Denominator = Op.getOperand(2);
Matt Arsenaulta276c3e2014-09-26 17:55:09 +0000927
928 // Note this order is opposite of the machine instruction's operations,
929 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
930 // intrinsic has the numerator as the first operand to match a normal
931 // division operation.
932
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000933 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
934
Chandler Carruth3de980d2014-07-25 09:19:23 +0000935 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
936 Denominator, Numerator);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000937 }
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000938
939 case Intrinsic::AMDGPU_div_fmas:
940 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
Matt Arsenault1bc9d952015-02-14 04:22:00 +0000941 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
942 Op.getOperand(4));
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000943
944 case Intrinsic::AMDGPU_div_fixup:
945 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
946 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
947
948 case Intrinsic::AMDGPU_trig_preop:
949 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
950 Op.getOperand(1), Op.getOperand(2));
951
952 case Intrinsic::AMDGPU_rcp:
953 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
954
955 case Intrinsic::AMDGPU_rsq:
956 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
957
Matt Arsenault257d48d2014-06-24 22:13:39 +0000958 case AMDGPUIntrinsic::AMDGPU_legacy_rsq:
959 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
960
961 case Intrinsic::AMDGPU_rsq_clamped:
Marek Olsakbe047802014-12-07 12:19:03 +0000962 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
963 Type *Type = VT.getTypeForEVT(*DAG.getContext());
964 APFloat Max = APFloat::getLargest(Type->getFltSemantics());
965 APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
966
967 SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
968 SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000969 DAG.getConstantFP(Max, DL, VT));
Marek Olsakbe047802014-12-07 12:19:03 +0000970 return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000971 DAG.getConstantFP(Min, DL, VT));
Marek Olsakbe047802014-12-07 12:19:03 +0000972 } else {
973 return DAG.getNode(AMDGPUISD::RSQ_CLAMPED, DL, VT, Op.getOperand(1));
974 }
Matt Arsenault257d48d2014-06-24 22:13:39 +0000975
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000976 case Intrinsic::AMDGPU_ldexp:
977 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT, Op.getOperand(1),
978 Op.getOperand(2));
979
Tom Stellard75aadc22012-12-11 21:25:42 +0000980 case AMDGPUIntrinsic::AMDGPU_imax:
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000981 return DAG.getNode(ISD::SMAX, DL, VT, Op.getOperand(1),
982 Op.getOperand(2));
Tom Stellard75aadc22012-12-11 21:25:42 +0000983 case AMDGPUIntrinsic::AMDGPU_umax:
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000984 return DAG.getNode(ISD::UMAX, DL, VT, Op.getOperand(1),
985 Op.getOperand(2));
Tom Stellard75aadc22012-12-11 21:25:42 +0000986 case AMDGPUIntrinsic::AMDGPU_imin:
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000987 return DAG.getNode(ISD::SMIN, DL, VT, Op.getOperand(1),
988 Op.getOperand(2));
Tom Stellard75aadc22012-12-11 21:25:42 +0000989 case AMDGPUIntrinsic::AMDGPU_umin:
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000990 return DAG.getNode(ISD::UMIN, DL, VT, Op.getOperand(1),
991 Op.getOperand(2));
Matt Arsenault4c537172014-03-31 18:21:18 +0000992
Matt Arsenault62b17372014-05-12 17:49:57 +0000993 case AMDGPUIntrinsic::AMDGPU_umul24:
994 return DAG.getNode(AMDGPUISD::MUL_U24, DL, VT,
995 Op.getOperand(1), Op.getOperand(2));
996
997 case AMDGPUIntrinsic::AMDGPU_imul24:
998 return DAG.getNode(AMDGPUISD::MUL_I24, DL, VT,
999 Op.getOperand(1), Op.getOperand(2));
1000
Matt Arsenaulteb260202014-05-22 18:00:15 +00001001 case AMDGPUIntrinsic::AMDGPU_umad24:
1002 return DAG.getNode(AMDGPUISD::MAD_U24, DL, VT,
1003 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
1004
1005 case AMDGPUIntrinsic::AMDGPU_imad24:
1006 return DAG.getNode(AMDGPUISD::MAD_I24, DL, VT,
1007 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
1008
Matt Arsenault364a6742014-06-11 17:50:44 +00001009 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte0:
1010 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Op.getOperand(1));
1011
1012 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte1:
1013 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE1, DL, VT, Op.getOperand(1));
1014
1015 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte2:
1016 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE2, DL, VT, Op.getOperand(1));
1017
1018 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte3:
1019 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE3, DL, VT, Op.getOperand(1));
1020
Matt Arsenault4c537172014-03-31 18:21:18 +00001021 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
1022 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
1023 Op.getOperand(1),
1024 Op.getOperand(2),
1025 Op.getOperand(3));
1026
1027 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
1028 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
1029 Op.getOperand(1),
1030 Op.getOperand(2),
1031 Op.getOperand(3));
1032
1033 case AMDGPUIntrinsic::AMDGPU_bfi:
1034 return DAG.getNode(AMDGPUISD::BFI, DL, VT,
1035 Op.getOperand(1),
1036 Op.getOperand(2),
1037 Op.getOperand(3));
1038
1039 case AMDGPUIntrinsic::AMDGPU_bfm:
1040 return DAG.getNode(AMDGPUISD::BFM, DL, VT,
1041 Op.getOperand(1),
1042 Op.getOperand(2));
1043
Matt Arsenault43160e72014-06-18 17:13:57 +00001044 case AMDGPUIntrinsic::AMDGPU_brev:
1045 return DAG.getNode(AMDGPUISD::BREV, DL, VT, Op.getOperand(1));
1046
Matt Arsenault4831ce52015-01-06 23:00:37 +00001047 case Intrinsic::AMDGPU_class:
1048 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
1049 Op.getOperand(1), Op.getOperand(2));
1050
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00001051 case AMDGPUIntrinsic::AMDIL_exp: // Legacy name.
1052 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
1053
1054 case AMDGPUIntrinsic::AMDIL_round_nearest: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +00001055 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1));
Tom Stellarde9219e02014-07-02 20:53:57 +00001056 case AMDGPUIntrinsic::AMDGPU_trunc: // Legacy name.
Tom Stellard9c603eb2014-06-20 17:06:09 +00001057 return DAG.getNode(ISD::FTRUNC, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +00001058 }
1059}
1060
1061///IABS(a) = SMAX(sub(0, a), a)
1062SDValue AMDGPUTargetLowering::LowerIntrinsicIABS(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001063 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001064 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001065 EVT VT = Op.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001066 SDValue Neg = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
1067 Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +00001068
Matt Arsenault5881f4e2015-06-09 00:52:37 +00001069 return DAG.getNode(ISD::SMAX, DL, VT, Neg, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +00001070}
1071
1072/// Linear Interpolation
1073/// LRP(a, b, c) = muladd(a, b, (1 - a) * c)
1074SDValue AMDGPUTargetLowering::LowerIntrinsicLRP(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001075 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001076 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001077 EVT VT = Op.getValueType();
1078 SDValue OneSubA = DAG.getNode(ISD::FSUB, DL, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001079 DAG.getConstantFP(1.0f, DL, MVT::f32),
Tom Stellard75aadc22012-12-11 21:25:42 +00001080 Op.getOperand(1));
1081 SDValue OneSubAC = DAG.getNode(ISD::FMUL, DL, VT, OneSubA,
1082 Op.getOperand(3));
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001083 return DAG.getNode(ISD::FADD, DL, VT,
1084 DAG.getNode(ISD::FMUL, DL, VT, Op.getOperand(1), Op.getOperand(2)),
1085 OneSubAC);
Tom Stellard75aadc22012-12-11 21:25:42 +00001086}
1087
1088/// \brief Generate Min/Max node
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001089SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(SDLoc DL,
1090 EVT VT,
1091 SDValue LHS,
1092 SDValue RHS,
1093 SDValue True,
1094 SDValue False,
1095 SDValue CC,
1096 DAGCombinerInfo &DCI) const {
1097 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1098 return SDValue();
1099
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001100 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
1101 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001102
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001103 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +00001104 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
1105 switch (CCOpcode) {
1106 case ISD::SETOEQ:
1107 case ISD::SETONE:
1108 case ISD::SETUNE:
1109 case ISD::SETNE:
1110 case ISD::SETUEQ:
1111 case ISD::SETEQ:
1112 case ISD::SETFALSE:
1113 case ISD::SETFALSE2:
1114 case ISD::SETTRUE:
1115 case ISD::SETTRUE2:
1116 case ISD::SETUO:
1117 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001118 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001119 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001120 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001121 if (LHS == True)
1122 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1123 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1124 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001125 case ISD::SETOLE:
1126 case ISD::SETOLT:
1127 case ISD::SETLE:
1128 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001129 // Ordered. Assume ordered for undefined.
1130
1131 // Only do this after legalization to avoid interfering with other combines
1132 // which might occur.
1133 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1134 !DCI.isCalledByLegalizer())
1135 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +00001136
Matt Arsenault36094d72014-11-15 05:02:57 +00001137 // We need to permute the operands to get the correct NaN behavior. The
1138 // selected operand is the second one based on the failing compare with NaN,
1139 // so permute it based on the compare type the hardware uses.
1140 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001141 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
1142 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001143 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001144 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001145 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +00001146 if (LHS == True)
1147 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
1148 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001149 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001150 case ISD::SETGT:
1151 case ISD::SETGE:
1152 case ISD::SETOGE:
1153 case ISD::SETOGT: {
1154 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1155 !DCI.isCalledByLegalizer())
1156 return SDValue();
1157
1158 if (LHS == True)
1159 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1160 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1161 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001162 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001163 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001164 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001165 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001166}
1167
Matt Arsenault83e60582014-07-24 17:10:35 +00001168SDValue AMDGPUTargetLowering::ScalarizeVectorLoad(const SDValue Op,
1169 SelectionDAG &DAG) const {
1170 LoadSDNode *Load = cast<LoadSDNode>(Op);
1171 EVT MemVT = Load->getMemoryVT();
1172 EVT MemEltVT = MemVT.getVectorElementType();
1173
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001174 EVT LoadVT = Op.getValueType();
Matt Arsenault83e60582014-07-24 17:10:35 +00001175 EVT EltVT = LoadVT.getVectorElementType();
Tom Stellard35bb18c2013-08-26 15:06:04 +00001176 EVT PtrVT = Load->getBasePtr().getValueType();
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001177
Tom Stellard35bb18c2013-08-26 15:06:04 +00001178 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
1179 SmallVector<SDValue, 8> Loads;
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001180 SmallVector<SDValue, 8> Chains;
1181
Tom Stellard35bb18c2013-08-26 15:06:04 +00001182 SDLoc SL(Op);
Matt Arsenault83e60582014-07-24 17:10:35 +00001183 unsigned MemEltSize = MemEltVT.getStoreSize();
1184 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
Tom Stellard35bb18c2013-08-26 15:06:04 +00001185
Matt Arsenault83e60582014-07-24 17:10:35 +00001186 for (unsigned i = 0; i < NumElts; ++i) {
Tom Stellard35bb18c2013-08-26 15:06:04 +00001187 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001188 DAG.getConstant(i * MemEltSize, SL, PtrVT));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001189
1190 SDValue NewLoad
1191 = DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
1192 Load->getChain(), Ptr,
Matt Arsenault83e60582014-07-24 17:10:35 +00001193 SrcValue.getWithOffset(i * MemEltSize),
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001194 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001195 Load->isInvariant(), Load->getAlignment());
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001196 Loads.push_back(NewLoad.getValue(0));
1197 Chains.push_back(NewLoad.getValue(1));
Tom Stellard35bb18c2013-08-26 15:06:04 +00001198 }
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001199
1200 SDValue Ops[] = {
1201 DAG.getNode(ISD::BUILD_VECTOR, SL, LoadVT, Loads),
1202 DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains)
1203 };
1204
1205 return DAG.getMergeValues(Ops, SL);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001206}
1207
Matt Arsenault83e60582014-07-24 17:10:35 +00001208SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1209 SelectionDAG &DAG) const {
1210 EVT VT = Op.getValueType();
1211
1212 // If this is a 2 element vector, we really want to scalarize and not create
1213 // weird 1 element vectors.
1214 if (VT.getVectorNumElements() == 2)
1215 return ScalarizeVectorLoad(Op, DAG);
1216
1217 LoadSDNode *Load = cast<LoadSDNode>(Op);
1218 SDValue BasePtr = Load->getBasePtr();
1219 EVT PtrVT = BasePtr.getValueType();
1220 EVT MemVT = Load->getMemoryVT();
1221 SDLoc SL(Op);
1222 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
1223
1224 EVT LoVT, HiVT;
1225 EVT LoMemVT, HiMemVT;
1226 SDValue Lo, Hi;
1227
1228 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1229 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1230 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
1231 SDValue LoLoad
1232 = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1233 Load->getChain(), BasePtr,
1234 SrcValue,
1235 LoMemVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001236 Load->isInvariant(), Load->getAlignment());
Matt Arsenault83e60582014-07-24 17:10:35 +00001237
1238 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001239 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1240 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001241
1242 SDValue HiLoad
1243 = DAG.getExtLoad(Load->getExtensionType(), SL, HiVT,
1244 Load->getChain(), HiPtr,
1245 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1246 HiMemVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001247 Load->isInvariant(), Load->getAlignment());
Matt Arsenault83e60582014-07-24 17:10:35 +00001248
1249 SDValue Ops[] = {
1250 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1251 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1252 LoLoad.getValue(1), HiLoad.getValue(1))
1253 };
1254
1255 return DAG.getMergeValues(Ops, SL);
1256}
1257
Tom Stellard2ffc3302013-08-26 15:05:44 +00001258SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
1259 SelectionDAG &DAG) const {
Matt Arsenault10da3b22014-06-11 03:30:06 +00001260 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001261 EVT MemVT = Store->getMemoryVT();
1262 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +00001263
Matt Arsenaultca6dcfc2014-03-05 21:47:22 +00001264 // Byte stores are really expensive, so if possible, try to pack 32-bit vector
1265 // truncating store into an i32 store.
1266 // XXX: We could also handle optimize other vector bitwidths.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001267 if (!MemVT.isVector() || MemBits > 32) {
1268 return SDValue();
1269 }
1270
1271 SDLoc DL(Op);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001272 SDValue Value = Store->getValue();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001273 EVT VT = Value.getValueType();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001274 EVT ElemVT = VT.getVectorElementType();
1275 SDValue Ptr = Store->getBasePtr();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001276 EVT MemEltVT = MemVT.getVectorElementType();
1277 unsigned MemEltBits = MemEltVT.getSizeInBits();
1278 unsigned MemNumElements = MemVT.getVectorNumElements();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001279 unsigned PackedSize = MemVT.getStoreSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001280 SDValue Mask = DAG.getConstant((1 << MemEltBits) - 1, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001281
1282 assert(Value.getValueType().getScalarSizeInBits() >= 32);
Matt Arsenault02117142014-03-11 01:38:53 +00001283
Tom Stellard2ffc3302013-08-26 15:05:44 +00001284 SDValue PackedValue;
1285 for (unsigned i = 0; i < MemNumElements; ++i) {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001286 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001287 DAG.getConstant(i, DL, MVT::i32));
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001288 Elt = DAG.getZExtOrTrunc(Elt, DL, MVT::i32);
1289 Elt = DAG.getNode(ISD::AND, DL, MVT::i32, Elt, Mask); // getZeroExtendInReg
1290
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001291 SDValue Shift = DAG.getConstant(MemEltBits * i, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001292 Elt = DAG.getNode(ISD::SHL, DL, MVT::i32, Elt, Shift);
1293
Tom Stellard2ffc3302013-08-26 15:05:44 +00001294 if (i == 0) {
1295 PackedValue = Elt;
1296 } else {
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001297 PackedValue = DAG.getNode(ISD::OR, DL, MVT::i32, PackedValue, Elt);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001298 }
1299 }
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001300
1301 if (PackedSize < 32) {
1302 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), PackedSize);
1303 return DAG.getTruncStore(Store->getChain(), DL, PackedValue, Ptr,
1304 Store->getMemOperand()->getPointerInfo(),
1305 PackedVT,
1306 Store->isNonTemporal(), Store->isVolatile(),
1307 Store->getAlignment());
1308 }
1309
Tom Stellard2ffc3302013-08-26 15:05:44 +00001310 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001311 Store->getMemOperand()->getPointerInfo(),
Tom Stellard2ffc3302013-08-26 15:05:44 +00001312 Store->isVolatile(), Store->isNonTemporal(),
1313 Store->getAlignment());
1314}
1315
Matt Arsenault83e60582014-07-24 17:10:35 +00001316SDValue AMDGPUTargetLowering::ScalarizeVectorStore(SDValue Op,
1317 SelectionDAG &DAG) const {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001318 StoreSDNode *Store = cast<StoreSDNode>(Op);
1319 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
1320 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
1321 EVT PtrVT = Store->getBasePtr().getValueType();
1322 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
1323 SDLoc SL(Op);
1324
1325 SmallVector<SDValue, 8> Chains;
1326
Matt Arsenault83e60582014-07-24 17:10:35 +00001327 unsigned EltSize = MemEltVT.getStoreSize();
1328 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1329
Tom Stellard2ffc3302013-08-26 15:05:44 +00001330 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1331 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
Matt Arsenault83e60582014-07-24 17:10:35 +00001332 Store->getValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001333 DAG.getConstant(i, SL, MVT::i32));
Matt Arsenault83e60582014-07-24 17:10:35 +00001334
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001335 SDValue Offset = DAG.getConstant(i * MemEltVT.getStoreSize(), SL, PtrVT);
Matt Arsenault83e60582014-07-24 17:10:35 +00001336 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Store->getBasePtr(), Offset);
1337 SDValue NewStore =
1338 DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
1339 SrcValue.getWithOffset(i * EltSize),
1340 MemEltVT, Store->isNonTemporal(), Store->isVolatile(),
1341 Store->getAlignment());
1342 Chains.push_back(NewStore);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001343 }
Matt Arsenault83e60582014-07-24 17:10:35 +00001344
Craig Topper48d114b2014-04-26 18:35:24 +00001345 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001346}
1347
Matt Arsenault83e60582014-07-24 17:10:35 +00001348SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1349 SelectionDAG &DAG) const {
1350 StoreSDNode *Store = cast<StoreSDNode>(Op);
1351 SDValue Val = Store->getValue();
1352 EVT VT = Val.getValueType();
1353
1354 // If this is a 2 element vector, we really want to scalarize and not create
1355 // weird 1 element vectors.
1356 if (VT.getVectorNumElements() == 2)
1357 return ScalarizeVectorStore(Op, DAG);
1358
1359 EVT MemVT = Store->getMemoryVT();
1360 SDValue Chain = Store->getChain();
1361 SDValue BasePtr = Store->getBasePtr();
1362 SDLoc SL(Op);
1363
1364 EVT LoVT, HiVT;
1365 EVT LoMemVT, HiMemVT;
1366 SDValue Lo, Hi;
1367
1368 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1369 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1370 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1371
1372 EVT PtrVT = BasePtr.getValueType();
1373 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001374 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1375 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001376
1377 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1378 SDValue LoStore
1379 = DAG.getTruncStore(Chain, SL, Lo,
1380 BasePtr,
1381 SrcValue,
1382 LoMemVT,
1383 Store->isNonTemporal(),
1384 Store->isVolatile(),
1385 Store->getAlignment());
1386 SDValue HiStore
1387 = DAG.getTruncStore(Chain, SL, Hi,
1388 HiPtr,
1389 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1390 HiMemVT,
1391 Store->isNonTemporal(),
1392 Store->isVolatile(),
1393 Store->getAlignment());
1394
1395 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1396}
1397
1398
Tom Stellarde9373602014-01-22 19:24:14 +00001399SDValue AMDGPUTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1400 SDLoc DL(Op);
1401 LoadSDNode *Load = cast<LoadSDNode>(Op);
1402 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaultf9a995d2014-03-06 17:34:12 +00001403 EVT VT = Op.getValueType();
1404 EVT MemVT = Load->getMemoryVT();
1405
Matt Arsenault470acd82014-04-15 22:28:39 +00001406 if (ExtType == ISD::NON_EXTLOAD && VT.getSizeInBits() < 32) {
1407 assert(VT == MVT::i1 && "Only i1 non-extloads expected");
1408 // FIXME: Copied from PPC
1409 // First, load into 32 bits, then truncate to 1 bit.
1410
1411 SDValue Chain = Load->getChain();
1412 SDValue BasePtr = Load->getBasePtr();
1413 MachineMemOperand *MMO = Load->getMemOperand();
1414
1415 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
1416 BasePtr, MVT::i8, MMO);
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001417
1418 SDValue Ops[] = {
1419 DAG.getNode(ISD::TRUNCATE, DL, VT, NewLD),
1420 NewLD.getValue(1)
1421 };
1422
1423 return DAG.getMergeValues(Ops, DL);
Matt Arsenault470acd82014-04-15 22:28:39 +00001424 }
1425
Tom Stellardb37f7972014-08-05 14:40:52 +00001426 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS ||
1427 Load->getAddressSpace() != AMDGPUAS::PRIVATE_ADDRESS ||
Tom Stellard4973a132014-08-01 21:55:50 +00001428 ExtType == ISD::NON_EXTLOAD || Load->getMemoryVT().bitsGE(MVT::i32))
1429 return SDValue();
1430
Jan Veselya2143fa2015-05-26 18:07:21 +00001431 // <SI && AS=PRIVATE && EXTLOAD && size < 32bit,
1432 // register (2-)byte extract.
Tom Stellard4973a132014-08-01 21:55:50 +00001433
Jan Veselya2143fa2015-05-26 18:07:21 +00001434 // Get Register holding the target.
Tom Stellard4973a132014-08-01 21:55:50 +00001435 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001436 DAG.getConstant(2, DL, MVT::i32));
Jan Veselya2143fa2015-05-26 18:07:21 +00001437 // Load the Register.
Tom Stellard4973a132014-08-01 21:55:50 +00001438 SDValue Ret = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
1439 Load->getChain(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001440 DAG.getTargetConstant(0, DL, MVT::i32),
Tom Stellard4973a132014-08-01 21:55:50 +00001441 Op.getOperand(2));
Jan Veselya2143fa2015-05-26 18:07:21 +00001442
1443 // Get offset within the register.
Tom Stellard4973a132014-08-01 21:55:50 +00001444 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32,
1445 Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001446 DAG.getConstant(0x3, DL, MVT::i32));
Jan Veselya2143fa2015-05-26 18:07:21 +00001447
1448 // Bit offset of target byte (byteIdx * 8).
Tom Stellard4973a132014-08-01 21:55:50 +00001449 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001450 DAG.getConstant(3, DL, MVT::i32));
Tom Stellard4973a132014-08-01 21:55:50 +00001451
Jan Veselya2143fa2015-05-26 18:07:21 +00001452 // Shift to the right.
Tom Stellard4973a132014-08-01 21:55:50 +00001453 Ret = DAG.getNode(ISD::SRL, DL, MVT::i32, Ret, ShiftAmt);
1454
Jan Veselya2143fa2015-05-26 18:07:21 +00001455 // Eliminate the upper bits by setting them to ...
Tom Stellard4973a132014-08-01 21:55:50 +00001456 EVT MemEltVT = MemVT.getScalarType();
Jan Veselya2143fa2015-05-26 18:07:21 +00001457
1458 // ... ones.
Tom Stellard4973a132014-08-01 21:55:50 +00001459 if (ExtType == ISD::SEXTLOAD) {
1460 SDValue MemEltVTNode = DAG.getValueType(MemEltVT);
1461
1462 SDValue Ops[] = {
1463 DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, Ret, MemEltVTNode),
1464 Load->getChain()
1465 };
1466
1467 return DAG.getMergeValues(Ops, DL);
1468 }
1469
Jan Veselya2143fa2015-05-26 18:07:21 +00001470 // ... or zeros.
Tom Stellard4973a132014-08-01 21:55:50 +00001471 SDValue Ops[] = {
1472 DAG.getZeroExtendInReg(Ret, DL, MemEltVT),
1473 Load->getChain()
1474 };
1475
1476 return DAG.getMergeValues(Ops, DL);
Tom Stellarde9373602014-01-22 19:24:14 +00001477}
1478
Tom Stellard2ffc3302013-08-26 15:05:44 +00001479SDValue AMDGPUTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Tom Stellarde9373602014-01-22 19:24:14 +00001480 SDLoc DL(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001481 SDValue Result = AMDGPUTargetLowering::MergeVectorStore(Op, DAG);
1482 if (Result.getNode()) {
1483 return Result;
1484 }
1485
1486 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellarde9373602014-01-22 19:24:14 +00001487 SDValue Chain = Store->getChain();
Tom Stellard81d871d2013-11-13 23:36:50 +00001488 if ((Store->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1489 Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) &&
Tom Stellard2ffc3302013-08-26 15:05:44 +00001490 Store->getValue().getValueType().isVector()) {
Matt Arsenault83e60582014-07-24 17:10:35 +00001491 return ScalarizeVectorStore(Op, DAG);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001492 }
Tom Stellarde9373602014-01-22 19:24:14 +00001493
Matt Arsenault74891cd2014-03-15 00:08:22 +00001494 EVT MemVT = Store->getMemoryVT();
Tom Stellarde9373602014-01-22 19:24:14 +00001495 if (Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS &&
Matt Arsenault74891cd2014-03-15 00:08:22 +00001496 MemVT.bitsLT(MVT::i32)) {
Tom Stellarde9373602014-01-22 19:24:14 +00001497 unsigned Mask = 0;
1498 if (Store->getMemoryVT() == MVT::i8) {
1499 Mask = 0xff;
1500 } else if (Store->getMemoryVT() == MVT::i16) {
1501 Mask = 0xffff;
1502 }
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001503 SDValue BasePtr = Store->getBasePtr();
1504 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001505 DAG.getConstant(2, DL, MVT::i32));
Tom Stellarde9373602014-01-22 19:24:14 +00001506 SDValue Dst = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001507 Chain, Ptr,
1508 DAG.getTargetConstant(0, DL, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001509
1510 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001511 DAG.getConstant(0x3, DL, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001512
Tom Stellarde9373602014-01-22 19:24:14 +00001513 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001514 DAG.getConstant(3, DL, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001515
Tom Stellarde9373602014-01-22 19:24:14 +00001516 SDValue SExtValue = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32,
1517 Store->getValue());
Matt Arsenault74891cd2014-03-15 00:08:22 +00001518
1519 SDValue MaskedValue = DAG.getZeroExtendInReg(SExtValue, DL, MemVT);
1520
Tom Stellarde9373602014-01-22 19:24:14 +00001521 SDValue ShiftedValue = DAG.getNode(ISD::SHL, DL, MVT::i32,
1522 MaskedValue, ShiftAmt);
Matt Arsenault74891cd2014-03-15 00:08:22 +00001523
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001524 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32,
1525 DAG.getConstant(Mask, DL, MVT::i32),
Tom Stellarde9373602014-01-22 19:24:14 +00001526 ShiftAmt);
1527 DstMask = DAG.getNode(ISD::XOR, DL, MVT::i32, DstMask,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001528 DAG.getConstant(0xffffffff, DL, MVT::i32));
Tom Stellarde9373602014-01-22 19:24:14 +00001529 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask);
1530
1531 SDValue Value = DAG.getNode(ISD::OR, DL, MVT::i32, Dst, ShiftedValue);
1532 return DAG.getNode(AMDGPUISD::REGISTER_STORE, DL, MVT::Other,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001533 Chain, Value, Ptr,
1534 DAG.getTargetConstant(0, DL, MVT::i32));
Tom Stellarde9373602014-01-22 19:24:14 +00001535 }
Tom Stellard2ffc3302013-08-26 15:05:44 +00001536 return SDValue();
1537}
Tom Stellard75aadc22012-12-11 21:25:42 +00001538
Matt Arsenault0daeb632014-07-24 06:59:20 +00001539// This is a shortcut for integer division because we have fast i32<->f32
1540// conversions, and fast f32 reciprocal instructions. The fractional part of a
1541// float is enough to accurately represent up to a 24-bit integer.
Jan Veselye5ca27d2014-08-12 17:31:20 +00001542SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001543 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001544 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001545 SDValue LHS = Op.getOperand(0);
1546 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001547 MVT IntVT = MVT::i32;
1548 MVT FltVT = MVT::f32;
1549
Jan Veselye5ca27d2014-08-12 17:31:20 +00001550 ISD::NodeType ToFp = sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1551 ISD::NodeType ToInt = sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
1552
Matt Arsenault0daeb632014-07-24 06:59:20 +00001553 if (VT.isVector()) {
1554 unsigned NElts = VT.getVectorNumElements();
1555 IntVT = MVT::getVectorVT(MVT::i32, NElts);
1556 FltVT = MVT::getVectorVT(MVT::f32, NElts);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001557 }
Matt Arsenault0daeb632014-07-24 06:59:20 +00001558
1559 unsigned BitSize = VT.getScalarType().getSizeInBits();
1560
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001561 SDValue jq = DAG.getConstant(1, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001562
Jan Veselye5ca27d2014-08-12 17:31:20 +00001563 if (sign) {
1564 // char|short jq = ia ^ ib;
1565 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001566
Jan Veselye5ca27d2014-08-12 17:31:20 +00001567 // jq = jq >> (bitsize - 2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001568 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
1569 DAG.getConstant(BitSize - 2, DL, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001570
Jan Veselye5ca27d2014-08-12 17:31:20 +00001571 // jq = jq | 0x1
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001572 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
Jan Veselye5ca27d2014-08-12 17:31:20 +00001573
1574 // jq = (int)jq
1575 jq = DAG.getSExtOrTrunc(jq, DL, IntVT);
1576 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001577
1578 // int ia = (int)LHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001579 SDValue ia = sign ?
1580 DAG.getSExtOrTrunc(LHS, DL, IntVT) : DAG.getZExtOrTrunc(LHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001581
1582 // int ib, (int)RHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001583 SDValue ib = sign ?
1584 DAG.getSExtOrTrunc(RHS, DL, IntVT) : DAG.getZExtOrTrunc(RHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001585
1586 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001587 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001588
1589 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001590 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001591
1592 // float fq = native_divide(fa, fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001593 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1594 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001595
1596 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001597 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001598
1599 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001600 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001601
1602 // float fr = mad(fqneg, fb, fa);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001603 SDValue fr = DAG.getNode(ISD::FADD, DL, FltVT,
1604 DAG.getNode(ISD::FMUL, DL, FltVT, fqneg, fb), fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001605
1606 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001607 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001608
1609 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001610 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001611
1612 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001613 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1614
Mehdi Amini44ede332015-07-09 02:09:04 +00001615 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001616
1617 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001618 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1619
Matt Arsenault1578aa72014-06-15 20:08:02 +00001620 // jq = (cv ? jq : 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001621 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
Matt Arsenault0daeb632014-07-24 06:59:20 +00001622
Jan Veselye5ca27d2014-08-12 17:31:20 +00001623 // dst = trunc/extend to legal type
1624 iq = sign ? DAG.getSExtOrTrunc(iq, DL, VT) : DAG.getZExtOrTrunc(iq, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001625
Jan Veselye5ca27d2014-08-12 17:31:20 +00001626 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001627 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1628
Jan Veselye5ca27d2014-08-12 17:31:20 +00001629 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001630 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1631 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1632
1633 SDValue Res[2] = {
1634 Div,
1635 Rem
1636 };
1637 return DAG.getMergeValues(Res, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001638}
1639
Tom Stellardbf69d762014-11-15 01:07:53 +00001640void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1641 SelectionDAG &DAG,
1642 SmallVectorImpl<SDValue> &Results) const {
1643 assert(Op.getValueType() == MVT::i64);
1644
1645 SDLoc DL(Op);
1646 EVT VT = Op.getValueType();
1647 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1648
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001649 SDValue one = DAG.getConstant(1, DL, HalfVT);
1650 SDValue zero = DAG.getConstant(0, DL, HalfVT);
Tom Stellardbf69d762014-11-15 01:07:53 +00001651
1652 //HiLo split
1653 SDValue LHS = Op.getOperand(0);
1654 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1655 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1656
1657 SDValue RHS = Op.getOperand(1);
1658 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1659 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1660
Jan Vesely5f715d32015-01-22 23:42:43 +00001661 if (VT == MVT::i64 &&
1662 DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
1663 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
1664
1665 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1666 LHS_Lo, RHS_Lo);
1667
1668 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, Res.getValue(0), zero);
1669 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, Res.getValue(1), zero);
1670 Results.push_back(DIV);
1671 Results.push_back(REM);
1672 return;
1673 }
1674
Tom Stellardbf69d762014-11-15 01:07:53 +00001675 // Get Speculative values
1676 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1677 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1678
Tom Stellardbf69d762014-11-15 01:07:53 +00001679 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001680 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, REM_Lo, zero);
Tom Stellardbf69d762014-11-15 01:07:53 +00001681
1682 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1683 SDValue DIV_Lo = zero;
1684
1685 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1686
1687 for (unsigned i = 0; i < halfBitWidth; ++i) {
Jan Veselyf7987ca2015-01-22 23:42:39 +00001688 const unsigned bitPos = halfBitWidth - i - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001689 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001690 // Get value of high bit
Jan Vesely811ef522015-04-12 23:45:01 +00001691 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1692 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001693 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001694
Jan Veselyf7987ca2015-01-22 23:42:39 +00001695 // Shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001696 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
Jan Veselyf7987ca2015-01-22 23:42:39 +00001697 // Add LHS high bit
1698 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001699
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001700 SDValue BIT = DAG.getConstant(1 << bitPos, DL, HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001701 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001702
1703 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1704
1705 // Update REM
Tom Stellardbf69d762014-11-15 01:07:53 +00001706 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
Tom Stellard83171b32014-11-15 01:07:57 +00001707 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001708 }
1709
Tom Stellardbf69d762014-11-15 01:07:53 +00001710 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, DIV_Lo, DIV_Hi);
1711 Results.push_back(DIV);
1712 Results.push_back(REM);
1713}
1714
Tom Stellard75aadc22012-12-11 21:25:42 +00001715SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001716 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001717 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001718 EVT VT = Op.getValueType();
1719
Tom Stellardbf69d762014-11-15 01:07:53 +00001720 if (VT == MVT::i64) {
1721 SmallVector<SDValue, 2> Results;
1722 LowerUDIVREM64(Op, DAG, Results);
1723 return DAG.getMergeValues(Results, DL);
1724 }
1725
Tom Stellard75aadc22012-12-11 21:25:42 +00001726 SDValue Num = Op.getOperand(0);
1727 SDValue Den = Op.getOperand(1);
1728
Jan Veselye5ca27d2014-08-12 17:31:20 +00001729 if (VT == MVT::i32) {
Jan Vesely5f715d32015-01-22 23:42:43 +00001730 if (DAG.MaskedValueIsZero(Num, APInt::getHighBitsSet(32, 8)) &&
1731 DAG.MaskedValueIsZero(Den, APInt::getHighBitsSet(32, 8))) {
Jan Veselye5ca27d2014-08-12 17:31:20 +00001732 // TODO: We technically could do this for i64, but shouldn't that just be
1733 // handled by something generally reducing 64-bit division on 32-bit
1734 // values to 32-bit?
1735 return LowerDIVREM24(Op, DAG, false);
1736 }
1737 }
1738
Tom Stellard75aadc22012-12-11 21:25:42 +00001739 // RCP = URECIP(Den) = 2^32 / Den + e
1740 // e is rounding error.
1741 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1742
Tom Stellard4349b192014-09-22 15:35:30 +00001743 // RCP_LO = mul(RCP, Den) */
1744 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001745
1746 // RCP_HI = mulhu (RCP, Den) */
1747 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1748
1749 // NEG_RCP_LO = -RCP_LO
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001750 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001751 RCP_LO);
1752
1753 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001754 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001755 NEG_RCP_LO, RCP_LO,
1756 ISD::SETEQ);
1757 // Calculate the rounding error from the URECIP instruction
1758 // E = mulhu(ABS_RCP_LO, RCP)
1759 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1760
1761 // RCP_A_E = RCP + E
1762 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1763
1764 // RCP_S_E = RCP - E
1765 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1766
1767 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001768 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001769 RCP_A_E, RCP_S_E,
1770 ISD::SETEQ);
1771 // Quotient = mulhu(Tmp0, Num)
1772 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1773
1774 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001775 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001776
1777 // Remainder = Num - Num_S_Remainder
1778 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1779
1780 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1781 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001782 DAG.getConstant(-1, DL, VT),
1783 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001784 ISD::SETUGE);
1785 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1786 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1787 Num_S_Remainder,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001788 DAG.getConstant(-1, DL, VT),
1789 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001790 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001791 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1792 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1793 Remainder_GE_Zero);
1794
1795 // Calculate Division result:
1796
1797 // Quotient_A_One = Quotient + 1
1798 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001799 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001800
1801 // Quotient_S_One = Quotient - 1
1802 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001803 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001804
1805 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001806 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001807 Quotient, Quotient_A_One, ISD::SETEQ);
1808
1809 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001810 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001811 Quotient_S_One, Div, ISD::SETEQ);
1812
1813 // Calculate Rem result:
1814
1815 // Remainder_S_Den = Remainder - Den
1816 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1817
1818 // Remainder_A_Den = Remainder + Den
1819 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1820
1821 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001822 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001823 Remainder, Remainder_S_Den, ISD::SETEQ);
1824
1825 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001826 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001827 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001828 SDValue Ops[2] = {
1829 Div,
1830 Rem
1831 };
Craig Topper64941d92014-04-27 19:20:57 +00001832 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001833}
1834
Jan Vesely109efdf2014-06-22 21:43:00 +00001835SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1836 SelectionDAG &DAG) const {
1837 SDLoc DL(Op);
1838 EVT VT = Op.getValueType();
1839
Jan Vesely109efdf2014-06-22 21:43:00 +00001840 SDValue LHS = Op.getOperand(0);
1841 SDValue RHS = Op.getOperand(1);
1842
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001843 SDValue Zero = DAG.getConstant(0, DL, VT);
1844 SDValue NegOne = DAG.getConstant(-1, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001845
Jan Vesely5f715d32015-01-22 23:42:43 +00001846 if (VT == MVT::i32 &&
1847 DAG.ComputeNumSignBits(LHS) > 8 &&
1848 DAG.ComputeNumSignBits(RHS) > 8) {
1849 return LowerDIVREM24(Op, DAG, true);
1850 }
1851 if (VT == MVT::i64 &&
1852 DAG.ComputeNumSignBits(LHS) > 32 &&
1853 DAG.ComputeNumSignBits(RHS) > 32) {
1854 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1855
1856 //HiLo split
1857 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
1858 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
1859 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1860 LHS_Lo, RHS_Lo);
1861 SDValue Res[2] = {
1862 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
1863 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
1864 };
1865 return DAG.getMergeValues(Res, DL);
1866 }
1867
Jan Vesely109efdf2014-06-22 21:43:00 +00001868 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1869 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1870 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1871 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1872
1873 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1874 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1875
1876 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1877 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1878
1879 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1880 SDValue Rem = Div.getValue(1);
1881
1882 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1883 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1884
1885 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1886 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1887
1888 SDValue Res[2] = {
1889 Div,
1890 Rem
1891 };
1892 return DAG.getMergeValues(Res, DL);
1893}
1894
Matt Arsenault16e31332014-09-10 21:44:27 +00001895// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1896SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1897 SDLoc SL(Op);
1898 EVT VT = Op.getValueType();
1899 SDValue X = Op.getOperand(0);
1900 SDValue Y = Op.getOperand(1);
1901
1902 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1903 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1904 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1905
1906 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1907}
1908
Matt Arsenault46010932014-06-18 17:05:30 +00001909SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1910 SDLoc SL(Op);
1911 SDValue Src = Op.getOperand(0);
1912
1913 // result = trunc(src)
1914 // if (src > 0.0 && src != result)
1915 // result += 1.0
1916
1917 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1918
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001919 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1920 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001921
Mehdi Amini44ede332015-07-09 02:09:04 +00001922 EVT SetCCVT =
1923 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001924
1925 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1926 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1927 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1928
1929 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
1930 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1931}
1932
Matt Arsenaultb0055482015-01-21 18:18:25 +00001933static SDValue extractF64Exponent(SDValue Hi, SDLoc SL, SelectionDAG &DAG) {
1934 const unsigned FractBits = 52;
1935 const unsigned ExpBits = 11;
1936
1937 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1938 Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001939 DAG.getConstant(FractBits - 32, SL, MVT::i32),
1940 DAG.getConstant(ExpBits, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001941 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001942 DAG.getConstant(1023, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001943
1944 return Exp;
1945}
1946
Matt Arsenault46010932014-06-18 17:05:30 +00001947SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1948 SDLoc SL(Op);
1949 SDValue Src = Op.getOperand(0);
1950
1951 assert(Op.getValueType() == MVT::f64);
1952
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001953 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1954 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001955
1956 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1957
1958 // Extract the upper half, since this is where we will find the sign and
1959 // exponent.
1960 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1961
Matt Arsenaultb0055482015-01-21 18:18:25 +00001962 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001963
Matt Arsenaultb0055482015-01-21 18:18:25 +00001964 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001965
1966 // Extract the sign bit.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001967 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001968 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1969
1970 // Extend back to to 64-bits.
1971 SDValue SignBit64 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
1972 Zero, SignBit);
1973 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1974
1975 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001976 const SDValue FractMask
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001977 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001978
1979 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1980 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1981 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1982
Mehdi Amini44ede332015-07-09 02:09:04 +00001983 EVT SetCCVT =
1984 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001985
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001986 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001987
1988 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1989 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1990
1991 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1992 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1993
1994 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1995}
1996
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001997SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1998 SDLoc SL(Op);
1999 SDValue Src = Op.getOperand(0);
2000
2001 assert(Op.getValueType() == MVT::f64);
2002
Matt Arsenaultd22626f2014-06-18 17:45:58 +00002003 APFloat C1Val(APFloat::IEEEdouble, "0x1.0p+52");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002004 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00002005 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
2006
2007 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
2008 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
2009
2010 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00002011
2012 APFloat C2Val(APFloat::IEEEdouble, "0x1.fffffffffffffp+51");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002013 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00002014
Mehdi Amini44ede332015-07-09 02:09:04 +00002015 EVT SetCCVT =
2016 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00002017 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
2018
2019 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
2020}
2021
Matt Arsenault692bd5e2014-06-18 22:03:45 +00002022SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
2023 // FNEARBYINT and FRINT are the same, except in their handling of FP
2024 // exceptions. Those aren't really meaningful for us, and OpenCL only has
2025 // rint, so just treat them as equivalent.
2026 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
2027}
2028
Matt Arsenaultb0055482015-01-21 18:18:25 +00002029// XXX - May require not supporting f32 denormals?
2030SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
2031 SDLoc SL(Op);
2032 SDValue X = Op.getOperand(0);
2033
2034 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
2035
2036 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
2037
2038 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
2039
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002040 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f32);
2041 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
2042 const SDValue Half = DAG.getConstantFP(0.5, SL, MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00002043
2044 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
2045
Mehdi Amini44ede332015-07-09 02:09:04 +00002046 EVT SetCCVT =
2047 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00002048
2049 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
2050
2051 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
2052
2053 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
2054}
2055
2056SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
2057 SDLoc SL(Op);
2058 SDValue X = Op.getOperand(0);
2059
2060 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
2061
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002062 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2063 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
2064 const SDValue NegOne = DAG.getConstant(-1, SL, MVT::i32);
2065 const SDValue FiftyOne = DAG.getConstant(51, SL, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00002066 EVT SetCCVT =
2067 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00002068
2069 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
2070
2071 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
2072
2073 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
2074
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002075 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), SL,
2076 MVT::i64);
Matt Arsenaultb0055482015-01-21 18:18:25 +00002077
2078 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
2079 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002080 DAG.getConstant(INT64_C(0x0008000000000000), SL,
2081 MVT::i64),
Matt Arsenaultb0055482015-01-21 18:18:25 +00002082 Exp);
2083
2084 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
2085 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002086 DAG.getConstant(0, SL, MVT::i64), Tmp0,
Matt Arsenaultb0055482015-01-21 18:18:25 +00002087 ISD::SETNE);
2088
2089 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002090 D, DAG.getConstant(0, SL, MVT::i64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00002091 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
2092
2093 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
2094 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
2095
2096 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
2097 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
2098 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
2099
2100 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
2101 ExpEqNegOne,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002102 DAG.getConstantFP(1.0, SL, MVT::f64),
2103 DAG.getConstantFP(0.0, SL, MVT::f64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00002104
2105 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
2106
2107 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
2108 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
2109
2110 return K;
2111}
2112
2113SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
2114 EVT VT = Op.getValueType();
2115
2116 if (VT == MVT::f32)
2117 return LowerFROUND32(Op, DAG);
2118
2119 if (VT == MVT::f64)
2120 return LowerFROUND64(Op, DAG);
2121
2122 llvm_unreachable("unhandled type");
2123}
2124
Matt Arsenault46010932014-06-18 17:05:30 +00002125SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
2126 SDLoc SL(Op);
2127 SDValue Src = Op.getOperand(0);
2128
2129 // result = trunc(src);
2130 // if (src < 0.0 && src != result)
2131 // result += -1.0.
2132
2133 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2134
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002135 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
2136 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00002137
Mehdi Amini44ede332015-07-09 02:09:04 +00002138 EVT SetCCVT =
2139 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00002140
2141 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
2142 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
2143 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
2144
2145 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
2146 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
2147}
2148
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002149SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
2150 bool Signed) const {
2151 SDLoc SL(Op);
2152 SDValue Src = Op.getOperand(0);
2153
2154 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
2155
2156 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002157 DAG.getConstant(0, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002158 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002159 DAG.getConstant(1, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002160
2161 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
2162 SL, MVT::f64, Hi);
2163
2164 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
2165
2166 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002167 DAG.getConstant(32, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002168
2169 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
2170}
2171
Tom Stellardc947d8c2013-10-30 17:22:05 +00002172SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
2173 SelectionDAG &DAG) const {
2174 SDValue S0 = Op.getOperand(0);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002175 if (S0.getValueType() != MVT::i64)
Tom Stellardc947d8c2013-10-30 17:22:05 +00002176 return SDValue();
2177
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002178 EVT DestVT = Op.getValueType();
2179 if (DestVT == MVT::f64)
2180 return LowerINT_TO_FP64(Op, DAG, false);
2181
2182 assert(DestVT == MVT::f32);
2183
2184 SDLoc DL(Op);
2185
Tom Stellardc947d8c2013-10-30 17:22:05 +00002186 // f32 uint_to_fp i64
2187 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002188 DAG.getConstant(0, DL, MVT::i32));
Tom Stellardc947d8c2013-10-30 17:22:05 +00002189 SDValue FloatLo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Lo);
2190 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002191 DAG.getConstant(1, DL, MVT::i32));
Tom Stellardc947d8c2013-10-30 17:22:05 +00002192 SDValue FloatHi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Hi);
2193 FloatHi = DAG.getNode(ISD::FMUL, DL, MVT::f32, FloatHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002194 DAG.getConstantFP(4294967296.0f, DL, MVT::f32)); // 2^32
Tom Stellardc947d8c2013-10-30 17:22:05 +00002195 return DAG.getNode(ISD::FADD, DL, MVT::f32, FloatLo, FloatHi);
Tom Stellardc947d8c2013-10-30 17:22:05 +00002196}
Tom Stellardfbab8272013-08-16 01:12:11 +00002197
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002198SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
2199 SelectionDAG &DAG) const {
2200 SDValue Src = Op.getOperand(0);
2201 if (Src.getValueType() == MVT::i64 && Op.getValueType() == MVT::f64)
2202 return LowerINT_TO_FP64(Op, DAG, true);
2203
2204 return SDValue();
2205}
2206
Matt Arsenaultc9961752014-10-03 23:54:56 +00002207SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
2208 bool Signed) const {
2209 SDLoc SL(Op);
2210
2211 SDValue Src = Op.getOperand(0);
2212
2213 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2214
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002215 SDValue K0 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), SL,
2216 MVT::f64);
2217 SDValue K1 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), SL,
2218 MVT::f64);
Matt Arsenaultc9961752014-10-03 23:54:56 +00002219
2220 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
2221
2222 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
2223
2224
2225 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
2226
2227 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
2228 MVT::i32, FloorMul);
2229 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2230
2231 SDValue Result = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Lo, Hi);
2232
2233 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2234}
2235
2236SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2237 SelectionDAG &DAG) const {
2238 SDValue Src = Op.getOperand(0);
2239
2240 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2241 return LowerFP64_TO_INT(Op, DAG, true);
2242
2243 return SDValue();
2244}
2245
2246SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2247 SelectionDAG &DAG) const {
2248 SDValue Src = Op.getOperand(0);
2249
2250 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2251 return LowerFP64_TO_INT(Op, DAG, false);
2252
2253 return SDValue();
2254}
2255
Matt Arsenaultfae02982014-03-17 18:58:11 +00002256SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2257 SelectionDAG &DAG) const {
2258 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2259 MVT VT = Op.getSimpleValueType();
2260 MVT ScalarVT = VT.getScalarType();
2261
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002262 if (!VT.isVector())
2263 return SDValue();
Matt Arsenaultfae02982014-03-17 18:58:11 +00002264
2265 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002266 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002267
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002268 // TODO: Don't scalarize on Evergreen?
2269 unsigned NElts = VT.getVectorNumElements();
2270 SmallVector<SDValue, 8> Args;
2271 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002272
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002273 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2274 for (unsigned I = 0; I < NElts; ++I)
2275 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002276
Craig Topper48d114b2014-04-26 18:35:24 +00002277 return DAG.getNode(ISD::BUILD_VECTOR, DL, VT, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002278}
2279
Tom Stellard75aadc22012-12-11 21:25:42 +00002280//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002281// Custom DAG optimizations
2282//===----------------------------------------------------------------------===//
2283
2284static bool isU24(SDValue Op, SelectionDAG &DAG) {
2285 APInt KnownZero, KnownOne;
2286 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002287 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002288
2289 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2290}
2291
2292static bool isI24(SDValue Op, SelectionDAG &DAG) {
2293 EVT VT = Op.getValueType();
2294
2295 // In order for this to be a signed 24-bit value, bit 23, must
2296 // be a sign bit.
2297 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2298 // as unsigned 24-bit values.
2299 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2300}
2301
2302static void simplifyI24(SDValue Op, TargetLowering::DAGCombinerInfo &DCI) {
2303
2304 SelectionDAG &DAG = DCI.DAG;
2305 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2306 EVT VT = Op.getValueType();
2307
2308 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2309 APInt KnownZero, KnownOne;
2310 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
2311 if (TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
2312 DCI.CommitTargetLoweringOpt(TLO);
2313}
2314
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002315template <typename IntTy>
2316static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002317 uint32_t Offset, uint32_t Width, SDLoc DL) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002318 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002319 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2320 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002321 return DAG.getConstant(Result, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002322 }
2323
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002324 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002325}
2326
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002327static bool usesAllNormalStores(SDNode *LoadVal) {
2328 for (SDNode::use_iterator I = LoadVal->use_begin(); !I.atEnd(); ++I) {
2329 if (!ISD::isNormalStore(*I))
2330 return false;
2331 }
2332
2333 return true;
2334}
2335
2336// If we have a copy of an illegal type, replace it with a load / store of an
2337// equivalently sized legal type. This avoids intermediate bit pack / unpack
2338// instructions emitted when handling extloads and truncstores. Ideally we could
2339// recognize the pack / unpack pattern to eliminate it.
2340SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2341 DAGCombinerInfo &DCI) const {
2342 if (!DCI.isBeforeLegalize())
2343 return SDValue();
2344
2345 StoreSDNode *SN = cast<StoreSDNode>(N);
2346 SDValue Value = SN->getValue();
2347 EVT VT = Value.getValueType();
2348
Matt Arsenault28638f12014-11-23 02:57:52 +00002349 if (isTypeLegal(VT) || SN->isVolatile() ||
2350 !ISD::isNormalLoad(Value.getNode()) || VT.getSizeInBits() < 8)
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002351 return SDValue();
2352
2353 LoadSDNode *LoadVal = cast<LoadSDNode>(Value);
2354 if (LoadVal->isVolatile() || !usesAllNormalStores(LoadVal))
2355 return SDValue();
2356
2357 EVT MemVT = LoadVal->getMemoryVT();
2358
2359 SDLoc SL(N);
2360 SelectionDAG &DAG = DCI.DAG;
2361 EVT LoadVT = getEquivalentMemType(*DAG.getContext(), MemVT);
2362
2363 SDValue NewLoad = DAG.getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD,
2364 LoadVT, SL,
2365 LoadVal->getChain(),
2366 LoadVal->getBasePtr(),
2367 LoadVal->getOffset(),
2368 LoadVT,
2369 LoadVal->getMemOperand());
2370
2371 SDValue CastLoad = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad.getValue(0));
2372 DCI.CombineTo(LoadVal, CastLoad, NewLoad.getValue(1), false);
2373
2374 return DAG.getStore(SN->getChain(), SL, NewLoad,
2375 SN->getBasePtr(), SN->getMemOperand());
2376}
2377
Matt Arsenault24692112015-07-14 18:20:33 +00002378SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
2379 DAGCombinerInfo &DCI) const {
2380 if (N->getValueType(0) != MVT::i64)
2381 return SDValue();
2382
2383 // i64 (shl x, 32) -> (build_pair 0, x)
2384
2385 // Doing this with moves theoretically helps MI optimizations that understand
2386 // copies. 2 v_mov_b32_e32 will have the same code size / cycle count as
2387 // v_lshl_b64. In the SALU case, I think this is slightly worse since it
2388 // doubles the code size and I'm unsure about cycle count.
2389 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2390 if (!RHS || RHS->getZExtValue() != 32)
2391 return SDValue();
2392
2393 SDValue LHS = N->getOperand(0);
2394
2395 SDLoc SL(N);
2396 SelectionDAG &DAG = DCI.DAG;
2397
2398 // Extract low 32-bits.
2399 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
2400
2401 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2402 return DAG.getNode(ISD::BUILD_PAIR, SL, MVT::i64, Zero, Lo);
2403}
2404
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002405SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2406 DAGCombinerInfo &DCI) const {
2407 EVT VT = N->getValueType(0);
2408
2409 if (VT.isVector() || VT.getSizeInBits() > 32)
2410 return SDValue();
2411
2412 SelectionDAG &DAG = DCI.DAG;
2413 SDLoc DL(N);
2414
2415 SDValue N0 = N->getOperand(0);
2416 SDValue N1 = N->getOperand(1);
2417 SDValue Mul;
2418
2419 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2420 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2421 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2422 Mul = DAG.getNode(AMDGPUISD::MUL_U24, DL, MVT::i32, N0, N1);
2423 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2424 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2425 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2426 Mul = DAG.getNode(AMDGPUISD::MUL_I24, DL, MVT::i32, N0, N1);
2427 } else {
2428 return SDValue();
2429 }
2430
2431 // We need to use sext even for MUL_U24, because MUL_U24 is used
2432 // for signed multiply of 8 and 16-bit types.
2433 return DAG.getSExtOrTrunc(Mul, DL, VT);
2434}
2435
Tom Stellard50122a52014-04-07 19:45:41 +00002436SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002437 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002438 SelectionDAG &DAG = DCI.DAG;
2439 SDLoc DL(N);
2440
2441 switch(N->getOpcode()) {
Matt Arsenault24e33d12015-07-03 23:33:38 +00002442 default:
2443 break;
Matt Arsenault24692112015-07-14 18:20:33 +00002444 case ISD::SHL: {
2445 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2446 break;
2447
2448 return performShlCombine(N, DCI);
2449 }
Matt Arsenault24e33d12015-07-03 23:33:38 +00002450 case ISD::MUL:
2451 return performMulCombine(N, DCI);
2452 case AMDGPUISD::MUL_I24:
2453 case AMDGPUISD::MUL_U24: {
2454 SDValue N0 = N->getOperand(0);
2455 SDValue N1 = N->getOperand(1);
2456 simplifyI24(N0, DCI);
2457 simplifyI24(N1, DCI);
2458 return SDValue();
2459 }
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002460 case ISD::SELECT: {
2461 SDValue Cond = N->getOperand(0);
Matt Arsenaultdc103072014-12-19 23:15:30 +00002462 if (Cond.getOpcode() == ISD::SETCC && Cond.hasOneUse()) {
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002463 EVT VT = N->getValueType(0);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002464 SDValue LHS = Cond.getOperand(0);
2465 SDValue RHS = Cond.getOperand(1);
2466 SDValue CC = Cond.getOperand(2);
2467
2468 SDValue True = N->getOperand(1);
2469 SDValue False = N->getOperand(2);
2470
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00002471 if (VT == MVT::f32)
2472 return CombineFMinMaxLegacy(DL, VT, LHS, RHS, True, False, CC, DCI);
Tom Stellardafa8b532014-05-09 16:42:16 +00002473 }
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002474
2475 break;
2476 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002477 case AMDGPUISD::BFE_I32:
2478 case AMDGPUISD::BFE_U32: {
2479 assert(!N->getValueType(0).isVector() &&
2480 "Vector handling of BFE not implemented");
2481 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2482 if (!Width)
2483 break;
2484
2485 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2486 if (WidthVal == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002487 return DAG.getConstant(0, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002488
2489 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2490 if (!Offset)
2491 break;
2492
2493 SDValue BitsFrom = N->getOperand(0);
2494 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2495
2496 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2497
2498 if (OffsetVal == 0) {
2499 // This is already sign / zero extended, so try to fold away extra BFEs.
2500 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2501
2502 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2503 if (OpSignBits >= SignBits)
2504 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002505
2506 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2507 if (Signed) {
2508 // This is a sign_extend_inreg. Replace it to take advantage of existing
2509 // DAG Combines. If not eliminated, we will match back to BFE during
2510 // selection.
2511
2512 // TODO: The sext_inreg of extended types ends, although we can could
2513 // handle them in a single BFE.
2514 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2515 DAG.getValueType(SmallVT));
2516 }
2517
2518 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002519 }
2520
Matt Arsenaultf1794202014-10-15 05:07:00 +00002521 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002522 if (Signed) {
2523 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002524 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002525 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002526 WidthVal,
2527 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002528 }
2529
2530 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002531 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002532 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002533 WidthVal,
2534 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002535 }
2536
Matt Arsenault05e96f42014-05-22 18:09:12 +00002537 if ((OffsetVal + WidthVal) >= 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002538 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
Matt Arsenault05e96f42014-05-22 18:09:12 +00002539 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2540 BitsFrom, ShiftVal);
2541 }
2542
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002543 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002544 APInt Demanded = APInt::getBitsSet(32,
2545 OffsetVal,
2546 OffsetVal + WidthVal);
2547
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002548 APInt KnownZero, KnownOne;
2549 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2550 !DCI.isBeforeLegalizeOps());
2551 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2552 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2553 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2554 KnownZero, KnownOne, TLO)) {
2555 DCI.CommitTargetLoweringOpt(TLO);
2556 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002557 }
2558
2559 break;
2560 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002561
2562 case ISD::STORE:
2563 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002564 }
2565 return SDValue();
2566}
2567
2568//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002569// Helper functions
2570//===----------------------------------------------------------------------===//
2571
Tom Stellardaf775432013-10-23 00:44:32 +00002572void AMDGPUTargetLowering::getOriginalFunctionArgs(
2573 SelectionDAG &DAG,
2574 const Function *F,
2575 const SmallVectorImpl<ISD::InputArg> &Ins,
2576 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
2577
2578 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
2579 if (Ins[i].ArgVT == Ins[i].VT) {
2580 OrigIns.push_back(Ins[i]);
2581 continue;
2582 }
2583
2584 EVT VT;
2585 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
2586 // Vector has been split into scalars.
2587 VT = Ins[i].ArgVT.getVectorElementType();
2588 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
2589 Ins[i].ArgVT.getVectorElementType() !=
2590 Ins[i].VT.getVectorElementType()) {
2591 // Vector elements have been promoted
2592 VT = Ins[i].ArgVT;
2593 } else {
2594 // Vector has been spilt into smaller vectors.
2595 VT = Ins[i].VT;
2596 }
2597
2598 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
2599 Ins[i].OrigArgIndex, Ins[i].PartOffset);
2600 OrigIns.push_back(Arg);
2601 }
2602}
2603
Tom Stellard75aadc22012-12-11 21:25:42 +00002604bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
2605 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2606 return CFP->isExactlyValue(1.0);
2607 }
2608 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2609 return C->isAllOnesValue();
2610 }
2611 return false;
2612}
2613
2614bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
2615 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2616 return CFP->getValueAPF().isZero();
2617 }
2618 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2619 return C->isNullValue();
2620 }
2621 return false;
2622}
2623
2624SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2625 const TargetRegisterClass *RC,
2626 unsigned Reg, EVT VT) const {
2627 MachineFunction &MF = DAG.getMachineFunction();
2628 MachineRegisterInfo &MRI = MF.getRegInfo();
2629 unsigned VirtualRegister;
2630 if (!MRI.isLiveIn(Reg)) {
2631 VirtualRegister = MRI.createVirtualRegister(RC);
2632 MRI.addLiveIn(Reg, VirtualRegister);
2633 } else {
2634 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2635 }
2636 return DAG.getRegister(VirtualRegister, VT);
2637}
2638
Tom Stellarddcb9f092015-07-09 21:20:37 +00002639uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
2640 const AMDGPUMachineFunction *MFI, const ImplicitParameter Param) const {
2641 uint64_t ArgOffset = MFI->ABIArgOffset;
2642 switch (Param) {
2643 case GRID_DIM:
2644 return ArgOffset;
2645 case GRID_OFFSET:
2646 return ArgOffset + 4;
2647 }
2648 llvm_unreachable("unexpected implicit parameter type");
2649}
2650
Tom Stellard75aadc22012-12-11 21:25:42 +00002651#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2652
2653const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002654 switch ((AMDGPUISD::NodeType)Opcode) {
2655 case AMDGPUISD::FIRST_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002656 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002657 NODE_NAME_CASE(CALL);
2658 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002659 NODE_NAME_CASE(RET_FLAG);
2660 NODE_NAME_CASE(BRANCH_COND);
2661
2662 // AMDGPU DAG nodes
2663 NODE_NAME_CASE(DWORDADDR)
2664 NODE_NAME_CASE(FRACT)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002665 NODE_NAME_CASE(CLAMP)
Matthias Braund04893f2015-05-07 21:33:59 +00002666 NODE_NAME_CASE(COS_HW)
2667 NODE_NAME_CASE(SIN_HW)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002668 NODE_NAME_CASE(FMAX_LEGACY)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002669 NODE_NAME_CASE(FMIN_LEGACY)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002670 NODE_NAME_CASE(FMAX3)
2671 NODE_NAME_CASE(SMAX3)
2672 NODE_NAME_CASE(UMAX3)
2673 NODE_NAME_CASE(FMIN3)
2674 NODE_NAME_CASE(SMIN3)
2675 NODE_NAME_CASE(UMIN3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002676 NODE_NAME_CASE(URECIP)
2677 NODE_NAME_CASE(DIV_SCALE)
2678 NODE_NAME_CASE(DIV_FMAS)
2679 NODE_NAME_CASE(DIV_FIXUP)
2680 NODE_NAME_CASE(TRIG_PREOP)
2681 NODE_NAME_CASE(RCP)
2682 NODE_NAME_CASE(RSQ)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002683 NODE_NAME_CASE(RSQ_LEGACY)
2684 NODE_NAME_CASE(RSQ_CLAMPED)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002685 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00002686 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002687 NODE_NAME_CASE(DOT4)
Matthias Braund04893f2015-05-07 21:33:59 +00002688 NODE_NAME_CASE(CARRY)
2689 NODE_NAME_CASE(BORROW)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002690 NODE_NAME_CASE(BFE_U32)
2691 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002692 NODE_NAME_CASE(BFI)
2693 NODE_NAME_CASE(BFM)
Matt Arsenault43160e72014-06-18 17:13:57 +00002694 NODE_NAME_CASE(BREV)
Tom Stellard50122a52014-04-07 19:45:41 +00002695 NODE_NAME_CASE(MUL_U24)
2696 NODE_NAME_CASE(MUL_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00002697 NODE_NAME_CASE(MAD_U24)
2698 NODE_NAME_CASE(MAD_I24)
Matthias Braund04893f2015-05-07 21:33:59 +00002699 NODE_NAME_CASE(TEXTURE_FETCH)
Tom Stellard75aadc22012-12-11 21:25:42 +00002700 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00002701 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002702 NODE_NAME_CASE(REGISTER_LOAD)
2703 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00002704 NODE_NAME_CASE(LOAD_CONSTANT)
2705 NODE_NAME_CASE(LOAD_INPUT)
2706 NODE_NAME_CASE(SAMPLE)
2707 NODE_NAME_CASE(SAMPLEB)
2708 NODE_NAME_CASE(SAMPLED)
2709 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00002710 NODE_NAME_CASE(CVT_F32_UBYTE0)
2711 NODE_NAME_CASE(CVT_F32_UBYTE1)
2712 NODE_NAME_CASE(CVT_F32_UBYTE2)
2713 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00002714 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00002715 NODE_NAME_CASE(CONST_DATA_PTR)
Matthias Braund04893f2015-05-07 21:33:59 +00002716 case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
Tom Stellardfc92e772015-05-12 14:18:14 +00002717 NODE_NAME_CASE(SENDMSG)
Tom Stellard2a9d9472015-05-12 15:00:46 +00002718 NODE_NAME_CASE(INTERP_MOV)
2719 NODE_NAME_CASE(INTERP_P1)
2720 NODE_NAME_CASE(INTERP_P2)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002721 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00002722 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Matthias Braund04893f2015-05-07 21:33:59 +00002723 case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002724 }
Matthias Braund04893f2015-05-07 21:33:59 +00002725 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00002726}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002727
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002728SDValue AMDGPUTargetLowering::getRsqrtEstimate(SDValue Operand,
2729 DAGCombinerInfo &DCI,
2730 unsigned &RefinementSteps,
2731 bool &UseOneConstNR) const {
2732 SelectionDAG &DAG = DCI.DAG;
2733 EVT VT = Operand.getValueType();
2734
2735 if (VT == MVT::f32) {
2736 RefinementSteps = 0;
2737 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
2738 }
2739
2740 // TODO: There is also f64 rsq instruction, but the documentation is less
2741 // clear on its precision.
2742
2743 return SDValue();
2744}
2745
Matt Arsenaultbf0db912015-01-13 20:53:23 +00002746SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
2747 DAGCombinerInfo &DCI,
2748 unsigned &RefinementSteps) const {
2749 SelectionDAG &DAG = DCI.DAG;
2750 EVT VT = Operand.getValueType();
2751
2752 if (VT == MVT::f32) {
2753 // Reciprocal, < 1 ulp error.
2754 //
2755 // This reciprocal approximation converges to < 0.5 ulp error with one
2756 // newton rhapson performed with two fused multiple adds (FMAs).
2757
2758 RefinementSteps = 0;
2759 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
2760 }
2761
2762 // TODO: There is also f64 rcp instruction, but the documentation is less
2763 // clear on its precision.
2764
2765 return SDValue();
2766}
2767
Jay Foada0653a32014-05-14 21:14:37 +00002768static void computeKnownBitsForMinMax(const SDValue Op0,
2769 const SDValue Op1,
2770 APInt &KnownZero,
2771 APInt &KnownOne,
2772 const SelectionDAG &DAG,
2773 unsigned Depth) {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002774 APInt Op0Zero, Op0One;
2775 APInt Op1Zero, Op1One;
Jay Foada0653a32014-05-14 21:14:37 +00002776 DAG.computeKnownBits(Op0, Op0Zero, Op0One, Depth);
2777 DAG.computeKnownBits(Op1, Op1Zero, Op1One, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002778
2779 KnownZero = Op0Zero & Op1Zero;
2780 KnownOne = Op0One & Op1One;
2781}
2782
Jay Foada0653a32014-05-14 21:14:37 +00002783void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002784 const SDValue Op,
2785 APInt &KnownZero,
2786 APInt &KnownOne,
2787 const SelectionDAG &DAG,
2788 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002789
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002790 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002791
2792 APInt KnownZero2;
2793 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002794 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002795
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002796 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002797 default:
2798 break;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002799 case ISD::INTRINSIC_WO_CHAIN: {
2800 // FIXME: The intrinsic should just use the node.
2801 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
2802 case AMDGPUIntrinsic::AMDGPU_imax:
2803 case AMDGPUIntrinsic::AMDGPU_umax:
2804 case AMDGPUIntrinsic::AMDGPU_imin:
2805 case AMDGPUIntrinsic::AMDGPU_umin:
Jay Foada0653a32014-05-14 21:14:37 +00002806 computeKnownBitsForMinMax(Op.getOperand(1), Op.getOperand(2),
2807 KnownZero, KnownOne, DAG, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002808 break;
2809 default:
2810 break;
2811 }
2812
2813 break;
2814 }
Jan Vesely808fff52015-04-30 17:15:56 +00002815 case AMDGPUISD::CARRY:
2816 case AMDGPUISD::BORROW: {
2817 KnownZero = APInt::getHighBitsSet(32, 31);
2818 break;
2819 }
2820
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002821 case AMDGPUISD::BFE_I32:
2822 case AMDGPUISD::BFE_U32: {
2823 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2824 if (!CWidth)
2825 return;
2826
2827 unsigned BitWidth = 32;
2828 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002829
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00002830 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002831 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
2832
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002833 break;
2834 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002835 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002836}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002837
2838unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
2839 SDValue Op,
2840 const SelectionDAG &DAG,
2841 unsigned Depth) const {
2842 switch (Op.getOpcode()) {
2843 case AMDGPUISD::BFE_I32: {
2844 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2845 if (!Width)
2846 return 1;
2847
2848 unsigned SignBits = 32 - Width->getZExtValue() + 1;
2849 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2850 if (!Offset || !Offset->isNullValue())
2851 return SignBits;
2852
2853 // TODO: Could probably figure something out with non-0 offsets.
2854 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2855 return std::max(SignBits, Op0SignBits);
2856 }
2857
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002858 case AMDGPUISD::BFE_U32: {
2859 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2860 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
2861 }
2862
Jan Vesely808fff52015-04-30 17:15:56 +00002863 case AMDGPUISD::CARRY:
2864 case AMDGPUISD::BORROW:
2865 return 31;
2866
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002867 default:
2868 return 1;
2869 }
2870}