blob: 7f0d5141f3657683ed8d0072f4a4452dcfe7c2fa [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000020#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000022#include "Utils/AMDGPUBaseInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000023#include "AMDGPU.h"
24#include "AMDKernelCodeT.h"
25#include "AMDGPUSubtarget.h"
26#include "R600Defines.h"
27#include "R600MachineFunctionInfo.h"
28#include "R600RegisterInfo.h"
29#include "SIDefines.h"
30#include "SIMachineFunctionInfo.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000031#include "SIInstrInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "SIRegisterInfo.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000034#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/MC/MCContext.h"
36#include "llvm/MC/MCSectionELF.h"
37#include "llvm/MC/MCStreamer.h"
38#include "llvm/Support/ELF.h"
39#include "llvm/Support/MathExtras.h"
40#include "llvm/Support/TargetRegistry.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
Yaxun Liua711cc72016-07-16 05:09:21 +000042#include "AMDGPURuntimeMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000043
Yaxun Liua711cc72016-07-16 05:09:21 +000044using namespace ::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000045using namespace llvm;
46
47// TODO: This should get the default rounding mode from the kernel. We just set
48// the default here, but this could change if the OpenCL rounding mode pragmas
49// are used.
50//
51// The denormal mode here should match what is reported by the OpenCL runtime
52// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
53// can also be override to flush with the -cl-denorms-are-zero compiler flag.
54//
55// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
56// precision, and leaves single precision to flush all and does not report
57// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
58// CL_FP_DENORM for both.
59//
60// FIXME: It seems some instructions do not support single precision denormals
61// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
62// and sin_f32, cos_f32 on most parts).
63
64// We want to use these instructions, and using fp32 denormals also causes
65// instructions to run at the double precision rate for the device so it's
66// probably best to just report no single precision denormals.
67static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000068 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000069 // TODO: Is there any real use for the flush in only / flush out only modes?
70
71 uint32_t FP32Denormals =
72 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
73
74 uint32_t FP64Denormals =
75 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
76
77 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
78 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
79 FP_DENORM_MODE_SP(FP32Denormals) |
80 FP_DENORM_MODE_DP(FP64Denormals);
81}
82
83static AsmPrinter *
84createAMDGPUAsmPrinterPass(TargetMachine &tm,
85 std::unique_ptr<MCStreamer> &&Streamer) {
86 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
87}
88
89extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
90 TargetRegistry::RegisterAsmPrinter(TheAMDGPUTarget, createAMDGPUAsmPrinterPass);
91 TargetRegistry::RegisterAsmPrinter(TheGCNTarget, createAMDGPUAsmPrinterPass);
92}
93
94AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
95 std::unique_ptr<MCStreamer> Streamer)
96 : AsmPrinter(TM, std::move(Streamer)) {}
97
Matt Arsenaultf9245b72016-07-22 17:01:25 +000098const char *AMDGPUAsmPrinter::getPassName() const {
99 return "AMDGPU Assembly Printer";
100}
101
Tom Stellardf4218372016-01-12 17:18:17 +0000102void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
103 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
104 return;
105
106 // Need to construct an MCSubtargetInfo here in case we have no functions
107 // in the module.
108 std::unique_ptr<MCSubtargetInfo> STI(TM.getTarget().createMCSubtargetInfo(
109 TM.getTargetTriple().str(), TM.getTargetCPU(),
110 TM.getTargetFeatureString()));
111
112 AMDGPUTargetStreamer *TS =
113 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
114
Tom Stellard418beb72016-07-13 14:23:33 +0000115 TS->EmitDirectiveHSACodeObjectVersion(2, 1);
Tom Stellardfcfaea42016-05-05 17:03:33 +0000116
Tom Stellardf4218372016-01-12 17:18:17 +0000117 AMDGPU::IsaVersion ISA = AMDGPU::getIsaVersion(STI->getFeatureBits());
118 TS->EmitDirectiveHSACodeObjectISA(ISA.Major, ISA.Minor, ISA.Stepping,
119 "AMD", "AMDGPU");
Yaxun Liua711cc72016-07-16 05:09:21 +0000120 emitStartOfRuntimeMetadata(M);
Tom Stellardf4218372016-01-12 17:18:17 +0000121}
122
Tom Stellardf151a452015-06-26 21:14:58 +0000123void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
124 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
125 SIProgramInfo KernelInfo;
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000126 if (STM.isAmdCodeObjectV2()) {
Tom Stellardf151a452015-06-26 21:14:58 +0000127 getSIProgramInfo(KernelInfo, *MF);
128 EmitAmdKernelCodeT(*MF, KernelInfo);
129 }
130}
131
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000132void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
133 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
134 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000135 if (MFI->isKernel() && STM.isAmdCodeObjectV2()) {
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000136 AMDGPUTargetStreamer *TS =
137 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
138 TS->EmitAMDGPUSymbolType(CurrentFnSym->getName(),
139 ELF::STT_AMDGPU_HSA_KERNEL);
140 }
141
142 AsmPrinter::EmitFunctionEntryLabel();
143}
144
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000145void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
146
Tom Stellard00f2f912015-12-02 19:47:57 +0000147 // Group segment variables aren't emitted in HSA.
148 if (AMDGPU::isGroupSegment(GV))
149 return;
150
Tom Stellardfcfaea42016-05-05 17:03:33 +0000151 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000152}
153
Tom Stellard45bb48e2015-06-13 03:28:10 +0000154bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
155
156 // The starting address of all shader programs must be 256 bytes aligned.
157 MF.setAlignment(8);
158
159 SetupMachineFunction(MF);
160
161 MCContext &Context = getObjFileLowering().getContext();
162 MCSectionELF *ConfigSection =
163 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
164 OutStreamer->SwitchSection(ConfigSection);
165
166 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
167 SIProgramInfo KernelInfo;
Tom Stellardf151a452015-06-26 21:14:58 +0000168 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault297ae312015-08-15 00:12:39 +0000169 getSIProgramInfo(KernelInfo, MF);
Tom Stellardf151a452015-06-26 21:14:58 +0000170 if (!STM.isAmdHsaOS()) {
Tom Stellardf151a452015-06-26 21:14:58 +0000171 EmitProgramInfoSI(MF, KernelInfo);
172 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000173 } else {
174 EmitProgramInfoR600(MF);
175 }
176
177 DisasmLines.clear();
178 HexLines.clear();
179 DisasmLineMaxLen = 0;
180
181 EmitFunctionBody();
182
183 if (isVerbose()) {
184 MCSectionELF *CommentSection =
185 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
186 OutStreamer->SwitchSection(CommentSection);
187
188 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
189 OutStreamer->emitRawComment(" Kernel info:", false);
190 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(KernelInfo.CodeLen),
191 false);
192 OutStreamer->emitRawComment(" NumSgprs: " + Twine(KernelInfo.NumSGPR),
193 false);
194 OutStreamer->emitRawComment(" NumVgprs: " + Twine(KernelInfo.NumVGPR),
195 false);
196 OutStreamer->emitRawComment(" FloatMode: " + Twine(KernelInfo.FloatMode),
197 false);
198 OutStreamer->emitRawComment(" IeeeMode: " + Twine(KernelInfo.IEEEMode),
199 false);
200 OutStreamer->emitRawComment(" ScratchSize: " + Twine(KernelInfo.ScratchSize),
201 false);
Matt Arsenaultfd8ab092016-04-14 22:11:51 +0000202 OutStreamer->emitRawComment(" LDSByteSize: " + Twine(KernelInfo.LDSSize) +
203 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000204
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000205 OutStreamer->emitRawComment(" SGPRBlocks: " +
206 Twine(KernelInfo.SGPRBlocks), false);
207 OutStreamer->emitRawComment(" VGPRBlocks: " +
208 Twine(KernelInfo.VGPRBlocks), false);
209
210 OutStreamer->emitRawComment(" NumSGPRsForWavesPerEU: " +
211 Twine(KernelInfo.NumSGPRsForWavesPerEU), false);
212 OutStreamer->emitRawComment(" NumVGPRsForWavesPerEU: " +
213 Twine(KernelInfo.NumVGPRsForWavesPerEU), false);
214
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000215 OutStreamer->emitRawComment(" ReservedVGPRFirst: " + Twine(KernelInfo.ReservedVGPRFirst),
216 false);
217 OutStreamer->emitRawComment(" ReservedVGPRCount: " + Twine(KernelInfo.ReservedVGPRCount),
218 false);
219
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000220 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
221 OutStreamer->emitRawComment(" DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
222 Twine(KernelInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
223 OutStreamer->emitRawComment(" DebuggerPrivateSegmentBufferSGPR: s" +
224 Twine(KernelInfo.DebuggerPrivateSegmentBufferSGPR), false);
225 }
226
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000227 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:USER_SGPR: " +
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000228 Twine(G_00B84C_USER_SGPR(KernelInfo.ComputePGMRSrc2)),
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000229 false);
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000230 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_X_EN: " +
231 Twine(G_00B84C_TGID_X_EN(KernelInfo.ComputePGMRSrc2)),
232 false);
233 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
234 Twine(G_00B84C_TGID_Y_EN(KernelInfo.ComputePGMRSrc2)),
235 false);
236 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
237 Twine(G_00B84C_TGID_Z_EN(KernelInfo.ComputePGMRSrc2)),
238 false);
239 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
240 Twine(G_00B84C_TIDIG_COMP_CNT(KernelInfo.ComputePGMRSrc2)),
241 false);
242
Tom Stellard45bb48e2015-06-13 03:28:10 +0000243 } else {
244 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
245 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000246 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000247 }
248 }
249
250 if (STM.dumpCode()) {
251
252 OutStreamer->SwitchSection(
253 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
254
255 for (size_t i = 0; i < DisasmLines.size(); ++i) {
256 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
257 Comment += " ; " + HexLines[i] + "\n";
258
259 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
260 OutStreamer->EmitBytes(StringRef(Comment));
261 }
262 }
263
Yaxun Liua711cc72016-07-16 05:09:21 +0000264 emitRuntimeMetadata(*MF.getFunction());
265
Tom Stellard45bb48e2015-06-13 03:28:10 +0000266 return false;
267}
268
269void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
270 unsigned MaxGPR = 0;
271 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000272 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
273 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000274 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
275
276 for (const MachineBasicBlock &MBB : MF) {
277 for (const MachineInstr &MI : MBB) {
278 if (MI.getOpcode() == AMDGPU::KILLGT)
279 killPixel = true;
280 unsigned numOperands = MI.getNumOperands();
281 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
282 const MachineOperand &MO = MI.getOperand(op_idx);
283 if (!MO.isReg())
284 continue;
285 unsigned HWReg = RI->getEncodingValue(MO.getReg()) & 0xff;
286
287 // Register with value > 127 aren't GPR
288 if (HWReg > 127)
289 continue;
290 MaxGPR = std::max(MaxGPR, HWReg);
291 }
292 }
293 }
294
295 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000296 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000297 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000298 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000299 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000300 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
301 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
302 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
303 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000304 }
305 } else {
306 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000307 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000308 default: LLVM_FALLTHROUGH;
309 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
310 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000311 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
312 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000313 }
314 }
315
316 OutStreamer->EmitIntValue(RsrcReg, 4);
317 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000318 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000319 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
320 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
321
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000322 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000323 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000324 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000325 }
326}
327
328void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
329 const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000330 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000331 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
332 uint64_t CodeSize = 0;
333 unsigned MaxSGPR = 0;
334 unsigned MaxVGPR = 0;
335 bool VCCUsed = false;
336 bool FlatUsed = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000337 const SIRegisterInfo *RI = STM.getRegisterInfo();
338 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339
340 for (const MachineBasicBlock &MBB : MF) {
341 for (const MachineInstr &MI : MBB) {
342 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000343
344 // TODO: Should we count size of debug info?
345 if (MI.isDebugValue())
346 continue;
347
Matt Arsenaulta9720c62016-06-20 17:51:32 +0000348 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000349
350 unsigned numOperands = MI.getNumOperands();
351 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
352 const MachineOperand &MO = MI.getOperand(op_idx);
353 unsigned width = 0;
354 bool isSGPR = false;
355
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000356 if (!MO.isReg())
Tom Stellard45bb48e2015-06-13 03:28:10 +0000357 continue;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000358
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000359 unsigned reg = MO.getReg();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000360 switch (reg) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000361 case AMDGPU::EXEC:
Nicolai Haehnle74839372016-04-19 21:58:17 +0000362 case AMDGPU::EXEC_LO:
363 case AMDGPU::EXEC_HI:
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000364 case AMDGPU::SCC:
Tom Stellard45bb48e2015-06-13 03:28:10 +0000365 case AMDGPU::M0:
366 continue;
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000367
368 case AMDGPU::VCC:
369 case AMDGPU::VCC_LO:
370 case AMDGPU::VCC_HI:
371 VCCUsed = true;
372 continue;
373
374 case AMDGPU::FLAT_SCR:
375 case AMDGPU::FLAT_SCR_LO:
376 case AMDGPU::FLAT_SCR_HI:
377 FlatUsed = true;
378 continue;
379
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000380 case AMDGPU::TBA:
381 case AMDGPU::TBA_LO:
382 case AMDGPU::TBA_HI:
383 case AMDGPU::TMA:
384 case AMDGPU::TMA_LO:
385 case AMDGPU::TMA_HI:
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000386 llvm_unreachable("trap handler registers should not be used");
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000387
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000388 default:
389 break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000390 }
391
392 if (AMDGPU::SReg_32RegClass.contains(reg)) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000393 assert(!AMDGPU::TTMP_32RegClass.contains(reg) &&
394 "trap handler registers should not be used");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000395 isSGPR = true;
396 width = 1;
397 } else if (AMDGPU::VGPR_32RegClass.contains(reg)) {
398 isSGPR = false;
399 width = 1;
400 } else if (AMDGPU::SReg_64RegClass.contains(reg)) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000401 assert(!AMDGPU::TTMP_64RegClass.contains(reg) &&
402 "trap handler registers should not be used");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000403 isSGPR = true;
404 width = 2;
405 } else if (AMDGPU::VReg_64RegClass.contains(reg)) {
406 isSGPR = false;
407 width = 2;
408 } else if (AMDGPU::VReg_96RegClass.contains(reg)) {
409 isSGPR = false;
410 width = 3;
411 } else if (AMDGPU::SReg_128RegClass.contains(reg)) {
412 isSGPR = true;
413 width = 4;
414 } else if (AMDGPU::VReg_128RegClass.contains(reg)) {
415 isSGPR = false;
416 width = 4;
417 } else if (AMDGPU::SReg_256RegClass.contains(reg)) {
418 isSGPR = true;
419 width = 8;
420 } else if (AMDGPU::VReg_256RegClass.contains(reg)) {
421 isSGPR = false;
422 width = 8;
423 } else if (AMDGPU::SReg_512RegClass.contains(reg)) {
424 isSGPR = true;
425 width = 16;
426 } else if (AMDGPU::VReg_512RegClass.contains(reg)) {
427 isSGPR = false;
428 width = 16;
429 } else {
430 llvm_unreachable("Unknown register class");
431 }
432 unsigned hwReg = RI->getEncodingValue(reg) & 0xff;
433 unsigned maxUsed = hwReg + width - 1;
434 if (isSGPR) {
435 MaxSGPR = maxUsed > MaxSGPR ? maxUsed : MaxSGPR;
436 } else {
437 MaxVGPR = maxUsed > MaxVGPR ? maxUsed : MaxVGPR;
438 }
439 }
440 }
441 }
442
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000443 unsigned ExtraSGPRs = 0;
444
445 if (VCCUsed)
446 ExtraSGPRs = 2;
447
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000448 if (STM.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000449 if (FlatUsed)
450 ExtraSGPRs = 4;
451 } else {
452 if (STM.isXNACKEnabled())
453 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000454
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000455 if (FlatUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000456 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000457 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000458
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000459 // Record first reserved register and reserved register count fields, and
460 // update max register counts if "amdgpu-debugger-reserve-regs" attribute was
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000461 // requested.
462 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? MaxVGPR + 1 : 0;
463 ProgInfo.ReservedVGPRCount = RI->getNumDebuggerReservedVGPRs(STM);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000464
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000465 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
466 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000467 // attribute was requested.
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000468 if (STM.debuggerEmitPrologue()) {
469 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
470 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
471 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
472 RI->getHWRegIndex(MFI->getScratchRSrcReg());
473 }
474
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000475 // Account for extra SGPRs and VGPRs reserved for debugger use.
476 MaxSGPR += ExtraSGPRs;
477 MaxVGPR += RI->getNumDebuggerReservedVGPRs(STM);
478
Tom Stellard45bb48e2015-06-13 03:28:10 +0000479 // We found the maximum register index. They start at 0, so add one to get the
480 // number of registers.
481 ProgInfo.NumVGPR = MaxVGPR + 1;
482 ProgInfo.NumSGPR = MaxSGPR + 1;
483
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000484 // Adjust number of registers used to meet default/requested minimum/maximum
485 // number of waves per execution unit request.
486 ProgInfo.NumSGPRsForWavesPerEU = std::max(
487 ProgInfo.NumSGPR, RI->getMinNumSGPRs(STM, MFI->getMaxWavesPerEU()));
488 ProgInfo.NumVGPRsForWavesPerEU = std::max(
489 ProgInfo.NumVGPR, RI->getMinNumVGPRs(MFI->getMaxWavesPerEU()));
490
Tom Stellard45bb48e2015-06-13 03:28:10 +0000491 if (STM.hasSGPRInitBug()) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000492 if (ProgInfo.NumSGPR > SISubtarget::FIXED_SGPR_COUNT_FOR_INIT_BUG) {
Matt Arsenault417c93e2015-06-17 20:55:25 +0000493 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000494 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
495 "SGPRs with SGPR init bug",
496 ProgInfo.NumSGPR, DS_Error);
497 Ctx.diagnose(Diag);
Matt Arsenault417c93e2015-06-17 20:55:25 +0000498 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000499
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000500 ProgInfo.NumSGPR = SISubtarget::FIXED_SGPR_COUNT_FOR_INIT_BUG;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000501 ProgInfo.NumSGPRsForWavesPerEU = SISubtarget::FIXED_SGPR_COUNT_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000502 }
503
Matt Arsenault41003af2015-11-30 21:16:07 +0000504 if (MFI->NumUserSGPRs > STM.getMaxNumUserSGPRs()) {
505 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000506 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
507 MFI->NumUserSGPRs, DS_Error);
508 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000509 }
510
Matt Arsenault52ef4012016-07-26 16:45:58 +0000511 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000512 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000513 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000514 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000515 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000516 }
517
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000518 // SGPRBlocks is actual number of SGPR blocks minus 1.
519 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
520 RI->getSGPRAllocGranule());
521 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / RI->getSGPRAllocGranule() - 1;
522
523 // VGPRBlocks is actual number of VGPR blocks minus 1.
524 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
525 RI->getVGPRAllocGranule());
526 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / RI->getVGPRAllocGranule() - 1;
527
Tom Stellard45bb48e2015-06-13 03:28:10 +0000528 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
529 // register.
530 ProgInfo.FloatMode = getFPMode(MF);
531
Tom Stellard45bb48e2015-06-13 03:28:10 +0000532 ProgInfo.IEEEMode = 0;
533
Matt Arsenault7293f982016-01-28 20:53:35 +0000534 // Make clamp modifier on NaN input returns 0.
535 ProgInfo.DX10Clamp = 1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000536
Matthias Braun941a7052016-07-28 18:40:00 +0000537 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
538 ProgInfo.ScratchSize = FrameInfo.getStackSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000539
540 ProgInfo.FlatUsed = FlatUsed;
541 ProgInfo.VCCUsed = VCCUsed;
542 ProgInfo.CodeLen = CodeSize;
543
544 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000545 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000546 // LDS is allocated in 64 dword blocks.
547 LDSAlignShift = 8;
548 } else {
549 // LDS is allocated in 128 dword blocks.
550 LDSAlignShift = 9;
551 }
552
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000553 unsigned LDSSpillSize =
554 MFI->LDSWaveSpillSize * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000555
Matt Arsenault52ef4012016-07-26 16:45:58 +0000556 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000557 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000558 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000559
560 // Scratch is allocated in 256 dword blocks.
561 unsigned ScratchAlignShift = 10;
562 // We need to program the hardware with the amount of scratch memory that
563 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
564 // scratch memory used per thread.
565 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000566 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000567 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000568 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000569
570 ProgInfo.ComputePGMRSrc1 =
571 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
572 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
573 S_00B848_PRIORITY(ProgInfo.Priority) |
574 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
575 S_00B848_PRIV(ProgInfo.Priv) |
576 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000577 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000578 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
579
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000580 // 0 = X, 1 = XY, 2 = XYZ
581 unsigned TIDIGCompCnt = 0;
582 if (MFI->hasWorkItemIDZ())
583 TIDIGCompCnt = 2;
584 else if (MFI->hasWorkItemIDY())
585 TIDIGCompCnt = 1;
586
Tom Stellard45bb48e2015-06-13 03:28:10 +0000587 ProgInfo.ComputePGMRSrc2 =
588 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000589 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
590 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
591 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
592 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
593 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
594 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
595 S_00B84C_EXCP_EN_MSB(0) |
596 S_00B84C_LDS_SIZE(ProgInfo.LDSBlocks) |
597 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000598}
599
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000600static unsigned getRsrcReg(CallingConv::ID CallConv) {
601 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000602 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000603 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
604 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
605 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
606 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000607 }
608}
609
610void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
611 const SIProgramInfo &KernelInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000612 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000613 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000614 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000615
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000616 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000617 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
618
619 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc1, 4);
620
621 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
622 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc2, 4);
623
624 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
625 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(KernelInfo.ScratchBlocks), 4);
626
627 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
628 // 0" comment but I don't see a corresponding field in the register spec.
629 } else {
630 OutStreamer->EmitIntValue(RsrcReg, 4);
631 OutStreamer->EmitIntValue(S_00B028_VGPRS(KernelInfo.VGPRBlocks) |
632 S_00B028_SGPRS(KernelInfo.SGPRBlocks), 4);
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000633 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000634 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
635 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(KernelInfo.ScratchBlocks), 4);
636 }
637 }
638
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000639 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000640 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
641 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(KernelInfo.LDSBlocks), 4);
642 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
Marek Olsakfccabaf2016-01-13 11:45:36 +0000643 OutStreamer->EmitIntValue(MFI->PSInputEna, 4);
644 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
645 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000646 }
Marek Olsak0532c192016-07-13 17:35:15 +0000647
648 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
649 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
650 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
651 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000652}
653
Matt Arsenault24ee0782016-02-12 02:40:47 +0000654// This is supposed to be log2(Size)
655static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
656 switch (Size) {
657 case 4:
658 return AMD_ELEMENT_4_BYTES;
659 case 8:
660 return AMD_ELEMENT_8_BYTES;
661 case 16:
662 return AMD_ELEMENT_16_BYTES;
663 default:
664 llvm_unreachable("invalid private_element_size");
665 }
666}
667
Tom Stellard45bb48e2015-06-13 03:28:10 +0000668void AMDGPUAsmPrinter::EmitAmdKernelCodeT(const MachineFunction &MF,
Tom Stellardff7416b2015-06-26 21:58:31 +0000669 const SIProgramInfo &KernelInfo) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000670 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000671 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000672 amd_kernel_code_t header;
673
Tom Stellardff7416b2015-06-26 21:58:31 +0000674 AMDGPU::initDefaultAMDKernelCodeT(header, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000675
676 header.compute_pgm_resource_registers =
677 KernelInfo.ComputePGMRSrc1 |
678 (KernelInfo.ComputePGMRSrc2 << 32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000679 header.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
680
Matt Arsenault24ee0782016-02-12 02:40:47 +0000681
682 AMD_HSA_BITS_SET(header.code_properties,
683 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
684 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
685
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000686 if (MFI->hasPrivateSegmentBuffer()) {
687 header.code_properties |=
688 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
689 }
690
691 if (MFI->hasDispatchPtr())
692 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
693
694 if (MFI->hasQueuePtr())
695 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
696
697 if (MFI->hasKernargSegmentPtr())
698 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
699
700 if (MFI->hasDispatchID())
701 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
702
703 if (MFI->hasFlatScratchInit())
704 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
705
706 // TODO: Private segment size
707
708 if (MFI->hasGridWorkgroupCountX()) {
709 header.code_properties |=
710 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
711 }
712
713 if (MFI->hasGridWorkgroupCountY()) {
714 header.code_properties |=
715 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
716 }
717
718 if (MFI->hasGridWorkgroupCountZ()) {
719 header.code_properties |=
720 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
721 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000722
Tom Stellard48f29f22015-11-26 00:43:29 +0000723 if (MFI->hasDispatchPtr())
724 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
725
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000726 if (STM.debuggerSupported())
727 header.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
728
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000729 if (STM.isXNACKEnabled())
730 header.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
731
Matt Arsenault52ef4012016-07-26 16:45:58 +0000732 // FIXME: Should use getKernArgSize
Tom Stellarde88bbc32016-09-23 01:33:26 +0000733 header.kernarg_segment_byte_size =
734 STM.getKernArgSegmentSize(MFI->getABIArgOffset());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000735 header.wavefront_sgpr_count = KernelInfo.NumSGPR;
736 header.workitem_vgpr_count = KernelInfo.NumVGPR;
Tom Stellarda4953072015-12-15 22:55:30 +0000737 header.workitem_private_segment_byte_size = KernelInfo.ScratchSize;
Tom Stellard7750f4e2015-12-15 23:15:25 +0000738 header.workgroup_group_segment_byte_size = KernelInfo.LDSSize;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000739 header.reserved_vgpr_first = KernelInfo.ReservedVGPRFirst;
740 header.reserved_vgpr_count = KernelInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000741
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000742 if (STM.debuggerEmitPrologue()) {
743 header.debug_wavefront_private_segment_offset_sgpr =
744 KernelInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
745 header.debug_private_segment_buffer_sgpr =
746 KernelInfo.DebuggerPrivateSegmentBufferSGPR;
747 }
748
Tom Stellardff7416b2015-06-26 21:58:31 +0000749 AMDGPUTargetStreamer *TS =
750 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
Tom Stellardfcfaea42016-05-05 17:03:33 +0000751
752 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
Tom Stellardff7416b2015-06-26 21:58:31 +0000753 TS->EmitAMDKernelCodeT(header);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000754}
755
756bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
757 unsigned AsmVariant,
758 const char *ExtraCode, raw_ostream &O) {
759 if (ExtraCode && ExtraCode[0]) {
760 if (ExtraCode[1] != 0)
761 return true; // Unknown modifier.
762
763 switch (ExtraCode[0]) {
764 default:
765 // See if this is a generic print operand
766 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
767 case 'r':
768 break;
769 }
770 }
771
772 AMDGPUInstPrinter::printRegOperand(MI->getOperand(OpNo).getReg(), O,
773 *TM.getSubtargetImpl(*MF->getFunction())->getRegisterInfo());
774 return false;
775}
Yaxun Liua711cc72016-07-16 05:09:21 +0000776
777// Emit a key and an integer value for runtime metadata.
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000778static void emitRuntimeMDIntValue(MCStreamer &Streamer,
Yaxun Liua711cc72016-07-16 05:09:21 +0000779 RuntimeMD::Key K, uint64_t V,
780 unsigned Size) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000781 Streamer.EmitIntValue(K, 1);
782 Streamer.EmitIntValue(V, Size);
Yaxun Liua711cc72016-07-16 05:09:21 +0000783}
784
785// Emit a key and a string value for runtime metadata.
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000786static void emitRuntimeMDStringValue(MCStreamer &Streamer,
Yaxun Liua711cc72016-07-16 05:09:21 +0000787 RuntimeMD::Key K, StringRef S) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000788 Streamer.EmitIntValue(K, 1);
789 Streamer.EmitIntValue(S.size(), 4);
790 Streamer.EmitBytes(S);
Yaxun Liua711cc72016-07-16 05:09:21 +0000791}
792
793// Emit a key and three integer values for runtime metadata.
794// The three integer values are obtained from MDNode \p Node;
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000795static void emitRuntimeMDThreeIntValues(MCStreamer &Streamer,
Yaxun Liua711cc72016-07-16 05:09:21 +0000796 RuntimeMD::Key K, MDNode *Node,
797 unsigned Size) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000798 assert(Node->getNumOperands() == 3);
799
800 Streamer.EmitIntValue(K, 1);
801 for (const MDOperand &Op : Node->operands()) {
802 const ConstantInt *CI = mdconst::extract<ConstantInt>(Op);
803 Streamer.EmitIntValue(CI->getZExtValue(), Size);
804 }
Yaxun Liua711cc72016-07-16 05:09:21 +0000805}
806
807void AMDGPUAsmPrinter::emitStartOfRuntimeMetadata(const Module &M) {
808 OutStreamer->SwitchSection(getObjFileLowering().getContext()
809 .getELFSection(RuntimeMD::SectionName, ELF::SHT_PROGBITS, 0));
810
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000811 emitRuntimeMDIntValue(*OutStreamer, RuntimeMD::KeyMDVersion,
Yaxun Liua711cc72016-07-16 05:09:21 +0000812 RuntimeMD::MDVersion << 8 | RuntimeMD::MDRevision, 2);
813 if (auto MD = M.getNamedMetadata("opencl.ocl.version")) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000814 if (MD->getNumOperands() != 0) {
Yaxun Liu4b1d9f72016-07-20 14:38:06 +0000815 auto Node = MD->getOperand(0);
816 if (Node->getNumOperands() > 1) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000817 emitRuntimeMDIntValue(*OutStreamer, RuntimeMD::KeyLanguage,
Yaxun Liu4b1d9f72016-07-20 14:38:06 +0000818 RuntimeMD::OpenCL_C, 1);
819 uint16_t Major = mdconst::extract<ConstantInt>(Node->getOperand(0))
820 ->getZExtValue();
821 uint16_t Minor = mdconst::extract<ConstantInt>(Node->getOperand(1))
822 ->getZExtValue();
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000823 emitRuntimeMDIntValue(*OutStreamer, RuntimeMD::KeyLanguageVersion,
Yaxun Liu4b1d9f72016-07-20 14:38:06 +0000824 Major * 100 + Minor * 10, 2);
825 }
826 }
Yaxun Liua711cc72016-07-16 05:09:21 +0000827 }
Yaxun Liu63891402016-09-07 17:44:00 +0000828
829 if (auto MD = M.getNamedMetadata("llvm.printf.fmts")) {
830 for (unsigned I = 0; I < MD->getNumOperands(); ++I) {
831 auto Node = MD->getOperand(I);
832 if (Node->getNumOperands() > 0)
833 emitRuntimeMDStringValue(*OutStreamer, RuntimeMD::KeyPrintfInfo,
834 cast<MDString>(Node->getOperand(0))->getString());
835 }
836 }
Yaxun Liua711cc72016-07-16 05:09:21 +0000837}
838
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000839static std::string getOCLTypeName(Type *Ty, bool Signed) {
Yaxun Liua711cc72016-07-16 05:09:21 +0000840 switch (Ty->getTypeID()) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000841 case Type::HalfTyID:
842 return "half";
843 case Type::FloatTyID:
844 return "float";
845 case Type::DoubleTyID:
846 return "double";
Yaxun Liua711cc72016-07-16 05:09:21 +0000847 case Type::IntegerTyID: {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000848 if (!Signed)
849 return (Twine('u') + getOCLTypeName(Ty, true)).str();
850 unsigned BW = Ty->getIntegerBitWidth();
Yaxun Liua711cc72016-07-16 05:09:21 +0000851 switch (BW) {
852 case 8:
853 return "char";
854 case 16:
855 return "short";
856 case 32:
857 return "int";
858 case 64:
859 return "long";
860 default:
861 return (Twine('i') + Twine(BW)).str();
862 }
863 }
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000864 case Type::VectorTyID: {
865 VectorType *VecTy = cast<VectorType>(Ty);
866 Type *EleTy = VecTy->getElementType();
867 unsigned Size = VecTy->getVectorNumElements();
868 return (Twine(getOCLTypeName(EleTy, Signed)) + Twine(Size)).str();
869 }
Yaxun Liua711cc72016-07-16 05:09:21 +0000870 default:
Yaxun Liu86c052232016-08-04 19:45:00 +0000871 return "unknown";
Yaxun Liua711cc72016-07-16 05:09:21 +0000872 }
873}
874
875static RuntimeMD::KernelArg::ValueType getRuntimeMDValueType(
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000876 Type *Ty, StringRef TypeName) {
877 switch (Ty->getTypeID()) {
878 case Type::HalfTyID:
Yaxun Liua711cc72016-07-16 05:09:21 +0000879 return RuntimeMD::KernelArg::F16;
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000880 case Type::FloatTyID:
Yaxun Liua711cc72016-07-16 05:09:21 +0000881 return RuntimeMD::KernelArg::F32;
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000882 case Type::DoubleTyID:
Yaxun Liua711cc72016-07-16 05:09:21 +0000883 return RuntimeMD::KernelArg::F64;
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000884 case Type::IntegerTyID: {
Yaxun Liua711cc72016-07-16 05:09:21 +0000885 bool Signed = !TypeName.startswith("u");
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000886 switch (Ty->getIntegerBitWidth()) {
Yaxun Liua711cc72016-07-16 05:09:21 +0000887 case 8:
888 return Signed ? RuntimeMD::KernelArg::I8 : RuntimeMD::KernelArg::U8;
889 case 16:
890 return Signed ? RuntimeMD::KernelArg::I16 : RuntimeMD::KernelArg::U16;
891 case 32:
892 return Signed ? RuntimeMD::KernelArg::I32 : RuntimeMD::KernelArg::U32;
893 case 64:
894 return Signed ? RuntimeMD::KernelArg::I64 : RuntimeMD::KernelArg::U64;
895 default:
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000896 // Runtime does not recognize other integer types. Report as struct type.
Yaxun Liua711cc72016-07-16 05:09:21 +0000897 return RuntimeMD::KernelArg::Struct;
898 }
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000899 }
900 case Type::VectorTyID:
901 return getRuntimeMDValueType(Ty->getVectorElementType(), TypeName);
902 case Type::PointerTyID:
903 return getRuntimeMDValueType(Ty->getPointerElementType(), TypeName);
904 default:
Yaxun Liua711cc72016-07-16 05:09:21 +0000905 return RuntimeMD::KernelArg::Struct;
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000906 }
Yaxun Liua711cc72016-07-16 05:09:21 +0000907}
908
Yaxun Liu63891402016-09-07 17:44:00 +0000909static RuntimeMD::KernelArg::AddressSpaceQualifer getRuntimeAddrSpace(
910 AMDGPUAS::AddressSpaces A) {
911 switch (A) {
912 case AMDGPUAS::GLOBAL_ADDRESS:
913 return RuntimeMD::KernelArg::Global;
914 case AMDGPUAS::CONSTANT_ADDRESS:
915 return RuntimeMD::KernelArg::Constant;
916 case AMDGPUAS::LOCAL_ADDRESS:
917 return RuntimeMD::KernelArg::Local;
918 case AMDGPUAS::FLAT_ADDRESS:
919 return RuntimeMD::KernelArg::Generic;
920 case AMDGPUAS::REGION_ADDRESS:
921 return RuntimeMD::KernelArg::Region;
922 default:
923 return RuntimeMD::KernelArg::Private;
924 }
925}
926
927static void emitRuntimeMetadataForKernelArg(const DataLayout &DL,
928 MCStreamer &OutStreamer, Type *T,
929 RuntimeMD::KernelArg::Kind Kind,
930 StringRef BaseTypeName = "", StringRef TypeName = "",
931 StringRef ArgName = "", StringRef TypeQual = "", StringRef AccQual = "") {
932 // Emit KeyArgBegin.
933 OutStreamer.EmitIntValue(RuntimeMD::KeyArgBegin, 1);
934
935 // Emit KeyArgSize and KeyArgAlign.
936 emitRuntimeMDIntValue(OutStreamer, RuntimeMD::KeyArgSize,
937 DL.getTypeAllocSize(T), 4);
938 emitRuntimeMDIntValue(OutStreamer, RuntimeMD::KeyArgAlign,
939 DL.getABITypeAlignment(T), 4);
940 if (auto PT = dyn_cast<PointerType>(T)) {
941 auto ET = PT->getElementType();
942 if (PT->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS && ET->isSized())
943 emitRuntimeMDIntValue(OutStreamer, RuntimeMD::KeyArgPointeeAlign,
944 DL.getABITypeAlignment(ET), 4);
945 }
946
947 // Emit KeyArgTypeName.
948 if (!TypeName.empty())
949 emitRuntimeMDStringValue(OutStreamer, RuntimeMD::KeyArgTypeName, TypeName);
950
951 // Emit KeyArgName.
952 if (!ArgName.empty())
953 emitRuntimeMDStringValue(OutStreamer, RuntimeMD::KeyArgName, ArgName);
954
955 // Emit KeyArgIsVolatile, KeyArgIsRestrict, KeyArgIsConst and KeyArgIsPipe.
956 SmallVector<StringRef, 1> SplitQ;
957 TypeQual.split(SplitQ, " ", -1, false /* Drop empty entry */);
958
959 for (StringRef KeyName : SplitQ) {
960 auto Key = StringSwitch<RuntimeMD::Key>(KeyName)
961 .Case("volatile", RuntimeMD::KeyArgIsVolatile)
962 .Case("restrict", RuntimeMD::KeyArgIsRestrict)
963 .Case("const", RuntimeMD::KeyArgIsConst)
964 .Case("pipe", RuntimeMD::KeyArgIsPipe)
965 .Default(RuntimeMD::KeyNull);
966 OutStreamer.EmitIntValue(Key, 1);
967 }
968
969 // Emit KeyArgKind.
970 emitRuntimeMDIntValue(OutStreamer, RuntimeMD::KeyArgKind, Kind, 1);
971
972 // Emit KeyArgValueType.
973 emitRuntimeMDIntValue(OutStreamer, RuntimeMD::KeyArgValueType,
974 getRuntimeMDValueType(T, BaseTypeName), 2);
975
976 // Emit KeyArgAccQual.
977 if (!AccQual.empty()) {
978 auto AQ = StringSwitch<RuntimeMD::KernelArg::AccessQualifer>(AccQual)
979 .Case("read_only", RuntimeMD::KernelArg::ReadOnly)
980 .Case("write_only", RuntimeMD::KernelArg::WriteOnly)
981 .Case("read_write", RuntimeMD::KernelArg::ReadWrite)
982 .Default(RuntimeMD::KernelArg::None);
983 emitRuntimeMDIntValue(OutStreamer, RuntimeMD::KeyArgAccQual, AQ, 1);
984 }
985
986 // Emit KeyArgAddrQual.
987 if (auto *PT = dyn_cast<PointerType>(T))
988 emitRuntimeMDIntValue(OutStreamer, RuntimeMD::KeyArgAddrQual,
989 getRuntimeAddrSpace(static_cast<AMDGPUAS::AddressSpaces>(
990 PT->getAddressSpace())), 1);
991
992 // Emit KeyArgEnd
993 OutStreamer.EmitIntValue(RuntimeMD::KeyArgEnd, 1);
994}
995
Yaxun Liua711cc72016-07-16 05:09:21 +0000996void AMDGPUAsmPrinter::emitRuntimeMetadata(const Function &F) {
997 if (!F.getMetadata("kernel_arg_type"))
998 return;
999
1000 MCContext &Context = getObjFileLowering().getContext();
1001 OutStreamer->SwitchSection(
1002 Context.getELFSection(RuntimeMD::SectionName, ELF::SHT_PROGBITS, 0));
1003 OutStreamer->EmitIntValue(RuntimeMD::KeyKernelBegin, 1);
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001004 emitRuntimeMDStringValue(*OutStreamer, RuntimeMD::KeyKernelName, F.getName());
Yaxun Liua711cc72016-07-16 05:09:21 +00001005
Yaxun Liu63891402016-09-07 17:44:00 +00001006 const DataLayout &DL = F.getParent()->getDataLayout();
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001007 for (auto &Arg : F.args()) {
Yaxun Liua711cc72016-07-16 05:09:21 +00001008 unsigned I = Arg.getArgNo();
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001009 Type *T = Arg.getType();
Yaxun Liua711cc72016-07-16 05:09:21 +00001010 auto TypeName = dyn_cast<MDString>(F.getMetadata(
Yaxun Liu63891402016-09-07 17:44:00 +00001011 "kernel_arg_type")->getOperand(I))->getString();
1012 auto BaseTypeName = cast<MDString>(F.getMetadata(
1013 "kernel_arg_base_type")->getOperand(I))->getString();
1014 StringRef ArgName;
1015 if (auto ArgNameMD = F.getMetadata("kernel_arg_name"))
1016 ArgName = cast<MDString>(ArgNameMD->getOperand(I))->getString();
Yaxun Liua711cc72016-07-16 05:09:21 +00001017 auto TypeQual = cast<MDString>(F.getMetadata(
Yaxun Liu63891402016-09-07 17:44:00 +00001018 "kernel_arg_type_qual")->getOperand(I))->getString();
1019 auto AccQual = cast<MDString>(F.getMetadata(
1020 "kernel_arg_access_qual")->getOperand(I))->getString();
1021 RuntimeMD::KernelArg::Kind Kind;
1022 if (TypeQual.find("pipe") != StringRef::npos)
1023 Kind = RuntimeMD::KernelArg::Pipe;
1024 else Kind = StringSwitch<RuntimeMD::KernelArg::Kind>(BaseTypeName)
Yaxun Liua711cc72016-07-16 05:09:21 +00001025 .Case("sampler_t", RuntimeMD::KernelArg::Sampler)
1026 .Case("queue_t", RuntimeMD::KernelArg::Queue)
1027 .Cases("image1d_t", "image1d_array_t", "image1d_buffer_t",
1028 "image2d_t" , "image2d_array_t", RuntimeMD::KernelArg::Image)
1029 .Cases("image2d_depth_t", "image2d_array_depth_t",
1030 "image2d_msaa_t", "image2d_array_msaa_t",
1031 "image2d_msaa_depth_t", RuntimeMD::KernelArg::Image)
1032 .Cases("image2d_array_msaa_depth_t", "image3d_t",
1033 RuntimeMD::KernelArg::Image)
Yaxun Liu63891402016-09-07 17:44:00 +00001034 .Default(isa<PointerType>(T) ?
1035 (T->getPointerAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ?
1036 RuntimeMD::KernelArg::DynamicSharedPointer :
1037 RuntimeMD::KernelArg::GlobalBuffer) :
1038 RuntimeMD::KernelArg::ByValue);
1039 emitRuntimeMetadataForKernelArg(DL, *OutStreamer, T,
1040 Kind, BaseTypeName, TypeName, ArgName, TypeQual, AccQual);
1041 }
Yaxun Liua711cc72016-07-16 05:09:21 +00001042
Yaxun Liu63891402016-09-07 17:44:00 +00001043 // Emit hidden kernel arguments for OpenCL kernels.
1044 if (F.getParent()->getNamedMetadata("opencl.ocl.version")) {
1045 auto Int64T = Type::getInt64Ty(F.getContext());
1046 emitRuntimeMetadataForKernelArg(DL, *OutStreamer, Int64T,
1047 RuntimeMD::KernelArg::HiddenGlobalOffsetX);
1048 emitRuntimeMetadataForKernelArg(DL, *OutStreamer, Int64T,
1049 RuntimeMD::KernelArg::HiddenGlobalOffsetY);
1050 emitRuntimeMetadataForKernelArg(DL, *OutStreamer, Int64T,
1051 RuntimeMD::KernelArg::HiddenGlobalOffsetZ);
Yaxun Liu90658ff2016-09-07 18:31:11 +00001052 if (F.getParent()->getNamedMetadata("llvm.printf.fmts")) {
Yaxun Liu63891402016-09-07 17:44:00 +00001053 auto Int8PtrT = Type::getInt8PtrTy(F.getContext(),
1054 RuntimeMD::KernelArg::Global);
1055 emitRuntimeMetadataForKernelArg(DL, *OutStreamer, Int8PtrT,
1056 RuntimeMD::KernelArg::HiddenPrintfBuffer);
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001057 }
Yaxun Liua711cc72016-07-16 05:09:21 +00001058 }
1059
1060 // Emit KeyReqdWorkGroupSize, KeyWorkGroupSizeHint, and KeyVecTypeHint.
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001061 if (auto RWGS = F.getMetadata("reqd_work_group_size")) {
1062 emitRuntimeMDThreeIntValues(*OutStreamer, RuntimeMD::KeyReqdWorkGroupSize,
Yaxun Liua711cc72016-07-16 05:09:21 +00001063 RWGS, 4);
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001064 }
1065
1066 if (auto WGSH = F.getMetadata("work_group_size_hint")) {
1067 emitRuntimeMDThreeIntValues(*OutStreamer, RuntimeMD::KeyWorkGroupSizeHint,
Yaxun Liua711cc72016-07-16 05:09:21 +00001068 WGSH, 4);
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001069 }
1070
Yaxun Liua711cc72016-07-16 05:09:21 +00001071 if (auto VTH = F.getMetadata("vec_type_hint")) {
1072 auto TypeName = getOCLTypeName(cast<ValueAsMetadata>(
1073 VTH->getOperand(0))->getType(), mdconst::extract<ConstantInt>(
1074 VTH->getOperand(1))->getZExtValue());
Matt Arsenaultb06db8f2016-07-26 21:03:36 +00001075 emitRuntimeMDStringValue(*OutStreamer, RuntimeMD::KeyVecTypeHint, TypeName);
Yaxun Liua711cc72016-07-16 05:09:21 +00001076 }
1077
1078 // Emit KeyKernelEnd
1079 OutStreamer->EmitIntValue(RuntimeMD::KeyKernelEnd, 1);
1080}