blob: b651855eea7a25d244e7273a3e305ae6c9c6cc9b [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
20#include "WebAssemblyTargetObjectFile.h"
21#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000022#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000026#include "llvm/IR/DiagnosticInfo.h"
27#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
30#include "llvm/Support/CommandLine.h"
31#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
34#include "llvm/Target/TargetOptions.h"
35using namespace llvm;
36
37#define DEBUG_TYPE "wasm-lower"
38
JF Bastienb9073fb2015-07-22 21:28:15 +000039namespace {
40// Diagnostic information for unimplemented or unsupported feature reporting.
Dan Gohman9c54d3b2015-11-25 18:13:18 +000041// TODO: This code is copied from BPF and AMDGPU; consider factoring it out
42// and sharing code.
Dan Gohmanfd4a88c2015-11-25 16:29:24 +000043class DiagnosticInfoUnsupported final : public DiagnosticInfo {
JF Bastienb9073fb2015-07-22 21:28:15 +000044private:
45 // Debug location where this diagnostic is triggered.
46 DebugLoc DLoc;
47 const Twine &Description;
48 const Function &Fn;
49 SDValue Value;
50
51 static int KindID;
52
53 static int getKindID() {
54 if (KindID == 0)
55 KindID = llvm::getNextAvailablePluginDiagnosticKind();
56 return KindID;
57 }
58
59public:
60 DiagnosticInfoUnsupported(SDLoc DLoc, const Function &Fn, const Twine &Desc,
61 SDValue Value)
62 : DiagnosticInfo(getKindID(), DS_Error), DLoc(DLoc.getDebugLoc()),
63 Description(Desc), Fn(Fn), Value(Value) {}
64
65 void print(DiagnosticPrinter &DP) const override {
66 std::string Str;
67 raw_string_ostream OS(Str);
68
69 if (DLoc) {
70 auto DIL = DLoc.get();
71 StringRef Filename = DIL->getFilename();
72 unsigned Line = DIL->getLine();
73 unsigned Column = DIL->getColumn();
74 OS << Filename << ':' << Line << ':' << Column << ' ';
75 }
76
77 OS << "in function " << Fn.getName() << ' ' << *Fn.getFunctionType() << '\n'
78 << Description;
79 if (Value)
80 Value->print(OS);
81 OS << '\n';
82 OS.flush();
83 DP << Str;
84 }
85
86 static bool classof(const DiagnosticInfo *DI) {
87 return DI->getKind() == getKindID();
88 }
89};
90
91int DiagnosticInfoUnsupported::KindID = 0;
92} // end anonymous namespace
93
Dan Gohman10e730a2015-06-29 23:51:55 +000094WebAssemblyTargetLowering::WebAssemblyTargetLowering(
95 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000096 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000097 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
98
JF Bastien71d29ac2015-08-12 17:53:29 +000099 // Booleans always contain 0 or 1.
100 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000101 // WebAssembly does not produce floating-point exceptions on normal floating
102 // point operations.
103 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +0000104 // We don't know the microarchitecture here, so just reduce register pressure.
105 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +0000106 // Tell ISel that we have a stack pointer.
107 setStackPointerRegisterToSaveRestore(
108 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
109 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +0000110 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
111 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
112 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
113 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
JF Bastienb9073fb2015-07-22 21:28:15 +0000114 // Compute derived properties from the register classes.
115 computeRegisterProperties(Subtarget->getRegisterInfo());
116
JF Bastienaf111db2015-08-24 22:16:48 +0000117 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000118 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +0000119 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +0000120
JF Bastienda06bce2015-08-11 21:02:46 +0000121 for (auto T : {MVT::f32, MVT::f64}) {
122 // Don't expand the floating-point types to constant pools.
123 setOperationAction(ISD::ConstantFP, T, Legal);
124 // Expand floating-point comparisons.
125 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
126 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
127 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000128 // Expand floating-point library function operators.
Dan Gohman896e53f2015-08-24 18:23:13 +0000129 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW})
Dan Gohman32907a62015-08-20 22:57:13 +0000130 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000131 // Note supported floating-point library function operators that otherwise
132 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000133 for (auto Op :
134 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000135 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +0000136 // Support minnan and maxnan, which otherwise default to expand.
137 setOperationAction(ISD::FMINNAN, T, Legal);
138 setOperationAction(ISD::FMAXNAN, T, Legal);
JF Bastienda06bce2015-08-11 21:02:46 +0000139 }
Dan Gohman32907a62015-08-20 22:57:13 +0000140
141 for (auto T : {MVT::i32, MVT::i64}) {
142 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000143 for (auto Op :
144 {ISD::BSWAP, ISD::ROTL, ISD::ROTR, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
145 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
146 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
147 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000148 setOperationAction(Op, T, Expand);
149 }
150 }
151
152 // As a special case, these operators use the type to mean the type to
153 // sign-extend from.
154 for (auto T : {MVT::i1, MVT::i8, MVT::i16})
155 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
156
157 // Dynamic stack allocation: use the default expansion.
158 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
159 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000160 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000161
Dan Gohman950a13c2015-09-16 16:51:30 +0000162 // Expand these forms; we pattern-match the forms that we can handle in isel.
163 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
164 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
165 setOperationAction(Op, T, Expand);
166
167 // We have custom switch handling.
168 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
169
JF Bastien73ff6af2015-08-31 22:24:11 +0000170 // WebAssembly doesn't have:
171 // - Floating-point extending loads.
172 // - Floating-point truncating stores.
173 // - i1 extending loads.
174 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f64, Expand);
175 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
176 for (auto T : MVT::integer_valuetypes())
177 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
178 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000179
180 // Trap lowers to wasm unreachable
181 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000182}
Dan Gohman10e730a2015-06-29 23:51:55 +0000183
Dan Gohman7b634842015-08-24 18:44:37 +0000184FastISel *WebAssemblyTargetLowering::createFastISel(
185 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
186 return WebAssembly::createFastISel(FuncInfo, LibInfo);
187}
188
JF Bastienaf111db2015-08-24 22:16:48 +0000189bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000190 const GlobalAddressSDNode * /*GA*/) const {
JF Bastienaf111db2015-08-24 22:16:48 +0000191 // The WebAssembly target doesn't support folding offsets into global
192 // addresses.
193 return false;
194}
195
Dan Gohman7a6b9822015-11-29 22:32:02 +0000196MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000197 EVT VT) const {
198 return VT.getSimpleVT();
199}
200
JF Bastien480c8402015-08-11 20:13:18 +0000201const char *
202WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
203 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
JF Bastienaf111db2015-08-24 22:16:48 +0000204 case WebAssemblyISD::FIRST_NUMBER:
205 break;
206#define HANDLE_NODETYPE(NODE) \
207 case WebAssemblyISD::NODE: \
208 return "WebAssemblyISD::" #NODE;
209#include "WebAssemblyISD.def"
210#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000211 }
212 return nullptr;
213}
214
Dan Gohmanf19ed562015-11-13 01:42:29 +0000215std::pair<unsigned, const TargetRegisterClass *>
216WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
217 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
218 // First, see if this is a constraint that directly corresponds to a
219 // WebAssembly register class.
220 if (Constraint.size() == 1) {
221 switch (Constraint[0]) {
222 case 'r':
Dan Gohmana774d712015-11-25 22:28:50 +0000223 if (VT == MVT::i32)
224 return std::make_pair(0U, &WebAssembly::I32RegClass);
225 if (VT == MVT::i64)
226 return std::make_pair(0U, &WebAssembly::I64RegClass);
227 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000228 default:
229 break;
230 }
231 }
232
233 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
234}
235
Dan Gohman3192ddf2015-11-19 23:04:59 +0000236bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
237 // Assume ctz is a relatively cheap operation.
238 return true;
239}
240
241bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
242 // Assume clz is a relatively cheap operation.
243 return true;
244}
245
Dan Gohman10e730a2015-06-29 23:51:55 +0000246//===----------------------------------------------------------------------===//
247// WebAssembly Lowering private implementation.
248//===----------------------------------------------------------------------===//
249
250//===----------------------------------------------------------------------===//
251// Lowering Code
252//===----------------------------------------------------------------------===//
253
JF Bastienb9073fb2015-07-22 21:28:15 +0000254static void fail(SDLoc DL, SelectionDAG &DAG, const char *msg) {
255 MachineFunction &MF = DAG.getMachineFunction();
256 DAG.getContext()->diagnose(
257 DiagnosticInfoUnsupported(DL, *MF.getFunction(), msg, SDValue()));
258}
259
Dan Gohman85dbdda2015-12-04 17:16:07 +0000260// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000261static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000262 // We currently support the language-independent target-independent
263 // conventions.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000264 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman85dbdda2015-12-04 17:16:07 +0000265 CallConv == CallingConv::Cold;
266}
267
JF Bastiend8a9d662015-08-24 21:59:51 +0000268SDValue
269WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
270 SmallVectorImpl<SDValue> &InVals) const {
271 SelectionDAG &DAG = CLI.DAG;
272 SDLoc DL = CLI.DL;
273 SDValue Chain = CLI.Chain;
274 SDValue Callee = CLI.Callee;
275 MachineFunction &MF = DAG.getMachineFunction();
276
277 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000278 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000279 fail(DL, DAG,
280 "WebAssembly doesn't support language-specific or target-specific "
281 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000282 if (CLI.IsPatchPoint)
283 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
284
Dan Gohman9cc692b2015-10-02 20:54:23 +0000285 // WebAssembly doesn't currently support explicit tail calls. If they are
286 // required, fail. Otherwise, just disable them.
287 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
288 MF.getTarget().Options.GuaranteedTailCallOpt) ||
289 (CLI.CS && CLI.CS->isMustTailCall()))
290 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
291 CLI.IsTailCall = false;
292
JF Bastiend8a9d662015-08-24 21:59:51 +0000293 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohmane590b332015-09-09 01:52:45 +0000294
JF Bastiend8a9d662015-08-24 21:59:51 +0000295 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000296 if (Ins.size() > 1)
297 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
298
Dan Gohman2d822e72015-12-04 17:12:52 +0000299 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
300 for (const ISD::OutputArg &Out : Outs) {
301 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
302 assert(!Out.Flags.isNest() && "nest is not valid for return values");
303 if (Out.Flags.isInAlloca())
304 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
305 if (Out.Flags.isInConsecutiveRegs())
306 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
307 if (Out.Flags.isInConsecutiveRegsLast())
308 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
309 }
310
JF Bastiend8a9d662015-08-24 21:59:51 +0000311 bool IsVarArg = CLI.IsVarArg;
312 if (IsVarArg)
313 fail(DL, DAG, "WebAssembly doesn't support varargs yet");
Dan Gohmane590b332015-09-09 01:52:45 +0000314
JF Bastiend8a9d662015-08-24 21:59:51 +0000315 // Analyze operands of the call, assigning locations to each operand.
316 SmallVector<CCValAssign, 16> ArgLocs;
317 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
318 unsigned NumBytes = CCInfo.getNextStackOffset();
319
320 auto PtrVT = getPointerTy(MF.getDataLayout());
JF Bastienaf111db2015-08-24 22:16:48 +0000321 auto Zero = DAG.getConstant(0, DL, PtrVT, true);
322 auto NB = DAG.getConstant(NumBytes, DL, PtrVT, true);
323 Chain = DAG.getCALLSEQ_START(Chain, NB, DL);
JF Bastiend8a9d662015-08-24 21:59:51 +0000324
325 SmallVector<SDValue, 16> Ops;
326 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000327 Ops.push_back(Callee);
328 Ops.append(OutVals.begin(), OutVals.end());
JF Bastiend8a9d662015-08-24 21:59:51 +0000329
330 SmallVector<EVT, 8> Tys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000331 for (const auto &In : Ins) {
332 if (In.Flags.isByVal())
333 fail(DL, DAG, "WebAssembly hasn't implemented byval arguments");
334 if (In.Flags.isInAlloca())
335 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
336 if (In.Flags.isNest())
337 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
338 if (In.Flags.isInConsecutiveRegs())
339 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
340 if (In.Flags.isInConsecutiveRegsLast())
341 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
342 // Ignore In.getOrigAlign() because all our arguments are passed in
343 // registers.
JF Bastiend8a9d662015-08-24 21:59:51 +0000344 Tys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000345 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000346 Tys.push_back(MVT::Other);
JF Bastienaf111db2015-08-24 22:16:48 +0000347 SDVTList TyList = DAG.getVTList(Tys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000348 SDValue Res =
349 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
350 DL, TyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000351 if (Ins.empty()) {
352 Chain = Res;
353 } else {
354 InVals.push_back(Res);
355 Chain = Res.getValue(1);
356 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000357
JF Bastienaf111db2015-08-24 22:16:48 +0000358 Chain = DAG.getCALLSEQ_END(Chain, NB, Zero, SDValue(), DL);
JF Bastiend8a9d662015-08-24 21:59:51 +0000359
360 return Chain;
361}
362
JF Bastienb9073fb2015-07-22 21:28:15 +0000363bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000364 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
365 const SmallVectorImpl<ISD::OutputArg> &Outs,
366 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000367 // WebAssembly can't currently handle returning tuples.
368 return Outs.size() <= 1;
369}
370
371SDValue WebAssemblyTargetLowering::LowerReturn(
372 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
373 const SmallVectorImpl<ISD::OutputArg> &Outs,
374 const SmallVectorImpl<SDValue> &OutVals, SDLoc DL,
375 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000376 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000377 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000378 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastien600aee92015-07-31 17:53:38 +0000379 if (IsVarArg)
380 fail(DL, DAG, "WebAssembly doesn't support varargs yet");
JF Bastienb9073fb2015-07-22 21:28:15 +0000381
JF Bastien600aee92015-07-31 17:53:38 +0000382 SmallVector<SDValue, 4> RetOps(1, Chain);
383 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000384 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000385
Dan Gohman754cd112015-11-11 01:33:02 +0000386 // Record the number and types of the return values.
387 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000388 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
389 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman754cd112015-11-11 01:33:02 +0000390 if (Out.Flags.isInAlloca())
391 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000392 if (Out.Flags.isInConsecutiveRegs())
393 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
394 if (Out.Flags.isInConsecutiveRegsLast())
395 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
396 if (!Out.IsFixed)
397 fail(DL, DAG, "WebAssembly doesn't support non-fixed results yet");
Dan Gohman754cd112015-11-11 01:33:02 +0000398 }
399
JF Bastienb9073fb2015-07-22 21:28:15 +0000400 return Chain;
401}
402
403SDValue WebAssemblyTargetLowering::LowerFormalArguments(
404 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
405 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
406 SmallVectorImpl<SDValue> &InVals) const {
407 MachineFunction &MF = DAG.getMachineFunction();
408
Dan Gohman85dbdda2015-12-04 17:16:07 +0000409 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000410 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
411 if (IsVarArg)
412 fail(DL, DAG, "WebAssembly doesn't support varargs yet");
JF Bastienb9073fb2015-07-22 21:28:15 +0000413
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000414 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
415 // of the incoming values before they're represented by virtual registers.
416 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
417
JF Bastien600aee92015-07-31 17:53:38 +0000418 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000419 if (In.Flags.isByVal())
420 fail(DL, DAG, "WebAssembly hasn't implemented byval arguments");
421 if (In.Flags.isInAlloca())
422 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
423 if (In.Flags.isNest())
424 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000425 if (In.Flags.isInConsecutiveRegs())
426 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
427 if (In.Flags.isInConsecutiveRegsLast())
428 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000429 // Ignore In.getOrigAlign() because all our arguments are passed in
430 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000431 InVals.push_back(
432 In.Used
433 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000434 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000435 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000436
437 // Record the number and types of arguments.
438 MF.getInfo<WebAssemblyFunctionInfo>()->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000439 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000440
441 return Chain;
442}
443
Dan Gohman10e730a2015-06-29 23:51:55 +0000444//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000445// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000446//===----------------------------------------------------------------------===//
447
JF Bastienaf111db2015-08-24 22:16:48 +0000448SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
449 SelectionDAG &DAG) const {
450 switch (Op.getOpcode()) {
451 default:
452 llvm_unreachable("unimplemented operation lowering");
453 return SDValue();
454 case ISD::GlobalAddress:
455 return LowerGlobalAddress(Op, DAG);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000456 case ISD::ExternalSymbol:
457 return LowerExternalSymbol(Op, DAG);
Dan Gohman950a13c2015-09-16 16:51:30 +0000458 case ISD::JumpTable:
459 return LowerJumpTable(Op, DAG);
460 case ISD::BR_JT:
461 return LowerBR_JT(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000462 }
463}
464
465SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
466 SelectionDAG &DAG) const {
467 SDLoc DL(Op);
468 const auto *GA = cast<GlobalAddressSDNode>(Op);
469 EVT VT = Op.getValueType();
470 assert(GA->getOffset() == 0 &&
471 "offsets on global addresses are forbidden by isOffsetFoldingLegal");
472 assert(GA->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
473 if (GA->getAddressSpace() != 0)
474 fail(DL, DAG, "WebAssembly only expects the 0 address space");
475 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
476 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT));
477}
478
Dan Gohman7a6b9822015-11-29 22:32:02 +0000479SDValue
480WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
481 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000482 SDLoc DL(Op);
483 const auto *ES = cast<ExternalSymbolSDNode>(Op);
484 EVT VT = Op.getValueType();
485 assert(ES->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
486 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
487 DAG.getTargetExternalSymbol(ES->getSymbol(), VT));
488}
489
Dan Gohman950a13c2015-09-16 16:51:30 +0000490SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
491 SelectionDAG &DAG) const {
492 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000493 // table operand into a TABLESWITCH instruction, rather than ever
494 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000495 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
496 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
497 JT->getTargetFlags());
498}
499
500SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
501 SelectionDAG &DAG) const {
502 SDLoc DL(Op);
503 SDValue Chain = Op.getOperand(0);
504 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
505 SDValue Index = Op.getOperand(2);
506 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
507
508 SmallVector<SDValue, 8> Ops;
509 Ops.push_back(Chain);
510 Ops.push_back(Index);
511
512 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
513 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
514
515 // TODO: For now, we just pick something arbitrary for a default case for now.
516 // We really want to sniff out the guard and put in the real default case (and
517 // delete the guard).
518 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
519
520 // Add an operand for each case.
521 for (auto MBB : MBBs)
522 Ops.push_back(DAG.getBasicBlock(MBB));
523
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000524 return DAG.getNode(WebAssemblyISD::TABLESWITCH, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000525}
526
Dan Gohman10e730a2015-06-29 23:51:55 +0000527//===----------------------------------------------------------------------===//
528// WebAssembly Optimization Hooks
529//===----------------------------------------------------------------------===//
530
531MCSection *WebAssemblyTargetObjectFile::SelectSectionForGlobal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000532 const GlobalValue *GV, SectionKind /*Kind*/, Mangler & /*Mang*/,
533 const TargetMachine & /*TM*/) const {
Dan Gohmane51c0582015-10-06 00:27:55 +0000534 // TODO: Be more sophisticated than this.
535 return isa<Function>(GV) ? getTextSection() : getDataSection();
Dan Gohman10e730a2015-06-29 23:51:55 +0000536}