blob: 75df2c5bcae6d8e95ef4f80508c4199db3657892 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000020#include "llvm/CodeGen/AsmPrinter.h"
21#include "llvm/CodeGen/MachineFunctionAnalysis.h"
22#include "llvm/CodeGen/MachineModuleInfo.h"
23#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000025#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000026#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000027#include "llvm/MC/MCAsmInfo.h"
28#include "llvm/MC/MCInstrInfo.h"
29#include "llvm/MC/MCStreamer.h"
30#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/PassManager.h"
32#include "llvm/Support/CommandLine.h"
33#include "llvm/Support/Debug.h"
34#include "llvm/Support/FormattedStream.h"
35#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000036#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000037#include "llvm/Target/TargetInstrInfo.h"
38#include "llvm/Target/TargetLowering.h"
39#include "llvm/Target/TargetLoweringObjectFile.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetOptions.h"
42#include "llvm/Target/TargetRegisterInfo.h"
43#include "llvm/Target/TargetSubtargetInfo.h"
44#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000045
Justin Holewinskiae556d32012-05-04 20:18:50 +000046using namespace llvm;
47
Justin Holewinskib94bd052013-03-30 14:29:25 +000048namespace llvm {
49void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000050void initializeGenericToNVVMPass(PassRegistry&);
Eli Bendersky264cd462014-03-31 15:56:26 +000051void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000052void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Justin Holewinski3d140fc2014-11-05 18:19:30 +000053void initializeNVPTXLowerStructArgsPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000054}
55
Justin Holewinskiae556d32012-05-04 20:18:50 +000056extern "C" void LLVMInitializeNVPTXTarget() {
57 // Register the target.
58 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
59 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
60
Justin Holewinskib94bd052013-03-30 14:29:25 +000061 // FIXME: This pass is really intended to be invoked during IR optimization,
62 // but it's very NVPTX-specific.
63 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000064 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Eli Bendersky264cd462014-03-31 15:56:26 +000065 initializeNVPTXAssignValidGlobalNamesPass(*PassRegistry::getPassRegistry());
Eli Benderskybbef1722014-04-03 21:18:25 +000066 initializeNVPTXFavorNonGenericAddrSpacesPass(
67 *PassRegistry::getPassRegistry());
Justin Holewinski3d140fc2014-11-05 18:19:30 +000068 initializeNVPTXLowerStructArgsPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000069}
70
Eric Christophera1869462014-06-27 01:27:06 +000071NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, StringRef TT,
72 StringRef CPU, StringRef FS,
73 const TargetOptions &Options,
74 Reloc::Model RM, CodeModel::Model CM,
75 CodeGenOpt::Level OL, bool is64bit)
Justin Holewinski0497ab12013-03-30 14:29:21 +000076 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christopher493f91b2014-06-27 04:33:14 +000077 Subtarget(TT, CPU, FS, *this, is64bit) {
Rafael Espindola227144c2013-05-13 01:16:13 +000078 initAsmInfo();
79}
Justin Holewinskiae556d32012-05-04 20:18:50 +000080
81void NVPTXTargetMachine32::anchor() {}
82
Justin Holewinski0497ab12013-03-30 14:29:21 +000083NVPTXTargetMachine32::NVPTXTargetMachine32(
84 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
85 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
86 CodeGenOpt::Level OL)
87 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000088
89void NVPTXTargetMachine64::anchor() {}
90
Justin Holewinski0497ab12013-03-30 14:29:21 +000091NVPTXTargetMachine64::NVPTXTargetMachine64(
92 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
93 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
94 CodeGenOpt::Level OL)
95 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000096
Benjamin Kramerd78bb462013-05-23 17:10:37 +000097namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +000098class NVPTXPassConfig : public TargetPassConfig {
99public:
100 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000101 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000102
103 NVPTXTargetMachine &getNVPTXTargetMachine() const {
104 return getTM<NVPTXTargetMachine>();
105 }
106
Craig Topper2865c982014-04-29 07:57:44 +0000107 void addIRPasses() override;
108 bool addInstSelector() override;
109 bool addPreRegAlloc() override;
110 bool addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000111 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000112
Craig Topper2865c982014-04-29 07:57:44 +0000113 FunctionPass *createTargetRegisterAllocator(bool) override;
114 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
115 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000116};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000117} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000118
119TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
120 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
121 return PassConfig;
122}
123
Justin Holewinski01f89f02013-05-20 12:13:32 +0000124void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000125 // The following passes are known to not play well with virtual regs hanging
126 // around after register allocation (which in our case, is *all* registers).
127 // We explicitly disable them here. We do, however, need some functionality
128 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
129 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
130 disablePass(&PrologEpilogCodeInserterID);
131 disablePass(&MachineCopyPropagationID);
132 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000133 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000134
Justin Holewinski30d56a72014-04-09 15:39:15 +0000135 addPass(createNVPTXImageOptimizerPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000136 TargetPassConfig::addIRPasses();
Eli Bendersky264cd462014-03-31 15:56:26 +0000137 addPass(createNVPTXAssignValidGlobalNamesPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000138 addPass(createGenericToNVVMPass());
Eli Benderskybbef1722014-04-03 21:18:25 +0000139 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Eli Benderskya108a652014-05-01 18:38:36 +0000140 addPass(createSeparateConstOffsetFromGEPPass());
141 // The SeparateConstOffsetFromGEP pass creates variadic bases that can be used
142 // by multiple GEPs. Run GVN or EarlyCSE to really reuse them. GVN generates
143 // significantly better code than EarlyCSE for some of our benchmarks.
144 if (getOptLevel() == CodeGenOpt::Aggressive)
145 addPass(createGVNPass());
146 else
147 addPass(createEarlyCSEPass());
148 // Both FavorNonGenericAddrSpaces and SeparateConstOffsetFromGEP may leave
149 // some dead code. We could remove dead code in an ad-hoc manner, but that
150 // requires manual work and might be error-prone.
151 //
152 // The FavorNonGenericAddrSpaces pass shortcuts unnecessary addrspacecasts,
153 // and leave them unused.
154 //
155 // SeparateConstOffsetFromGEP rebuilds a new index from the old index, and the
156 // old index and some of its intermediate results may become unused.
Eli Benderskybbef1722014-04-03 21:18:25 +0000157 addPass(createDeadCodeEliminationPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000158}
159
Justin Holewinskiae556d32012-05-04 20:18:50 +0000160bool NVPTXPassConfig::addInstSelector() {
Justin Holewinski30d56a72014-04-09 15:39:15 +0000161 const NVPTXSubtarget &ST =
162 getTM<NVPTXTargetMachine>().getSubtarget<NVPTXSubtarget>();
163
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000164 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000165 addPass(createAllocaHoisting());
166 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000167
168 if (!ST.hasImageHandles())
169 addPass(createNVPTXReplaceImageHandlesPass());
170
Justin Holewinskiae556d32012-05-04 20:18:50 +0000171 return false;
172}
173
Justin Holewinski0497ab12013-03-30 14:29:21 +0000174bool NVPTXPassConfig::addPreRegAlloc() { return false; }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000175bool NVPTXPassConfig::addPostRegAlloc() {
176 addPass(createNVPTXPrologEpilogPass());
177 return false;
178}
179
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000180FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000181 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000182}
183
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000184void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000185 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000186 addPass(&PHIEliminationID);
187 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000188}
189
190void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000191 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000192
193 addPass(&ProcessImplicitDefsID);
194 addPass(&LiveVariablesID);
195 addPass(&MachineLoopInfoID);
196 addPass(&PHIEliminationID);
197
198 addPass(&TwoAddressInstructionPassID);
199 addPass(&RegisterCoalescerID);
200
201 // PreRA instruction scheduling.
202 if (addPass(&MachineSchedulerID))
203 printAndVerify("After Machine Scheduling");
204
205
206 addPass(&StackSlotColoringID);
207
208 // FIXME: Needs physical registers
209 //addPass(&PostRAMachineLICMID);
210
211 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000212}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000213
214void NVPTXPassConfig::addMachineSSAOptimization() {
215 // Pre-ra tail duplication.
216 if (addPass(&EarlyTailDuplicateID))
217 printAndVerify("After Pre-RegAlloc TailDuplicate");
218
219 // Optimize PHIs before DCE: removing dead PHI cycles may make more
220 // instructions dead.
221 addPass(&OptimizePHIsID);
222
223 // This pass merges large allocas. StackSlotColoring is a different pass
224 // which merges spill slots.
225 addPass(&StackColoringID);
226
227 // If the target requests it, assign local variables to stack slots relative
228 // to one another and simplify frame index references where possible.
229 addPass(&LocalStackSlotAllocationID);
230
231 // With optimization, dead code should already be eliminated. However
232 // there is one known exception: lowered code for arguments that are only
233 // used by tail calls, where the tail calls reuse the incoming stack
234 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
235 addPass(&DeadMachineInstructionElimID);
236 printAndVerify("After codegen DCE pass");
237
238 // Allow targets to insert passes that improve instruction level parallelism,
239 // like if-conversion. Such passes will typically need dominator trees and
240 // loop info, just like LICM and CSE below.
241 if (addILPOpts())
242 printAndVerify("After ILP optimizations");
243
244 addPass(&MachineLICMID);
245 addPass(&MachineCSEID);
246
247 addPass(&MachineSinkingID);
248 printAndVerify("After Machine LICM, CSE and Sinking passes");
249
250 addPass(&PeepholeOptimizerID);
251 printAndVerify("After codegen peephole optimization pass");
252}