Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | /// \file |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 11 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
| 12 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 13 | |
Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 14 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 15 | #include "llvm/Target/TargetMachine.h" |
| 16 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | namespace llvm { |
| 18 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 19 | class AMDGPUTargetMachine; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 20 | class FunctionPass; |
Matt Arsenault | a1fe17c | 2016-07-19 23:16:53 +0000 | [diff] [blame] | 21 | class GCNTargetMachine; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 22 | class ModulePass; |
| 23 | class Pass; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 24 | class Target; |
| 25 | class TargetMachine; |
Stanislav Mekhanoshin | 1d8cf2b | 2017-09-29 23:40:19 +0000 | [diff] [blame^] | 26 | class TargetOptions; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 27 | class PassRegistry; |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 28 | class Module; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 29 | |
| 30 | // R600 Passes |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 31 | FunctionPass *createR600VectorRegMerger(); |
| 32 | FunctionPass *createR600ExpandSpecialInstrsPass(); |
Tom Stellard | 1de5582 | 2013-12-11 17:51:41 +0000 | [diff] [blame] | 33 | FunctionPass *createR600EmitClauseMarkers(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 34 | FunctionPass *createR600ClauseMergePass(); |
| 35 | FunctionPass *createR600Packetizer(); |
| 36 | FunctionPass *createR600ControlFlowFinalizer(); |
Tom Stellard | f2ba972 | 2013-12-11 17:51:47 +0000 | [diff] [blame] | 37 | FunctionPass *createAMDGPUCFGStructurizerPass(); |
Tom Stellard | 2028769 | 2017-08-08 04:57:55 +0000 | [diff] [blame] | 38 | FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 39 | |
| 40 | // SI Passes |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 41 | FunctionPass *createSIAnnotateControlFlowPass(); |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 42 | FunctionPass *createSIFoldOperandsPass(); |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 43 | FunctionPass *createSIPeepholeSDWAPass(); |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 44 | FunctionPass *createSILowerI1CopiesPass(); |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 45 | FunctionPass *createSIShrinkInstructionsPass(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 46 | FunctionPass *createSILoadStoreOptimizerPass(); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 47 | FunctionPass *createSIWholeQuadModePass(); |
Tom Stellard | 28d13a4 | 2015-05-12 17:13:02 +0000 | [diff] [blame] | 48 | FunctionPass *createSIFixControlFlowLiveIntervalsPass(); |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 49 | FunctionPass *createSIOptimizeExecMaskingPreRAPass(); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 50 | FunctionPass *createSIFixSGPRCopiesPass(); |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 51 | FunctionPass *createSIMemoryLegalizerPass(); |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 52 | FunctionPass *createSIDebuggerInsertNopsPass(); |
Tom Stellard | 6e1967e | 2016-02-05 17:42:38 +0000 | [diff] [blame] | 53 | FunctionPass *createSIInsertWaitsPass(); |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 54 | FunctionPass *createSIInsertWaitcntsPass(); |
Connor Abbott | 92638ab | 2017-08-04 18:36:52 +0000 | [diff] [blame] | 55 | FunctionPass *createSIFixWWMLivenessPass(); |
Stanislav Mekhanoshin | 1d8cf2b | 2017-09-29 23:40:19 +0000 | [diff] [blame^] | 56 | FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &); |
Stanislav Mekhanoshin | 7f37794 | 2017-08-11 16:42:09 +0000 | [diff] [blame] | 57 | FunctionPass *createAMDGPUUseNativeCallsPass(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 58 | FunctionPass *createAMDGPUCodeGenPreparePass(); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 59 | FunctionPass *createAMDGPUMachineCFGStructurizerPass(); |
Matt Arsenault | c06574f | 2017-07-28 18:40:05 +0000 | [diff] [blame] | 60 | FunctionPass *createAMDGPURewriteOutArgumentsPass(); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 61 | |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 62 | void initializeAMDGPUDAGToDAGISelPass(PassRegistry&); |
| 63 | |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 64 | void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&); |
| 65 | extern char &AMDGPUMachineCFGStructurizerID; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 66 | |
Matt Arsenault | 746e065 | 2017-06-02 18:02:42 +0000 | [diff] [blame] | 67 | void initializeAMDGPUAlwaysInlinePass(PassRegistry&); |
| 68 | |
Matt Arsenault | 6b93046 | 2017-07-13 21:43:42 +0000 | [diff] [blame] | 69 | Pass *createAMDGPUAnnotateKernelFeaturesPass(); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 70 | void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &); |
| 71 | extern char &AMDGPUAnnotateKernelFeaturesID; |
| 72 | |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 73 | ModulePass *createAMDGPULowerIntrinsicsPass(); |
Matt Arsenault | 0699ef3 | 2017-02-09 22:00:42 +0000 | [diff] [blame] | 74 | void initializeAMDGPULowerIntrinsicsPass(PassRegistry &); |
| 75 | extern char &AMDGPULowerIntrinsicsID; |
| 76 | |
Matt Arsenault | c06574f | 2017-07-28 18:40:05 +0000 | [diff] [blame] | 77 | void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &); |
| 78 | extern char &AMDGPURewriteOutArgumentsID; |
| 79 | |
Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 80 | void initializeR600ClauseMergePassPass(PassRegistry &); |
| 81 | extern char &R600ClauseMergePassID; |
| 82 | |
| 83 | void initializeR600ControlFlowFinalizerPass(PassRegistry &); |
| 84 | extern char &R600ControlFlowFinalizerID; |
| 85 | |
| 86 | void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &); |
| 87 | extern char &R600ExpandSpecialInstrsPassID; |
| 88 | |
| 89 | void initializeR600VectorRegMergerPass(PassRegistry &); |
| 90 | extern char &R600VectorRegMergerID; |
| 91 | |
| 92 | void initializeR600PacketizerPass(PassRegistry &); |
| 93 | extern char &R600PacketizerID; |
| 94 | |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 95 | void initializeSIFoldOperandsPass(PassRegistry &); |
| 96 | extern char &SIFoldOperandsID; |
| 97 | |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 98 | void initializeSIPeepholeSDWAPass(PassRegistry &); |
| 99 | extern char &SIPeepholeSDWAID; |
| 100 | |
Matt Arsenault | c3a01ec | 2016-06-09 23:18:47 +0000 | [diff] [blame] | 101 | void initializeSIShrinkInstructionsPass(PassRegistry&); |
| 102 | extern char &SIShrinkInstructionsID; |
| 103 | |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 104 | void initializeSIFixSGPRCopiesPass(PassRegistry &); |
| 105 | extern char &SIFixSGPRCopiesID; |
| 106 | |
Stanislav Mekhanoshin | 22a56f2 | 2017-01-24 17:46:17 +0000 | [diff] [blame] | 107 | void initializeSIFixVGPRCopiesPass(PassRegistry &); |
| 108 | extern char &SIFixVGPRCopiesID; |
| 109 | |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 110 | void initializeSILowerI1CopiesPass(PassRegistry &); |
| 111 | extern char &SILowerI1CopiesID; |
| 112 | |
Matt Arsenault | 4103328 | 2014-10-10 22:01:59 +0000 | [diff] [blame] | 113 | void initializeSILoadStoreOptimizerPass(PassRegistry &); |
| 114 | extern char &SILoadStoreOptimizerID; |
| 115 | |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 116 | void initializeSIWholeQuadModePass(PassRegistry &); |
| 117 | extern char &SIWholeQuadModeID; |
| 118 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 119 | void initializeSILowerControlFlowPass(PassRegistry &); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 120 | extern char &SILowerControlFlowID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 121 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 122 | void initializeSIInsertSkipsPass(PassRegistry &); |
| 123 | extern char &SIInsertSkipsPassID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 124 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 125 | void initializeSIOptimizeExecMaskingPass(PassRegistry &); |
| 126 | extern char &SIOptimizeExecMaskingID; |
| 127 | |
Connor Abbott | 92638ab | 2017-08-04 18:36:52 +0000 | [diff] [blame] | 128 | void initializeSIFixWWMLivenessPass(PassRegistry &); |
| 129 | extern char &SIFixWWMLivenessID; |
| 130 | |
Stanislav Mekhanoshin | 7f37794 | 2017-08-11 16:42:09 +0000 | [diff] [blame] | 131 | void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &); |
| 132 | extern char &AMDGPUSimplifyLibCallsID; |
| 133 | |
| 134 | void initializeAMDGPUUseNativeCallsPass(PassRegistry &); |
| 135 | extern char &AMDGPUUseNativeCallsID; |
| 136 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 137 | // Passes common to R600 and SI |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 138 | FunctionPass *createAMDGPUPromoteAlloca(); |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 139 | void initializeAMDGPUPromoteAllocaPass(PassRegistry&); |
| 140 | extern char &AMDGPUPromoteAllocaID; |
| 141 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 142 | Pass *createAMDGPUStructurizeCFGPass(); |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 143 | FunctionPass *createAMDGPUISelDag( |
| 144 | TargetMachine *TM = nullptr, |
| 145 | CodeGenOpt::Level OptLevel = CodeGenOpt::Default); |
Stanislav Mekhanoshin | 89653df | 2017-03-30 20:16:02 +0000 | [diff] [blame] | 146 | ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true); |
Tom Stellard | fd25395 | 2015-08-07 23:19:30 +0000 | [diff] [blame] | 147 | ModulePass *createAMDGPUOpenCLImageTypeLoweringPass(); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 148 | FunctionPass *createAMDGPUAnnotateUniformValues(); |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 149 | |
Stanislav Mekhanoshin | f6c1feb | 2017-01-27 16:38:10 +0000 | [diff] [blame] | 150 | ModulePass* createAMDGPUUnifyMetadataPass(); |
Stanislav Mekhanoshin | 50ea93a | 2016-12-08 19:46:04 +0000 | [diff] [blame] | 151 | void initializeAMDGPUUnifyMetadataPass(PassRegistry&); |
| 152 | extern char &AMDGPUUnifyMetadataID; |
| 153 | |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 154 | void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&); |
| 155 | extern char &SIOptimizeExecMaskingPreRAID; |
| 156 | |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 157 | void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&); |
| 158 | extern char &AMDGPUAnnotateUniformValuesPassID; |
Tom Stellard | b2de94e | 2014-07-02 20:53:48 +0000 | [diff] [blame] | 159 | |
Matt Arsenault | 86de486 | 2016-06-24 07:07:55 +0000 | [diff] [blame] | 160 | void initializeAMDGPUCodeGenPreparePass(PassRegistry&); |
| 161 | extern char &AMDGPUCodeGenPrepareID; |
| 162 | |
Tom Stellard | 77a1777 | 2016-01-20 15:48:27 +0000 | [diff] [blame] | 163 | void initializeSIAnnotateControlFlowPass(PassRegistry&); |
| 164 | extern char &SIAnnotateControlFlowPassID; |
| 165 | |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 166 | void initializeSIMemoryLegalizerPass(PassRegistry&); |
| 167 | extern char &SIMemoryLegalizerID; |
| 168 | |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 169 | void initializeSIDebuggerInsertNopsPass(PassRegistry&); |
| 170 | extern char &SIDebuggerInsertNopsID; |
Tom Stellard | cc7067a6 | 2016-03-03 03:53:29 +0000 | [diff] [blame] | 171 | |
Tom Stellard | 6e1967e | 2016-02-05 17:42:38 +0000 | [diff] [blame] | 172 | void initializeSIInsertWaitsPass(PassRegistry&); |
| 173 | extern char &SIInsertWaitsID; |
| 174 | |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 175 | void initializeSIInsertWaitcntsPass(PassRegistry&); |
| 176 | extern char &SIInsertWaitcntsID; |
| 177 | |
Matt Arsenault | b8f8dbc | 2017-03-24 19:52:05 +0000 | [diff] [blame] | 178 | void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&); |
| 179 | extern char &AMDGPUUnifyDivergentExitNodesID; |
| 180 | |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 181 | ImmutablePass *createAMDGPUAAWrapperPass(); |
| 182 | void initializeAMDGPUAAWrapperPassPass(PassRegistry&); |
| 183 | |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 184 | void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &); |
| 185 | |
Stanislav Mekhanoshin | 5670e6d | 2017-09-20 04:25:58 +0000 | [diff] [blame] | 186 | Pass *createAMDGPUFunctionInliningPass(); |
| 187 | void initializeAMDGPUInlinerPass(PassRegistry&); |
| 188 | |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 189 | Target &getTheAMDGPUTarget(); |
| 190 | Target &getTheGCNTarget(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 191 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 192 | namespace AMDGPU { |
| 193 | enum TargetIndex { |
Tom Stellard | 95292bb | 2015-01-20 17:49:47 +0000 | [diff] [blame] | 194 | TI_CONSTDATA_START, |
| 195 | TI_SCRATCH_RSRC_DWORD0, |
| 196 | TI_SCRATCH_RSRC_DWORD1, |
| 197 | TI_SCRATCH_RSRC_DWORD2, |
| 198 | TI_SCRATCH_RSRC_DWORD3 |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 199 | }; |
| 200 | } |
| 201 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 202 | } // End namespace llvm |
| 203 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 204 | /// OpenCL uses address spaces to differentiate between |
| 205 | /// various memory regions on the hardware. On the CPU |
| 206 | /// all of the address spaces point to the same memory, |
| 207 | /// however on the GPU, each address space points to |
Alp Toker | cb40291 | 2014-01-24 17:20:08 +0000 | [diff] [blame] | 208 | /// a separate piece of memory that is unique from other |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 209 | /// memory locations. |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 210 | struct AMDGPUAS { |
| 211 | // The following address space values depend on the triple environment. |
| 212 | unsigned PRIVATE_ADDRESS; ///< Address space for private memory. |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 213 | unsigned FLAT_ADDRESS; ///< Address space for flat memory. |
| 214 | unsigned REGION_ADDRESS; ///< Address space for region memory. |
| 215 | |
| 216 | // The maximum value for flat, generic, local, private, constant and region. |
| 217 | const static unsigned MAX_COMMON_ADDRESS = 5; |
| 218 | |
| 219 | const static unsigned GLOBAL_ADDRESS = 1; ///< Address space for global memory (RAT0, VTX0). |
Yaxun Liu | 76ae47c | 2017-04-06 19:17:32 +0000 | [diff] [blame] | 220 | const static unsigned CONSTANT_ADDRESS = 2; ///< Address space for constant memory (VTX2) |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 221 | const static unsigned LOCAL_ADDRESS = 3; ///< Address space for local memory. |
| 222 | const static unsigned PARAM_D_ADDRESS = 6; ///< Address space for direct addressible parameter memory (CONST0) |
| 223 | const static unsigned PARAM_I_ADDRESS = 7; ///< Address space for indirect addressible parameter memory (VTX1) |
Tom Stellard | 1e80309 | 2013-07-23 01:48:18 +0000 | [diff] [blame] | 224 | |
| 225 | // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this |
| 226 | // order to be able to dynamically index a constant buffer, for example: |
| 227 | // |
| 228 | // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx |
| 229 | |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 230 | const static unsigned CONSTANT_BUFFER_0 = 8; |
| 231 | const static unsigned CONSTANT_BUFFER_1 = 9; |
| 232 | const static unsigned CONSTANT_BUFFER_2 = 10; |
| 233 | const static unsigned CONSTANT_BUFFER_3 = 11; |
| 234 | const static unsigned CONSTANT_BUFFER_4 = 12; |
| 235 | const static unsigned CONSTANT_BUFFER_5 = 13; |
| 236 | const static unsigned CONSTANT_BUFFER_6 = 14; |
| 237 | const static unsigned CONSTANT_BUFFER_7 = 15; |
| 238 | const static unsigned CONSTANT_BUFFER_8 = 16; |
| 239 | const static unsigned CONSTANT_BUFFER_9 = 17; |
| 240 | const static unsigned CONSTANT_BUFFER_10 = 18; |
| 241 | const static unsigned CONSTANT_BUFFER_11 = 19; |
| 242 | const static unsigned CONSTANT_BUFFER_12 = 20; |
| 243 | const static unsigned CONSTANT_BUFFER_13 = 21; |
| 244 | const static unsigned CONSTANT_BUFFER_14 = 22; |
| 245 | const static unsigned CONSTANT_BUFFER_15 = 23; |
Matt Arsenault | 73e06fa | 2015-06-04 16:17:42 +0000 | [diff] [blame] | 246 | |
| 247 | // Some places use this if the address space can't be determined. |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 248 | const static unsigned UNKNOWN_ADDRESS_SPACE = ~0u; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 249 | }; |
| 250 | |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 251 | namespace llvm { |
| 252 | namespace AMDGPU { |
| 253 | AMDGPUAS getAMDGPUAS(const Module &M); |
| 254 | AMDGPUAS getAMDGPUAS(const TargetMachine &TM); |
| 255 | AMDGPUAS getAMDGPUAS(Triple T); |
| 256 | } // namespace AMDGPU |
| 257 | } // namespace llvm |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 258 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 259 | #endif |