blob: 26f73c4ad5155b14748fa5ae5ea29dfd16f00109 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SISchedule.td - SI Scheduling definitons -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Tom Stellardae38f302015-01-14 01:13:19 +000010// MachineModel definitions for Southern Islands (SI)
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
Tom Stellardae38f302015-01-14 01:13:19 +000014def WriteBranch : SchedWrite;
15def WriteExport : SchedWrite;
16def WriteLDS : SchedWrite;
17def WriteSALU : SchedWrite;
18def WriteSMEM : SchedWrite;
19def WriteVMEM : SchedWrite;
Matt Arsenault8ac35cd2015-09-08 19:54:32 +000020def WriteBarrier : SchedWrite;
Tom Stellard75aadc22012-12-11 21:25:42 +000021
Tom Stellardae38f302015-01-14 01:13:19 +000022// Vector ALU instructions
23def Write32Bit : SchedWrite;
24def WriteQuarterRate32 : SchedWrite;
Matt Arsenault5f704362015-09-25 16:58:25 +000025def WriteFullOrQuarterRate32 : SchedWrite;
Tom Stellardae38f302015-01-14 01:13:19 +000026
27def WriteFloatFMA : SchedWrite;
28
Matt Arsenault5f704362015-09-25 16:58:25 +000029// Slow quarter rate f64 instruction.
30def WriteDouble : SchedWrite;
31
32// half rate f64 instruction (same as v_add_f64)
Tom Stellardae38f302015-01-14 01:13:19 +000033def WriteDoubleAdd : SchedWrite;
34
Matt Arsenault5f704362015-09-25 16:58:25 +000035// Half rate 64-bit instructions.
36def Write64Bit : SchedWrite;
37
38// FIXME: Should there be a class for instructions which are VALU
39// instructions and have VALU rates, but write to the SALU (i.e. VOPC
40// instructions)
41
Tom Stellard1d5e6d42016-03-30 16:35:13 +000042class SISchedMachineModel : SchedMachineModel {
Matthias Braun17cb5792016-03-01 20:03:21 +000043 let CompleteModel = 0;
Tom Stellard1d5e6d42016-03-30 16:35:13 +000044 let IssueWidth = 1;
Tom Stellardcb6ba622016-04-30 00:23:06 +000045 let PostRAScheduler = 1;
Matthias Braun17cb5792016-03-01 20:03:21 +000046}
Tom Stellardae38f302015-01-14 01:13:19 +000047
Tom Stellard1d5e6d42016-03-30 16:35:13 +000048def SIFullSpeedModel : SISchedMachineModel;
49def SIQuarterSpeedModel : SISchedMachineModel;
Tom Stellardae38f302015-01-14 01:13:19 +000050
51// XXX: Are the resource counts correct?
Tom Stellard1d5e6d42016-03-30 16:35:13 +000052def HWBranch : ProcResource<1> {
53 let BufferSize = 1;
54}
55def HWExport : ProcResource<1> {
56 let BufferSize = 7; // Taken from S_WAITCNT
57}
58def HWLGKM : ProcResource<1> {
59 let BufferSize = 31; // Taken from S_WAITCNT
60}
61def HWSALU : ProcResource<1> {
62 let BufferSize = 1;
63}
64def HWVMEM : ProcResource<1> {
65 let BufferSize = 15; // Taken from S_WAITCNT
66}
67def HWVALU : ProcResource<1> {
68 let BufferSize = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000069}
70
71class HWWriteRes<SchedWrite write, list<ProcResourceKind> resources,
72 int latency> : WriteRes<write, resources> {
73 let Latency = latency;
74}
75
76class HWVALUWriteRes<SchedWrite write, int latency> :
77 HWWriteRes<write, [HWVALU], latency>;
78
79
80// The latency numbers are taken from AMD Accelerated Parallel Processing
Matt Arsenault5f704362015-09-25 16:58:25 +000081// guide. They may not be accurate.
Tom Stellardae38f302015-01-14 01:13:19 +000082
83// The latency values are 1 / (operations / cycle) / 4.
84multiclass SICommonWriteRes {
85
Tom Stellard1d5e6d42016-03-30 16:35:13 +000086 def : HWWriteRes<WriteBranch, [HWBranch], 8>;
87 def : HWWriteRes<WriteExport, [HWExport], 4>;
88 def : HWWriteRes<WriteLDS, [HWLGKM], 5>; // Can be between 2 and 64
89 def : HWWriteRes<WriteSALU, [HWSALU], 1>;
90 def : HWWriteRes<WriteSMEM, [HWLGKM], 5>;
91 def : HWWriteRes<WriteVMEM, [HWVMEM], 80>;
Matt Arsenault8ac35cd2015-09-08 19:54:32 +000092 def : HWWriteRes<WriteBarrier, [HWBranch], 500>; // XXX: Guessed ???
Tom Stellardae38f302015-01-14 01:13:19 +000093
94 def : HWVALUWriteRes<Write32Bit, 1>;
Matt Arsenault5f704362015-09-25 16:58:25 +000095 def : HWVALUWriteRes<Write64Bit, 2>;
Tom Stellardae38f302015-01-14 01:13:19 +000096 def : HWVALUWriteRes<WriteQuarterRate32, 4>;
97}
98
99
100let SchedModel = SIFullSpeedModel in {
101
102defm : SICommonWriteRes;
103
104def : HWVALUWriteRes<WriteFloatFMA, 1>;
105def : HWVALUWriteRes<WriteDouble, 4>;
106def : HWVALUWriteRes<WriteDoubleAdd, 2>;
107
108} // End SchedModel = SIFullSpeedModel
109
110let SchedModel = SIQuarterSpeedModel in {
111
112defm : SICommonWriteRes;
113
114def : HWVALUWriteRes<WriteFloatFMA, 16>;
115def : HWVALUWriteRes<WriteDouble, 16>;
116def : HWVALUWriteRes<WriteDoubleAdd, 8>;
117
118} // End SchedModel = SIQuarterSpeedModel