blob: 704f596e56f2d41b6bf89f64716bfa475d097f83 [file] [log] [blame]
Alkis Evlogimenos725021c2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos725021c2003-12-18 13:06:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos5e0e6712004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos32742642004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos725021c2003-12-18 13:06:04 +000020//
Alkis Evlogimenos32742642004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerd835aa62004-01-31 21:07:15 +000027//
Alkis Evlogimenos725021c2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/ADT/DenseMap.h"
31#include "llvm/ADT/STLExtras.h"
Michael Kupersteine36d7712016-08-11 17:38:33 +000032#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesen24bc5142012-08-03 22:58:34 +000035#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos725021c2003-12-18 13:06:04 +000036#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos725021c2003-12-18 13:06:04 +000037#include "llvm/CodeGen/MachineFunctionPass.h"
38#include "llvm/CodeGen/MachineInstr.h"
Bob Wilsona55b8872010-06-15 05:56:31 +000039#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000041#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/Function.h"
Evan Cheng30f44ad2011-11-14 19:48:55 +000043#include "llvm/MC/MCInstrItineraries.h"
Andrew Trick608a6982013-04-24 15:54:39 +000044#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/Debug.h"
46#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000047#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos725021c2003-12-18 13:06:04 +000048#include "llvm/Target/TargetInstrInfo.h"
49#include "llvm/Target/TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000051#include "llvm/Target/TargetSubtargetInfo.h"
Eugene Zelenkoecefe5a2016-02-02 18:20:45 +000052
Alkis Evlogimenos725021c2003-12-18 13:06:04 +000053using namespace llvm;
54
Chandler Carruth1b9dde02014-04-22 02:02:50 +000055#define DEBUG_TYPE "twoaddrinstr"
56
Chris Lattneraee775a2006-12-19 22:41:21 +000057STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
58STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
Evan Chengabda6652009-01-25 03:53:59 +000059STATISTIC(NumAggrCommuted , "Number of instructions aggressively commuted");
Chris Lattneraee775a2006-12-19 22:41:21 +000060STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng5c26bde2008-03-13 06:37:55 +000061STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng30f44ad2011-11-14 19:48:55 +000062STATISTIC(NumReSchedUps, "Number of instructions re-scheduled up");
63STATISTIC(NumReSchedDowns, "Number of instructions re-scheduled down");
Evan Cheng5c26bde2008-03-13 06:37:55 +000064
Andrew Trick608a6982013-04-24 15:54:39 +000065// Temporary flag to disable rescheduling.
66static cl::opt<bool>
67EnableRescheduling("twoaddr-reschedule",
Evan Chengf85a76f2013-05-02 02:07:32 +000068 cl::desc("Coalesce copies by rescheduling (default=true)"),
69 cl::init(true), cl::Hidden);
Andrew Trick608a6982013-04-24 15:54:39 +000070
Evan Cheng5c26bde2008-03-13 06:37:55 +000071namespace {
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +000072class TwoAddressInstructionPass : public MachineFunctionPass {
73 MachineFunction *MF;
74 const TargetInstrInfo *TII;
75 const TargetRegisterInfo *TRI;
76 const InstrItineraryData *InstrItins;
77 MachineRegisterInfo *MRI;
78 LiveVariables *LV;
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +000079 LiveIntervals *LIS;
80 AliasAnalysis *AA;
81 CodeGenOpt::Level OptLevel;
Evan Cheng5c26bde2008-03-13 06:37:55 +000082
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +000083 // The current basic block being processed.
84 MachineBasicBlock *MBB;
85
Sanjay Patelb53791e2015-12-01 19:32:35 +000086 // Keep track the distance of a MI from the start of the current basic block.
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +000087 DenseMap<MachineInstr*, unsigned> DistanceMap;
Evan Chengc2f95b52009-03-01 02:03:43 +000088
Jakob Stoklund Olesend788e322012-10-26 22:06:00 +000089 // Set of already processed instructions in the current block.
90 SmallPtrSet<MachineInstr*, 8> Processed;
91
Sanjay Patelb53791e2015-12-01 19:32:35 +000092 // A map from virtual registers to physical registers which are likely targets
93 // to be coalesced to due to copies from physical registers to virtual
94 // registers. e.g. v1024 = move r0.
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +000095 DenseMap<unsigned, unsigned> SrcRegMap;
Evan Chengc2f95b52009-03-01 02:03:43 +000096
Sanjay Patelb53791e2015-12-01 19:32:35 +000097 // A map from virtual registers to physical registers which are likely targets
98 // to be coalesced to due to copies to physical registers from virtual
99 // registers. e.g. r1 = move v1024.
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000100 DenseMap<unsigned, unsigned> DstRegMap;
Evan Chengc2f95b52009-03-01 02:03:43 +0000101
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000102 bool sink3AddrInstruction(MachineInstr *MI, unsigned Reg,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000103 MachineBasicBlock::iterator OldPos);
Evan Chengc5618eb2008-06-18 07:49:14 +0000104
Eric Christopher28919132015-03-03 22:03:03 +0000105 bool isRevCopyChain(unsigned FromReg, unsigned ToReg, int Maxlen);
106
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000107 bool noUseAfterLastDef(unsigned Reg, unsigned Dist, unsigned &LastDef);
Evan Chengabda6652009-01-25 03:53:59 +0000108
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000109 bool isProfitableToCommute(unsigned regA, unsigned regB, unsigned regC,
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000110 MachineInstr *MI, unsigned Dist);
Evan Chengabda6652009-01-25 03:53:59 +0000111
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000112 bool commuteInstruction(MachineInstr *MI,
113 unsigned RegBIdx, unsigned RegCIdx, unsigned Dist);
Evan Chengc2f95b52009-03-01 02:03:43 +0000114
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000115 bool isProfitableToConv3Addr(unsigned RegA, unsigned RegB);
Evan Cheng09f5be82009-03-30 21:34:07 +0000116
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000117 bool convertInstTo3Addr(MachineBasicBlock::iterator &mi,
118 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000119 unsigned RegA, unsigned RegB, unsigned Dist);
Evan Cheng09f5be82009-03-30 21:34:07 +0000120
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000121 bool isDefTooClose(unsigned Reg, unsigned Dist, MachineInstr *MI);
Evan Cheng30f44ad2011-11-14 19:48:55 +0000122
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000123 bool rescheduleMIBelowKill(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000124 MachineBasicBlock::iterator &nmi,
125 unsigned Reg);
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000126 bool rescheduleKillAboveMI(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000127 MachineBasicBlock::iterator &nmi,
128 unsigned Reg);
129
130 bool tryInstructionTransform(MachineBasicBlock::iterator &mi,
Evan Cheng30f44ad2011-11-14 19:48:55 +0000131 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000132 unsigned SrcIdx, unsigned DstIdx,
Cameron Zwarichf05c0cb2013-02-24 00:27:26 +0000133 unsigned Dist, bool shouldOnlyCommute);
Evan Cheng30f44ad2011-11-14 19:48:55 +0000134
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000135 bool tryInstructionCommute(MachineInstr *MI,
136 unsigned DstOpIdx,
137 unsigned BaseOpIdx,
138 bool BaseOpKilled,
139 unsigned Dist);
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000140 void scanUses(unsigned DstReg);
Evan Cheng15fed7a2011-03-02 01:08:17 +0000141
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000142 void processCopy(MachineInstr *MI);
Bob Wilson5c7d9ca2009-09-03 20:58:42 +0000143
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000144 typedef SmallVector<std::pair<unsigned, unsigned>, 4> TiedPairList;
145 typedef SmallDenseMap<unsigned, TiedPairList> TiedOperandMap;
146 bool collectTiedOperands(MachineInstr *MI, TiedOperandMap&);
147 void processTiedPairs(MachineInstr *MI, TiedPairList&, unsigned &Dist);
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +0000148 void eliminateRegSequence(MachineBasicBlock::iterator&);
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +0000149
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000150public:
151 static char ID; // Pass identification, replacement for typeid
152 TwoAddressInstructionPass() : MachineFunctionPass(ID) {
153 initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry());
154 }
Evan Cheng1e4f5522010-05-17 23:24:12 +0000155
Craig Topper4584cd52014-03-07 09:26:03 +0000156 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000157 AU.setPreservesCFG();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000158 AU.addRequired<AAResultsWrapperPass>();
Matthias Braunf84547c2016-04-28 23:42:51 +0000159 AU.addUsedIfAvailable<LiveVariables>();
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000160 AU.addPreserved<LiveVariables>();
161 AU.addPreserved<SlotIndexes>();
162 AU.addPreserved<LiveIntervals>();
163 AU.addPreservedID(MachineLoopInfoID);
164 AU.addPreservedID(MachineDominatorsID);
165 MachineFunctionPass::getAnalysisUsage(AU);
166 }
Devang Patel09f162c2007-05-01 21:15:47 +0000167
Sanjay Patelb53791e2015-12-01 19:32:35 +0000168 /// Pass entry point.
Craig Topper4584cd52014-03-07 09:26:03 +0000169 bool runOnMachineFunction(MachineFunction&) override;
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000170};
171} // end anonymous namespace
Alkis Evlogimenos725021c2003-12-18 13:06:04 +0000172
Dan Gohmand78c4002008-05-13 00:00:25 +0000173char TwoAddressInstructionPass::ID = 0;
Owen Anderson8ac477f2010-10-12 19:48:12 +0000174INITIALIZE_PASS_BEGIN(TwoAddressInstructionPass, "twoaddressinstruction",
175 "Two-Address instruction pass", false, false)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000176INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Owen Anderson8ac477f2010-10-12 19:48:12 +0000177INITIALIZE_PASS_END(TwoAddressInstructionPass, "twoaddressinstruction",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000178 "Two-Address instruction pass", false, false)
Dan Gohmand78c4002008-05-13 00:00:25 +0000179
Owen Andersona7aed182010-08-06 18:33:48 +0000180char &llvm::TwoAddressInstructionPassID = TwoAddressInstructionPass::ID;
Alkis Evlogimenos71390902003-12-18 22:40:24 +0000181
Cameron Zwarich35c30502013-02-23 04:49:20 +0000182static bool isPlainlyKilled(MachineInstr *MI, unsigned Reg, LiveIntervals *LIS);
183
Sanjay Patelb53791e2015-12-01 19:32:35 +0000184/// A two-address instruction has been converted to a three-address instruction
185/// to avoid clobbering a register. Try to sink it past the instruction that
186/// would kill the above mentioned register to reduce register pressure.
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000187bool TwoAddressInstructionPass::
188sink3AddrInstruction(MachineInstr *MI, unsigned SavedReg,
189 MachineBasicBlock::iterator OldPos) {
Eli Friedman8a15a5a2011-09-23 22:41:57 +0000190 // FIXME: Shouldn't we be trying to do this before we three-addressify the
191 // instruction? After this transformation is done, we no longer need
192 // the instruction to be in three-address form.
193
Evan Cheng5c26bde2008-03-13 06:37:55 +0000194 // Check if it's safe to move this instruction.
195 bool SeenStore = true; // Be conservative.
Matthias Braun07066cc2015-05-19 21:22:20 +0000196 if (!MI->isSafeToMove(AA, SeenStore))
Evan Cheng5c26bde2008-03-13 06:37:55 +0000197 return false;
198
199 unsigned DefReg = 0;
200 SmallSet<unsigned, 4> UseRegs;
Bill Wendling19e3c852008-05-10 00:12:52 +0000201
Craig Topperda5168b2015-10-08 06:06:42 +0000202 for (const MachineOperand &MO : MI->operands()) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000203 if (!MO.isReg())
Evan Cheng5c26bde2008-03-13 06:37:55 +0000204 continue;
205 unsigned MOReg = MO.getReg();
206 if (!MOReg)
207 continue;
208 if (MO.isUse() && MOReg != SavedReg)
209 UseRegs.insert(MO.getReg());
210 if (!MO.isDef())
211 continue;
212 if (MO.isImplicit())
213 // Don't try to move it if it implicitly defines a register.
214 return false;
215 if (DefReg)
216 // For now, don't move any instructions that define multiple registers.
217 return false;
218 DefReg = MO.getReg();
219 }
220
221 // Find the instruction that kills SavedReg.
Craig Topperc0196b12014-04-14 00:51:57 +0000222 MachineInstr *KillMI = nullptr;
Cameron Zwarich35c30502013-02-23 04:49:20 +0000223 if (LIS) {
224 LiveInterval &LI = LIS->getInterval(SavedReg);
225 assert(LI.end() != LI.begin() &&
226 "Reg should not have empty live interval.");
227
228 SlotIndex MBBEndIdx = LIS->getMBBEndIdx(MBB).getPrevSlot();
229 LiveInterval::const_iterator I = LI.find(MBBEndIdx);
230 if (I != LI.end() && I->start < MBBEndIdx)
231 return false;
232
233 --I;
234 KillMI = LIS->getInstructionFromIndex(I->end);
235 }
236 if (!KillMI) {
Craig Topperda5168b2015-10-08 06:06:42 +0000237 for (MachineOperand &UseMO : MRI->use_nodbg_operands(SavedReg)) {
Cameron Zwarich35c30502013-02-23 04:49:20 +0000238 if (!UseMO.isKill())
239 continue;
240 KillMI = UseMO.getParent();
241 break;
242 }
Evan Cheng5c26bde2008-03-13 06:37:55 +0000243 }
Bill Wendling19e3c852008-05-10 00:12:52 +0000244
Eli Friedman8a15a5a2011-09-23 22:41:57 +0000245 // If we find the instruction that kills SavedReg, and it is in an
246 // appropriate location, we can try to sink the current instruction
247 // past it.
248 if (!KillMI || KillMI->getParent() != MBB || KillMI == MI ||
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000249 MachineBasicBlock::iterator(KillMI) == OldPos || KillMI->isTerminator())
Evan Cheng5c26bde2008-03-13 06:37:55 +0000250 return false;
251
Bill Wendling19e3c852008-05-10 00:12:52 +0000252 // If any of the definitions are used by another instruction between the
253 // position and the kill use, then it's not safe to sink it.
Andrew Trick808a7a62012-02-03 05:12:30 +0000254 //
Bill Wendling19e3c852008-05-10 00:12:52 +0000255 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Chengc5618eb2008-06-18 07:49:14 +0000256 // instruction is before or after another instruction. Then we can use
Bill Wendling19e3c852008-05-10 00:12:52 +0000257 // MachineRegisterInfo def / use instead.
Craig Topperc0196b12014-04-14 00:51:57 +0000258 MachineOperand *KillMO = nullptr;
Evan Cheng5c26bde2008-03-13 06:37:55 +0000259 MachineBasicBlock::iterator KillPos = KillMI;
260 ++KillPos;
Bill Wendling19e3c852008-05-10 00:12:52 +0000261
Evan Chengc5618eb2008-06-18 07:49:14 +0000262 unsigned NumVisited = 0;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000263 for (MachineInstr &OtherMI : llvm::make_range(std::next(OldPos), KillPos)) {
Dale Johannesen12565de2010-02-11 18:22:31 +0000264 // DBG_VALUE cannot be counted against the limit.
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000265 if (OtherMI.isDebugValue())
Dale Johannesen12565de2010-02-11 18:22:31 +0000266 continue;
Evan Chengc5618eb2008-06-18 07:49:14 +0000267 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
268 return false;
269 ++NumVisited;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000270 for (unsigned i = 0, e = OtherMI.getNumOperands(); i != e; ++i) {
271 MachineOperand &MO = OtherMI.getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000272 if (!MO.isReg())
Evan Cheng5c26bde2008-03-13 06:37:55 +0000273 continue;
274 unsigned MOReg = MO.getReg();
275 if (!MOReg)
276 continue;
277 if (DefReg == MOReg)
278 return false;
Bill Wendling19e3c852008-05-10 00:12:52 +0000279
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000280 if (MO.isKill() || (LIS && isPlainlyKilled(&OtherMI, MOReg, LIS))) {
281 if (&OtherMI == KillMI && MOReg == SavedReg)
Evan Chengc5618eb2008-06-18 07:49:14 +0000282 // Save the operand that kills the register. We want to unset the kill
283 // marker if we can sink MI past it.
Evan Cheng5c26bde2008-03-13 06:37:55 +0000284 KillMO = &MO;
285 else if (UseRegs.count(MOReg))
286 // One of the uses is killed before the destination.
287 return false;
288 }
289 }
290 }
Jakob Stoklund Olesen420798c2012-08-09 22:08:26 +0000291 assert(KillMO && "Didn't find kill");
Evan Cheng5c26bde2008-03-13 06:37:55 +0000292
Cameron Zwarich35c30502013-02-23 04:49:20 +0000293 if (!LIS) {
294 // Update kill and LV information.
295 KillMO->setIsKill(false);
296 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
297 KillMO->setIsKill(true);
Andrew Trick808a7a62012-02-03 05:12:30 +0000298
Cameron Zwarich35c30502013-02-23 04:49:20 +0000299 if (LV)
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +0000300 LV->replaceKillInstruction(SavedReg, *KillMI, *MI);
Cameron Zwarich35c30502013-02-23 04:49:20 +0000301 }
Evan Cheng5c26bde2008-03-13 06:37:55 +0000302
303 // Move instruction to its destination.
304 MBB->remove(MI);
305 MBB->insert(KillPos, MI);
306
Jakob Stoklund Olesen24bc5142012-08-03 22:58:34 +0000307 if (LIS)
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +0000308 LIS->handleMove(*MI);
Jakob Stoklund Olesen24bc5142012-08-03 22:58:34 +0000309
Evan Cheng5c26bde2008-03-13 06:37:55 +0000310 ++Num3AddrSunk;
311 return true;
312}
313
Sanjay Patelb53791e2015-12-01 19:32:35 +0000314/// Return the MachineInstr* if it is the single def of the Reg in current BB.
Eric Christopher28919132015-03-03 22:03:03 +0000315static MachineInstr *getSingleDef(unsigned Reg, MachineBasicBlock *BB,
316 const MachineRegisterInfo *MRI) {
317 MachineInstr *Ret = nullptr;
318 for (MachineInstr &DefMI : MRI->def_instructions(Reg)) {
319 if (DefMI.getParent() != BB || DefMI.isDebugValue())
320 continue;
321 if (!Ret)
322 Ret = &DefMI;
323 else if (Ret != &DefMI)
324 return nullptr;
325 }
326 return Ret;
327}
328
329/// Check if there is a reversed copy chain from FromReg to ToReg:
330/// %Tmp1 = copy %Tmp2;
331/// %FromReg = copy %Tmp1;
332/// %ToReg = add %FromReg ...
333/// %Tmp2 = copy %ToReg;
334/// MaxLen specifies the maximum length of the copy chain the func
335/// can walk through.
336bool TwoAddressInstructionPass::isRevCopyChain(unsigned FromReg, unsigned ToReg,
337 int Maxlen) {
338 unsigned TmpReg = FromReg;
339 for (int i = 0; i < Maxlen; i++) {
340 MachineInstr *Def = getSingleDef(TmpReg, MBB, MRI);
341 if (!Def || !Def->isCopy())
342 return false;
343
344 TmpReg = Def->getOperand(1).getReg();
345
346 if (TmpReg == ToReg)
347 return true;
348 }
349 return false;
350}
351
Sanjay Patelb53791e2015-12-01 19:32:35 +0000352/// Return true if there are no intervening uses between the last instruction
353/// in the MBB that defines the specified register and the two-address
354/// instruction which is being processed. It also returns the last def location
355/// by reference.
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000356bool TwoAddressInstructionPass::noUseAfterLastDef(unsigned Reg, unsigned Dist,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000357 unsigned &LastDef) {
Evan Chengabda6652009-01-25 03:53:59 +0000358 LastDef = 0;
359 unsigned LastUse = Dist;
Owen Andersonb36376e2014-03-17 19:36:09 +0000360 for (MachineOperand &MO : MRI->reg_operands(Reg)) {
Evan Chengabda6652009-01-25 03:53:59 +0000361 MachineInstr *MI = MO.getParent();
Chris Lattnerb06015a2010-02-09 19:54:29 +0000362 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesenc3adf442010-02-09 02:01:46 +0000363 continue;
Evan Chengabda6652009-01-25 03:53:59 +0000364 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
365 if (DI == DistanceMap.end())
366 continue;
367 if (MO.isUse() && DI->second < LastUse)
368 LastUse = DI->second;
369 if (MO.isDef() && DI->second > LastDef)
370 LastDef = DI->second;
371 }
372
373 return !(LastUse > LastDef && LastUse < Dist);
374}
375
Sanjay Patelb53791e2015-12-01 19:32:35 +0000376/// Return true if the specified MI is a copy instruction or an extract_subreg
377/// instruction. It also returns the source and destination registers and
378/// whether they are physical registers by reference.
Evan Chengc2f95b52009-03-01 02:03:43 +0000379static bool isCopyToReg(MachineInstr &MI, const TargetInstrInfo *TII,
380 unsigned &SrcReg, unsigned &DstReg,
381 bool &IsSrcPhys, bool &IsDstPhys) {
382 SrcReg = 0;
383 DstReg = 0;
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000384 if (MI.isCopy()) {
385 DstReg = MI.getOperand(0).getReg();
386 SrcReg = MI.getOperand(1).getReg();
387 } else if (MI.isInsertSubreg() || MI.isSubregToReg()) {
388 DstReg = MI.getOperand(0).getReg();
389 SrcReg = MI.getOperand(2).getReg();
390 } else
391 return false;
Evan Chengc2f95b52009-03-01 02:03:43 +0000392
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000393 IsSrcPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
394 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
395 return true;
Evan Chengc2f95b52009-03-01 02:03:43 +0000396}
397
Sanjay Patelb53791e2015-12-01 19:32:35 +0000398/// Test if the given register value, which is used by the
399/// given instruction, is killed by the given instruction.
Cameron Zwarichc8964782013-02-21 07:02:28 +0000400static bool isPlainlyKilled(MachineInstr *MI, unsigned Reg,
401 LiveIntervals *LIS) {
402 if (LIS && TargetRegisterInfo::isVirtualRegister(Reg) &&
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000403 !LIS->isNotInMIMap(*MI)) {
Cameron Zwarichc8964782013-02-21 07:02:28 +0000404 // FIXME: Sometimes tryInstructionTransform() will add instructions and
405 // test whether they can be folded before keeping them. In this case it
406 // sets a kill before recursively calling tryInstructionTransform() again.
407 // If there is no interval available, we assume that this instruction is
408 // one of those. A kill flag is manually inserted on the operand so the
409 // check below will handle it.
410 LiveInterval &LI = LIS->getInterval(Reg);
411 // This is to match the kill flag version where undefs don't have kill
412 // flags.
413 if (!LI.hasAtLeastOneValue())
414 return false;
415
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000416 SlotIndex useIdx = LIS->getInstructionIndex(*MI);
Cameron Zwarichc8964782013-02-21 07:02:28 +0000417 LiveInterval::const_iterator I = LI.find(useIdx);
418 assert(I != LI.end() && "Reg must be live-in to use.");
Cameron Zwarich4e80d9e2013-02-23 04:49:22 +0000419 return !I->end.isBlock() && SlotIndex::isSameInstr(I->end, useIdx);
Cameron Zwarichc8964782013-02-21 07:02:28 +0000420 }
421
422 return MI->killsRegister(Reg);
423}
424
Sanjay Patelb53791e2015-12-01 19:32:35 +0000425/// Test if the given register value, which is used by the given
Dan Gohmanad3e5492009-04-08 00:15:30 +0000426/// instruction, is killed by the given instruction. This looks through
427/// coalescable copies to see if the original value is potentially not killed.
428///
429/// For example, in this code:
430///
431/// %reg1034 = copy %reg1024
432/// %reg1035 = copy %reg1025<kill>
433/// %reg1036 = add %reg1034<kill>, %reg1035<kill>
434///
435/// %reg1034 is not considered to be killed, since it is copied from a
436/// register which is not killed. Treating it as not killed lets the
437/// normal heuristics commute the (two-address) add, which lets
438/// coalescing eliminate the extra copy.
439///
Cameron Zwarich384026b2013-02-21 22:58:42 +0000440/// If allowFalsePositives is true then likely kills are treated as kills even
441/// if it can't be proven that they are kills.
Dan Gohmanad3e5492009-04-08 00:15:30 +0000442static bool isKilled(MachineInstr &MI, unsigned Reg,
443 const MachineRegisterInfo *MRI,
Cameron Zwarich94b204b2013-02-21 04:33:02 +0000444 const TargetInstrInfo *TII,
Cameron Zwarich384026b2013-02-21 22:58:42 +0000445 LiveIntervals *LIS,
446 bool allowFalsePositives) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000447 MachineInstr *DefMI = &MI;
448 for (;;) {
Cameron Zwarich384026b2013-02-21 22:58:42 +0000449 // All uses of physical registers are likely to be kills.
450 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
451 (allowFalsePositives || MRI->hasOneUse(Reg)))
452 return true;
Cameron Zwarichc8964782013-02-21 07:02:28 +0000453 if (!isPlainlyKilled(DefMI, Reg, LIS))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000454 return false;
455 if (TargetRegisterInfo::isPhysicalRegister(Reg))
456 return true;
457 MachineRegisterInfo::def_iterator Begin = MRI->def_begin(Reg);
458 // If there are multiple defs, we can't do a simple analysis, so just
459 // go with what the kill flag says.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000460 if (std::next(Begin) != MRI->def_end())
Dan Gohmanad3e5492009-04-08 00:15:30 +0000461 return true;
Owen Anderson16c6bf42014-03-13 23:12:04 +0000462 DefMI = Begin->getParent();
Dan Gohmanad3e5492009-04-08 00:15:30 +0000463 bool IsSrcPhys, IsDstPhys;
464 unsigned SrcReg, DstReg;
465 // If the def is something other than a copy, then it isn't going to
466 // be coalesced, so follow the kill flag.
467 if (!isCopyToReg(*DefMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
468 return true;
469 Reg = SrcReg;
470 }
471}
472
Sanjay Patelb53791e2015-12-01 19:32:35 +0000473/// Return true if the specified MI uses the specified register as a two-address
474/// use. If so, return the destination register by reference.
Evan Chengc2f95b52009-03-01 02:03:43 +0000475static bool isTwoAddrUse(MachineInstr &MI, unsigned Reg, unsigned &DstReg) {
Evan Chengf85a76f2013-05-02 02:07:32 +0000476 for (unsigned i = 0, NumOps = MI.getNumOperands(); i != NumOps; ++i) {
Evan Chengc2f95b52009-03-01 02:03:43 +0000477 const MachineOperand &MO = MI.getOperand(i);
478 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
479 continue;
Evan Cheng1361cbb2009-03-19 20:30:06 +0000480 unsigned ti;
481 if (MI.isRegTiedToDefOperand(i, &ti)) {
Evan Chengc2f95b52009-03-01 02:03:43 +0000482 DstReg = MI.getOperand(ti).getReg();
483 return true;
484 }
485 }
486 return false;
487}
488
Sanjay Patelb53791e2015-12-01 19:32:35 +0000489/// Given a register, if has a single in-basic block use, return the use
490/// instruction if it's a copy or a two-address use.
Evan Chengc2f95b52009-03-01 02:03:43 +0000491static
492MachineInstr *findOnlyInterestingUse(unsigned Reg, MachineBasicBlock *MBB,
493 MachineRegisterInfo *MRI,
494 const TargetInstrInfo *TII,
Evan Cheng97871832009-04-14 00:32:25 +0000495 bool &IsCopy,
Evan Chengc2f95b52009-03-01 02:03:43 +0000496 unsigned &DstReg, bool &IsDstPhys) {
Evan Chengf94d6832010-03-03 21:18:38 +0000497 if (!MRI->hasOneNonDBGUse(Reg))
498 // None or more than one use.
Craig Topperc0196b12014-04-14 00:51:57 +0000499 return nullptr;
Owen Anderson16c6bf42014-03-13 23:12:04 +0000500 MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(Reg);
Evan Chengc2f95b52009-03-01 02:03:43 +0000501 if (UseMI.getParent() != MBB)
Craig Topperc0196b12014-04-14 00:51:57 +0000502 return nullptr;
Evan Chengc2f95b52009-03-01 02:03:43 +0000503 unsigned SrcReg;
504 bool IsSrcPhys;
Evan Cheng97871832009-04-14 00:32:25 +0000505 if (isCopyToReg(UseMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) {
506 IsCopy = true;
Evan Chengc2f95b52009-03-01 02:03:43 +0000507 return &UseMI;
Evan Cheng97871832009-04-14 00:32:25 +0000508 }
Evan Chengc2f95b52009-03-01 02:03:43 +0000509 IsDstPhys = false;
Evan Cheng97871832009-04-14 00:32:25 +0000510 if (isTwoAddrUse(UseMI, Reg, DstReg)) {
511 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
Evan Chengc2f95b52009-03-01 02:03:43 +0000512 return &UseMI;
Evan Cheng97871832009-04-14 00:32:25 +0000513 }
Craig Topperc0196b12014-04-14 00:51:57 +0000514 return nullptr;
Evan Chengc2f95b52009-03-01 02:03:43 +0000515}
516
Sanjay Patelb53791e2015-12-01 19:32:35 +0000517/// Return the physical register the specified virtual register might be mapped
518/// to.
Evan Chengc2f95b52009-03-01 02:03:43 +0000519static unsigned
520getMappedReg(unsigned Reg, DenseMap<unsigned, unsigned> &RegMap) {
521 while (TargetRegisterInfo::isVirtualRegister(Reg)) {
522 DenseMap<unsigned, unsigned>::iterator SI = RegMap.find(Reg);
523 if (SI == RegMap.end())
524 return 0;
525 Reg = SI->second;
526 }
527 if (TargetRegisterInfo::isPhysicalRegister(Reg))
528 return Reg;
529 return 0;
530}
531
Sanjay Patelb53791e2015-12-01 19:32:35 +0000532/// Return true if the two registers are equal or aliased.
Evan Chengc2f95b52009-03-01 02:03:43 +0000533static bool
534regsAreCompatible(unsigned RegA, unsigned RegB, const TargetRegisterInfo *TRI) {
535 if (RegA == RegB)
536 return true;
537 if (!RegA || !RegB)
538 return false;
539 return TRI->regsOverlap(RegA, RegB);
540}
541
Michael Kupersteine36d7712016-08-11 17:38:33 +0000542// Returns true if Reg is equal or aliased to at least one register in Set.
543static bool regOverlapsSet(const SmallVectorImpl<unsigned> &Set, unsigned Reg,
544 const TargetRegisterInfo *TRI) {
545 for (unsigned R : Set)
546 if (TRI->regsOverlap(R, Reg))
547 return true;
548
549 return false;
550}
551
Sanjay Patelb53791e2015-12-01 19:32:35 +0000552/// Return true if it's potentially profitable to commute the two-address
553/// instruction that's being processed.
Evan Chengabda6652009-01-25 03:53:59 +0000554bool
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000555TwoAddressInstructionPass::
556isProfitableToCommute(unsigned regA, unsigned regB, unsigned regC,
557 MachineInstr *MI, unsigned Dist) {
Evan Cheng822ddde2011-11-16 18:44:48 +0000558 if (OptLevel == CodeGenOpt::None)
559 return false;
560
Evan Chengabda6652009-01-25 03:53:59 +0000561 // Determine if it's profitable to commute this two address instruction. In
562 // general, we want no uses between this instruction and the definition of
563 // the two-address register.
564 // e.g.
565 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
566 // %reg1029<def> = MOV8rr %reg1028
567 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
568 // insert => %reg1030<def> = MOV8rr %reg1028
569 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
570 // In this case, it might not be possible to coalesce the second MOV8rr
571 // instruction if the first one is coalesced. So it would be profitable to
572 // commute it:
573 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
574 // %reg1029<def> = MOV8rr %reg1028
575 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
576 // insert => %reg1030<def> = MOV8rr %reg1029
Andrew Trick808a7a62012-02-03 05:12:30 +0000577 // %reg1030<def> = ADD8rr %reg1029<kill>, %reg1028<kill>, %EFLAGS<imp-def,dead>
Evan Chengabda6652009-01-25 03:53:59 +0000578
Cameron Zwarich9e722ae2013-02-21 07:02:30 +0000579 if (!isPlainlyKilled(MI, regC, LIS))
Evan Chengabda6652009-01-25 03:53:59 +0000580 return false;
581
582 // Ok, we have something like:
583 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
584 // let's see if it's worth commuting it.
585
Evan Chengc2f95b52009-03-01 02:03:43 +0000586 // Look for situations like this:
587 // %reg1024<def> = MOV r1
588 // %reg1025<def> = MOV r0
589 // %reg1026<def> = ADD %reg1024, %reg1025
590 // r0 = MOV %reg1026
591 // Commute the ADD to hopefully eliminate an otherwise unavoidable copy.
Evan Chengb64e7b72012-05-03 01:45:13 +0000592 unsigned ToRegA = getMappedReg(regA, DstRegMap);
593 if (ToRegA) {
594 unsigned FromRegB = getMappedReg(regB, SrcRegMap);
595 unsigned FromRegC = getMappedReg(regC, SrcRegMap);
Craig Topper12f0d9e2014-11-05 06:43:02 +0000596 bool CompB = FromRegB && regsAreCompatible(FromRegB, ToRegA, TRI);
597 bool CompC = FromRegC && regsAreCompatible(FromRegC, ToRegA, TRI);
598
599 // Compute if any of the following are true:
600 // -RegB is not tied to a register and RegC is compatible with RegA.
601 // -RegB is tied to the wrong physical register, but RegC is.
602 // -RegB is tied to the wrong physical register, and RegC isn't tied.
603 if ((!FromRegB && CompC) || (FromRegB && !CompB && (!FromRegC || CompC)))
604 return true;
605 // Don't compute if any of the following are true:
606 // -RegC is not tied to a register and RegB is compatible with RegA.
607 // -RegC is tied to the wrong physical register, but RegB is.
608 // -RegC is tied to the wrong physical register, and RegB isn't tied.
609 if ((!FromRegC && CompB) || (FromRegC && !CompC && (!FromRegB || CompB)))
610 return false;
Evan Chengb64e7b72012-05-03 01:45:13 +0000611 }
Evan Chengc2f95b52009-03-01 02:03:43 +0000612
Evan Chengabda6652009-01-25 03:53:59 +0000613 // If there is a use of regC between its last def (could be livein) and this
614 // instruction, then bail.
615 unsigned LastDefC = 0;
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000616 if (!noUseAfterLastDef(regC, Dist, LastDefC))
Evan Chengabda6652009-01-25 03:53:59 +0000617 return false;
618
619 // If there is a use of regB between its last def (could be livein) and this
620 // instruction, then go ahead and make this transformation.
621 unsigned LastDefB = 0;
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000622 if (!noUseAfterLastDef(regB, Dist, LastDefB))
Evan Chengabda6652009-01-25 03:53:59 +0000623 return true;
624
Eric Christopher28919132015-03-03 22:03:03 +0000625 // Look for situation like this:
626 // %reg101 = MOV %reg100
627 // %reg102 = ...
628 // %reg103 = ADD %reg102, %reg101
629 // ... = %reg103 ...
630 // %reg100 = MOV %reg103
631 // If there is a reversed copy chain from reg101 to reg103, commute the ADD
632 // to eliminate an otherwise unavoidable copy.
633 // FIXME:
634 // We can extend the logic further: If an pair of operands in an insn has
635 // been merged, the insn could be regarded as a virtual copy, and the virtual
636 // copy could also be used to construct a copy chain.
637 // To more generally minimize register copies, ideally the logic of two addr
638 // instruction pass should be integrated with register allocation pass where
639 // interference graph is available.
640 if (isRevCopyChain(regC, regA, 3))
641 return true;
642
643 if (isRevCopyChain(regB, regA, 3))
644 return false;
645
Evan Chengabda6652009-01-25 03:53:59 +0000646 // Since there are no intervening uses for both registers, then commute
647 // if the def of regC is closer. Its live interval is shorter.
648 return LastDefB && LastDefC && LastDefC > LastDefB;
649}
650
Sanjay Patelb53791e2015-12-01 19:32:35 +0000651/// Commute a two-address instruction and update the basic block, distance map,
652/// and live variables if needed. Return true if it is successful.
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000653bool TwoAddressInstructionPass::commuteInstruction(MachineInstr *MI,
654 unsigned RegBIdx,
655 unsigned RegCIdx,
656 unsigned Dist) {
657 unsigned RegC = MI->getOperand(RegCIdx).getReg();
David Greeneac9f8192010-01-05 01:24:21 +0000658 DEBUG(dbgs() << "2addr: COMMUTING : " << *MI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000659 MachineInstr *NewMI = TII->commuteInstruction(*MI, false, RegBIdx, RegCIdx);
Evan Cheng6d897062009-01-23 23:27:33 +0000660
Craig Topperc0196b12014-04-14 00:51:57 +0000661 if (NewMI == nullptr) {
David Greeneac9f8192010-01-05 01:24:21 +0000662 DEBUG(dbgs() << "2addr: COMMUTING FAILED!\n");
Evan Cheng6d897062009-01-23 23:27:33 +0000663 return false;
664 }
665
David Greeneac9f8192010-01-05 01:24:21 +0000666 DEBUG(dbgs() << "2addr: COMMUTED TO: " << *NewMI);
Cameron Zwariche6907bc2013-02-23 23:13:28 +0000667 assert(NewMI == MI &&
668 "TargetInstrInfo::commuteInstruction() should not return a new "
669 "instruction unless it was requested.");
Evan Chengc2f95b52009-03-01 02:03:43 +0000670
671 // Update source register map.
672 unsigned FromRegC = getMappedReg(RegC, SrcRegMap);
673 if (FromRegC) {
674 unsigned RegA = MI->getOperand(0).getReg();
675 SrcRegMap[RegA] = FromRegC;
676 }
677
Evan Cheng6d897062009-01-23 23:27:33 +0000678 return true;
679}
680
Sanjay Patelb53791e2015-12-01 19:32:35 +0000681/// Return true if it is profitable to convert the given 2-address instruction
682/// to a 3-address one.
Evan Cheng09f5be82009-03-30 21:34:07 +0000683bool
Evan Cheng15fed7a2011-03-02 01:08:17 +0000684TwoAddressInstructionPass::isProfitableToConv3Addr(unsigned RegA,unsigned RegB){
Evan Cheng09f5be82009-03-30 21:34:07 +0000685 // Look for situations like this:
686 // %reg1024<def> = MOV r1
687 // %reg1025<def> = MOV r0
688 // %reg1026<def> = ADD %reg1024, %reg1025
689 // r2 = MOV %reg1026
690 // Turn ADD into a 3-address instruction to avoid a copy.
Evan Cheng15fed7a2011-03-02 01:08:17 +0000691 unsigned FromRegB = getMappedReg(RegB, SrcRegMap);
692 if (!FromRegB)
693 return false;
Evan Cheng09f5be82009-03-30 21:34:07 +0000694 unsigned ToRegA = getMappedReg(RegA, DstRegMap);
Evan Cheng15fed7a2011-03-02 01:08:17 +0000695 return (ToRegA && !regsAreCompatible(FromRegB, ToRegA, TRI));
Evan Cheng09f5be82009-03-30 21:34:07 +0000696}
697
Sanjay Patelb53791e2015-12-01 19:32:35 +0000698/// Convert the specified two-address instruction into a three address one.
699/// Return true if this transformation was successful.
Evan Cheng09f5be82009-03-30 21:34:07 +0000700bool
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000701TwoAddressInstructionPass::convertInstTo3Addr(MachineBasicBlock::iterator &mi,
Evan Cheng09f5be82009-03-30 21:34:07 +0000702 MachineBasicBlock::iterator &nmi,
Evan Chengd4fcc052011-02-10 02:20:55 +0000703 unsigned RegA, unsigned RegB,
704 unsigned Dist) {
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000705 // FIXME: Why does convertToThreeAddress() need an iterator reference?
Duncan P. N. Exon Smithf1ff53e2015-10-09 22:56:24 +0000706 MachineFunction::iterator MFI = MBB->getIterator();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000707 MachineInstr *NewMI = TII->convertToThreeAddress(MFI, *mi, LV);
Duncan P. N. Exon Smithf1ff53e2015-10-09 22:56:24 +0000708 assert(MBB->getIterator() == MFI &&
709 "convertToThreeAddress changed iterator reference");
Jakob Stoklund Olesen1dfe4fc2012-10-26 23:05:13 +0000710 if (!NewMI)
711 return false;
Evan Cheng09f5be82009-03-30 21:34:07 +0000712
Jakob Stoklund Olesen1dfe4fc2012-10-26 23:05:13 +0000713 DEBUG(dbgs() << "2addr: CONVERTING 2-ADDR: " << *mi);
714 DEBUG(dbgs() << "2addr: TO 3-ADDR: " << *NewMI);
715 bool Sunk = false;
Jakob Stoklund Olesen24bc5142012-08-03 22:58:34 +0000716
Cameron Zwarich2ad3ca32013-02-20 22:10:02 +0000717 if (LIS)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000718 LIS->ReplaceMachineInstrInMaps(*mi, *NewMI);
Evan Cheng09f5be82009-03-30 21:34:07 +0000719
Jakob Stoklund Olesen1dfe4fc2012-10-26 23:05:13 +0000720 if (NewMI->findRegisterUseOperand(RegB, false, TRI))
721 // FIXME: Temporary workaround. If the new instruction doesn't
722 // uses RegB, convertToThreeAddress must have created more
723 // then one instruction.
724 Sunk = sink3AddrInstruction(NewMI, RegB, mi);
Evan Cheng09f5be82009-03-30 21:34:07 +0000725
Jakob Stoklund Olesen1dfe4fc2012-10-26 23:05:13 +0000726 MBB->erase(mi); // Nuke the old inst.
Evan Chengd4fcc052011-02-10 02:20:55 +0000727
Jakob Stoklund Olesen1dfe4fc2012-10-26 23:05:13 +0000728 if (!Sunk) {
729 DistanceMap.insert(std::make_pair(NewMI, Dist));
730 mi = NewMI;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000731 nmi = std::next(mi);
Evan Cheng09f5be82009-03-30 21:34:07 +0000732 }
733
Jakob Stoklund Olesen1dfe4fc2012-10-26 23:05:13 +0000734 // Update source and destination register maps.
735 SrcRegMap.erase(RegA);
736 DstRegMap.erase(RegB);
737 return true;
Evan Cheng09f5be82009-03-30 21:34:07 +0000738}
739
Sanjay Patelb53791e2015-12-01 19:32:35 +0000740/// Scan forward recursively for only uses, update maps if the use is a copy or
741/// a two-address instruction.
Evan Cheng15fed7a2011-03-02 01:08:17 +0000742void
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000743TwoAddressInstructionPass::scanUses(unsigned DstReg) {
Evan Cheng15fed7a2011-03-02 01:08:17 +0000744 SmallVector<unsigned, 4> VirtRegPairs;
745 bool IsDstPhys;
746 bool IsCopy = false;
747 unsigned NewReg = 0;
748 unsigned Reg = DstReg;
749 while (MachineInstr *UseMI = findOnlyInterestingUse(Reg, MBB, MRI, TII,IsCopy,
750 NewReg, IsDstPhys)) {
David Blaikie70573dc2014-11-19 07:49:26 +0000751 if (IsCopy && !Processed.insert(UseMI).second)
Evan Cheng15fed7a2011-03-02 01:08:17 +0000752 break;
753
754 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
755 if (DI != DistanceMap.end())
756 // Earlier in the same MBB.Reached via a back edge.
757 break;
758
759 if (IsDstPhys) {
760 VirtRegPairs.push_back(NewReg);
761 break;
762 }
763 bool isNew = SrcRegMap.insert(std::make_pair(NewReg, Reg)).second;
764 if (!isNew)
765 assert(SrcRegMap[NewReg] == Reg && "Can't map to two src registers!");
766 VirtRegPairs.push_back(NewReg);
767 Reg = NewReg;
768 }
769
770 if (!VirtRegPairs.empty()) {
771 unsigned ToReg = VirtRegPairs.back();
772 VirtRegPairs.pop_back();
773 while (!VirtRegPairs.empty()) {
774 unsigned FromReg = VirtRegPairs.back();
775 VirtRegPairs.pop_back();
776 bool isNew = DstRegMap.insert(std::make_pair(FromReg, ToReg)).second;
777 if (!isNew)
778 assert(DstRegMap[FromReg] == ToReg &&"Can't map to two dst registers!");
779 ToReg = FromReg;
780 }
781 bool isNew = DstRegMap.insert(std::make_pair(DstReg, ToReg)).second;
782 if (!isNew)
783 assert(DstRegMap[DstReg] == ToReg && "Can't map to two dst registers!");
784 }
785}
786
Sanjay Patelb53791e2015-12-01 19:32:35 +0000787/// If the specified instruction is not yet processed, process it if it's a
788/// copy. For a copy instruction, we find the physical registers the
Evan Chengc2f95b52009-03-01 02:03:43 +0000789/// source and destination registers might be mapped to. These are kept in
790/// point-to maps used to determine future optimizations. e.g.
791/// v1024 = mov r0
792/// v1025 = mov r1
793/// v1026 = add v1024, v1025
794/// r1 = mov r1026
795/// If 'add' is a two-address instruction, v1024, v1026 are both potentially
796/// coalesced to r0 (from the input side). v1025 is mapped to r1. v1026 is
797/// potentially joined with r1 on the output side. It's worthwhile to commute
798/// 'add' to eliminate a copy.
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000799void TwoAddressInstructionPass::processCopy(MachineInstr *MI) {
Evan Chengc2f95b52009-03-01 02:03:43 +0000800 if (Processed.count(MI))
801 return;
802
803 bool IsSrcPhys, IsDstPhys;
804 unsigned SrcReg, DstReg;
805 if (!isCopyToReg(*MI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
806 return;
807
808 if (IsDstPhys && !IsSrcPhys)
809 DstRegMap.insert(std::make_pair(SrcReg, DstReg));
810 else if (!IsDstPhys && IsSrcPhys) {
Evan Chengf0843802009-04-13 20:04:24 +0000811 bool isNew = SrcRegMap.insert(std::make_pair(DstReg, SrcReg)).second;
812 if (!isNew)
813 assert(SrcRegMap[DstReg] == SrcReg &&
814 "Can't map to two src physical registers!");
Evan Chengc2f95b52009-03-01 02:03:43 +0000815
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000816 scanUses(DstReg);
Evan Chengc2f95b52009-03-01 02:03:43 +0000817 }
818
819 Processed.insert(MI);
820}
821
Sanjay Patelb53791e2015-12-01 19:32:35 +0000822/// If there is one more local instruction that reads 'Reg' and it kills 'Reg,
823/// consider moving the instruction below the kill instruction in order to
824/// eliminate the need for the copy.
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000825bool TwoAddressInstructionPass::
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000826rescheduleMIBelowKill(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +0000827 MachineBasicBlock::iterator &nmi,
828 unsigned Reg) {
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000829 // Bail immediately if we don't have LV or LIS available. We use them to find
830 // kills efficiently.
831 if (!LV && !LIS)
Chandler Carruthdb5536f2012-07-15 03:29:46 +0000832 return false;
833
Evan Cheng30f44ad2011-11-14 19:48:55 +0000834 MachineInstr *MI = &*mi;
Andrew Trick808a7a62012-02-03 05:12:30 +0000835 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
Evan Cheng30f44ad2011-11-14 19:48:55 +0000836 if (DI == DistanceMap.end())
837 // Must be created from unfolded load. Don't waste time trying this.
838 return false;
839
Craig Topperc0196b12014-04-14 00:51:57 +0000840 MachineInstr *KillMI = nullptr;
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000841 if (LIS) {
842 LiveInterval &LI = LIS->getInterval(Reg);
843 assert(LI.end() != LI.begin() &&
844 "Reg should not have empty live interval.");
845
846 SlotIndex MBBEndIdx = LIS->getMBBEndIdx(MBB).getPrevSlot();
847 LiveInterval::const_iterator I = LI.find(MBBEndIdx);
848 if (I != LI.end() && I->start < MBBEndIdx)
849 return false;
850
851 --I;
852 KillMI = LIS->getInstructionFromIndex(I->end);
853 } else {
854 KillMI = LV->getVarInfo(Reg).findKill(MBB);
855 }
Chandler Carruthdb5536f2012-07-15 03:29:46 +0000856 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng30f44ad2011-11-14 19:48:55 +0000857 // Don't mess with copies, they may be coalesced later.
858 return false;
859
Evan Cheng7f8e5632011-12-07 07:15:52 +0000860 if (KillMI->hasUnmodeledSideEffects() || KillMI->isCall() ||
861 KillMI->isBranch() || KillMI->isTerminator())
Evan Cheng30f44ad2011-11-14 19:48:55 +0000862 // Don't move pass calls, etc.
863 return false;
864
865 unsigned DstReg;
866 if (isTwoAddrUse(*KillMI, Reg, DstReg))
867 return false;
868
Evan Cheng7098c4e2011-11-15 06:26:51 +0000869 bool SeenStore = true;
Matthias Braun07066cc2015-05-19 21:22:20 +0000870 if (!MI->isSafeToMove(AA, SeenStore))
Evan Cheng30f44ad2011-11-14 19:48:55 +0000871 return false;
872
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000873 if (TII->getInstrLatency(InstrItins, *MI) > 1)
Evan Cheng30f44ad2011-11-14 19:48:55 +0000874 // FIXME: Needs more sophisticated heuristics.
875 return false;
876
Michael Kupersteine36d7712016-08-11 17:38:33 +0000877 SmallVector<unsigned, 2> Uses;
878 SmallVector<unsigned, 2> Kills;
879 SmallVector<unsigned, 2> Defs;
Sanjay Patel0b2a9492015-12-01 19:57:43 +0000880 for (const MachineOperand &MO : MI->operands()) {
Evan Cheng30f44ad2011-11-14 19:48:55 +0000881 if (!MO.isReg())
882 continue;
883 unsigned MOReg = MO.getReg();
884 if (!MOReg)
885 continue;
886 if (MO.isDef())
Michael Kupersteine36d7712016-08-11 17:38:33 +0000887 Defs.push_back(MOReg);
Evan Chengb8c55a52011-11-16 03:47:42 +0000888 else {
Michael Kupersteine36d7712016-08-11 17:38:33 +0000889 Uses.push_back(MOReg);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000890 if (MOReg != Reg && (MO.isKill() ||
891 (LIS && isPlainlyKilled(MI, MOReg, LIS))))
Michael Kupersteine36d7712016-08-11 17:38:33 +0000892 Kills.push_back(MOReg);
Evan Chengb8c55a52011-11-16 03:47:42 +0000893 }
Evan Cheng30f44ad2011-11-14 19:48:55 +0000894 }
895
896 // Move the copies connected to MI down as well.
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000897 MachineBasicBlock::iterator Begin = MI;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000898 MachineBasicBlock::iterator AfterMI = std::next(Begin);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000899
900 MachineBasicBlock::iterator End = AfterMI;
Michael Kupersteine36d7712016-08-11 17:38:33 +0000901 while (End->isCopy() &&
902 regOverlapsSet(Defs, End->getOperand(1).getReg(), TRI)) {
903 Defs.push_back(End->getOperand(0).getReg());
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000904 ++End;
Evan Cheng30f44ad2011-11-14 19:48:55 +0000905 }
906
907 // Check if the reschedule will not break depedencies.
908 unsigned NumVisited = 0;
909 MachineBasicBlock::iterator KillPos = KillMI;
910 ++KillPos;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000911 for (MachineInstr &OtherMI : llvm::make_range(End, KillPos)) {
Evan Cheng30f44ad2011-11-14 19:48:55 +0000912 // DBG_VALUE cannot be counted against the limit.
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000913 if (OtherMI.isDebugValue())
Evan Cheng30f44ad2011-11-14 19:48:55 +0000914 continue;
915 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
916 return false;
917 ++NumVisited;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000918 if (OtherMI.hasUnmodeledSideEffects() || OtherMI.isCall() ||
919 OtherMI.isBranch() || OtherMI.isTerminator())
Evan Cheng30f44ad2011-11-14 19:48:55 +0000920 // Don't move pass calls, etc.
921 return false;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000922 for (const MachineOperand &MO : OtherMI.operands()) {
Evan Cheng30f44ad2011-11-14 19:48:55 +0000923 if (!MO.isReg())
924 continue;
925 unsigned MOReg = MO.getReg();
926 if (!MOReg)
927 continue;
928 if (MO.isDef()) {
Michael Kupersteine36d7712016-08-11 17:38:33 +0000929 if (regOverlapsSet(Uses, MOReg, TRI))
Evan Cheng30f44ad2011-11-14 19:48:55 +0000930 // Physical register use would be clobbered.
931 return false;
Michael Kupersteine36d7712016-08-11 17:38:33 +0000932 if (!MO.isDead() && regOverlapsSet(Defs, MOReg, TRI))
Evan Cheng30f44ad2011-11-14 19:48:55 +0000933 // May clobber a physical register def.
934 // FIXME: This may be too conservative. It's ok if the instruction
935 // is sunken completely below the use.
936 return false;
937 } else {
Michael Kupersteine36d7712016-08-11 17:38:33 +0000938 if (regOverlapsSet(Defs, MOReg, TRI))
Evan Cheng30f44ad2011-11-14 19:48:55 +0000939 return false;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000940 bool isKill =
941 MO.isKill() || (LIS && isPlainlyKilled(&OtherMI, MOReg, LIS));
Michael Kupersteine36d7712016-08-11 17:38:33 +0000942 if (MOReg != Reg && ((isKill && regOverlapsSet(Uses, MOReg, TRI)) ||
943 regOverlapsSet(Kills, MOReg, TRI)))
Evan Cheng30f44ad2011-11-14 19:48:55 +0000944 // Don't want to extend other live ranges and update kills.
945 return false;
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000946 if (MOReg == Reg && !isKill)
Chandler Carruthdb5536f2012-07-15 03:29:46 +0000947 // We can't schedule across a use of the register in question.
948 return false;
949 // Ensure that if this is register in question, its the kill we expect.
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000950 assert((MOReg != Reg || &OtherMI == KillMI) &&
Chandler Carruthdb5536f2012-07-15 03:29:46 +0000951 "Found multiple kills of a register in a basic block");
Evan Cheng30f44ad2011-11-14 19:48:55 +0000952 }
953 }
954 }
955
956 // Move debug info as well.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000957 while (Begin != MBB->begin() && std::prev(Begin)->isDebugValue())
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000958 --Begin;
959
960 nmi = End;
961 MachineBasicBlock::iterator InsertPos = KillPos;
962 if (LIS) {
963 // We have to move the copies first so that the MBB is still well-formed
964 // when calling handleMove().
965 for (MachineBasicBlock::iterator MBBI = AfterMI; MBBI != End;) {
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +0000966 auto CopyMI = MBBI++;
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000967 MBB->splice(InsertPos, MBB, CopyMI);
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +0000968 LIS->handleMove(*CopyMI);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000969 InsertPos = CopyMI;
970 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000971 End = std::next(MachineBasicBlock::iterator(MI));
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000972 }
Evan Cheng30f44ad2011-11-14 19:48:55 +0000973
974 // Copies following MI may have been moved as well.
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000975 MBB->splice(InsertPos, MBB, Begin, End);
Evan Cheng30f44ad2011-11-14 19:48:55 +0000976 DistanceMap.erase(DI);
977
Chandler Carruthdb5536f2012-07-15 03:29:46 +0000978 // Update live variables
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000979 if (LIS) {
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +0000980 LIS->handleMove(*MI);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000981 } else {
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +0000982 LV->removeVirtualRegisterKilled(Reg, *KillMI);
983 LV->addVirtualRegisterKilled(Reg, *MI);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +0000984 }
Evan Cheng30f44ad2011-11-14 19:48:55 +0000985
Jakob Stoklund Olesen0ef03112012-07-17 17:57:23 +0000986 DEBUG(dbgs() << "\trescheduled below kill: " << *KillMI);
Evan Cheng30f44ad2011-11-14 19:48:55 +0000987 return true;
988}
989
Sanjay Patelb53791e2015-12-01 19:32:35 +0000990/// Return true if the re-scheduling will put the given instruction too close
991/// to the defs of its register dependencies.
Evan Cheng30f44ad2011-11-14 19:48:55 +0000992bool TwoAddressInstructionPass::isDefTooClose(unsigned Reg, unsigned Dist,
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +0000993 MachineInstr *MI) {
Owen Andersonb36376e2014-03-17 19:36:09 +0000994 for (MachineInstr &DefMI : MRI->def_instructions(Reg)) {
995 if (DefMI.getParent() != MBB || DefMI.isCopy() || DefMI.isCopyLike())
Evan Cheng30f44ad2011-11-14 19:48:55 +0000996 continue;
Owen Andersonb36376e2014-03-17 19:36:09 +0000997 if (&DefMI == MI)
Evan Cheng30f44ad2011-11-14 19:48:55 +0000998 return true; // MI is defining something KillMI uses
Owen Andersonb36376e2014-03-17 19:36:09 +0000999 DenseMap<MachineInstr*, unsigned>::iterator DDI = DistanceMap.find(&DefMI);
Evan Cheng30f44ad2011-11-14 19:48:55 +00001000 if (DDI == DistanceMap.end())
1001 return true; // Below MI
1002 unsigned DefDist = DDI->second;
1003 assert(Dist > DefDist && "Visited def already?");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001004 if (TII->getInstrLatency(InstrItins, DefMI) > (Dist - DefDist))
Evan Cheng30f44ad2011-11-14 19:48:55 +00001005 return true;
1006 }
1007 return false;
1008}
1009
Sanjay Patelb53791e2015-12-01 19:32:35 +00001010/// If there is one more local instruction that reads 'Reg' and it kills 'Reg,
1011/// consider moving the kill instruction above the current two-address
1012/// instruction in order to eliminate the need for the copy.
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +00001013bool TwoAddressInstructionPass::
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001014rescheduleKillAboveMI(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +00001015 MachineBasicBlock::iterator &nmi,
1016 unsigned Reg) {
Cameron Zwarich7d13fb42013-02-23 04:49:13 +00001017 // Bail immediately if we don't have LV or LIS available. We use them to find
1018 // kills efficiently.
1019 if (!LV && !LIS)
Chandler Carruthdb5536f2012-07-15 03:29:46 +00001020 return false;
1021
Evan Cheng30f44ad2011-11-14 19:48:55 +00001022 MachineInstr *MI = &*mi;
1023 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
1024 if (DI == DistanceMap.end())
1025 // Must be created from unfolded load. Don't waste time trying this.
1026 return false;
1027
Craig Topperc0196b12014-04-14 00:51:57 +00001028 MachineInstr *KillMI = nullptr;
Cameron Zwarich7d13fb42013-02-23 04:49:13 +00001029 if (LIS) {
1030 LiveInterval &LI = LIS->getInterval(Reg);
1031 assert(LI.end() != LI.begin() &&
1032 "Reg should not have empty live interval.");
1033
1034 SlotIndex MBBEndIdx = LIS->getMBBEndIdx(MBB).getPrevSlot();
1035 LiveInterval::const_iterator I = LI.find(MBBEndIdx);
1036 if (I != LI.end() && I->start < MBBEndIdx)
1037 return false;
1038
1039 --I;
1040 KillMI = LIS->getInstructionFromIndex(I->end);
1041 } else {
1042 KillMI = LV->getVarInfo(Reg).findKill(MBB);
1043 }
Chandler Carruthdb5536f2012-07-15 03:29:46 +00001044 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng30f44ad2011-11-14 19:48:55 +00001045 // Don't mess with copies, they may be coalesced later.
1046 return false;
1047
1048 unsigned DstReg;
1049 if (isTwoAddrUse(*KillMI, Reg, DstReg))
1050 return false;
1051
Evan Cheng7098c4e2011-11-15 06:26:51 +00001052 bool SeenStore = true;
Matthias Braun07066cc2015-05-19 21:22:20 +00001053 if (!KillMI->isSafeToMove(AA, SeenStore))
Evan Cheng30f44ad2011-11-14 19:48:55 +00001054 return false;
1055
1056 SmallSet<unsigned, 2> Uses;
1057 SmallSet<unsigned, 2> Kills;
1058 SmallSet<unsigned, 2> Defs;
1059 SmallSet<unsigned, 2> LiveDefs;
Sanjay Patel0b2a9492015-12-01 19:57:43 +00001060 for (const MachineOperand &MO : KillMI->operands()) {
Evan Cheng30f44ad2011-11-14 19:48:55 +00001061 if (!MO.isReg())
1062 continue;
1063 unsigned MOReg = MO.getReg();
1064 if (MO.isUse()) {
1065 if (!MOReg)
1066 continue;
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001067 if (isDefTooClose(MOReg, DI->second, MI))
Evan Cheng30f44ad2011-11-14 19:48:55 +00001068 return false;
Cameron Zwarich7d13fb42013-02-23 04:49:13 +00001069 bool isKill = MO.isKill() || (LIS && isPlainlyKilled(KillMI, MOReg, LIS));
1070 if (MOReg == Reg && !isKill)
Chandler Carruthdb5536f2012-07-15 03:29:46 +00001071 return false;
Evan Cheng30f44ad2011-11-14 19:48:55 +00001072 Uses.insert(MOReg);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +00001073 if (isKill && MOReg != Reg)
Evan Cheng30f44ad2011-11-14 19:48:55 +00001074 Kills.insert(MOReg);
1075 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1076 Defs.insert(MOReg);
1077 if (!MO.isDead())
1078 LiveDefs.insert(MOReg);
1079 }
1080 }
1081
1082 // Check if the reschedule will not break depedencies.
1083 unsigned NumVisited = 0;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001084 for (MachineInstr &OtherMI :
1085 llvm::make_range(mi, MachineBasicBlock::iterator(KillMI))) {
Evan Cheng30f44ad2011-11-14 19:48:55 +00001086 // DBG_VALUE cannot be counted against the limit.
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001087 if (OtherMI.isDebugValue())
Evan Cheng30f44ad2011-11-14 19:48:55 +00001088 continue;
1089 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
1090 return false;
1091 ++NumVisited;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001092 if (OtherMI.hasUnmodeledSideEffects() || OtherMI.isCall() ||
1093 OtherMI.isBranch() || OtherMI.isTerminator())
Evan Cheng30f44ad2011-11-14 19:48:55 +00001094 // Don't move pass calls, etc.
1095 return false;
Evan Cheng9ddd69a2011-11-16 03:05:12 +00001096 SmallVector<unsigned, 2> OtherDefs;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001097 for (const MachineOperand &MO : OtherMI.operands()) {
Evan Cheng30f44ad2011-11-14 19:48:55 +00001098 if (!MO.isReg())
1099 continue;
1100 unsigned MOReg = MO.getReg();
1101 if (!MOReg)
1102 continue;
1103 if (MO.isUse()) {
1104 if (Defs.count(MOReg))
1105 // Moving KillMI can clobber the physical register if the def has
1106 // not been seen.
1107 return false;
1108 if (Kills.count(MOReg))
1109 // Don't want to extend other live ranges and update kills.
1110 return false;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001111 if (&OtherMI != MI && MOReg == Reg &&
1112 !(MO.isKill() || (LIS && isPlainlyKilled(&OtherMI, MOReg, LIS))))
Chandler Carruthdb5536f2012-07-15 03:29:46 +00001113 // We can't schedule across a use of the register in question.
1114 return false;
Evan Cheng30f44ad2011-11-14 19:48:55 +00001115 } else {
Evan Cheng9ddd69a2011-11-16 03:05:12 +00001116 OtherDefs.push_back(MOReg);
Evan Cheng30f44ad2011-11-14 19:48:55 +00001117 }
1118 }
Evan Cheng9ddd69a2011-11-16 03:05:12 +00001119
1120 for (unsigned i = 0, e = OtherDefs.size(); i != e; ++i) {
1121 unsigned MOReg = OtherDefs[i];
1122 if (Uses.count(MOReg))
1123 return false;
1124 if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1125 LiveDefs.count(MOReg))
1126 return false;
1127 // Physical register def is seen.
1128 Defs.erase(MOReg);
1129 }
Evan Cheng30f44ad2011-11-14 19:48:55 +00001130 }
1131
1132 // Move the old kill above MI, don't forget to move debug info as well.
1133 MachineBasicBlock::iterator InsertPos = mi;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001134 while (InsertPos != MBB->begin() && std::prev(InsertPos)->isDebugValue())
Evan Chengf2fc5082011-11-14 21:11:15 +00001135 --InsertPos;
Evan Cheng30f44ad2011-11-14 19:48:55 +00001136 MachineBasicBlock::iterator From = KillMI;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001137 MachineBasicBlock::iterator To = std::next(From);
1138 while (std::prev(From)->isDebugValue())
Evan Cheng30f44ad2011-11-14 19:48:55 +00001139 --From;
1140 MBB->splice(InsertPos, MBB, From, To);
1141
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001142 nmi = std::prev(InsertPos); // Backtrack so we process the moved instr.
Evan Cheng30f44ad2011-11-14 19:48:55 +00001143 DistanceMap.erase(DI);
1144
Chandler Carruthdb5536f2012-07-15 03:29:46 +00001145 // Update live variables
Cameron Zwarich7d13fb42013-02-23 04:49:13 +00001146 if (LIS) {
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001147 LIS->handleMove(*KillMI);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +00001148 } else {
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001149 LV->removeVirtualRegisterKilled(Reg, *KillMI);
1150 LV->addVirtualRegisterKilled(Reg, *MI);
Cameron Zwarich7d13fb42013-02-23 04:49:13 +00001151 }
Chandler Carruthdb5536f2012-07-15 03:29:46 +00001152
Jakob Stoklund Olesen0ef03112012-07-17 17:57:23 +00001153 DEBUG(dbgs() << "\trescheduled kill: " << *KillMI);
Evan Cheng30f44ad2011-11-14 19:48:55 +00001154 return true;
1155}
1156
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001157/// Tries to commute the operand 'BaseOpIdx' and some other operand in the
1158/// given machine instruction to improve opportunities for coalescing and
1159/// elimination of a register to register copy.
1160///
1161/// 'DstOpIdx' specifies the index of MI def operand.
1162/// 'BaseOpKilled' specifies if the register associated with 'BaseOpIdx'
1163/// operand is killed by the given instruction.
1164/// The 'Dist' arguments provides the distance of MI from the start of the
1165/// current basic block and it is used to determine if it is profitable
1166/// to commute operands in the instruction.
1167///
1168/// Returns true if the transformation happened. Otherwise, returns false.
1169bool TwoAddressInstructionPass::tryInstructionCommute(MachineInstr *MI,
1170 unsigned DstOpIdx,
1171 unsigned BaseOpIdx,
1172 bool BaseOpKilled,
1173 unsigned Dist) {
Craig Topper1f81dee2016-09-11 06:00:15 +00001174 if (!MI->isCommutable())
1175 return false;
1176
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001177 unsigned DstOpReg = MI->getOperand(DstOpIdx).getReg();
1178 unsigned BaseOpReg = MI->getOperand(BaseOpIdx).getReg();
1179 unsigned OpsNum = MI->getDesc().getNumOperands();
1180 unsigned OtherOpIdx = MI->getDesc().getNumDefs();
1181 for (; OtherOpIdx < OpsNum; OtherOpIdx++) {
1182 // The call of findCommutedOpIndices below only checks if BaseOpIdx
Sanjay Patel96824de2015-12-01 19:19:18 +00001183 // and OtherOpIdx are commutable, it does not really search for
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001184 // other commutable operands and does not change the values of passed
1185 // variables.
Craig Topper1f81dee2016-09-11 06:00:15 +00001186 if (OtherOpIdx == BaseOpIdx || !MI->getOperand(OtherOpIdx).isReg() ||
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001187 !TII->findCommutedOpIndices(*MI, BaseOpIdx, OtherOpIdx))
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001188 continue;
1189
1190 unsigned OtherOpReg = MI->getOperand(OtherOpIdx).getReg();
1191 bool AggressiveCommute = false;
1192
1193 // If OtherOp dies but BaseOp does not, swap the OtherOp and BaseOp
1194 // operands. This makes the live ranges of DstOp and OtherOp joinable.
1195 bool DoCommute =
1196 !BaseOpKilled && isKilled(*MI, OtherOpReg, MRI, TII, LIS, false);
1197
1198 if (!DoCommute &&
1199 isProfitableToCommute(DstOpReg, BaseOpReg, OtherOpReg, MI, Dist)) {
1200 DoCommute = true;
1201 AggressiveCommute = true;
1202 }
1203
1204 // If it's profitable to commute, try to do so.
1205 if (DoCommute && commuteInstruction(MI, BaseOpIdx, OtherOpIdx, Dist)) {
1206 ++NumCommuted;
1207 if (AggressiveCommute)
1208 ++NumAggrCommuted;
1209 return true;
1210 }
1211 }
1212 return false;
1213}
1214
Sanjay Patelb53791e2015-12-01 19:32:35 +00001215/// For the case where an instruction has a single pair of tied register
1216/// operands, attempt some transformations that may either eliminate the tied
1217/// operands or improve the opportunities for coalescing away the register copy.
1218/// Returns true if no copy needs to be inserted to untie mi's operands
1219/// (either because they were untied, or because mi was rescheduled, and will
1220/// be visited again later). If the shouldOnlyCommute flag is true, only
1221/// instruction commutation is attempted.
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001222bool TwoAddressInstructionPass::
Jakob Stoklund Olesen112a44d2012-10-26 21:12:49 +00001223tryInstructionTransform(MachineBasicBlock::iterator &mi,
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001224 MachineBasicBlock::iterator &nmi,
Cameron Zwarichf05c0cb2013-02-24 00:27:26 +00001225 unsigned SrcIdx, unsigned DstIdx,
1226 unsigned Dist, bool shouldOnlyCommute) {
Evan Cheng822ddde2011-11-16 18:44:48 +00001227 if (OptLevel == CodeGenOpt::None)
1228 return false;
1229
Evan Cheng30f44ad2011-11-14 19:48:55 +00001230 MachineInstr &MI = *mi;
Evan Cheng30f44ad2011-11-14 19:48:55 +00001231 unsigned regA = MI.getOperand(DstIdx).getReg();
1232 unsigned regB = MI.getOperand(SrcIdx).getReg();
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001233
1234 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1235 "cannot make instruction into two-address form");
Cameron Zwarich384026b2013-02-21 22:58:42 +00001236 bool regBKilled = isKilled(MI, regB, MRI, TII, LIS, true);
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001237
Evan Chengb64e7b72012-05-03 01:45:13 +00001238 if (TargetRegisterInfo::isVirtualRegister(regA))
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001239 scanUses(regA);
Evan Chengb64e7b72012-05-03 01:45:13 +00001240
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001241 bool Commuted = tryInstructionCommute(&MI, DstIdx, SrcIdx, regBKilled, Dist);
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001242
Quentin Colombet9729fb32015-07-01 23:12:13 +00001243 // If the instruction is convertible to 3 Addr, instead
1244 // of returning try 3 Addr transformation aggresively and
1245 // use this variable to check later. Because it might be better.
1246 // For example, we can just use `leal (%rsi,%rdi), %eax` and `ret`
1247 // instead of the following code.
NAKAMURA Takumi84965032015-09-22 11:14:12 +00001248 // addl %esi, %edi
1249 // movl %edi, %eax
Quentin Colombet9729fb32015-07-01 23:12:13 +00001250 // ret
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001251 if (Commuted && !MI.isConvertibleTo3Addr())
1252 return false;
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001253
Cameron Zwarichf05c0cb2013-02-24 00:27:26 +00001254 if (shouldOnlyCommute)
1255 return false;
1256
Evan Cheng30f44ad2011-11-14 19:48:55 +00001257 // If there is one more use of regB later in the same MBB, consider
1258 // re-schedule this MI below it.
Quentin Colombet40dd5102015-07-06 20:12:54 +00001259 if (!Commuted && EnableRescheduling && rescheduleMIBelowKill(mi, nmi, regB)) {
Evan Cheng30f44ad2011-11-14 19:48:55 +00001260 ++NumReSchedDowns;
Lang Hames3ad11ff2012-04-09 20:17:30 +00001261 return true;
Evan Cheng30f44ad2011-11-14 19:48:55 +00001262 }
1263
Craig Topper2c4068f2015-10-06 05:39:59 +00001264 // If we commuted, regB may have changed so we should re-sample it to avoid
1265 // confusing the three address conversion below.
1266 if (Commuted) {
1267 regB = MI.getOperand(SrcIdx).getReg();
1268 regBKilled = isKilled(MI, regB, MRI, TII, LIS, true);
1269 }
1270
Evan Cheng7f8e5632011-12-07 07:15:52 +00001271 if (MI.isConvertibleTo3Addr()) {
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001272 // This instruction is potentially convertible to a true
1273 // three-address instruction. Check if it is profitable.
Evan Cheng15fed7a2011-03-02 01:08:17 +00001274 if (!regBKilled || isProfitableToConv3Addr(regA, regB)) {
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001275 // Try to convert it.
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001276 if (convertInstTo3Addr(mi, nmi, regA, regB, Dist)) {
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001277 ++NumConvertedTo3Addr;
1278 return true; // Done with this instruction.
1279 }
1280 }
1281 }
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001282
Quentin Colombet9729fb32015-07-01 23:12:13 +00001283 // Return if it is commuted but 3 addr conversion is failed.
Quentin Colombet40dd5102015-07-06 20:12:54 +00001284 if (Commuted)
Quentin Colombet9729fb32015-07-01 23:12:13 +00001285 return false;
1286
Evan Cheng30f44ad2011-11-14 19:48:55 +00001287 // If there is one more use of regB later in the same MBB, consider
1288 // re-schedule it before this MI if it's legal.
Andrew Trick608a6982013-04-24 15:54:39 +00001289 if (EnableRescheduling && rescheduleKillAboveMI(mi, nmi, regB)) {
Evan Cheng30f44ad2011-11-14 19:48:55 +00001290 ++NumReSchedUps;
Lang Hames3ad11ff2012-04-09 20:17:30 +00001291 return true;
Evan Cheng30f44ad2011-11-14 19:48:55 +00001292 }
1293
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001294 // If this is an instruction with a load folded into it, try unfolding
1295 // the load, e.g. avoid this:
1296 // movq %rdx, %rcx
1297 // addq (%rax), %rcx
1298 // in favor of this:
1299 // movq (%rax), %rcx
1300 // addq %rdx, %rcx
1301 // because it's preferable to schedule a load than a register copy.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001302 if (MI.mayLoad() && !regBKilled) {
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001303 // Determine if a load can be unfolded.
1304 unsigned LoadRegIndex;
1305 unsigned NewOpc =
Evan Cheng30f44ad2011-11-14 19:48:55 +00001306 TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001307 /*UnfoldLoad=*/true,
1308 /*UnfoldStore=*/false,
1309 &LoadRegIndex);
1310 if (NewOpc != 0) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001311 const MCInstrDesc &UnfoldMCID = TII->get(NewOpc);
1312 if (UnfoldMCID.getNumDefs() == 1) {
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001313 // Unfold the load.
Evan Cheng30f44ad2011-11-14 19:48:55 +00001314 DEBUG(dbgs() << "2addr: UNFOLDING: " << MI);
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001315 const TargetRegisterClass *RC =
Andrew Trick32aea352012-05-03 01:14:37 +00001316 TRI->getAllocatableClass(
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001317 TII->getRegClass(UnfoldMCID, LoadRegIndex, TRI, *MF));
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001318 unsigned Reg = MRI->createVirtualRegister(RC);
1319 SmallVector<MachineInstr *, 2> NewMIs;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001320 if (!TII->unfoldMemoryOperand(*MF, MI, Reg,
1321 /*UnfoldLoad=*/true,
1322 /*UnfoldStore=*/false, NewMIs)) {
Evan Cheng0ce84482010-07-02 20:36:18 +00001323 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1324 return false;
1325 }
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001326 assert(NewMIs.size() == 2 &&
1327 "Unfolded a load into multiple instructions!");
1328 // The load was previously folded, so this is the only use.
1329 NewMIs[1]->addRegisterKilled(Reg, TRI);
1330
1331 // Tentatively insert the instructions into the block so that they
1332 // look "normal" to the transformation logic.
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001333 MBB->insert(mi, NewMIs[0]);
1334 MBB->insert(mi, NewMIs[1]);
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001335
1336 DEBUG(dbgs() << "2addr: NEW LOAD: " << *NewMIs[0]
1337 << "2addr: NEW INST: " << *NewMIs[1]);
1338
1339 // Transform the instruction, now that it no longer has a load.
1340 unsigned NewDstIdx = NewMIs[1]->findRegisterDefOperandIdx(regA);
1341 unsigned NewSrcIdx = NewMIs[1]->findRegisterUseOperandIdx(regB);
1342 MachineBasicBlock::iterator NewMI = NewMIs[1];
Cameron Zwarich6868f382013-02-24 00:27:29 +00001343 bool TransformResult =
Cameron Zwarichf05c0cb2013-02-24 00:27:26 +00001344 tryInstructionTransform(NewMI, mi, NewSrcIdx, NewDstIdx, Dist, true);
Cameron Zwarich1b4c64c2013-02-24 01:26:05 +00001345 (void)TransformResult;
Cameron Zwarich6868f382013-02-24 00:27:29 +00001346 assert(!TransformResult &&
1347 "tryInstructionTransform() should return false.");
1348 if (NewMIs[1]->getOperand(NewSrcIdx).isKill()) {
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001349 // Success, or at least we made an improvement. Keep the unfolded
1350 // instructions and discard the original.
1351 if (LV) {
Evan Cheng30f44ad2011-11-14 19:48:55 +00001352 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1353 MachineOperand &MO = MI.getOperand(i);
Andrew Trick808a7a62012-02-03 05:12:30 +00001354 if (MO.isReg() &&
Dan Gohman851e4782010-06-22 00:32:04 +00001355 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
1356 if (MO.isUse()) {
Dan Gohman2370e2f2010-06-22 02:07:21 +00001357 if (MO.isKill()) {
1358 if (NewMIs[0]->killsRegister(MO.getReg()))
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001359 LV->replaceKillInstruction(MO.getReg(), MI, *NewMIs[0]);
Dan Gohman2370e2f2010-06-22 02:07:21 +00001360 else {
1361 assert(NewMIs[1]->killsRegister(MO.getReg()) &&
1362 "Kill missing after load unfold!");
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001363 LV->replaceKillInstruction(MO.getReg(), MI, *NewMIs[1]);
Dan Gohman2370e2f2010-06-22 02:07:21 +00001364 }
1365 }
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001366 } else if (LV->removeVirtualRegisterDead(MO.getReg(), MI)) {
Dan Gohman2370e2f2010-06-22 02:07:21 +00001367 if (NewMIs[1]->registerDefIsDead(MO.getReg()))
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001368 LV->addVirtualRegisterDead(MO.getReg(), *NewMIs[1]);
Dan Gohman2370e2f2010-06-22 02:07:21 +00001369 else {
1370 assert(NewMIs[0]->registerDefIsDead(MO.getReg()) &&
1371 "Dead flag missing after load unfold!");
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001372 LV->addVirtualRegisterDead(MO.getReg(), *NewMIs[0]);
Dan Gohman2370e2f2010-06-22 02:07:21 +00001373 }
1374 }
Dan Gohman851e4782010-06-22 00:32:04 +00001375 }
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001376 }
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001377 LV->addVirtualRegisterKilled(Reg, *NewMIs[1]);
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001378 }
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001379
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001380 SmallVector<unsigned, 4> OrigRegs;
1381 if (LIS) {
Craig Topperda5168b2015-10-08 06:06:42 +00001382 for (const MachineOperand &MO : MI.operands()) {
1383 if (MO.isReg())
1384 OrigRegs.push_back(MO.getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001385 }
1386 }
1387
Evan Cheng30f44ad2011-11-14 19:48:55 +00001388 MI.eraseFromParent();
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001389
1390 // Update LiveIntervals.
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001391 if (LIS) {
1392 MachineBasicBlock::iterator Begin(NewMIs[0]);
1393 MachineBasicBlock::iterator End(NewMIs[1]);
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001394 LIS->repairIntervalsInRange(MBB, Begin, End, OrigRegs);
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001395 }
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001396
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001397 mi = NewMIs[1];
Dan Gohman3c1b3c62010-06-21 22:17:20 +00001398 } else {
1399 // Transforming didn't eliminate the tie and didn't lead to an
1400 // improvement. Clean up the unfolded instructions and keep the
1401 // original.
1402 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1403 NewMIs[0]->eraseFromParent();
1404 NewMIs[1]->eraseFromParent();
1405 }
1406 }
1407 }
1408 }
1409
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001410 return false;
1411}
1412
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001413// Collect tied operands of MI that need to be handled.
1414// Rewrite trivial cases immediately.
1415// Return true if any tied operands where found, including the trivial ones.
1416bool TwoAddressInstructionPass::
1417collectTiedOperands(MachineInstr *MI, TiedOperandMap &TiedOperands) {
1418 const MCInstrDesc &MCID = MI->getDesc();
1419 bool AnyOps = false;
Jakob Stoklund Olesenade363e2012-09-04 22:59:30 +00001420 unsigned NumOps = MI->getNumOperands();
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001421
1422 for (unsigned SrcIdx = 0; SrcIdx < NumOps; ++SrcIdx) {
1423 unsigned DstIdx = 0;
1424 if (!MI->isRegTiedToDefOperand(SrcIdx, &DstIdx))
1425 continue;
1426 AnyOps = true;
Jakob Stoklund Olesenfbf45dc2012-08-07 22:47:06 +00001427 MachineOperand &SrcMO = MI->getOperand(SrcIdx);
1428 MachineOperand &DstMO = MI->getOperand(DstIdx);
1429 unsigned SrcReg = SrcMO.getReg();
1430 unsigned DstReg = DstMO.getReg();
1431 // Tied constraint already satisfied?
1432 if (SrcReg == DstReg)
1433 continue;
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001434
Jakob Stoklund Olesenfbf45dc2012-08-07 22:47:06 +00001435 assert(SrcReg && SrcMO.isUse() && "two address instruction invalid");
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001436
1437 // Deal with <undef> uses immediately - simply rewrite the src operand.
Andrew Tricke3398282013-12-17 04:50:45 +00001438 if (SrcMO.isUndef() && !DstMO.getSubReg()) {
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001439 // Constrain the DstReg register class if required.
1440 if (TargetRegisterInfo::isVirtualRegister(DstReg))
1441 if (const TargetRegisterClass *RC = TII->getRegClass(MCID, SrcIdx,
1442 TRI, *MF))
1443 MRI->constrainRegClass(DstReg, RC);
Jakob Stoklund Olesenfbf45dc2012-08-07 22:47:06 +00001444 SrcMO.setReg(DstReg);
Andrew Tricke3398282013-12-17 04:50:45 +00001445 SrcMO.setSubReg(0);
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001446 DEBUG(dbgs() << "\t\trewrite undef:\t" << *MI);
1447 continue;
1448 }
Jakob Stoklund Olesenfbf45dc2012-08-07 22:47:06 +00001449 TiedOperands[SrcReg].push_back(std::make_pair(SrcIdx, DstIdx));
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001450 }
1451 return AnyOps;
1452}
1453
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001454// Process a list of tied MI operands that all use the same source register.
1455// The tied pairs are of the form (SrcIdx, DstIdx).
1456void
1457TwoAddressInstructionPass::processTiedPairs(MachineInstr *MI,
1458 TiedPairList &TiedPairs,
1459 unsigned &Dist) {
1460 bool IsEarlyClobber = false;
Cameron Zwarich2991feb2013-02-20 06:46:46 +00001461 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1462 const MachineOperand &DstMO = MI->getOperand(TiedPairs[tpi].second);
1463 IsEarlyClobber |= DstMO.isEarlyClobber();
1464 }
1465
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001466 bool RemovedKillFlag = false;
1467 bool AllUsesCopied = true;
1468 unsigned LastCopiedReg = 0;
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001469 SlotIndex LastCopyIdx;
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001470 unsigned RegB = 0;
Andrew Tricke3398282013-12-17 04:50:45 +00001471 unsigned SubRegB = 0;
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001472 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1473 unsigned SrcIdx = TiedPairs[tpi].first;
1474 unsigned DstIdx = TiedPairs[tpi].second;
1475
1476 const MachineOperand &DstMO = MI->getOperand(DstIdx);
1477 unsigned RegA = DstMO.getReg();
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001478
1479 // Grab RegB from the instruction because it may have changed if the
1480 // instruction was commuted.
1481 RegB = MI->getOperand(SrcIdx).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +00001482 SubRegB = MI->getOperand(SrcIdx).getSubReg();
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001483
1484 if (RegA == RegB) {
1485 // The register is tied to multiple destinations (or else we would
1486 // not have continued this far), but this use of the register
1487 // already matches the tied destination. Leave it.
1488 AllUsesCopied = false;
1489 continue;
1490 }
1491 LastCopiedReg = RegA;
1492
1493 assert(TargetRegisterInfo::isVirtualRegister(RegB) &&
1494 "cannot make instruction into two-address form");
1495
1496#ifndef NDEBUG
1497 // First, verify that we don't have a use of "a" in the instruction
1498 // (a = b + a for example) because our transformation will not
1499 // work. This should never occur because we are in SSA form.
1500 for (unsigned i = 0; i != MI->getNumOperands(); ++i)
1501 assert(i == DstIdx ||
1502 !MI->getOperand(i).isReg() ||
1503 MI->getOperand(i).getReg() != RegA);
1504#endif
1505
1506 // Emit a copy.
Andrew Tricke3398282013-12-17 04:50:45 +00001507 MachineInstrBuilder MIB = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
1508 TII->get(TargetOpcode::COPY), RegA);
1509 // If this operand is folding a truncation, the truncation now moves to the
1510 // copy so that the register classes remain valid for the operands.
1511 MIB.addReg(RegB, 0, SubRegB);
1512 const TargetRegisterClass *RC = MRI->getRegClass(RegB);
1513 if (SubRegB) {
1514 if (TargetRegisterInfo::isVirtualRegister(RegA)) {
1515 assert(TRI->getMatchingSuperRegClass(RC, MRI->getRegClass(RegA),
1516 SubRegB) &&
1517 "tied subregister must be a truncation");
1518 // The superreg class will not be used to constrain the subreg class.
Craig Topperc0196b12014-04-14 00:51:57 +00001519 RC = nullptr;
Andrew Tricke3398282013-12-17 04:50:45 +00001520 }
1521 else {
1522 assert(TRI->getMatchingSuperReg(RegA, SubRegB, MRI->getRegClass(RegB))
1523 && "tied subregister must be a truncation");
1524 }
1525 }
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001526
1527 // Update DistanceMap.
1528 MachineBasicBlock::iterator PrevMI = MI;
1529 --PrevMI;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001530 DistanceMap.insert(std::make_pair(&*PrevMI, Dist));
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001531 DistanceMap[MI] = ++Dist;
1532
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001533 if (LIS) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001534 LastCopyIdx = LIS->InsertMachineInstrInMaps(*PrevMI).getRegSlot();
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001535
1536 if (TargetRegisterInfo::isVirtualRegister(RegA)) {
1537 LiveInterval &LI = LIS->getInterval(RegA);
1538 VNInfo *VNI = LI.getNextValue(LastCopyIdx, LIS->getVNInfoAllocator());
1539 SlotIndex endIdx =
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001540 LIS->getInstructionIndex(*MI).getRegSlot(IsEarlyClobber);
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001541 LI.addSegment(LiveInterval::Segment(LastCopyIdx, endIdx, VNI));
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001542 }
1543 }
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001544
Andrew Tricke3398282013-12-17 04:50:45 +00001545 DEBUG(dbgs() << "\t\tprepend:\t" << *MIB);
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001546
1547 MachineOperand &MO = MI->getOperand(SrcIdx);
1548 assert(MO.isReg() && MO.getReg() == RegB && MO.isUse() &&
1549 "inconsistent operand info for 2-reg pass");
1550 if (MO.isKill()) {
1551 MO.setIsKill(false);
1552 RemovedKillFlag = true;
1553 }
1554
1555 // Make sure regA is a legal regclass for the SrcIdx operand.
1556 if (TargetRegisterInfo::isVirtualRegister(RegA) &&
1557 TargetRegisterInfo::isVirtualRegister(RegB))
Andrew Tricke3398282013-12-17 04:50:45 +00001558 MRI->constrainRegClass(RegA, RC);
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001559 MO.setReg(RegA);
Andrew Tricke3398282013-12-17 04:50:45 +00001560 // The getMatchingSuper asserts guarantee that the register class projected
1561 // by SubRegB is compatible with RegA with no subregister. So regardless of
1562 // whether the dest oper writes a subreg, the source oper should not.
1563 MO.setSubReg(0);
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001564
1565 // Propagate SrcRegMap.
1566 SrcRegMap[RegA] = RegB;
1567 }
1568
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001569 if (AllUsesCopied) {
1570 if (!IsEarlyClobber) {
1571 // Replace other (un-tied) uses of regB with LastCopiedReg.
Sanjay Patel0b2a9492015-12-01 19:57:43 +00001572 for (MachineOperand &MO : MI->operands()) {
Matt Arsenaultf403df32016-08-26 06:31:32 +00001573 if (MO.isReg() && MO.getReg() == RegB &&
Andrew Tricke3398282013-12-17 04:50:45 +00001574 MO.isUse()) {
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001575 if (MO.isKill()) {
1576 MO.setIsKill(false);
1577 RemovedKillFlag = true;
1578 }
1579 MO.setReg(LastCopiedReg);
Matt Arsenaultf403df32016-08-26 06:31:32 +00001580 MO.setSubReg(MO.getSubReg());
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001581 }
1582 }
1583 }
1584
1585 // Update live variables for regB.
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001586 if (RemovedKillFlag && LV && LV->getVarInfo(RegB).removeKill(*MI)) {
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001587 MachineBasicBlock::iterator PrevMI = MI;
1588 --PrevMI;
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001589 LV->addVirtualRegisterKilled(RegB, *PrevMI);
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001590 }
1591
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001592 // Update LiveIntervals.
1593 if (LIS) {
1594 LiveInterval &LI = LIS->getInterval(RegB);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001595 SlotIndex MIIdx = LIS->getInstructionIndex(*MI);
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001596 LiveInterval::const_iterator I = LI.find(MIIdx);
1597 assert(I != LI.end() && "RegB must be live-in to use.");
1598
1599 SlotIndex UseIdx = MIIdx.getRegSlot(IsEarlyClobber);
1600 if (I->end == UseIdx)
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001601 LI.removeSegment(LastCopyIdx, UseIdx);
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001602 }
1603
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001604 } else if (RemovedKillFlag) {
1605 // Some tied uses of regB matched their destination registers, so
1606 // regB is still used in this instruction, but a kill flag was
1607 // removed from a different tied use of regB, so now we need to add
1608 // a kill flag to one of the remaining uses of regB.
Sanjay Patel0b2a9492015-12-01 19:57:43 +00001609 for (MachineOperand &MO : MI->operands()) {
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001610 if (MO.isReg() && MO.getReg() == RegB && MO.isUse()) {
1611 MO.setIsKill(true);
1612 break;
1613 }
1614 }
1615 }
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001616}
1617
Sanjay Patelb53791e2015-12-01 19:32:35 +00001618/// Reduce two-address instructions to two operands.
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001619bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &Func) {
1620 MF = &Func;
1621 const TargetMachine &TM = MF->getTarget();
1622 MRI = &MF->getRegInfo();
Eric Christopher33726202015-01-27 08:48:42 +00001623 TII = MF->getSubtarget().getInstrInfo();
1624 TRI = MF->getSubtarget().getRegisterInfo();
1625 InstrItins = MF->getSubtarget().getInstrItineraryData();
Duncan Sands5a913d62009-01-28 13:14:17 +00001626 LV = getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen24bc5142012-08-03 22:58:34 +00001627 LIS = getAnalysisIfAvailable<LiveIntervals>();
Chandler Carruth7b560d42015-09-09 17:55:00 +00001628 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Evan Cheng822ddde2011-11-16 18:44:48 +00001629 OptLevel = TM.getOptLevel();
Alkis Evlogimenos725021c2003-12-18 13:06:04 +00001630
Misha Brukman6dd644e2004-07-22 15:26:23 +00001631 bool MadeChange = false;
Alkis Evlogimenos725021c2003-12-18 13:06:04 +00001632
David Greeneac9f8192010-01-05 01:24:21 +00001633 DEBUG(dbgs() << "********** REWRITING TWO-ADDR INSTRS **********\n");
Andrew Trick808a7a62012-02-03 05:12:30 +00001634 DEBUG(dbgs() << "********** Function: "
Craig Toppera538d832012-08-22 06:07:19 +00001635 << MF->getName() << '\n');
Alkis Evlogimenos26583db2004-02-18 00:35:06 +00001636
Jakob Stoklund Olesen9760f042011-07-29 22:51:22 +00001637 // This pass takes the function out of SSA form.
1638 MRI->leaveSSA();
1639
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001640 TiedOperandMap TiedOperands;
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001641 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
1642 MBBI != MBBE; ++MBBI) {
Duncan P. N. Exon Smithf1ff53e2015-10-09 22:56:24 +00001643 MBB = &*MBBI;
Evan Chengc5618eb2008-06-18 07:49:14 +00001644 unsigned Dist = 0;
1645 DistanceMap.clear();
Evan Chengc2f95b52009-03-01 02:03:43 +00001646 SrcRegMap.clear();
1647 DstRegMap.clear();
1648 Processed.clear();
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001649 for (MachineBasicBlock::iterator mi = MBB->begin(), me = MBB->end();
Evan Cheng58324102008-03-27 01:27:25 +00001650 mi != me; ) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001651 MachineBasicBlock::iterator nmi = std::next(mi);
Dale Johannesen8bba1602010-02-10 21:47:48 +00001652 if (mi->isDebugValue()) {
1653 mi = nmi;
1654 continue;
1655 }
Evan Cheng77be42a2010-03-23 20:36:12 +00001656
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001657 // Expand REG_SEQUENCE instructions. This will position mi at the first
1658 // expanded instruction.
Evan Cheng4b6abd82010-05-05 18:45:40 +00001659 if (mi->isRegSequence())
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001660 eliminateRegSequence(mi);
Evan Cheng4b6abd82010-05-05 18:45:40 +00001661
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001662 DistanceMap.insert(std::make_pair(&*mi, ++Dist));
Evan Chengc2f95b52009-03-01 02:03:43 +00001663
Jakob Stoklund Olesen7fa17d42012-10-26 23:05:10 +00001664 processCopy(&*mi);
Evan Chengc2f95b52009-03-01 02:03:43 +00001665
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001666 // First scan through all the tied register uses in this instruction
1667 // and record a list of pairs of tied operands for each register.
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001668 if (!collectTiedOperands(&*mi, TiedOperands)) {
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001669 mi = nmi;
1670 continue;
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001671 }
Alkis Evlogimenos725021c2003-12-18 13:06:04 +00001672
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001673 ++NumTwoAddressInstrs;
Jakob Stoklund Olesena0c72ec2012-08-03 23:57:58 +00001674 MadeChange = true;
Jakob Stoklund Olesen1162a152012-08-03 23:25:45 +00001675 DEBUG(dbgs() << '\t' << *mi);
1676
Chandler Carruth985454e2012-07-18 18:58:22 +00001677 // If the instruction has a single pair of tied operands, try some
1678 // transformations that may either eliminate the tied operands or
1679 // improve the opportunities for coalescing away the register copy.
1680 if (TiedOperands.size() == 1) {
Craig Topperb94011f2013-07-14 04:42:23 +00001681 SmallVectorImpl<std::pair<unsigned, unsigned> > &TiedPairs
Chandler Carruth985454e2012-07-18 18:58:22 +00001682 = TiedOperands.begin()->second;
1683 if (TiedPairs.size() == 1) {
1684 unsigned SrcIdx = TiedPairs[0].first;
1685 unsigned DstIdx = TiedPairs[0].second;
1686 unsigned SrcReg = mi->getOperand(SrcIdx).getReg();
1687 unsigned DstReg = mi->getOperand(DstIdx).getReg();
1688 if (SrcReg != DstReg &&
Cameron Zwarichf05c0cb2013-02-24 00:27:26 +00001689 tryInstructionTransform(mi, nmi, SrcIdx, DstIdx, Dist, false)) {
NAKAMURA Takumi84965032015-09-22 11:14:12 +00001690 // The tied operands have been eliminated or shifted further down
1691 // the block to ease elimination. Continue processing with 'nmi'.
Chandler Carruth985454e2012-07-18 18:58:22 +00001692 TiedOperands.clear();
1693 mi = nmi;
1694 continue;
1695 }
1696 }
1697 }
1698
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001699 // Now iterate over the information collected above.
Craig Topperda5168b2015-10-08 06:06:42 +00001700 for (auto &TO : TiedOperands) {
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001701 processTiedPairs(&*mi, TO.second, Dist);
David Greeneac9f8192010-01-05 01:24:21 +00001702 DEBUG(dbgs() << "\t\trewrite to:\t" << *mi);
Jakob Stoklund Olesen6b556f82012-06-25 03:27:12 +00001703 }
Bill Wendling19e3c852008-05-10 00:12:52 +00001704
Jakob Stoklund Olesen6b556f82012-06-25 03:27:12 +00001705 // Rewrite INSERT_SUBREG as COPY now that we no longer need SSA form.
1706 if (mi->isInsertSubreg()) {
1707 // From %reg = INSERT_SUBREG %reg, %subreg, subidx
1708 // To %reg:subidx = COPY %subreg
1709 unsigned SubIdx = mi->getOperand(3).getImm();
1710 mi->RemoveOperand(3);
1711 assert(mi->getOperand(0).getSubReg() == 0 && "Unexpected subreg idx");
1712 mi->getOperand(0).setSubReg(SubIdx);
1713 mi->getOperand(0).setIsUndef(mi->getOperand(1).isUndef());
1714 mi->RemoveOperand(1);
1715 mi->setDesc(TII->get(TargetOpcode::COPY));
1716 DEBUG(dbgs() << "\t\tconvert to:\t" << *mi);
Jakob Stoklund Olesen70ee3ec2010-07-06 23:26:25 +00001717 }
1718
Bob Wilson5c7d9ca2009-09-03 20:58:42 +00001719 // Clear TiedOperands here instead of at the top of the loop
1720 // since most instructions do not have tied operands.
1721 TiedOperands.clear();
Evan Cheng58324102008-03-27 01:27:25 +00001722 mi = nmi;
Misha Brukman6dd644e2004-07-22 15:26:23 +00001723 }
1724 }
1725
Cameron Zwarich36735812013-02-20 06:46:34 +00001726 if (LIS)
1727 MF->verify(this, "After two-address instruction pass");
1728
Misha Brukman6dd644e2004-07-22 15:26:23 +00001729 return MadeChange;
Alkis Evlogimenos725021c2003-12-18 13:06:04 +00001730}
Evan Cheng4b6abd82010-05-05 18:45:40 +00001731
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001732/// Eliminate a REG_SEQUENCE instruction as part of the de-ssa process.
Evan Cheng4b6abd82010-05-05 18:45:40 +00001733///
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001734/// The instruction is turned into a sequence of sub-register copies:
1735///
1736/// %dst = REG_SEQUENCE %v1, ssub0, %v2, ssub1
1737///
1738/// Becomes:
1739///
1740/// %dst:ssub0<def,undef> = COPY %v1
1741/// %dst:ssub1<def> = COPY %v2
1742///
1743void TwoAddressInstructionPass::
1744eliminateRegSequence(MachineBasicBlock::iterator &MBBI) {
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001745 MachineInstr &MI = *MBBI;
1746 unsigned DstReg = MI.getOperand(0).getReg();
1747 if (MI.getOperand(0).getSubReg() ||
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001748 TargetRegisterInfo::isPhysicalRegister(DstReg) ||
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001749 !(MI.getNumOperands() & 1)) {
1750 DEBUG(dbgs() << "Illegal REG_SEQUENCE instruction:" << MI);
Craig Topperc0196b12014-04-14 00:51:57 +00001751 llvm_unreachable(nullptr);
Evan Cheng4b6abd82010-05-05 18:45:40 +00001752 }
1753
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001754 SmallVector<unsigned, 4> OrigRegs;
1755 if (LIS) {
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001756 OrigRegs.push_back(MI.getOperand(0).getReg());
1757 for (unsigned i = 1, e = MI.getNumOperands(); i < e; i += 2)
1758 OrigRegs.push_back(MI.getOperand(i).getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001759 }
1760
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001761 bool DefEmitted = false;
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001762 for (unsigned i = 1, e = MI.getNumOperands(); i < e; i += 2) {
1763 MachineOperand &UseMO = MI.getOperand(i);
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001764 unsigned SrcReg = UseMO.getReg();
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001765 unsigned SubIdx = MI.getOperand(i+1).getImm();
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001766 // Nothing needs to be inserted for <undef> operands.
1767 if (UseMO.isUndef())
1768 continue;
1769
1770 // Defer any kill flag to the last operand using SrcReg. Otherwise, we
1771 // might insert a COPY that uses SrcReg after is was killed.
1772 bool isKill = UseMO.isKill();
1773 if (isKill)
1774 for (unsigned j = i + 2; j < e; j += 2)
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001775 if (MI.getOperand(j).getReg() == SrcReg) {
1776 MI.getOperand(j).setIsKill();
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001777 UseMO.setIsKill(false);
1778 isKill = false;
1779 break;
1780 }
1781
1782 // Insert the sub-register copy.
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001783 MachineInstr *CopyMI = BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001784 TII->get(TargetOpcode::COPY))
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001785 .addReg(DstReg, RegState::Define, SubIdx)
1786 .addOperand(UseMO);
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001787
1788 // The first def needs an <undef> flag because there is no live register
1789 // before it.
1790 if (!DefEmitted) {
1791 CopyMI->getOperand(0).setIsUndef(true);
1792 // Return an iterator pointing to the first inserted instr.
1793 MBBI = CopyMI;
1794 }
1795 DefEmitted = true;
1796
1797 // Update LiveVariables' kill info.
1798 if (LV && isKill && !TargetRegisterInfo::isPhysicalRegister(SrcReg))
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001799 LV->replaceKillInstruction(SrcReg, MI, *CopyMI);
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001800
1801 DEBUG(dbgs() << "Inserted: " << *CopyMI);
1802 }
1803
David Blaikie9db062e2013-02-20 07:39:20 +00001804 MachineBasicBlock::iterator EndMBBI =
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001805 std::next(MachineBasicBlock::iterator(MI));
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001806
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001807 if (!DefEmitted) {
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001808 DEBUG(dbgs() << "Turned: " << MI << " into an IMPLICIT_DEF");
1809 MI.setDesc(TII->get(TargetOpcode::IMPLICIT_DEF));
1810 for (int j = MI.getNumOperands() - 1, ee = 0; j > ee; --j)
1811 MI.RemoveOperand(j);
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001812 } else {
Duncan P. N. Exon Smith50d307682016-07-08 17:43:08 +00001813 DEBUG(dbgs() << "Eliminated: " << MI);
1814 MI.eraseFromParent();
Jakob Stoklund Olesenda2b6b32012-12-01 01:06:44 +00001815 }
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001816
1817 // Udpate LiveIntervals.
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001818 if (LIS)
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001819 LIS->repairIntervalsInRange(MBB, MBBI, EndMBBI, OrigRegs);
Evan Cheng4b6abd82010-05-05 18:45:40 +00001820}