blob: 5e29e5c359accc09b0507b5faf99cfc21b371a67 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000015#include "InstPrinter/X86ATTInstPrinter.h"
16#include "InstPrinter/X86IntelInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86MCAsmInfo.h"
18#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
20#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000021#include "llvm/MC/MCInstrInfo.h"
Evan Cheng24753312011-06-24 01:44:41 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengb2531002011-07-25 19:33:48 +000023#include "llvm/MC/MCStreamer.h"
Evan Cheng0711c4d2011-07-01 22:25:04 +000024#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MachineLocation.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Support/Host.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Evan Chengd9997ac2011-06-27 18:32:37 +000029
Chandler Carruthd174b722014-04-22 02:03:14 +000030#if _MSC_VER
31#include <intrin.h>
32#endif
33
34using namespace llvm;
35
Evan Chengd9997ac2011-06-27 18:32:37 +000036#define GET_REGINFO_MC_DESC
37#include "X86GenRegisterInfo.inc"
Evan Cheng1e210d02011-06-28 20:07:07 +000038
39#define GET_INSTRINFO_MC_DESC
40#include "X86GenInstrInfo.inc"
41
Evan Cheng0711c4d2011-07-01 22:25:04 +000042#define GET_SUBTARGETINFO_MC_DESC
Evan Chengc9c090d2011-07-01 22:36:09 +000043#include "X86GenSubtargetInfo.inc"
Evan Cheng0711c4d2011-07-01 22:25:04 +000044
Evan Cheng13bcc6c2011-07-07 21:06:52 +000045std::string X86_MC::ParseX86Triple(StringRef TT) {
46 Triple TheTriple(TT);
Nick Lewycky73df7e32011-09-05 21:51:43 +000047 std::string FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000048 if (TheTriple.getArch() == Triple::x86_64)
Craig Topper3c80d622014-01-06 04:55:54 +000049 FS = "+64bit-mode,-32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000050 else if (TheTriple.getEnvironment() != Triple::CODE16)
Craig Topper3c80d622014-01-06 04:55:54 +000051 FS = "-64bit-mode,+32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000052 else
53 FS = "-64bit-mode,-32bit-mode,+16bit-mode";
54
Nick Lewycky73df7e32011-09-05 21:51:43 +000055 return FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000056}
57
58/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
59/// specified arguments. If we can't run cpuid on the host, return true.
60bool X86_MC::GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
61 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
62#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
63 #if defined(__GNUC__)
64 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
65 asm ("movq\t%%rbx, %%rsi\n\t"
66 "cpuid\n\t"
67 "xchgq\t%%rbx, %%rsi\n\t"
68 : "=a" (*rEAX),
69 "=S" (*rEBX),
70 "=c" (*rECX),
71 "=d" (*rEDX)
72 : "a" (value));
73 return false;
74 #elif defined(_MSC_VER)
75 int registers[4];
76 __cpuid(registers, value);
77 *rEAX = registers[0];
78 *rEBX = registers[1];
79 *rECX = registers[2];
80 *rEDX = registers[3];
81 return false;
David Blaikie46a9f012012-01-20 21:51:11 +000082 #else
83 return true;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000084 #endif
85#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
86 #if defined(__GNUC__)
87 asm ("movl\t%%ebx, %%esi\n\t"
88 "cpuid\n\t"
89 "xchgl\t%%ebx, %%esi\n\t"
90 : "=a" (*rEAX),
91 "=S" (*rEBX),
92 "=c" (*rECX),
93 "=d" (*rEDX)
94 : "a" (value));
95 return false;
96 #elif defined(_MSC_VER)
97 __asm {
98 mov eax,value
99 cpuid
100 mov esi,rEAX
101 mov dword ptr [esi],eax
102 mov esi,rEBX
103 mov dword ptr [esi],ebx
104 mov esi,rECX
105 mov dword ptr [esi],ecx
106 mov esi,rEDX
107 mov dword ptr [esi],edx
108 }
109 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000110 #else
111 return true;
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000112 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000113#else
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000114 return true;
David Blaikie46a9f012012-01-20 21:51:11 +0000115#endif
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000116}
117
Craig Topper6c8879e2011-10-16 00:21:51 +0000118/// GetCpuIDAndInfoEx - Execute the specified cpuid with subleaf and return the
119/// 4 values in the specified arguments. If we can't run cpuid on the host,
120/// return true.
121bool X86_MC::GetCpuIDAndInfoEx(unsigned value, unsigned subleaf, unsigned *rEAX,
122 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
123#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
124 #if defined(__GNUC__)
125 // gcc desn't know cpuid would clobber ebx/rbx. Preseve it manually.
126 asm ("movq\t%%rbx, %%rsi\n\t"
127 "cpuid\n\t"
128 "xchgq\t%%rbx, %%rsi\n\t"
129 : "=a" (*rEAX),
130 "=S" (*rEBX),
131 "=c" (*rECX),
132 "=d" (*rEDX)
133 : "a" (value),
134 "c" (subleaf));
135 return false;
136 #elif defined(_MSC_VER)
Craig Toppere20793a2011-10-17 05:33:10 +0000137 // __cpuidex was added in MSVC++ 9.0 SP1
138 #if (_MSC_VER > 1500) || (_MSC_VER == 1500 && _MSC_FULL_VER >= 150030729)
139 int registers[4];
140 __cpuidex(registers, value, subleaf);
141 *rEAX = registers[0];
142 *rEBX = registers[1];
143 *rECX = registers[2];
144 *rEDX = registers[3];
145 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000146 #else
147 return true;
Craig Toppere20793a2011-10-17 05:33:10 +0000148 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000149 #else
150 return true;
Craig Topper6c8879e2011-10-16 00:21:51 +0000151 #endif
152#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
153 #if defined(__GNUC__)
154 asm ("movl\t%%ebx, %%esi\n\t"
155 "cpuid\n\t"
156 "xchgl\t%%ebx, %%esi\n\t"
157 : "=a" (*rEAX),
158 "=S" (*rEBX),
159 "=c" (*rECX),
160 "=d" (*rEDX)
161 : "a" (value),
162 "c" (subleaf));
163 return false;
164 #elif defined(_MSC_VER)
165 __asm {
166 mov eax,value
167 mov ecx,subleaf
168 cpuid
169 mov esi,rEAX
170 mov dword ptr [esi],eax
171 mov esi,rEBX
172 mov dword ptr [esi],ebx
173 mov esi,rECX
174 mov dword ptr [esi],ecx
175 mov esi,rEDX
176 mov dword ptr [esi],edx
177 }
178 return false;
David Blaikie46a9f012012-01-20 21:51:11 +0000179 #else
180 return true;
Craig Topper6c8879e2011-10-16 00:21:51 +0000181 #endif
David Blaikie46a9f012012-01-20 21:51:11 +0000182#else
Craig Topper6c8879e2011-10-16 00:21:51 +0000183 return true;
David Blaikie46a9f012012-01-20 21:51:11 +0000184#endif
Craig Topper6c8879e2011-10-16 00:21:51 +0000185}
186
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000187void X86_MC::DetectFamilyModel(unsigned EAX, unsigned &Family,
188 unsigned &Model) {
189 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
190 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
191 if (Family == 6 || Family == 0xf) {
192 if (Family == 0xf)
193 // Examine extended family ID if family ID is F.
194 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
195 // Examine extended model ID if family ID is 6 or F.
196 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
197 }
198}
199
Eric Christopher1f8ad4f2014-06-10 22:34:28 +0000200unsigned X86_MC::getDwarfRegFlavour(Triple TT, bool isEH) {
201 if (TT.getArch() == Triple::x86_64)
Evan Chengd60fa58b2011-07-18 20:57:22 +0000202 return DWARFFlavour::X86_64;
203
Eric Christopher1f8ad4f2014-06-10 22:34:28 +0000204 if (TT.isOSDarwin())
Evan Chengd60fa58b2011-07-18 20:57:22 +0000205 return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic;
Eric Christopher1f8ad4f2014-06-10 22:34:28 +0000206 if (TT.isOSCygMing())
Evan Chengd60fa58b2011-07-18 20:57:22 +0000207 // Unsupported by now, just quick fallback
208 return DWARFFlavour::X86_32_Generic;
209 return DWARFFlavour::X86_32_Generic;
210}
211
Evan Chengd60fa58b2011-07-18 20:57:22 +0000212void X86_MC::InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI) {
213 // FIXME: TableGen these.
214 for (unsigned Reg = X86::NoRegister+1; Reg < X86::NUM_TARGET_REGS; ++Reg) {
Michael Liaof54249b2012-10-04 19:50:43 +0000215 unsigned SEH = MRI->getEncodingValue(Reg);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000216 MRI->mapLLVMRegToSEHReg(Reg, SEH);
217 }
218}
219
Evan Cheng4d1ca962011-07-08 01:53:10 +0000220MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
221 StringRef FS) {
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000222 std::string ArchFS = X86_MC::ParseX86Triple(TT);
223 if (!FS.empty()) {
224 if (!ArchFS.empty())
225 ArchFS = ArchFS + "," + FS.str();
226 else
227 ArchFS = FS;
228 }
229
230 std::string CPUName = CPU;
Jim Grosbacha344b6c32014-04-14 22:23:30 +0000231 if (CPUName.empty())
Evan Cheng964cb5f2011-07-08 21:14:14 +0000232 CPUName = "generic";
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000233
Evan Cheng0711c4d2011-07-01 22:25:04 +0000234 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000235 InitX86MCSubtargetInfo(X, TT, CPUName, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000236 return X;
237}
238
Evan Cheng1705ab02011-07-14 23:50:31 +0000239static MCInstrInfo *createX86MCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000240 MCInstrInfo *X = new MCInstrInfo();
241 InitX86MCInstrInfo(X);
242 return X;
243}
244
Evan Chengd60fa58b2011-07-18 20:57:22 +0000245static MCRegisterInfo *createX86MCRegisterInfo(StringRef TT) {
246 Triple TheTriple(TT);
247 unsigned RA = (TheTriple.getArch() == Triple::x86_64)
248 ? X86::RIP // Should have dwarf #16.
249 : X86::EIP; // Should have dwarf #8.
250
Evan Cheng1705ab02011-07-14 23:50:31 +0000251 MCRegisterInfo *X = new MCRegisterInfo();
Evan Chengd60fa58b2011-07-18 20:57:22 +0000252 InitX86MCRegisterInfo(X, RA,
Eric Christopher1f8ad4f2014-06-10 22:34:28 +0000253 X86_MC::getDwarfRegFlavour(TheTriple, false),
254 X86_MC::getDwarfRegFlavour(TheTriple, true),
Jim Grosbach6df94842012-12-19 23:38:53 +0000255 RA);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000256 X86_MC::InitLLVM2SEHRegisterMapping(X);
Evan Cheng1705ab02011-07-14 23:50:31 +0000257 return X;
258}
259
Rafael Espindola227144c2013-05-13 01:16:13 +0000260static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000261 Triple TheTriple(TT);
Evan Cheng67c033e2011-07-18 22:29:13 +0000262 bool is64Bit = TheTriple.getArch() == Triple::x86_64;
Evan Cheng1705ab02011-07-14 23:50:31 +0000263
Evan Cheng67c033e2011-07-18 22:29:13 +0000264 MCAsmInfo *MAI;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000265 if (TheTriple.isOSBinFormatMachO()) {
Evan Cheng67c033e2011-07-18 22:29:13 +0000266 if (is64Bit)
267 MAI = new X86_64MCAsmInfoDarwin(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000268 else
Evan Cheng67c033e2011-07-18 22:29:13 +0000269 MAI = new X86MCAsmInfoDarwin(TheTriple);
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000270 } else if (TheTriple.isOSBinFormatELF()) {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000271 // Force the use of an ELF container.
272 MAI = new X86ELFMCAsmInfo(TheTriple);
Yaron Keren070a7522014-03-31 07:59:14 +0000273 } else if (TheTriple.isWindowsMSVCEnvironment()) {
Michael J. Spencerde3a2112011-11-29 18:00:06 +0000274 MAI = new X86MCAsmInfoMicrosoft(TheTriple);
Yaron Keren070a7522014-03-31 07:59:14 +0000275 } else if (TheTriple.isOSCygMing()) {
Michael J. Spencerde3a2112011-11-29 18:00:06 +0000276 MAI = new X86MCAsmInfoGNUCOFF(TheTriple);
Evan Cheng67c033e2011-07-18 22:29:13 +0000277 } else {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000278 // The default is ELF.
Evan Cheng67c033e2011-07-18 22:29:13 +0000279 MAI = new X86ELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000280 }
281
Evan Cheng67c033e2011-07-18 22:29:13 +0000282 // Initialize initial frame state.
283 // Calculate amount of bytes used for return address storing
284 int stackGrowth = is64Bit ? -8 : -4;
Evan Cheng1705ab02011-07-14 23:50:31 +0000285
Evan Cheng67c033e2011-07-18 22:29:13 +0000286 // Initial state of the frame pointer is esp+stackGrowth.
Rafael Espindola227144c2013-05-13 01:16:13 +0000287 unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP;
288 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(
Craig Topper062a2ba2014-04-25 05:30:21 +0000289 nullptr, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000290 MAI->addInitialFrameState(Inst);
Evan Cheng67c033e2011-07-18 22:29:13 +0000291
292 // Add return address to move list
Rafael Espindola227144c2013-05-13 01:16:13 +0000293 unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP;
294 MCCFIInstruction Inst2 = MCCFIInstruction::createOffset(
Craig Topper062a2ba2014-04-25 05:30:21 +0000295 nullptr, MRI.getDwarfRegNum(InstPtr, true), stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000296 MAI->addInitialFrameState(Inst2);
Evan Cheng67c033e2011-07-18 22:29:13 +0000297
298 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000299}
300
Evan Cheng63765932011-07-23 00:01:04 +0000301static MCCodeGenInfo *createX86MCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000302 CodeModel::Model CM,
303 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000304 MCCodeGenInfo *X = new MCCodeGenInfo();
305
306 Triple T(TT);
307 bool is64Bit = T.getArch() == Triple::x86_64;
308
309 if (RM == Reloc::Default) {
310 // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
311 // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
312 // use static relocation model by default.
313 if (T.isOSDarwin()) {
314 if (is64Bit)
315 RM = Reloc::PIC_;
316 else
317 RM = Reloc::DynamicNoPIC;
318 } else if (T.isOSWindows() && is64Bit)
319 RM = Reloc::PIC_;
320 else
321 RM = Reloc::Static;
322 }
323
324 // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC
325 // is defined as a model for code which may be used in static or dynamic
326 // executables but not necessarily a shared library. On X86-32 we just
327 // compile in -static mode, in x86-64 we use PIC.
328 if (RM == Reloc::DynamicNoPIC) {
329 if (is64Bit)
330 RM = Reloc::PIC_;
331 else if (!T.isOSDarwin())
332 RM = Reloc::Static;
333 }
334
335 // If we are on Darwin, disallow static relocation model in X86-64 mode, since
336 // the Mach-O file format doesn't support it.
337 if (RM == Reloc::Static && T.isOSDarwin() && is64Bit)
338 RM = Reloc::PIC_;
339
Evan Chengefd9b422011-07-20 07:51:56 +0000340 // For static codegen, if we're not already set, use Small codegen.
341 if (CM == CodeModel::Default)
342 CM = CodeModel::Small;
343 else if (CM == CodeModel::JITDefault)
344 // 64-bit JIT places everything in the same buffer except external funcs.
345 CM = is64Bit ? CodeModel::Large : CodeModel::Small;
346
Evan Chengecb29082011-11-16 08:38:26 +0000347 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000348 return X;
349}
350
Evan Cheng3a792252011-07-26 00:42:34 +0000351static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000352 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengb2531002011-07-25 19:33:48 +0000353 raw_ostream &_OS,
354 MCCodeEmitter *_Emitter,
Rafael Espindolae41383f2014-01-26 06:38:58 +0000355 const MCSubtargetInfo &STI,
Evan Chengb2531002011-07-25 19:33:48 +0000356 bool RelaxAll,
357 bool NoExecStack) {
358 Triple TheTriple(TT);
359
Saleem Abdulrasoold4cae622014-04-25 06:29:36 +0000360 switch (TheTriple.getObjectFormat()) {
361 default: llvm_unreachable("unsupported object format");
362 case Triple::MachO:
Evan Cheng5928e692011-07-25 23:24:55 +0000363 return createMachOStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll);
Saleem Abdulrasoold4cae622014-04-25 06:29:36 +0000364 case Triple::COFF:
365 assert(TheTriple.isOSWindows() && "only Windows COFF is supported");
Saleem Abdulrasoola8b1f722014-04-27 03:48:12 +0000366 return createX86WinCOFFStreamer(Ctx, MAB, _Emitter, _OS, RelaxAll);
Saleem Abdulrasoold4cae622014-04-25 06:29:36 +0000367 case Triple::ELF:
368 return createELFStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll, NoExecStack);
369 }
Evan Chengb2531002011-07-25 19:33:48 +0000370}
371
Evan Cheng61faa552011-07-25 21:20:24 +0000372static MCInstPrinter *createX86MCInstPrinter(const Target &T,
373 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000374 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000375 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000376 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000377 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000378 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000379 return new X86ATTInstPrinter(MAI, MII, MRI);
Evan Cheng61faa552011-07-25 21:20:24 +0000380 if (SyntaxVariant == 1)
Craig Topper54bfde72012-04-02 06:09:36 +0000381 return new X86IntelInstPrinter(MAI, MII, MRI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000382 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000383}
384
Quentin Colombetf4828052013-05-24 22:51:52 +0000385static MCRelocationInfo *createX86MCRelocationInfo(StringRef TT,
386 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000387 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000388 if (TheTriple.isOSBinFormatMachO() && TheTriple.getArch() == Triple::x86_64)
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000389 return createX86_64MachORelocationInfo(Ctx);
390 else if (TheTriple.isOSBinFormatELF())
391 return createX86_64ELFRelocationInfo(Ctx);
392 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000393 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000394}
395
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000396static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) {
397 return new MCInstrAnalysis(Info);
398}
399
Evan Cheng8c886a42011-07-22 21:58:54 +0000400// Force static initialization.
401extern "C" void LLVMInitializeX86TargetMC() {
402 // Register the MC asm info.
403 RegisterMCAsmInfoFn A(TheX86_32Target, createX86MCAsmInfo);
404 RegisterMCAsmInfoFn B(TheX86_64Target, createX86MCAsmInfo);
405
406 // Register the MC codegen info.
407 RegisterMCCodeGenInfoFn C(TheX86_32Target, createX86MCCodeGenInfo);
408 RegisterMCCodeGenInfoFn D(TheX86_64Target, createX86MCCodeGenInfo);
409
410 // Register the MC instruction info.
411 TargetRegistry::RegisterMCInstrInfo(TheX86_32Target, createX86MCInstrInfo);
412 TargetRegistry::RegisterMCInstrInfo(TheX86_64Target, createX86MCInstrInfo);
413
414 // Register the MC register info.
415 TargetRegistry::RegisterMCRegInfo(TheX86_32Target, createX86MCRegisterInfo);
416 TargetRegistry::RegisterMCRegInfo(TheX86_64Target, createX86MCRegisterInfo);
417
418 // Register the MC subtarget info.
419 TargetRegistry::RegisterMCSubtargetInfo(TheX86_32Target,
420 X86_MC::createX86MCSubtargetInfo);
421 TargetRegistry::RegisterMCSubtargetInfo(TheX86_64Target,
422 X86_MC::createX86MCSubtargetInfo);
Evan Chengb2531002011-07-25 19:33:48 +0000423
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000424 // Register the MC instruction analyzer.
425 TargetRegistry::RegisterMCInstrAnalysis(TheX86_32Target,
426 createX86MCInstrAnalysis);
427 TargetRegistry::RegisterMCInstrAnalysis(TheX86_64Target,
428 createX86MCInstrAnalysis);
429
Evan Chengb2531002011-07-25 19:33:48 +0000430 // Register the code emitter.
Evan Cheng3a792252011-07-26 00:42:34 +0000431 TargetRegistry::RegisterMCCodeEmitter(TheX86_32Target,
432 createX86MCCodeEmitter);
433 TargetRegistry::RegisterMCCodeEmitter(TheX86_64Target,
434 createX86MCCodeEmitter);
Evan Chengb2531002011-07-25 19:33:48 +0000435
436 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000437 TargetRegistry::RegisterMCAsmBackend(TheX86_32Target,
438 createX86_32AsmBackend);
439 TargetRegistry::RegisterMCAsmBackend(TheX86_64Target,
440 createX86_64AsmBackend);
Evan Chengb2531002011-07-25 19:33:48 +0000441
442 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000443 TargetRegistry::RegisterMCObjectStreamer(TheX86_32Target,
444 createMCStreamer);
445 TargetRegistry::RegisterMCObjectStreamer(TheX86_64Target,
446 createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000447
448 // Register the MCInstPrinter.
449 TargetRegistry::RegisterMCInstPrinter(TheX86_32Target,
450 createX86MCInstPrinter);
451 TargetRegistry::RegisterMCInstPrinter(TheX86_64Target,
452 createX86MCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000453
454 // Register the MC relocation info.
455 TargetRegistry::RegisterMCRelocationInfo(TheX86_32Target,
Quentin Colombetf4828052013-05-24 22:51:52 +0000456 createX86MCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000457 TargetRegistry::RegisterMCRelocationInfo(TheX86_64Target,
Quentin Colombetf4828052013-05-24 22:51:52 +0000458 createX86MCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000459}