blob: 7713adb3c7b081e3e7e6e8463884a68df995f34c [file] [log] [blame]
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattnere2b77d52004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohman4a618822010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattnere2b77d52004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos1dd872c2004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000019#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000020#include "LiveDebugVariables.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/STLExtras.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000022#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000023#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Evan Chengb53825b2012-09-21 20:04:28 +000024#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnere2b77d52004-09-30 01:54:45 +000026#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng499ffa92008-04-11 17:53:36 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000029#include "llvm/CodeGen/Passes.h"
Quentin Colombetfa403ab2013-09-25 00:26:17 +000030#include "llvm/IR/Function.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000031#include "llvm/Support/Compiler.h"
Evan Chenga1968b02009-02-11 08:24:21 +000032#include "llvm/Support/Debug.h"
Daniel Dunbar796e43e2009-07-24 10:36:58 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetInstrInfo.h"
35#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000037#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattnerc8b07dd2004-10-26 15:35:58 +000038#include <algorithm>
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000039using namespace llvm;
40
Chandler Carruth1b9dde02014-04-22 02:02:50 +000041#define DEBUG_TYPE "regalloc"
42
Jakob Stoklund Olesen53e2e482011-09-15 18:31:13 +000043STATISTIC(NumSpillSlots, "Number of spill slots allocated");
44STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohmand78c4002008-05-13 00:00:25 +000045
Chris Lattnere2b77d52004-09-30 01:54:45 +000046//===----------------------------------------------------------------------===//
47// VirtRegMap implementation
48//===----------------------------------------------------------------------===//
49
Owen Andersond37ddf52009-03-13 05:55:11 +000050char VirtRegMap::ID = 0;
51
Owen Andersondf7a4f22010-10-07 22:25:06 +000052INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Andersond37ddf52009-03-13 05:55:11 +000053
54bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng085caf12009-06-14 20:22:55 +000055 MRI = &mf.getRegInfo();
Eric Christopherfc6de422014-08-05 02:39:49 +000056 TII = mf.getSubtarget().getInstrInfo();
57 TRI = mf.getSubtarget().getRegisterInfo();
Owen Andersond37ddf52009-03-13 05:55:11 +000058 MF = &mf;
Lang Hames05fb9632009-11-03 23:52:08 +000059
Owen Andersond37ddf52009-03-13 05:55:11 +000060 Virt2PhysMap.clear();
61 Virt2StackSlotMap.clear();
Owen Andersond37ddf52009-03-13 05:55:11 +000062 Virt2SplitMap.clear();
Evan Cheng3f778052009-05-04 03:30:11 +000063
Chris Lattner13a5dcd2006-09-05 02:12:02 +000064 grow();
Owen Andersond37ddf52009-03-13 05:55:11 +000065 return false;
Chris Lattner13a5dcd2006-09-05 02:12:02 +000066}
67
Chris Lattnere2b77d52004-09-30 01:54:45 +000068void VirtRegMap::grow() {
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +000069 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
70 Virt2PhysMap.resize(NumRegs);
71 Virt2StackSlotMap.resize(NumRegs);
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +000072 Virt2SplitMap.resize(NumRegs);
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000073}
74
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +000075unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
76 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
77 RC->getAlignment());
Jakob Stoklund Olesen53e2e482011-09-15 18:31:13 +000078 ++NumSpillSlots;
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +000079 return SS;
80}
81
Jakob Stoklund Olesen1dd82dd2012-12-04 00:30:22 +000082bool VirtRegMap::hasPreferredPhys(unsigned VirtReg) {
83 unsigned Hint = MRI->getSimpleHint(VirtReg);
84 if (!Hint)
Matt Arsenault50451d42016-06-02 18:37:21 +000085 return false;
Jakob Stoklund Olesen1dd82dd2012-12-04 00:30:22 +000086 if (TargetRegisterInfo::isVirtualRegister(Hint))
87 Hint = getPhys(Hint);
88 return getPhys(VirtReg) == Hint;
89}
90
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +000091bool VirtRegMap::hasKnownPreference(unsigned VirtReg) {
92 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(VirtReg);
93 if (TargetRegisterInfo::isPhysicalRegister(Hint.second))
94 return true;
95 if (TargetRegisterInfo::isVirtualRegister(Hint.second))
96 return hasPhys(Hint.second);
97 return false;
98}
99
Chris Lattnere2b77d52004-09-30 01:54:45 +0000100int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000101 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000102 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000103 "attempt to assign stack slot to already spilled register");
Owen Andersond37ddf52009-03-13 05:55:11 +0000104 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +0000105 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattnere2b77d52004-09-30 01:54:45 +0000106}
107
Evan Cheng6d563682008-02-27 03:04:06 +0000108void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000109 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000110 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000111 "attempt to assign stack slot to already spilled register");
Evan Cheng6d563682008-02-27 03:04:06 +0000112 assert((SS >= 0 ||
Owen Andersond37ddf52009-03-13 05:55:11 +0000113 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng8be98c12007-04-04 07:40:01 +0000114 "illegal fixed frame index");
Evan Cheng6d563682008-02-27 03:04:06 +0000115 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenosfd735bc2004-05-29 20:38:05 +0000116}
117
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000118void VirtRegMap::print(raw_ostream &OS, const Module*) const {
119 OS << "********** REGISTER MAP **********\n";
120 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
121 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
122 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
123 OS << '[' << PrintReg(Reg, TRI) << " -> "
124 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
Craig Toppercf0444b2014-11-17 05:50:14 +0000125 << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n";
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000126 }
127 }
128
129 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
130 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
131 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
132 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
Craig Toppercf0444b2014-11-17 05:50:14 +0000133 << "] " << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n";
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000134 }
135 }
136 OS << '\n';
137}
138
Manman Ren19f49ac2012-09-11 22:23:19 +0000139#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Yaron Kereneb2a2542016-01-29 20:50:44 +0000140LLVM_DUMP_METHOD void VirtRegMap::dump() const {
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000141 print(dbgs());
142}
Manman Ren742534c2012-09-06 19:06:06 +0000143#endif
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000144
145//===----------------------------------------------------------------------===//
146// VirtRegRewriter
147//===----------------------------------------------------------------------===//
148//
149// The VirtRegRewriter is the last of the register allocator passes.
150// It rewrites virtual registers to physical registers as specified in the
151// VirtRegMap analysis. It also updates live-in information on basic blocks
152// according to LiveIntervals.
153//
154namespace {
155class VirtRegRewriter : public MachineFunctionPass {
156 MachineFunction *MF;
157 const TargetMachine *TM;
158 const TargetRegisterInfo *TRI;
159 const TargetInstrInfo *TII;
160 MachineRegisterInfo *MRI;
161 SlotIndexes *Indexes;
162 LiveIntervals *LIS;
163 VirtRegMap *VRM;
164
165 void rewrite();
166 void addMBBLiveIns();
Matthias Braunca4e8422015-06-16 18:22:28 +0000167 bool readsUndefSubreg(const MachineOperand &MO) const;
Matthias Brauncc580052015-09-09 18:07:54 +0000168 void addLiveInsForSubRanges(const LiveInterval &LI, unsigned PhysReg) const;
169
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000170public:
171 static char ID;
172 VirtRegRewriter() : MachineFunctionPass(ID) {}
173
Craig Topper4584cd52014-03-07 09:26:03 +0000174 void getAnalysisUsage(AnalysisUsage &AU) const override;
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000175
Craig Topper4584cd52014-03-07 09:26:03 +0000176 bool runOnMachineFunction(MachineFunction&) override;
Derek Schuff42666ee2016-03-29 17:40:22 +0000177 MachineFunctionProperties getSetProperties() const override {
178 return MachineFunctionProperties().set(
179 MachineFunctionProperties::Property::AllVRegsAllocated);
180 }
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000181};
182} // end anonymous namespace
183
184char &llvm::VirtRegRewriterID = VirtRegRewriter::ID;
185
186INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter",
187 "Virtual Register Rewriter", false, false)
188INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
189INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
190INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
Evan Chengb53825b2012-09-21 20:04:28 +0000191INITIALIZE_PASS_DEPENDENCY(LiveStacks)
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000192INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
193INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter",
194 "Virtual Register Rewriter", false, false)
195
196char VirtRegRewriter::ID = 0;
197
198void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
199 AU.setPreservesCFG();
200 AU.addRequired<LiveIntervals>();
201 AU.addRequired<SlotIndexes>();
202 AU.addPreserved<SlotIndexes>();
203 AU.addRequired<LiveDebugVariables>();
Evan Chengb53825b2012-09-21 20:04:28 +0000204 AU.addRequired<LiveStacks>();
205 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000206 AU.addRequired<VirtRegMap>();
207 MachineFunctionPass::getAnalysisUsage(AU);
208}
209
210bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
211 MF = &fn;
212 TM = &MF->getTarget();
Eric Christopher1c5fce02014-10-13 21:57:44 +0000213 TRI = MF->getSubtarget().getRegisterInfo();
214 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000215 MRI = &MF->getRegInfo();
216 Indexes = &getAnalysis<SlotIndexes>();
217 LIS = &getAnalysis<LiveIntervals>();
218 VRM = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000219 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
220 << "********** Function: "
Craig Toppera538d832012-08-22 06:07:19 +0000221 << MF->getName() << '\n');
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000222 DEBUG(VRM->dump());
223
224 // Add kill flags while we still have virtual registers.
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000225 LIS->addKillFlags(VRM);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000226
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000227 // Live-in lists on basic blocks are required for physregs.
228 addMBBLiveIns();
229
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000230 // Rewrite virtual registers.
231 rewrite();
232
233 // Write out new DBG_VALUE instructions.
234 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
235
236 // All machine operands and other references to virtual registers have been
237 // replaced. Remove the virtual registers and release all the transient data.
238 VRM->clearAllVirt();
239 MRI->clearVirtRegs();
240 return true;
241}
242
Matthias Brauncc580052015-09-09 18:07:54 +0000243void VirtRegRewriter::addLiveInsForSubRanges(const LiveInterval &LI,
244 unsigned PhysReg) const {
245 assert(!LI.empty());
246 assert(LI.hasSubRanges());
247
248 typedef std::pair<const LiveInterval::SubRange *,
249 LiveInterval::const_iterator> SubRangeIteratorPair;
250 SmallVector<SubRangeIteratorPair, 4> SubRanges;
251 SlotIndex First;
252 SlotIndex Last;
253 for (const LiveInterval::SubRange &SR : LI.subranges()) {
254 SubRanges.push_back(std::make_pair(&SR, SR.begin()));
255 if (!First.isValid() || SR.segments.front().start < First)
256 First = SR.segments.front().start;
257 if (!Last.isValid() || SR.segments.back().end > Last)
258 Last = SR.segments.back().end;
259 }
260
261 // Check all mbb start positions between First and Last while
262 // simulatenously advancing an iterator for each subrange.
263 for (SlotIndexes::MBBIndexIterator MBBI = Indexes->findMBBIndex(First);
264 MBBI != Indexes->MBBIndexEnd() && MBBI->first <= Last; ++MBBI) {
265 SlotIndex MBBBegin = MBBI->first;
266 // Advance all subrange iterators so that their end position is just
267 // behind MBBBegin (or the iterator is at the end).
Matthias Braune6a24852015-09-25 21:51:14 +0000268 LaneBitmask LaneMask = 0;
Matthias Brauncc580052015-09-09 18:07:54 +0000269 for (auto &RangeIterPair : SubRanges) {
270 const LiveInterval::SubRange *SR = RangeIterPair.first;
271 LiveInterval::const_iterator &SRI = RangeIterPair.second;
272 while (SRI != SR->end() && SRI->end <= MBBBegin)
273 ++SRI;
274 if (SRI == SR->end())
275 continue;
276 if (SRI->start <= MBBBegin)
277 LaneMask |= SR->LaneMask;
278 }
279 if (LaneMask == 0)
280 continue;
281 MachineBasicBlock *MBB = MBBI->second;
Matthias Braund9da1622015-09-09 18:08:03 +0000282 MBB->addLiveIn(PhysReg, LaneMask);
Matthias Brauncc580052015-09-09 18:07:54 +0000283 }
284}
285
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000286// Compute MBB live-in lists from virtual register live ranges and their
287// assignments.
288void VirtRegRewriter::addMBBLiveIns() {
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000289 for (unsigned Idx = 0, IdxE = MRI->getNumVirtRegs(); Idx != IdxE; ++Idx) {
290 unsigned VirtReg = TargetRegisterInfo::index2VirtReg(Idx);
291 if (MRI->reg_nodbg_empty(VirtReg))
292 continue;
293 LiveInterval &LI = LIS->getInterval(VirtReg);
294 if (LI.empty() || LIS->intervalIsInOneMBB(LI))
295 continue;
296 // This is a virtual register that is live across basic blocks. Its
297 // assigned PhysReg must be marked as live-in to those blocks.
298 unsigned PhysReg = VRM->getPhys(VirtReg);
299 assert(PhysReg != VirtRegMap::NO_PHYS_REG && "Unmapped virtual register.");
300
Matthias Braun279f8362014-12-10 01:13:08 +0000301 if (LI.hasSubRanges()) {
Matthias Brauncc580052015-09-09 18:07:54 +0000302 addLiveInsForSubRanges(LI, PhysReg);
Matthias Braun279f8362014-12-10 01:13:08 +0000303 } else {
Matthias Brauncc580052015-09-09 18:07:54 +0000304 // Go over MBB begin positions and see if we have segments covering them.
305 // The following works because segments and the MBBIndex list are both
306 // sorted by slot indexes.
307 SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin();
308 for (const auto &Seg : LI) {
309 I = Indexes->advanceMBBIndex(I, Seg.start);
310 for (; I != Indexes->MBBIndexEnd() && I->first < Seg.end; ++I) {
311 MachineBasicBlock *MBB = I->second;
312 MBB->addLiveIn(PhysReg);
313 }
Matthias Braun279f8362014-12-10 01:13:08 +0000314 }
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000315 }
316 }
Puyan Lotfibb457b92015-05-22 08:11:26 +0000317
318 // Sort and unique MBB LiveIns as we've not checked if SubReg/PhysReg were in
319 // each MBB's LiveIns set before calling addLiveIn on them.
320 for (MachineBasicBlock &MBB : *MF)
321 MBB.sortUniqueLiveIns();
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000322}
323
Matthias Braunca4e8422015-06-16 18:22:28 +0000324/// Returns true if the given machine operand \p MO only reads undefined lanes.
325/// The function only works for use operands with a subregister set.
326bool VirtRegRewriter::readsUndefSubreg(const MachineOperand &MO) const {
327 // Shortcut if the operand is already marked undef.
328 if (MO.isUndef())
329 return true;
330
331 unsigned Reg = MO.getReg();
332 const LiveInterval &LI = LIS->getInterval(Reg);
333 const MachineInstr &MI = *MO.getParent();
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000334 SlotIndex BaseIndex = LIS->getInstructionIndex(MI);
Matthias Braunca4e8422015-06-16 18:22:28 +0000335 // This code is only meant to handle reading undefined subregisters which
336 // we couldn't properly detect before.
337 assert(LI.liveAt(BaseIndex) &&
338 "Reads of completely dead register should be marked undef already");
339 unsigned SubRegIdx = MO.getSubReg();
Matthias Braune6a24852015-09-25 21:51:14 +0000340 LaneBitmask UseMask = TRI->getSubRegIndexLaneMask(SubRegIdx);
Matthias Braunca4e8422015-06-16 18:22:28 +0000341 // See if any of the relevant subregister liveranges is defined at this point.
342 for (const LiveInterval::SubRange &SR : LI.subranges()) {
343 if ((SR.LaneMask & UseMask) != 0 && SR.liveAt(BaseIndex))
344 return false;
345 }
346 return true;
347}
348
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000349void VirtRegRewriter::rewrite() {
Matthias Brauna25e13a2015-03-19 00:21:58 +0000350 bool NoSubRegLiveness = !MRI->subRegLivenessEnabled();
Jakob Stoklund Olesen71d3b892011-04-27 17:42:31 +0000351 SmallVector<unsigned, 8> SuperDeads;
352 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000353 SmallVector<unsigned, 8> SuperKills;
Logan Chien18583d72014-02-25 16:57:28 +0000354
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000355 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
356 MBBI != MBBE; ++MBBI) {
357 DEBUG(MBBI->print(dbgs(), Indexes));
Evan Chengd42aba52012-01-19 07:46:36 +0000358 for (MachineBasicBlock::instr_iterator
359 MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) {
Duncan P. N. Exon Smithf1ff53e2015-10-09 22:56:24 +0000360 MachineInstr *MI = &*MII;
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000361 ++MII;
362
363 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
364 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
365 MachineOperand &MO = *MOI;
Jakob Stoklund Olesena0cf42f2012-02-17 19:07:56 +0000366
367 // Make sure MRI knows about registers clobbered by regmasks.
368 if (MO.isRegMask())
369 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
370
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000371 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
372 continue;
373 unsigned VirtReg = MO.getReg();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000374 unsigned PhysReg = VRM->getPhys(VirtReg);
375 assert(PhysReg != VirtRegMap::NO_PHYS_REG &&
376 "Instruction uses unmapped VirtReg");
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000377 assert(!MRI->isReserved(PhysReg) && "Reserved register assignment");
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000378
379 // Preserve semantics of sub-register operands.
Matthias Braunca4e8422015-06-16 18:22:28 +0000380 unsigned SubReg = MO.getSubReg();
381 if (SubReg != 0) {
382 if (NoSubRegLiveness) {
383 // A virtual register kill refers to the whole register, so we may
384 // have to add <imp-use,kill> operands for the super-register. A
385 // partial redef always kills and redefines the super-register.
386 if (MO.readsReg() && (MO.isDef() || MO.isKill()))
387 SuperKills.push_back(PhysReg);
Jakob Stoklund Olesend5d39bb2011-10-05 00:01:48 +0000388
Matthias Braunca4e8422015-06-16 18:22:28 +0000389 if (MO.isDef()) {
390 // Also add implicit defs for the super-register.
Matthias Braund70caaf2014-12-10 01:13:04 +0000391 if (MO.isDead())
392 SuperDeads.push_back(PhysReg);
393 else
394 SuperDefs.push_back(PhysReg);
395 }
Matthias Braunca4e8422015-06-16 18:22:28 +0000396 } else {
397 if (MO.isUse()) {
398 if (readsUndefSubreg(MO))
399 // We need to add an <undef> flag if the subregister is
400 // completely undefined (and we are not adding super-register
401 // defs).
402 MO.setIsUndef(true);
403 } else if (!MO.isDead()) {
404 assert(MO.isDef());
Matthias Braunca4e8422015-06-16 18:22:28 +0000405 }
Jakob Stoklund Olesend5d39bb2011-10-05 00:01:48 +0000406 }
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000407
Matthias Braunca4e8422015-06-16 18:22:28 +0000408 // The <def,undef> flag only makes sense for sub-register defs, and
409 // we are substituting a full physreg. An <imp-use,kill> operand
410 // from the SuperKills list will represent the partial read of the
411 // super-register.
412 if (MO.isDef())
413 MO.setIsUndef(false);
414
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000415 // PhysReg operands cannot have subregister indexes.
Matthias Braunca4e8422015-06-16 18:22:28 +0000416 PhysReg = TRI->getSubReg(PhysReg, SubReg);
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000417 assert(PhysReg && "Invalid SubReg for physical register");
418 MO.setSubReg(0);
419 }
420 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
421 // we need the inlining here.
422 MO.setReg(PhysReg);
423 }
424
425 // Add any missing super-register kills after rewriting the whole
426 // instruction.
427 while (!SuperKills.empty())
428 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
429
Jakob Stoklund Olesen71d3b892011-04-27 17:42:31 +0000430 while (!SuperDeads.empty())
431 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
432
433 while (!SuperDefs.empty())
434 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
435
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000436 DEBUG(dbgs() << "> " << *MI);
437
438 // Finally, remove any identity copies.
439 if (MI->isIdentityCopy()) {
Jakob Stoklund Olesen6cc4e4d2011-05-06 17:59:57 +0000440 ++NumIdCopies;
Matthias Braun165d4672015-05-29 18:19:25 +0000441 DEBUG(dbgs() << "Deleting identity copy.\n");
442 if (Indexes)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000443 Indexes->removeMachineInstrFromMaps(*MI);
Matthias Braun165d4672015-05-29 18:19:25 +0000444 // It's safe to erase MI because MII has already been incremented.
445 MI->eraseFromParent();
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000446 }
447 }
448 }
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000449}